/********************************************************************** * DO WHAT THE FUCK YOU WANT TO AND DON'T BLAME US PUBLIC LICENSE * * Version 3, April 2008 * * * * Copyright (C) 2021 Luke Wren * * * * Everyone is permitted to copy and distribute verbatim or modified * * copies of this license document and accompanying software, and * * changing either is allowed. * * * * TERMS AND CONDITIONS FOR COPYING, DISTRIBUTION AND MODIFICATION * * * * 0. You just DO WHAT THE FUCK YOU WANT TO. * * 1. We're NOT RESPONSIBLE WHEN IT DOESN'T FUCKING WORK. * * * *********************************************************************/ // A 2FF synchronizer to mitigate metastabilities. This is a baseline // implementation -- you should replace it with cells specific to your // FPGA/process `ifndef HAZARD3_REG_KEEP_ATTRIBUTE `define HAZARD3_REG_KEEP_ATTRIBUTE (* keep = 1'b1 *) `endif `default_nettype none module hazard3_sync_1bit #( parameter N_STAGES = 2 // Should be >=2 ) ( input wire clk, input wire rst_n, input wire i, output wire o ); `HAZARD3_REG_KEEP_ATTRIBUTE reg [N_STAGES-1:0] sync_flops; always @ (posedge clk or negedge rst_n) if (!rst_n) sync_flops <= {N_STAGES{1'b0}}; else sync_flops <= {sync_flops[N_STAGES-2:0], i}; assign o = sync_flops[N_STAGES-1]; endmodule `default_nettype wire