2019-06-04 22:57:48 +08:00
// SPDX-License-Identifier: Apache-2.0
// Copyright 2019 Western Digital Corporation or its affiliates.
2020-02-20 10:25:04 +08:00
//
2019-06-04 22:57:48 +08:00
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
2020-02-20 10:25:04 +08:00
//
2019-06-04 22:57:48 +08:00
// http://www.apache.org/licenses/LICENSE-2.0
2020-02-20 10:25:04 +08:00
//
2019-06-04 22:57:48 +08:00
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
//********************************************************************************
// $Id$
//
// Function: Top wrapper file with swerv/mem instantiated inside
2020-02-20 10:25:04 +08:00
// Comments:
2019-06-04 22:57:48 +08:00
//
//********************************************************************************
`include " build.h "
//`include "def.sv"
2020-02-20 10:25:04 +08:00
module swerv_wrapper
2019-06-04 22:57:48 +08:00
import swerv_types::* ;
(
2019-08-14 03:48:48 +08:00
input logic clk ,
input logic rst_l ,
2020-02-20 10:25:04 +08:00
input logic dbg_rst_l ,
2019-08-14 03:48:48 +08:00
input logic [ 31 : 1 ] rst_vec ,
2019-06-04 22:57:48 +08:00
input logic nmi_int ,
2020-02-20 10:25:04 +08:00
input logic [ 31 : 1 ] nmi_vec ,
2019-06-04 22:57:48 +08:00
input logic [ 31 : 1 ] jtag_id ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
output logic [ 63 : 0 ] trace_rv_i_insn_ip ,
output logic [ 63 : 0 ] trace_rv_i_address_ip ,
output logic [ 2 : 0 ] trace_rv_i_valid_ip ,
output logic [ 2 : 0 ] trace_rv_i_exception_ip ,
output logic [ 4 : 0 ] trace_rv_i_ecause_ip ,
output logic [ 2 : 0 ] trace_rv_i_interrupt_ip ,
output logic [ 31 : 0 ] trace_rv_i_tval_ip ,
// Bus signals
`ifdef RV_BUILD_AXI4
//-------------------------- LSU AXI signals--------------------------
// AXI Write Channels
output logic lsu_axi_awvalid ,
input logic lsu_axi_awready ,
output logic [ `RV_LSU_BUS_TAG - 1 : 0 ] lsu_axi_awid ,
output logic [ 31 : 0 ] lsu_axi_awaddr ,
output logic [ 3 : 0 ] lsu_axi_awregion ,
output logic [ 7 : 0 ] lsu_axi_awlen ,
output logic [ 2 : 0 ] lsu_axi_awsize ,
output logic [ 1 : 0 ] lsu_axi_awburst ,
output logic lsu_axi_awlock ,
output logic [ 3 : 0 ] lsu_axi_awcache ,
output logic [ 2 : 0 ] lsu_axi_awprot ,
output logic [ 3 : 0 ] lsu_axi_awqos ,
2020-02-20 10:25:04 +08:00
output logic lsu_axi_wvalid ,
2019-06-04 22:57:48 +08:00
input logic lsu_axi_wready ,
output logic [ 63 : 0 ] lsu_axi_wdata ,
output logic [ 7 : 0 ] lsu_axi_wstrb ,
output logic lsu_axi_wlast ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic lsu_axi_bvalid ,
output logic lsu_axi_bready ,
input logic [ 1 : 0 ] lsu_axi_bresp ,
input logic [ `RV_LSU_BUS_TAG - 1 : 0 ] lsu_axi_bid ,
2020-02-20 10:25:04 +08:00
// AXI Read Channels
2019-06-04 22:57:48 +08:00
output logic lsu_axi_arvalid ,
input logic lsu_axi_arready ,
output logic [ `RV_LSU_BUS_TAG - 1 : 0 ] lsu_axi_arid ,
output logic [ 31 : 0 ] lsu_axi_araddr ,
output logic [ 3 : 0 ] lsu_axi_arregion ,
output logic [ 7 : 0 ] lsu_axi_arlen ,
output logic [ 2 : 0 ] lsu_axi_arsize ,
output logic [ 1 : 0 ] lsu_axi_arburst ,
output logic lsu_axi_arlock ,
output logic [ 3 : 0 ] lsu_axi_arcache ,
output logic [ 2 : 0 ] lsu_axi_arprot ,
output logic [ 3 : 0 ] lsu_axi_arqos ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic lsu_axi_rvalid ,
output logic lsu_axi_rready ,
input logic [ `RV_LSU_BUS_TAG - 1 : 0 ] lsu_axi_rid ,
input logic [ 63 : 0 ] lsu_axi_rdata ,
input logic [ 1 : 0 ] lsu_axi_rresp ,
input logic lsu_axi_rlast ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
//-------------------------- IFU AXI signals--------------------------
// AXI Write Channels
output logic ifu_axi_awvalid ,
input logic ifu_axi_awready ,
output logic [ `RV_IFU_BUS_TAG - 1 : 0 ] ifu_axi_awid ,
output logic [ 31 : 0 ] ifu_axi_awaddr ,
output logic [ 3 : 0 ] ifu_axi_awregion ,
output logic [ 7 : 0 ] ifu_axi_awlen ,
output logic [ 2 : 0 ] ifu_axi_awsize ,
output logic [ 1 : 0 ] ifu_axi_awburst ,
output logic ifu_axi_awlock ,
output logic [ 3 : 0 ] ifu_axi_awcache ,
output logic [ 2 : 0 ] ifu_axi_awprot ,
output logic [ 3 : 0 ] ifu_axi_awqos ,
2020-02-20 10:25:04 +08:00
output logic ifu_axi_wvalid ,
2019-06-04 22:57:48 +08:00
input logic ifu_axi_wready ,
output logic [ 63 : 0 ] ifu_axi_wdata ,
output logic [ 7 : 0 ] ifu_axi_wstrb ,
output logic ifu_axi_wlast ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic ifu_axi_bvalid ,
output logic ifu_axi_bready ,
input logic [ 1 : 0 ] ifu_axi_bresp ,
input logic [ `RV_IFU_BUS_TAG - 1 : 0 ] ifu_axi_bid ,
2020-02-20 10:25:04 +08:00
// AXI Read Channels
2019-06-04 22:57:48 +08:00
output logic ifu_axi_arvalid ,
input logic ifu_axi_arready ,
output logic [ `RV_IFU_BUS_TAG - 1 : 0 ] ifu_axi_arid ,
output logic [ 31 : 0 ] ifu_axi_araddr ,
output logic [ 3 : 0 ] ifu_axi_arregion ,
output logic [ 7 : 0 ] ifu_axi_arlen ,
output logic [ 2 : 0 ] ifu_axi_arsize ,
output logic [ 1 : 0 ] ifu_axi_arburst ,
output logic ifu_axi_arlock ,
output logic [ 3 : 0 ] ifu_axi_arcache ,
output logic [ 2 : 0 ] ifu_axi_arprot ,
output logic [ 3 : 0 ] ifu_axi_arqos ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic ifu_axi_rvalid ,
output logic ifu_axi_rready ,
input logic [ `RV_IFU_BUS_TAG - 1 : 0 ] ifu_axi_rid ,
input logic [ 63 : 0 ] ifu_axi_rdata ,
input logic [ 1 : 0 ] ifu_axi_rresp ,
input logic ifu_axi_rlast ,
//-------------------------- SB AXI signals--------------------------
// AXI Write Channels
output logic sb_axi_awvalid ,
input logic sb_axi_awready ,
output logic [ `RV_SB_BUS_TAG - 1 : 0 ] sb_axi_awid ,
output logic [ 31 : 0 ] sb_axi_awaddr ,
output logic [ 3 : 0 ] sb_axi_awregion ,
output logic [ 7 : 0 ] sb_axi_awlen ,
output logic [ 2 : 0 ] sb_axi_awsize ,
output logic [ 1 : 0 ] sb_axi_awburst ,
output logic sb_axi_awlock ,
output logic [ 3 : 0 ] sb_axi_awcache ,
output logic [ 2 : 0 ] sb_axi_awprot ,
output logic [ 3 : 0 ] sb_axi_awqos ,
2020-02-20 10:25:04 +08:00
output logic sb_axi_wvalid ,
2019-06-04 22:57:48 +08:00
input logic sb_axi_wready ,
output logic [ 63 : 0 ] sb_axi_wdata ,
output logic [ 7 : 0 ] sb_axi_wstrb ,
output logic sb_axi_wlast ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic sb_axi_bvalid ,
output logic sb_axi_bready ,
input logic [ 1 : 0 ] sb_axi_bresp ,
input logic [ `RV_SB_BUS_TAG - 1 : 0 ] sb_axi_bid ,
2020-02-20 10:25:04 +08:00
// AXI Read Channels
2019-06-04 22:57:48 +08:00
output logic sb_axi_arvalid ,
input logic sb_axi_arready ,
output logic [ `RV_SB_BUS_TAG - 1 : 0 ] sb_axi_arid ,
output logic [ 31 : 0 ] sb_axi_araddr ,
output logic [ 3 : 0 ] sb_axi_arregion ,
output logic [ 7 : 0 ] sb_axi_arlen ,
output logic [ 2 : 0 ] sb_axi_arsize ,
output logic [ 1 : 0 ] sb_axi_arburst ,
output logic sb_axi_arlock ,
output logic [ 3 : 0 ] sb_axi_arcache ,
output logic [ 2 : 0 ] sb_axi_arprot ,
output logic [ 3 : 0 ] sb_axi_arqos ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic sb_axi_rvalid ,
output logic sb_axi_rready ,
input logic [ `RV_SB_BUS_TAG - 1 : 0 ] sb_axi_rid ,
input logic [ 63 : 0 ] sb_axi_rdata ,
input logic [ 1 : 0 ] sb_axi_rresp ,
input logic sb_axi_rlast ,
//-------------------------- DMA AXI signals--------------------------
// AXI Write Channels
input logic dma_axi_awvalid ,
output logic dma_axi_awready ,
input logic [ `RV_DMA_BUS_TAG - 1 : 0 ] dma_axi_awid ,
input logic [ 31 : 0 ] dma_axi_awaddr ,
input logic [ 2 : 0 ] dma_axi_awsize ,
input logic [ 2 : 0 ] dma_axi_awprot ,
input logic [ 7 : 0 ] dma_axi_awlen ,
input logic [ 1 : 0 ] dma_axi_awburst ,
2020-02-20 10:25:04 +08:00
input logic dma_axi_wvalid ,
2019-06-04 22:57:48 +08:00
output logic dma_axi_wready ,
input logic [ 63 : 0 ] dma_axi_wdata ,
input logic [ 7 : 0 ] dma_axi_wstrb ,
input logic dma_axi_wlast ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
output logic dma_axi_bvalid ,
input logic dma_axi_bready ,
output logic [ 1 : 0 ] dma_axi_bresp ,
output logic [ `RV_DMA_BUS_TAG - 1 : 0 ] dma_axi_bid ,
// AXI Read Channels
input logic dma_axi_arvalid ,
output logic dma_axi_arready ,
input logic [ `RV_DMA_BUS_TAG - 1 : 0 ] dma_axi_arid ,
2020-02-20 10:25:04 +08:00
input logic [ 31 : 0 ] dma_axi_araddr ,
2019-06-04 22:57:48 +08:00
input logic [ 2 : 0 ] dma_axi_arsize ,
input logic [ 2 : 0 ] dma_axi_arprot ,
input logic [ 7 : 0 ] dma_axi_arlen ,
input logic [ 1 : 0 ] dma_axi_arburst ,
output logic dma_axi_rvalid ,
input logic dma_axi_rready ,
output logic [ `RV_DMA_BUS_TAG - 1 : 0 ] dma_axi_rid ,
output logic [ 63 : 0 ] dma_axi_rdata ,
output logic [ 1 : 0 ] dma_axi_rresp ,
2020-02-20 10:25:04 +08:00
output logic dma_axi_rlast ,
2019-06-04 22:57:48 +08:00
`endif
`ifdef RV_BUILD_AHB_LITE
//// AHB LITE BUS
2019-08-14 03:48:48 +08:00
output logic [ 31 : 0 ] haddr ,
output logic [ 2 : 0 ] hburst ,
output logic hmastlock ,
output logic [ 3 : 0 ] hprot ,
output logic [ 2 : 0 ] hsize ,
output logic [ 1 : 0 ] htrans ,
output logic hwrite ,
input logic [ 63 : 0 ] hrdata ,
input logic hready ,
input logic hresp ,
2019-06-04 22:57:48 +08:00
// LSU AHB Master
2019-08-14 03:48:48 +08:00
output logic [ 31 : 0 ] lsu_haddr ,
output logic [ 2 : 0 ] lsu_hburst ,
output logic lsu_hmastlock ,
output logic [ 3 : 0 ] lsu_hprot ,
output logic [ 2 : 0 ] lsu_hsize ,
output logic [ 1 : 0 ] lsu_htrans ,
output logic lsu_hwrite ,
output logic [ 63 : 0 ] lsu_hwdata ,
input logic [ 63 : 0 ] lsu_hrdata ,
input logic lsu_hready ,
input logic lsu_hresp ,
2019-06-04 22:57:48 +08:00
// Debug Syster Bus AHB
output logic [ 31 : 0 ] sb_haddr ,
output logic [ 2 : 0 ] sb_hburst ,
output logic sb_hmastlock ,
output logic [ 3 : 0 ] sb_hprot ,
output logic [ 2 : 0 ] sb_hsize ,
output logic [ 1 : 0 ] sb_htrans ,
output logic sb_hwrite ,
output logic [ 63 : 0 ] sb_hwdata ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
input logic [ 63 : 0 ] sb_hrdata ,
input logic sb_hready ,
input logic sb_hresp ,
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
// DMA Slave
2019-08-14 03:48:48 +08:00
input logic [ 31 : 0 ] dma_haddr ,
input logic [ 2 : 0 ] dma_hburst ,
input logic dma_hmastlock ,
input logic [ 3 : 0 ] dma_hprot ,
input logic [ 2 : 0 ] dma_hsize ,
input logic [ 1 : 0 ] dma_htrans ,
input logic dma_hwrite ,
input logic [ 63 : 0 ] dma_hwdata ,
2019-06-04 22:57:48 +08:00
input logic dma_hsel ,
2020-02-20 10:25:04 +08:00
input logic dma_hreadyin ,
2019-08-14 03:48:48 +08:00
output logic [ 63 : 0 ] dma_hrdata ,
output logic dma_hreadyout ,
output logic dma_hresp ,
2019-06-04 22:57:48 +08:00
`endif
// clk ratio signals
2019-08-14 03:48:48 +08:00
input logic lsu_bus_clk_en , // Clock ratio b/w cpu core clk & AHB master interface
2019-06-04 22:57:48 +08:00
input logic ifu_bus_clk_en , // Clock ratio b/w cpu core clk & AHB master interface
input logic dbg_bus_clk_en , // Clock ratio b/w cpu core clk & AHB master interface
2020-02-20 10:25:04 +08:00
input logic dma_bus_clk_en , // Clock ratio b/w cpu core clk & AHB slave interface
2019-06-04 22:57:48 +08:00
// input logic ext_int,
2019-08-14 03:48:48 +08:00
input logic timer_int ,
2019-06-04 22:57:48 +08:00
input logic [ `RV_PIC_TOTAL_INT : 1 ] extintsrc_req ,
output logic [ 1 : 0 ] dec_tlu_perfcnt0 , // toggles when perf counter 0 has an event inc
output logic [ 1 : 0 ] dec_tlu_perfcnt1 ,
output logic [ 1 : 0 ] dec_tlu_perfcnt2 ,
output logic [ 1 : 0 ] dec_tlu_perfcnt3 ,
2020-02-20 10:25:04 +08:00
// ports added by the soc team
2019-08-14 03:48:48 +08:00
input logic jtag_tck , // JTAG clk
2020-02-20 10:25:04 +08:00
input logic jtag_tms , // JTAG TMS
2019-08-14 03:48:48 +08:00
input logic jtag_tdi , // JTAG tdi
input logic jtag_trst_n , // JTAG Reset
output logic jtag_tdo , // JTAG TDO
2019-06-04 22:57:48 +08:00
// external MPC halt/run interface
input logic mpc_debug_halt_req , // Async halt request
input logic mpc_debug_run_req , // Async run request
input logic mpc_reset_run_req , // Run/halt after reset
output logic mpc_debug_halt_ack , // Halt ack
output logic mpc_debug_run_ack , // Run ack
output logic debug_brkpt_status , // debug breakpoint
2019-08-14 03:48:48 +08:00
input logic i_cpu_halt_req , // Async halt req to CPU
output logic o_cpu_halt_ack , // core response to halt
output logic o_cpu_halt_status , // 1'b1 indicates core is halted
2019-06-04 22:57:48 +08:00
output logic o_debug_mode_status , // Core to the PMU that core is in debug mode. When core is in debug mode, the PMU should refrain from sendng a halt or run request
2019-08-14 03:48:48 +08:00
input logic i_cpu_run_req , // Async restart req to CPU
output logic o_cpu_run_ack , // Core response to run req
input logic scan_mode , // To enable scan mode
2020-02-20 10:25:04 +08:00
input logic mbist_mode // to enable mbist
2019-06-04 22:57:48 +08:00
) ;
2020-02-20 10:25:04 +08:00
`include " global.h "
2019-06-04 22:57:48 +08:00
// DCCM ports
logic dccm_wren ;
logic dccm_rden ;
logic [ DCCM_BITS - 1 : 0 ] dccm_wr_addr ;
logic [ DCCM_BITS - 1 : 0 ] dccm_rd_addr_lo ;
logic [ DCCM_BITS - 1 : 0 ] dccm_rd_addr_hi ;
logic [ DCCM_FDATA_WIDTH - 1 : 0 ] dccm_wr_data ;
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
logic [ DCCM_FDATA_WIDTH - 1 : 0 ] dccm_rd_data_lo ;
logic [ DCCM_FDATA_WIDTH - 1 : 0 ] dccm_rd_data_hi ;
logic lsu_freeze_dc3 ;
// PIC ports
// Icache & Itag ports
2020-06-26 10:59:36 +08:00
logic [ 31 : 2 ] ic_rw_addr ;
2019-06-04 22:57:48 +08:00
logic [ 3 : 0 ] ic_wr_en ; // Which way to write
logic ic_rd_en ;
2020-02-20 10:25:04 +08:00
logic [ 3 : 0 ] ic_tag_valid ; // Valid from the I$ tag valid outside (in flops).
2019-06-04 22:57:48 +08:00
logic [ 3 : 0 ] ic_rd_hit ; // ic_rd_hit[3:0]
logic ic_tag_perr ; // Ic tag parity error
2020-02-20 10:25:04 +08:00
logic [ 15 : 2 ] ic_debug_addr ; // Read/Write addresss to the Icache.
2019-06-04 22:57:48 +08:00
logic ic_debug_rd_en ; // Icache debug rd
logic ic_debug_wr_en ; // Icache debug wr
logic ic_debug_tag_array ; // Debug tag array
logic [ 3 : 0 ] ic_debug_way ; // Debug way. Rd or Wr.
`ifdef RV_ICACHE_ECC
2020-02-20 10:25:04 +08:00
logic [ 24 : 0 ] ictag_debug_rd_data ; // Debug icache tag.
2019-06-04 22:57:48 +08:00
logic [ 83 : 0 ] ic_wr_data ; // ic_wr_data[135:0]
logic [ 167 : 0 ] ic_rd_data ; // ic_rd_data[135:0]
2020-02-20 10:25:04 +08:00
logic [ 41 : 0 ] ic_debug_wr_data ; // Debug wr cache.
2019-06-04 22:57:48 +08:00
`else
2020-02-20 10:25:04 +08:00
logic [ 20 : 0 ] ictag_debug_rd_data ; // Debug icache tag.
2019-06-04 22:57:48 +08:00
logic [ 67 : 0 ] ic_wr_data ; // ic_wr_data[135:0]
logic [ 135 : 0 ] ic_rd_data ; // ic_rd_data[135:0]
2020-02-20 10:25:04 +08:00
logic [ 33 : 0 ] ic_debug_wr_data ; // Debug wr cache.
2019-06-04 22:57:48 +08:00
`endif
logic [ 127 : 0 ] ic_premux_data ;
logic ic_sel_premux_data ;
2020-02-20 10:25:04 +08:00
`ifdef RV_ICCM_ENABLE
2019-06-04 22:57:48 +08:00
// ICCM ports
2020-02-20 10:25:04 +08:00
logic [ `RV_ICCM_BITS - 1 : 2 ] iccm_rw_addr ;
2019-06-04 22:57:48 +08:00
logic iccm_wren ;
logic iccm_rden ;
logic [ 2 : 0 ] iccm_wr_size ;
logic [ 77 : 0 ] iccm_wr_data ;
logic [ 155 : 0 ] iccm_rd_data ;
`endif
2020-02-20 10:25:04 +08:00
logic core_rst_l ; // Core reset including rst_l and dbg_rst_l
2019-06-04 22:57:48 +08:00
logic jtag_tdoEn ;
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
logic dccm_clk_override ;
logic icm_clk_override ;
logic dec_tlu_core_ecc_disable ;
2020-02-20 10:25:04 +08:00
2019-09-05 04:29:39 +08:00
logic dmi_reg_en ;
logic [ 6 : 0 ] dmi_reg_addr ;
logic dmi_reg_wr_en ;
logic [ 31 : 0 ] dmi_reg_wdata ;
logic [ 31 : 0 ] dmi_reg_rdata ;
logic dmi_hard_reset ;
2021-01-28 01:36:43 +08:00
2019-06-04 22:57:48 +08:00
// Instantiate the swerv core
swerv swerv (
. *
2019-08-14 03:48:48 +08:00
) ;
2020-02-20 10:25:04 +08:00
2019-06-04 22:57:48 +08:00
// Instantiate the mem
mem mem (
2019-08-14 03:48:48 +08:00
. rst_l ( core_rst_l ) ,
. *
) ;
2019-09-05 04:29:39 +08:00
// Instantiate the JTAG/DMI
dmi_wrapper dmi_wrapper (
// JTAG signals
. trst_n ( jtag_trst_n ) , // JTAG reset
. tck ( jtag_tck ) , // JTAG clock
. tms ( jtag_tms ) , // Test mode select
. tdi ( jtag_tdi ) , // Test Data Input
. tdo ( jtag_tdo ) , // Test Data Output
. tdoEnable ( ) , // Test Data Output enable
// Processor Signals
2020-02-20 10:25:04 +08:00
. core_rst_n ( dbg_rst_l ) , // Primary reset, active low
2019-09-05 04:29:39 +08:00
. core_clk ( clk ) , // Core clock
. jtag_id ( jtag_id ) , // 32 bit JTAG ID
. rd_data ( dmi_reg_rdata ) , // 32 bit Read data from Processor
. reg_wr_data ( dmi_reg_wdata ) , // 32 bit Write data to Processor
. reg_wr_addr ( dmi_reg_addr ) , // 32 bit Write address to Processor
. reg_en ( dmi_reg_en ) , // 1 bit Write interface bit to Processor
. reg_wr_en ( dmi_reg_wr_en ) , // 1 bit Write enable to Processor
. dmi_hard_reset ( dmi_hard_reset ) //a hard reset of the DTM, causing the DTM to forget about any outstanding DMI transactions
2021-01-28 01:36:43 +08:00
) ;
2019-09-05 04:29:39 +08:00
2019-06-04 22:57:48 +08:00
endmodule
2020-02-20 10:25:04 +08:00