diff --git a/README.md b/README.md
index 38c5cdc..cf9f394 100644
--- a/README.md
+++ b/README.md
@@ -1,6 +1,6 @@
# SweRV RISC-V CoreTM 1.1 from Western Digital
-This repository contains the SweRV CoreTM 1.1.1 design RTL. The previous version can be found in [branch 1.0](https://github.com/chipsalliance/Cores-SweRV/tree/1.0) and [branch 1.1](https://github.com/chipsalliance/Cores-SweRV/tree/1.1)
+This repository contains the SweRV CoreTM 1.1.1 design RTL. The previous version can be found in [branch 1.0,](https://github.com/chipsalliance/Cores-SweRV/tree/1.0)
The SweRV 1 series provides a 32-bit, machine-mode only, implementation of the RISC-V ISA including options I (base integer), M (multiply/divide) and C (compressed instructions from I and M).
## License