mlir-hlo/lib/Dialect/mhlo/transforms/legalize_control_flow.cc

238 lines
9.7 KiB
C++
Raw Normal View History

/* Copyright 2019 The TensorFlow Authors. All Rights Reserved.
Licensed under the Apache License, Version 2.0 (the "License");
you may not use this file except in compliance with the License.
You may obtain a copy of the License at
http://www.apache.org/licenses/LICENSE-2.0
Unless required by applicable law or agreed to in writing, software
distributed under the License is distributed on an "AS IS" BASIS,
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
See the License for the specific language governing permissions and
limitations under the License.
==============================================================================*/
// This file implements logic for lowering XLA dialect to Standard dialect.
#include "third_party/llvm/llvm-project/llvm/include/llvm/ADT/STLExtras.h"
#include "third_party/llvm/llvm-project/llvm/include/llvm/ADT/StringSwitch.h"
#include "third_party/llvm/llvm-project/llvm/include/llvm/Support/Casting.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/Dialect/StandardOps/IR/Ops.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/Block.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/BlockAndValueMapping.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/Builders.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/Function.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/PatternMatch.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/StandardTypes.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/IR/TypeUtilities.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/Pass/Pass.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/Pass/PassRegistry.h"
#include "third_party/llvm/llvm-project/mlir/include/mlir/Support/LogicalResult.h"
#include "third_party/tensorflow/compiler/mlir/hlo/include/mlir-hlo/Dialect/mhlo/IR/hlo_ops.h"
#include "third_party/tensorflow/compiler/mlir/hlo/include/mlir-hlo/Dialect/mhlo/transforms/passes.h"
using mlir::PassRegistration;
namespace mlir {
namespace xla_hlo {
namespace {
struct LegalizeControlFlow
: public mlir::PassWrapper<LegalizeControlFlow, FunctionPass> {
// Perform the lowering to MLIR control flow.
void runOnFunction() override;
};
// Replaces terminators for the newly created blocks from a targe region.
// These terminators are replaced with branch operations to a target block.
LogicalResult ReplaceTerminators(Region* region, Block* target_block,
Location loc,
const BlockAndValueMapping& mapper,
OpBuilder* builder) {
for (auto& old_block : region->getBlocks()) {
Block* block = mapper.lookup(&old_block);
auto return_op = dyn_cast<xla_hlo::ReturnOp>(block->getTerminator());
if (!return_op) continue;
builder->setInsertionPointToEnd(block);
builder->create<mlir::BranchOp>(loc, target_block, return_op.getOperands());
return_op.erase();
}
return success();
}
LogicalResult LowerIfOp(mlir::xla_hlo::IfOp if_op) {
Operation* op_inst = if_op.getOperation();
mlir::OpBuilder builder(if_op);
auto orig_block = op_inst->getBlock();
auto* tail_block = orig_block->splitBlock(op_inst);
auto loc = if_op.getLoc();
// Duplicate the true and false regions in the block between the sections
// before and after the conditional.
BlockAndValueMapping mapper;
if_op.true_branch().cloneInto(orig_block->getParent(),
Region::iterator(tail_block), mapper);
if_op.false_branch().cloneInto(orig_block->getParent(),
Region::iterator(tail_block), mapper);
// Determine the blocks for the start of the true and false regions.
Block* true_block = mapper.lookup(&if_op.true_branch().front());
Block* false_block = mapper.lookup(&if_op.false_branch().front());
// Perform the conditional branch into the true/false cases.
builder.setInsertionPointToEnd(orig_block);
// Extract the predicate for checking branching, then branch to the true and
// false regions appropriately.
auto cond_value = builder.create<mlir::ExtractElementOp>(loc, if_op.pred());
builder.create<mlir::CondBranchOp>(loc, cond_value, true_block,
if_op.true_arg(), false_block,
if_op.false_arg());
// Replace the true case's return operations with a branch to the tail of
// the condition.
if (failed(ReplaceTerminators(&if_op.true_branch(), tail_block, loc, mapper,
&builder)))
return failure();
if (failed(ReplaceTerminators(&if_op.false_branch(), tail_block, loc, mapper,
&builder)))
return failure();
tail_block->addArguments(if_op.getResult().getType());
if_op.getResult().replaceAllUsesWith(tail_block->getArgument(0));
op_inst->erase();
return success();
}
LogicalResult LowerWhileOp(mlir::xla_hlo::WhileOp while_op) {
// Converts an XLA while loop into control flow. This generates a set of MLIR
// blocks and branches, along with inlining the regions provided by the XLA
// while loop. The structure should be similar to below:
//
// <prior operations>
// %0 = "xla_hlo.while"(%arg0) {^cond(...){...}, ^body(...){...}}
// <post operations>
auto* op_inst = while_op.getOperation();
mlir::OpBuilder builder(while_op);
auto loc = while_op.getLoc();
// Break the block into four sections:
// orig_block - operations before the while and the branch into looping check.
// tail_block - operations after the while loop completes.
// cond_block - check the looping condition, then conditionally branch into
// the loop or, if condition is false, jump to the tail branch.
// body_block - inlined loop body, then jump back to the condition block.
auto* orig_block = op_inst->getBlock();
auto* tail_block = orig_block->splitBlock(op_inst);
BlockAndValueMapping mapper;
while_op.cond().cloneInto(orig_block->getParent(),
Region::iterator(tail_block), mapper);
while_op.body().cloneInto(orig_block->getParent(),
Region::iterator(tail_block), mapper);
// Lookup the entry blocks for both condition and body.
auto* cond_block = mapper.lookup(&while_op.cond().front());
auto* body_block = mapper.lookup(&while_op.body().front());
// Setup the end of the original block:
// <prior operations>
// br ^cond(%arg0) // Jumps to the condition statement.
builder.setInsertionPointToEnd(orig_block);
builder.create<mlir::BranchOp>(loc, cond_block, while_op.getOperand());
// Updates the inlined condition blocks by replacing the return op with an
// extract_element and conditional branch. This changes the block below:
// ^cond(%0):
// <inlined conditional region>
// "xla_hlo".return(%1)
//
// Into:
// ^cond(%0):
// <inlined conditional region>
// %2 = extract_element %1[] : tensor<i1> // Extract the condition value.
// cond_br %2, ^body(%0), ^tail(%0) // Branch.
builder.setInsertionPointToStart(cond_block);
// Replace the xla_hlo::ReturnOp with a branch back to the condition block.
// This is required as the xla_hlo::ReturnOp is used to mark the end of a
// block for regions nested inside of a operations (MLIR ReturnOp cannot be
// nested within an non-function region).
for (auto& block : while_op.cond()) {
auto new_block = mapper.lookup(&block);
auto return_op = dyn_cast<xla_hlo::ReturnOp>(new_block->getTerminator());
if (!return_op) continue;
builder.setInsertionPointToEnd(new_block);
auto return_value = return_op.getOperand(0);
auto cond_value = builder.create<mlir::ExtractElementOp>(loc, return_value);
// Get the body block arguments.
llvm::SmallVector<Value, 4> successor_args(cond_block->args_begin(),
cond_block->args_end());
builder.create<mlir::CondBranchOp>(loc, cond_value, body_block,
successor_args, tail_block,
successor_args);
return_op.erase();
}
// Updates the body blocks by replace the return op with an branch to the
// conditional block. This changes the block below:
// ^body(%0):
// <inlined body block>
// "xla_hlo".return(%1)
//
// Into:
// ^body(%0):
// <inlined body block>
// br ^cond(%0) // Branch.
for (auto& block : while_op.body()) {
auto new_block = mapper.lookup(&block);
auto return_op =
dyn_cast<mlir::xla_hlo::ReturnOp>(new_block->getTerminator());
if (!return_op) continue;
builder.setInsertionPointToEnd(new_block);
builder.create<mlir::BranchOp>(loc, cond_block, return_op.getOperands());
return_op.erase();
}
// Erase the original while loop.
tail_block->addArgument(while_op.getType());
while_op.getResult().replaceAllUsesWith(tail_block->getArgument(0));
op_inst->erase();
return success();
}
void LegalizeControlFlow::runOnFunction() {
auto func = getFunction();
llvm::SmallVector<IfOp, 4> if_ops;
func.walk([&](IfOp op) { if_ops.push_back(op); });
for (auto& op : if_ops) {
if (failed(LowerIfOp(op))) return signalPassFailure();
}
llvm::SmallVector<WhileOp, 4> while_ops;
func.walk([&](WhileOp op) { while_ops.push_back(op); });
for (auto& op : while_ops) {
if (failed(LowerWhileOp(op))) return signalPassFailure();
}
}
} // namespace
} // namespace xla_hlo
} // namespace mlir
std::unique_ptr<mlir::OperationPass<mlir::FuncOp>>
mlir::xla_hlo::createLegalizeControlFlowPass() {
return std::make_unique<LegalizeControlFlow>();
}
static PassRegistration<mlir::xla_hlo::LegalizeControlFlow> legalize_cf_pass(
"xla-legalize-control-flow",
"Legalize from XLA control flow to MLIR control flow");