picorv32/picosoc
Clifford Wolf 66638dcee0 Improve picosoc firmware build process 2017-09-15 15:33:20 +02:00
..
.gitignore Improve picosoc firmware build process 2017-09-15 15:33:20 +02:00
Makefile Improve picosoc firmware build process 2017-09-15 15:33:20 +02:00
README.md Update picosoc memory map 2017-09-15 14:47:50 +02:00
firmware.S Add simple UART to PicoSoC 2017-08-11 19:30:53 +02:00
hx8kdemo.pcf Fix bug in picosoc spimemio and some cleanups in hx8kdemo 2017-08-08 12:07:17 +02:00
hx8kdemo.v Add simple UART to PicoSoC 2017-08-11 19:30:53 +02:00
hx8kdemo_tb.v Update picosoc/hx8kdemo_tb.v 2017-09-15 14:48:13 +02:00
picosoc.v Update picosoc memory map 2017-09-15 14:47:50 +02:00
sections.lds Improve picosoc firmware build process 2017-09-15 15:33:20 +02:00
simpleuart.v Add simple UART to PicoSoC 2017-08-11 19:30:53 +02:00
spiflash.v Add Cypress S25FL128L datasheet link to picosoc/spiflash.v 2017-09-12 22:46:57 +02:00
spiflash_tb.v Refactor picosoc flash_io interfaces 2017-08-07 16:27:57 +02:00
spimemio.v Add support for QSPI DDR mode, Add SPI MEMIO config reg 2017-08-11 15:57:42 +02:00
testbench.v Add simple UART to PicoSoC 2017-08-11 19:30:53 +02:00

README.md

PicoSoC - A simple example SoC using PicoRV32

This is a simple PicoRV32 example design that can run code directly from an SPI flash chip. This example design uses the Lattice iCE40-HX8K Breakout Board.

The flash is mapped to the memory region starting at 0x01000000. The reset vector is set to 0x01100000, i.e. at the 1MB offset inside the flash memory.

A small scratchpad memory (default 256 words, i.e. 1 kB) is mapped to address 0x00000000.

Run make test to run the test bench (and create testbench.vcd).

Run make prog to build the configuration bit-stream and firmware images and upload them to a connected iCE40-HX8K Breakout Board.

File Description
picosoc.v Top-level PicoSoC Verilog module
picosoc.v Top-level PicoSoC Verilog module
spimemio.v Memory controller that interfaces to external SPI flash
spiflash.v Simulation model of an SPI flash (used by testbench.v)
testbench.v Simple test bench for the design (requires firmware.hex).
firmware.s Assembler source for firmware.hex/firmware.bin.
hx8kdemo.v FPGA-based example implementation on iCE40-HX8K Breakout Board
hx8kdemo.pcf Pin constraints for implementation on iCE40-HX8K Breakout Board

Memory map:

Address Range Description
0x00000000 .. 0x00FFFFFF Internal SRAM
0x01000000 .. 0x01FFFFFF External Serial Flash
0x02000000 .. 0x02000003 SPI Flash Controller Config Register
0x02000004 .. 0x02000007 UART Clock Divider Register
0x02000008 .. 0x0200000B UART Send/Recv Data Register
0x03000000 .. 0xFFFFFFFF Memory mapped user peripherals

The addresses in the internal SRAM region beyond the end of the physical SRAM map to the corresponding addresses in serial flash.

Reading from the UART Send/Recv Data Register will return the last received byte, or -1 (all 32 bits set) when the receive buffer is empty.

The example design (hx8kdemo.v) and generic test bench (testbench.v) have 32 GPIO pins mapped to the 32 bit word at address 0x03000000.

SPI Flash Controller Config Register:

Bit(s) Description
31 MEMIO Enable (reset=1, set to 0 to bit bang SPI commands)
30:20 Reserved (read 0)
19:16 IO Output enable bits in bit bang mode
15:14 Reserved (read 0)
13 Chip select (CS) line in bit bang mode
12 Serial clock line in bit bang mode
11:8 IO data bits in bit bang mode
7 Reserved (read 0)
6 DDR Enable bit (reset=0)
5 QSPI Enable bit (reset=0)
4 Continous Read Enable bit (reset=0)
3:0 Number of QSPI dummy cycles (reset=0)