From 07a61a92cf0c66165100d674adc954524f7ebb60 Mon Sep 17 00:00:00 2001 From: =?UTF-8?q?=E2=80=8BLaraib=20Khan?= <​laraib.khan@lampromellon.com> Date: Fri, 18 Dec 2020 10:27:40 +0500 Subject: [PATCH] PIC extrinsic updated in quasar --- quasar.anno.json | 170 +- quasar.fir | 17703 +++++++++++++++-------- quasar.v | 10026 ++++++++----- quasar_wrapper.fir | 635 +- quasar_wrapper.v | 2 +- src/main/scala/quasar.scala | 5 +- target/scala-2.12/classes/quasar.class | Bin 151498 -> 151763 bytes 7 files changed, 18122 insertions(+), 10419 deletions(-) diff --git a/quasar.anno.json b/quasar.anno.json index 45c5a322..94b1f898 100644 --- a/quasar.anno.json +++ b/quasar.anno.json @@ -1,30 +1,24 @@ [ + { + "class":"firrtl.transforms.CombinationalPath", + "sink":"~quasar|quasar>io_ic_sel_premux_data", + "sources":[ + "~quasar|quasar>io_ic_rd_hit", + "~quasar|quasar>io_ifu_bus_clk_en", + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_dccm_rd_data_hi", + "~quasar|quasar>io_dccm_rd_data_lo", + "~quasar|quasar>io_core_id", + "~quasar|quasar>io_extintsrc_req" + ] + }, { "class":"firrtl.transforms.CombinationalPath", "sink":"~quasar|quasar>io_dccm_rd_addr_lo", "sources":[ "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" - ] - }, - { - "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_iccm_wr_data", - "sources":[ - "~quasar|quasar>io_iccm_rd_data_ecc", - "~quasar|quasar>io_ic_rd_hit", - "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", - "~quasar|quasar>io_ifu_bus_clk_en", "~quasar|quasar>io_mpc_reset_run_req", - "~quasar|quasar>io_dccm_rd_data_hi", - "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_rst_vec", - "~quasar|quasar>io_nmi_vec", - "~quasar|quasar>io_core_id", "~quasar|quasar>io_extintsrc_req" ] }, @@ -35,8 +29,6 @@ "~quasar|quasar>io_iccm_rd_data_ecc", "~quasar|quasar>io_ic_rd_hit", "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", "~quasar|quasar>io_ifu_bus_clk_en", "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_rst_vec", @@ -47,21 +39,6 @@ "~quasar|quasar>io_extintsrc_req" ] }, - { - "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_ic_sel_premux_data", - "sources":[ - "~quasar|quasar>io_ic_rd_hit", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", - "~quasar|quasar>io_ifu_bus_clk_en", - "~quasar|quasar>io_mpc_reset_run_req", - "~quasar|quasar>io_dccm_rd_data_hi", - "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_core_id", - "~quasar|quasar>io_extintsrc_req" - ] - }, { "class":"firrtl.transforms.CombinationalPath", "sink":"~quasar|quasar>io_ic_rw_addr", @@ -78,13 +55,11 @@ }, { "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_iccm_wr_size", + "sink":"~quasar|quasar>io_iccm_wr_data", "sources":[ "~quasar|quasar>io_iccm_rd_data_ecc", "~quasar|quasar>io_ic_rd_hit", "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", "~quasar|quasar>io_ifu_bus_clk_en", "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_dccm_rd_data_hi", @@ -95,16 +70,6 @@ "~quasar|quasar>io_extintsrc_req" ] }, - { - "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_dccm_rd_addr_hi", - "sources":[ - "~quasar|quasar>io_dccm_rd_data_hi", - "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" - ] - }, { "class":"firrtl.transforms.CombinationalPath", "sink":"~quasar|quasar>io_iccm_rw_addr", @@ -112,8 +77,6 @@ "~quasar|quasar>io_iccm_rd_data_ecc", "~quasar|quasar>io_ic_rd_hit", "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", "~quasar|quasar>io_ifu_bus_clk_en", "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_rst_vec", @@ -124,6 +87,49 @@ "~quasar|quasar>io_extintsrc_req" ] }, + { + "class":"firrtl.transforms.CombinationalPath", + "sink":"~quasar|quasar>io_ic_rd_en", + "sources":[ + "~quasar|quasar>io_ic_rd_hit", + "~quasar|quasar>io_ic_rd_data", + "~quasar|quasar>io_ifu_bus_clk_en", + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_rst_vec", + "~quasar|quasar>io_nmi_vec", + "~quasar|quasar>io_core_id", + "~quasar|quasar>io_dccm_rd_data_hi", + "~quasar|quasar>io_dccm_rd_data_lo", + "~quasar|quasar>io_extintsrc_req" + ] + }, + { + "class":"firrtl.transforms.CombinationalPath", + "sink":"~quasar|quasar>io_dccm_rd_addr_hi", + "sources":[ + "~quasar|quasar>io_dccm_rd_data_hi", + "~quasar|quasar>io_dccm_rd_data_lo", + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_extintsrc_req" + ] + }, + { + "class":"firrtl.transforms.CombinationalPath", + "sink":"~quasar|quasar>io_iccm_wren", + "sources":[ + "~quasar|quasar>io_iccm_rd_data_ecc", + "~quasar|quasar>io_ic_rd_hit", + "~quasar|quasar>io_ic_rd_data", + "~quasar|quasar>io_ifu_bus_clk_en", + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_dccm_rd_data_hi", + "~quasar|quasar>io_dccm_rd_data_lo", + "~quasar|quasar>io_rst_vec", + "~quasar|quasar>io_nmi_vec", + "~quasar|quasar>io_core_id", + "~quasar|quasar>io_extintsrc_req" + ] + }, { "class":"firrtl.transforms.CombinationalPath", "sink":"~quasar|quasar>io_dccm_wren", @@ -140,8 +146,8 @@ "sources":[ "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_extintsrc_req" ] }, { @@ -155,25 +161,6 @@ "~quasar|quasar>io_extintsrc_req" ] }, - { - "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_iccm_wren", - "sources":[ - "~quasar|quasar>io_iccm_rd_data_ecc", - "~quasar|quasar>io_ic_rd_hit", - "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", - "~quasar|quasar>io_ifu_bus_clk_en", - "~quasar|quasar>io_mpc_reset_run_req", - "~quasar|quasar>io_dccm_rd_data_hi", - "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_rst_vec", - "~quasar|quasar>io_nmi_vec", - "~quasar|quasar>io_core_id", - "~quasar|quasar>io_extintsrc_req" - ] - }, { "class":"firrtl.transforms.CombinationalPath", "sink":"~quasar|quasar>io_dccm_rden", @@ -194,19 +181,11 @@ }, { "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_ic_rd_en", + "sink":"~quasar|quasar>io_dccm_wr_addr_hi", "sources":[ - "~quasar|quasar>io_ic_rd_hit", - "~quasar|quasar>io_ic_rd_data", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", - "~quasar|quasar>io_ifu_bus_clk_en", - "~quasar|quasar>io_mpc_reset_run_req", - "~quasar|quasar>io_rst_vec", - "~quasar|quasar>io_nmi_vec", - "~quasar|quasar>io_core_id", "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", + "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_extintsrc_req" ] }, @@ -216,8 +195,6 @@ "sources":[ "~quasar|quasar>io_iccm_rd_data", "~quasar|quasar>io_ic_rd_hit", - "~quasar|quasar>io_ifu_axi_r_bits_id", - "~quasar|quasar>io_ifu_axi_r_valid", "~quasar|quasar>io_ifu_bus_clk_en", "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_dccm_rd_data_hi", @@ -228,12 +205,19 @@ }, { "class":"firrtl.transforms.CombinationalPath", - "sink":"~quasar|quasar>io_dccm_wr_addr_hi", + "sink":"~quasar|quasar>io_iccm_wr_size", "sources":[ + "~quasar|quasar>io_iccm_rd_data_ecc", + "~quasar|quasar>io_ic_rd_hit", + "~quasar|quasar>io_ic_rd_data", + "~quasar|quasar>io_ifu_bus_clk_en", + "~quasar|quasar>io_mpc_reset_run_req", "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" + "~quasar|quasar>io_rst_vec", + "~quasar|quasar>io_nmi_vec", + "~quasar|quasar>io_core_id", + "~quasar|quasar>io_extintsrc_req" ] }, { @@ -242,8 +226,8 @@ "sources":[ "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_extintsrc_req" ] }, { @@ -252,8 +236,8 @@ "sources":[ "~quasar|quasar>io_dccm_rd_data_hi", "~quasar|quasar>io_dccm_rd_data_lo", - "~quasar|quasar>io_extintsrc_req", - "~quasar|quasar>io_mpc_reset_run_req" + "~quasar|quasar>io_mpc_reset_run_req", + "~quasar|quasar>io_extintsrc_req" ] }, { @@ -263,7 +247,7 @@ { "class":"firrtl.transforms.BlackBoxResourceAnno", "target":"quasar.gated_latch", - "resourceId":"/vsrc/gated_latch.v" + "resourceId":"/vsrc/gated_latch.sv" }, { "class":"firrtl.transforms.DontTouchAnnotation", @@ -1239,7 +1223,7 @@ }, { "class":"firrtl.transforms.DontTouchAnnotation", - "target":"~quasar|csr_tlu>_T_755" + "target":"~quasar|csr_tlu>_T_745" }, { "class":"firrtl.options.TargetDirAnnotation", diff --git a/quasar.fir b/quasar.fir index bc4ad73e..aad292bf 100644 --- a/quasar.fir +++ b/quasar.fir @@ -71626,32 +71626,32 @@ circuit quasar : mitcnt1 <= UInt<1>("h00") wire mitcnt0 : UInt<32> mitcnt0 <= UInt<1>("h00") - node mit0_match_ns = geq(mitcnt0, mitb0) @[dec_tlu_ctl.scala 2673:36] - node mit1_match_ns = geq(mitcnt1, mitb1) @[dec_tlu_ctl.scala 2674:36] - io.dec_timer_t0_pulse <= mit0_match_ns @[dec_tlu_ctl.scala 2676:31] - io.dec_timer_t1_pulse <= mit1_match_ns @[dec_tlu_ctl.scala 2677:31] - node _T = eq(io.dec_csr_wraddr_r, UInt<12>("h07d2")) @[dec_tlu_ctl.scala 2684:72] - node wr_mitcnt0_r = and(io.dec_csr_wen_r_mod, _T) @[dec_tlu_ctl.scala 2684:49] - node _T_1 = bits(mitctl0, 0, 0) @[dec_tlu_ctl.scala 2686:37] - node _T_2 = not(io.dec_pause_state) @[dec_tlu_ctl.scala 2686:56] - node _T_3 = bits(mitctl0, 2, 2) @[dec_tlu_ctl.scala 2686:85] - node _T_4 = or(_T_2, _T_3) @[dec_tlu_ctl.scala 2686:76] - node _T_5 = and(_T_1, _T_4) @[dec_tlu_ctl.scala 2686:53] - node _T_6 = not(io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2686:112] - node _T_7 = bits(mitctl0, 1, 1) @[dec_tlu_ctl.scala 2686:147] - node _T_8 = or(_T_6, _T_7) @[dec_tlu_ctl.scala 2686:138] - node _T_9 = and(_T_5, _T_8) @[dec_tlu_ctl.scala 2686:109] - node _T_10 = not(io.internal_dbg_halt_timers) @[dec_tlu_ctl.scala 2686:173] - node mitcnt0_inc_ok = and(_T_9, _T_10) @[dec_tlu_ctl.scala 2686:171] - node _T_11 = add(mitcnt0, UInt<32>("h01")) @[dec_tlu_ctl.scala 2687:35] - node mitcnt0_inc = tail(_T_11, 1) @[dec_tlu_ctl.scala 2687:35] - node _T_12 = bits(mit0_match_ns, 0, 0) @[dec_tlu_ctl.scala 2688:44] - node _T_13 = bits(wr_mitcnt0_r, 0, 0) @[dec_tlu_ctl.scala 2688:74] - node _T_14 = mux(_T_13, io.dec_csr_wrdata_r, mitcnt0_inc) @[dec_tlu_ctl.scala 2688:60] - node mitcnt0_ns = mux(_T_12, UInt<1>("h00"), _T_14) @[dec_tlu_ctl.scala 2688:29] - node _T_15 = or(wr_mitcnt0_r, mitcnt0_inc_ok) @[dec_tlu_ctl.scala 2689:59] - node _T_16 = or(_T_15, mit0_match_ns) @[dec_tlu_ctl.scala 2689:76] - node _T_17 = bits(_T_16, 0, 0) @[dec_tlu_ctl.scala 2689:93] + node mit0_match_ns = geq(mitcnt0, mitb0) @[dec_tlu_ctl.scala 2655:36] + node mit1_match_ns = geq(mitcnt1, mitb1) @[dec_tlu_ctl.scala 2656:36] + io.dec_timer_t0_pulse <= mit0_match_ns @[dec_tlu_ctl.scala 2658:31] + io.dec_timer_t1_pulse <= mit1_match_ns @[dec_tlu_ctl.scala 2659:31] + node _T = eq(io.dec_csr_wraddr_r, UInt<12>("h07d2")) @[dec_tlu_ctl.scala 2666:72] + node wr_mitcnt0_r = and(io.dec_csr_wen_r_mod, _T) @[dec_tlu_ctl.scala 2666:49] + node _T_1 = bits(mitctl0, 0, 0) @[dec_tlu_ctl.scala 2668:37] + node _T_2 = not(io.dec_pause_state) @[dec_tlu_ctl.scala 2668:56] + node _T_3 = bits(mitctl0, 2, 2) @[dec_tlu_ctl.scala 2668:85] + node _T_4 = or(_T_2, _T_3) @[dec_tlu_ctl.scala 2668:76] + node _T_5 = and(_T_1, _T_4) @[dec_tlu_ctl.scala 2668:53] + node _T_6 = not(io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2668:112] + node _T_7 = bits(mitctl0, 1, 1) @[dec_tlu_ctl.scala 2668:147] + node _T_8 = or(_T_6, _T_7) @[dec_tlu_ctl.scala 2668:138] + node _T_9 = and(_T_5, _T_8) @[dec_tlu_ctl.scala 2668:109] + node _T_10 = not(io.internal_dbg_halt_timers) @[dec_tlu_ctl.scala 2668:173] + node mitcnt0_inc_ok = and(_T_9, _T_10) @[dec_tlu_ctl.scala 2668:171] + node _T_11 = add(mitcnt0, UInt<32>("h01")) @[dec_tlu_ctl.scala 2669:35] + node mitcnt0_inc = tail(_T_11, 1) @[dec_tlu_ctl.scala 2669:35] + node _T_12 = bits(mit0_match_ns, 0, 0) @[dec_tlu_ctl.scala 2670:44] + node _T_13 = bits(wr_mitcnt0_r, 0, 0) @[dec_tlu_ctl.scala 2670:74] + node _T_14 = mux(_T_13, io.dec_csr_wrdata_r, mitcnt0_inc) @[dec_tlu_ctl.scala 2670:60] + node mitcnt0_ns = mux(_T_12, UInt<1>("h00"), _T_14) @[dec_tlu_ctl.scala 2670:29] + node _T_15 = or(wr_mitcnt0_r, mitcnt0_inc_ok) @[dec_tlu_ctl.scala 2671:59] + node _T_16 = or(_T_15, mit0_match_ns) @[dec_tlu_ctl.scala 2671:76] + node _T_17 = bits(_T_16, 0, 0) @[dec_tlu_ctl.scala 2671:93] inst rvclkhdr of rvclkhdr_712 @[lib.scala 368:23] rvclkhdr.clock <= clock rvclkhdr.reset <= reset @@ -71660,34 +71660,34 @@ circuit quasar : rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_18 : UInt, rvclkhdr.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_18 <= mitcnt0_ns @[lib.scala 374:16] - mitcnt0 <= _T_18 @[dec_tlu_ctl.scala 2689:25] - node _T_19 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d5")) @[dec_tlu_ctl.scala 2696:72] - node wr_mitcnt1_r = and(io.dec_csr_wen_r_mod, _T_19) @[dec_tlu_ctl.scala 2696:49] - node _T_20 = bits(mitctl1, 0, 0) @[dec_tlu_ctl.scala 2698:37] - node _T_21 = not(io.dec_pause_state) @[dec_tlu_ctl.scala 2698:56] - node _T_22 = bits(mitctl1, 2, 2) @[dec_tlu_ctl.scala 2698:85] - node _T_23 = or(_T_21, _T_22) @[dec_tlu_ctl.scala 2698:76] - node _T_24 = and(_T_20, _T_23) @[dec_tlu_ctl.scala 2698:53] - node _T_25 = not(io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2698:112] - node _T_26 = bits(mitctl1, 1, 1) @[dec_tlu_ctl.scala 2698:147] - node _T_27 = or(_T_25, _T_26) @[dec_tlu_ctl.scala 2698:138] - node _T_28 = and(_T_24, _T_27) @[dec_tlu_ctl.scala 2698:109] - node _T_29 = not(io.internal_dbg_halt_timers) @[dec_tlu_ctl.scala 2698:173] - node mitcnt1_inc_ok = and(_T_28, _T_29) @[dec_tlu_ctl.scala 2698:171] + mitcnt0 <= _T_18 @[dec_tlu_ctl.scala 2671:25] + node _T_19 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d5")) @[dec_tlu_ctl.scala 2678:72] + node wr_mitcnt1_r = and(io.dec_csr_wen_r_mod, _T_19) @[dec_tlu_ctl.scala 2678:49] + node _T_20 = bits(mitctl1, 0, 0) @[dec_tlu_ctl.scala 2680:37] + node _T_21 = not(io.dec_pause_state) @[dec_tlu_ctl.scala 2680:56] + node _T_22 = bits(mitctl1, 2, 2) @[dec_tlu_ctl.scala 2680:85] + node _T_23 = or(_T_21, _T_22) @[dec_tlu_ctl.scala 2680:76] + node _T_24 = and(_T_20, _T_23) @[dec_tlu_ctl.scala 2680:53] + node _T_25 = not(io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2680:112] + node _T_26 = bits(mitctl1, 1, 1) @[dec_tlu_ctl.scala 2680:147] + node _T_27 = or(_T_25, _T_26) @[dec_tlu_ctl.scala 2680:138] + node _T_28 = and(_T_24, _T_27) @[dec_tlu_ctl.scala 2680:109] + node _T_29 = not(io.internal_dbg_halt_timers) @[dec_tlu_ctl.scala 2680:173] + node mitcnt1_inc_ok = and(_T_28, _T_29) @[dec_tlu_ctl.scala 2680:171] node _T_30 = mux(UInt<1>("h00"), UInt<31>("h07fffffff"), UInt<31>("h00")) @[Bitwise.scala 72:12] - node _T_31 = bits(mitctl1, 3, 3) @[dec_tlu_ctl.scala 2701:68] - node _T_32 = not(_T_31) @[dec_tlu_ctl.scala 2701:60] - node _T_33 = or(_T_32, mit0_match_ns) @[dec_tlu_ctl.scala 2701:72] + node _T_31 = bits(mitctl1, 3, 3) @[dec_tlu_ctl.scala 2683:68] + node _T_32 = not(_T_31) @[dec_tlu_ctl.scala 2683:60] + node _T_33 = or(_T_32, mit0_match_ns) @[dec_tlu_ctl.scala 2683:72] node _T_34 = cat(_T_30, _T_33) @[Cat.scala 29:58] - node _T_35 = add(mitcnt1, _T_34) @[dec_tlu_ctl.scala 2701:35] - node mitcnt1_inc = tail(_T_35, 1) @[dec_tlu_ctl.scala 2701:35] - node _T_36 = bits(mit1_match_ns, 0, 0) @[dec_tlu_ctl.scala 2702:45] - node _T_37 = bits(wr_mitcnt1_r, 0, 0) @[dec_tlu_ctl.scala 2702:75] - node _T_38 = mux(_T_37, io.dec_csr_wrdata_r, mitcnt1_inc) @[dec_tlu_ctl.scala 2702:61] - node mitcnt1_ns = mux(_T_36, UInt<1>("h00"), _T_38) @[dec_tlu_ctl.scala 2702:30] - node _T_39 = or(wr_mitcnt1_r, mitcnt1_inc_ok) @[dec_tlu_ctl.scala 2703:60] - node _T_40 = or(_T_39, mit1_match_ns) @[dec_tlu_ctl.scala 2703:77] - node _T_41 = bits(_T_40, 0, 0) @[dec_tlu_ctl.scala 2703:94] + node _T_35 = add(mitcnt1, _T_34) @[dec_tlu_ctl.scala 2683:35] + node mitcnt1_inc = tail(_T_35, 1) @[dec_tlu_ctl.scala 2683:35] + node _T_36 = bits(mit1_match_ns, 0, 0) @[dec_tlu_ctl.scala 2684:45] + node _T_37 = bits(wr_mitcnt1_r, 0, 0) @[dec_tlu_ctl.scala 2684:75] + node _T_38 = mux(_T_37, io.dec_csr_wrdata_r, mitcnt1_inc) @[dec_tlu_ctl.scala 2684:61] + node mitcnt1_ns = mux(_T_36, UInt<1>("h00"), _T_38) @[dec_tlu_ctl.scala 2684:30] + node _T_39 = or(wr_mitcnt1_r, mitcnt1_inc_ok) @[dec_tlu_ctl.scala 2685:60] + node _T_40 = or(_T_39, mit1_match_ns) @[dec_tlu_ctl.scala 2685:77] + node _T_41 = bits(_T_40, 0, 0) @[dec_tlu_ctl.scala 2685:94] inst rvclkhdr_1 of rvclkhdr_713 @[lib.scala 368:23] rvclkhdr_1.clock <= clock rvclkhdr_1.reset <= reset @@ -71696,11 +71696,11 @@ circuit quasar : rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_42 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_42 <= mitcnt1_ns @[lib.scala 374:16] - mitcnt1 <= _T_42 @[dec_tlu_ctl.scala 2703:25] - node _T_43 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d3")) @[dec_tlu_ctl.scala 2710:70] - node wr_mitb0_r = and(io.dec_csr_wen_r_mod, _T_43) @[dec_tlu_ctl.scala 2710:47] - node _T_44 = not(io.dec_csr_wrdata_r) @[dec_tlu_ctl.scala 2711:38] - node _T_45 = bits(wr_mitb0_r, 0, 0) @[dec_tlu_ctl.scala 2711:71] + mitcnt1 <= _T_42 @[dec_tlu_ctl.scala 2685:25] + node _T_43 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d3")) @[dec_tlu_ctl.scala 2692:70] + node wr_mitb0_r = and(io.dec_csr_wen_r_mod, _T_43) @[dec_tlu_ctl.scala 2692:47] + node _T_44 = not(io.dec_csr_wrdata_r) @[dec_tlu_ctl.scala 2693:38] + node _T_45 = bits(wr_mitb0_r, 0, 0) @[dec_tlu_ctl.scala 2693:71] inst rvclkhdr_2 of rvclkhdr_714 @[lib.scala 368:23] rvclkhdr_2.clock <= clock rvclkhdr_2.reset <= reset @@ -71709,12 +71709,12 @@ circuit quasar : rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg mitb0_b : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] mitb0_b <= _T_44 @[lib.scala 374:16] - node _T_46 = not(mitb0_b) @[dec_tlu_ctl.scala 2712:22] - mitb0 <= _T_46 @[dec_tlu_ctl.scala 2712:19] - node _T_47 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d6")) @[dec_tlu_ctl.scala 2719:69] - node wr_mitb1_r = and(io.dec_csr_wen_r_mod, _T_47) @[dec_tlu_ctl.scala 2719:47] - node _T_48 = not(io.dec_csr_wrdata_r) @[dec_tlu_ctl.scala 2720:29] - node _T_49 = bits(wr_mitb1_r, 0, 0) @[dec_tlu_ctl.scala 2720:62] + node _T_46 = not(mitb0_b) @[dec_tlu_ctl.scala 2694:22] + mitb0 <= _T_46 @[dec_tlu_ctl.scala 2694:19] + node _T_47 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d6")) @[dec_tlu_ctl.scala 2701:69] + node wr_mitb1_r = and(io.dec_csr_wen_r_mod, _T_47) @[dec_tlu_ctl.scala 2701:47] + node _T_48 = not(io.dec_csr_wrdata_r) @[dec_tlu_ctl.scala 2702:29] + node _T_49 = bits(wr_mitb1_r, 0, 0) @[dec_tlu_ctl.scala 2702:62] inst rvclkhdr_3 of rvclkhdr_715 @[lib.scala 368:23] rvclkhdr_3.clock <= clock rvclkhdr_3.reset <= reset @@ -71723,55 +71723,55 @@ circuit quasar : rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg mitb1_b : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] mitb1_b <= _T_48 @[lib.scala 374:16] - node _T_50 = not(mitb1_b) @[dec_tlu_ctl.scala 2721:18] - mitb1 <= _T_50 @[dec_tlu_ctl.scala 2721:15] - node _T_51 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d4")) @[dec_tlu_ctl.scala 2732:72] - node wr_mitctl0_r = and(io.dec_csr_wen_r_mod, _T_51) @[dec_tlu_ctl.scala 2732:49] - node _T_52 = bits(wr_mitctl0_r, 0, 0) @[dec_tlu_ctl.scala 2733:45] - node _T_53 = bits(io.dec_csr_wrdata_r, 2, 0) @[dec_tlu_ctl.scala 2733:72] - node _T_54 = bits(mitctl0, 2, 0) @[dec_tlu_ctl.scala 2733:86] - node mitctl0_ns = mux(_T_52, _T_53, _T_54) @[dec_tlu_ctl.scala 2733:31] - node _T_55 = bits(mitctl0_ns, 0, 0) @[dec_tlu_ctl.scala 2735:41] - node mitctl0_0_b_ns = not(_T_55) @[dec_tlu_ctl.scala 2735:30] - reg mitctl0_0_b : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2736:60] - mitctl0_0_b <= mitctl0_0_b_ns @[dec_tlu_ctl.scala 2736:60] - node _T_56 = bits(mitctl0_ns, 2, 1) @[dec_tlu_ctl.scala 2737:78] - reg _T_57 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2737:67] - _T_57 <= _T_56 @[dec_tlu_ctl.scala 2737:67] - node _T_58 = not(mitctl0_0_b) @[dec_tlu_ctl.scala 2737:90] + node _T_50 = not(mitb1_b) @[dec_tlu_ctl.scala 2703:18] + mitb1 <= _T_50 @[dec_tlu_ctl.scala 2703:15] + node _T_51 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d4")) @[dec_tlu_ctl.scala 2714:72] + node wr_mitctl0_r = and(io.dec_csr_wen_r_mod, _T_51) @[dec_tlu_ctl.scala 2714:49] + node _T_52 = bits(wr_mitctl0_r, 0, 0) @[dec_tlu_ctl.scala 2715:45] + node _T_53 = bits(io.dec_csr_wrdata_r, 2, 0) @[dec_tlu_ctl.scala 2715:72] + node _T_54 = bits(mitctl0, 2, 0) @[dec_tlu_ctl.scala 2715:86] + node mitctl0_ns = mux(_T_52, _T_53, _T_54) @[dec_tlu_ctl.scala 2715:31] + node _T_55 = bits(mitctl0_ns, 0, 0) @[dec_tlu_ctl.scala 2717:41] + node mitctl0_0_b_ns = not(_T_55) @[dec_tlu_ctl.scala 2717:30] + reg mitctl0_0_b : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2718:60] + mitctl0_0_b <= mitctl0_0_b_ns @[dec_tlu_ctl.scala 2718:60] + node _T_56 = bits(mitctl0_ns, 2, 1) @[dec_tlu_ctl.scala 2719:78] + reg _T_57 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2719:67] + _T_57 <= _T_56 @[dec_tlu_ctl.scala 2719:67] + node _T_58 = not(mitctl0_0_b) @[dec_tlu_ctl.scala 2719:90] node _T_59 = cat(_T_57, _T_58) @[Cat.scala 29:58] - mitctl0 <= _T_59 @[dec_tlu_ctl.scala 2737:31] - node _T_60 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d7")) @[dec_tlu_ctl.scala 2747:71] - node wr_mitctl1_r = and(io.dec_csr_wen_r_mod, _T_60) @[dec_tlu_ctl.scala 2747:49] - node _T_61 = bits(wr_mitctl1_r, 0, 0) @[dec_tlu_ctl.scala 2748:45] - node _T_62 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 2748:71] - node _T_63 = bits(mitctl1, 3, 0) @[dec_tlu_ctl.scala 2748:85] - node mitctl1_ns = mux(_T_61, _T_62, _T_63) @[dec_tlu_ctl.scala 2748:31] - node _T_64 = bits(mitctl1_ns, 0, 0) @[dec_tlu_ctl.scala 2749:40] - node mitctl1_0_b_ns = not(_T_64) @[dec_tlu_ctl.scala 2749:29] - reg mitctl1_0_b : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2750:55] - mitctl1_0_b <= mitctl1_0_b_ns @[dec_tlu_ctl.scala 2750:55] - node _T_65 = bits(mitctl1_ns, 3, 1) @[dec_tlu_ctl.scala 2751:63] - reg _T_66 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2751:52] - _T_66 <= _T_65 @[dec_tlu_ctl.scala 2751:52] - node _T_67 = not(mitctl1_0_b) @[dec_tlu_ctl.scala 2751:75] + mitctl0 <= _T_59 @[dec_tlu_ctl.scala 2719:31] + node _T_60 = eq(io.dec_csr_wraddr_r, UInt<12>("h07d7")) @[dec_tlu_ctl.scala 2729:71] + node wr_mitctl1_r = and(io.dec_csr_wen_r_mod, _T_60) @[dec_tlu_ctl.scala 2729:49] + node _T_61 = bits(wr_mitctl1_r, 0, 0) @[dec_tlu_ctl.scala 2730:45] + node _T_62 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 2730:71] + node _T_63 = bits(mitctl1, 3, 0) @[dec_tlu_ctl.scala 2730:85] + node mitctl1_ns = mux(_T_61, _T_62, _T_63) @[dec_tlu_ctl.scala 2730:31] + node _T_64 = bits(mitctl1_ns, 0, 0) @[dec_tlu_ctl.scala 2731:40] + node mitctl1_0_b_ns = not(_T_64) @[dec_tlu_ctl.scala 2731:29] + reg mitctl1_0_b : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2732:55] + mitctl1_0_b <= mitctl1_0_b_ns @[dec_tlu_ctl.scala 2732:55] + node _T_65 = bits(mitctl1_ns, 3, 1) @[dec_tlu_ctl.scala 2733:63] + reg _T_66 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2733:52] + _T_66 <= _T_65 @[dec_tlu_ctl.scala 2733:52] + node _T_67 = not(mitctl1_0_b) @[dec_tlu_ctl.scala 2733:75] node _T_68 = cat(_T_66, _T_67) @[Cat.scala 29:58] - mitctl1 <= _T_68 @[dec_tlu_ctl.scala 2751:16] - node _T_69 = or(io.csr_mitcnt1, io.csr_mitcnt0) @[dec_tlu_ctl.scala 2753:51] - node _T_70 = or(_T_69, io.csr_mitb1) @[dec_tlu_ctl.scala 2753:68] - node _T_71 = or(_T_70, io.csr_mitb0) @[dec_tlu_ctl.scala 2753:83] - node _T_72 = or(_T_71, io.csr_mitctl0) @[dec_tlu_ctl.scala 2753:98] - node _T_73 = or(_T_72, io.csr_mitctl1) @[dec_tlu_ctl.scala 2753:115] - io.dec_timer_read_d <= _T_73 @[dec_tlu_ctl.scala 2753:33] - node _T_74 = bits(io.csr_mitcnt0, 0, 0) @[dec_tlu_ctl.scala 2755:25] - node _T_75 = bits(mitcnt0, 31, 0) @[dec_tlu_ctl.scala 2755:44] - node _T_76 = bits(io.csr_mitcnt1, 0, 0) @[dec_tlu_ctl.scala 2756:32] - node _T_77 = bits(io.csr_mitb0, 0, 0) @[dec_tlu_ctl.scala 2757:30] - node _T_78 = bits(io.csr_mitb1, 0, 0) @[dec_tlu_ctl.scala 2758:30] - node _T_79 = bits(io.csr_mitctl0, 0, 0) @[dec_tlu_ctl.scala 2759:32] + mitctl1 <= _T_68 @[dec_tlu_ctl.scala 2733:16] + node _T_69 = or(io.csr_mitcnt1, io.csr_mitcnt0) @[dec_tlu_ctl.scala 2735:51] + node _T_70 = or(_T_69, io.csr_mitb1) @[dec_tlu_ctl.scala 2735:68] + node _T_71 = or(_T_70, io.csr_mitb0) @[dec_tlu_ctl.scala 2735:83] + node _T_72 = or(_T_71, io.csr_mitctl0) @[dec_tlu_ctl.scala 2735:98] + node _T_73 = or(_T_72, io.csr_mitctl1) @[dec_tlu_ctl.scala 2735:115] + io.dec_timer_read_d <= _T_73 @[dec_tlu_ctl.scala 2735:33] + node _T_74 = bits(io.csr_mitcnt0, 0, 0) @[dec_tlu_ctl.scala 2737:25] + node _T_75 = bits(mitcnt0, 31, 0) @[dec_tlu_ctl.scala 2737:44] + node _T_76 = bits(io.csr_mitcnt1, 0, 0) @[dec_tlu_ctl.scala 2738:32] + node _T_77 = bits(io.csr_mitb0, 0, 0) @[dec_tlu_ctl.scala 2739:30] + node _T_78 = bits(io.csr_mitb1, 0, 0) @[dec_tlu_ctl.scala 2740:30] + node _T_79 = bits(io.csr_mitctl0, 0, 0) @[dec_tlu_ctl.scala 2741:32] node _T_80 = mux(UInt<1>("h00"), UInt<29>("h01fffffff"), UInt<29>("h00")) @[Bitwise.scala 72:12] node _T_81 = cat(_T_80, mitctl0) @[Cat.scala 29:58] - node _T_82 = bits(io.csr_mitctl1, 0, 0) @[dec_tlu_ctl.scala 2760:32] + node _T_82 = bits(io.csr_mitctl1, 0, 0) @[dec_tlu_ctl.scala 2742:32] node _T_83 = mux(UInt<1>("h00"), UInt<28>("h0fffffff"), UInt<28>("h00")) @[Bitwise.scala 72:12] node _T_84 = cat(_T_83, mitctl1) @[Cat.scala 29:58] node _T_85 = mux(_T_74, _T_75, UInt<1>("h00")) @[Mux.scala 27:72] @@ -71787,7 +71787,7 @@ circuit quasar : node _T_95 = or(_T_94, _T_90) @[Mux.scala 27:72] wire _T_96 : UInt<32> @[Mux.scala 27:72] _T_96 <= _T_95 @[Mux.scala 27:72] - io.dec_timer_rddata_d <= _T_96 @[dec_tlu_ctl.scala 2754:33] + io.dec_timer_rddata_d <= _T_96 @[dec_tlu_ctl.scala 2736:33] extmodule gated_latch_716 : output Q : Clock @@ -72770,8 +72770,8 @@ circuit quasar : perfcnt_halted <= UInt<1>("h00") wire mhpmc3_incr : UInt<64> mhpmc3_incr <= UInt<1>("h00") - wire mhpme_vec : UInt<10>[4] @[dec_tlu_ctl.scala 1393:41] - wire mtdata2_t : UInt<32>[4] @[dec_tlu_ctl.scala 1394:65] + wire mhpme_vec : UInt<10>[4] @[dec_tlu_ctl.scala 1376:41] + wire mtdata2_t : UInt<32>[4] @[dec_tlu_ctl.scala 1377:65] wire wr_meicpct_r : UInt<1> wr_meicpct_r <= UInt<1>("h00") wire force_halt_ctr_f : UInt<32> @@ -72846,48 +72846,48 @@ circuit quasar : mpmc <= UInt<1>("h00") wire dicad1 : UInt<32> dicad1 <= UInt<1>("h00") - node _T = eq(io.i0_trigger_hit_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1449:45] - node _T_1 = and(io.dec_csr_wen_r, _T) @[dec_tlu_ctl.scala 1449:43] - node _T_2 = eq(io.rfpc_i0_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1449:68] - node _T_3 = and(_T_1, _T_2) @[dec_tlu_ctl.scala 1449:66] - io.dec_csr_wen_r_mod <= _T_3 @[dec_tlu_ctl.scala 1449:23] - node _T_4 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1450:64] - node _T_5 = eq(_T_4, UInt<12>("h0300")) @[dec_tlu_ctl.scala 1450:71] - node wr_mstatus_r = and(io.dec_csr_wen_r_mod, _T_5) @[dec_tlu_ctl.scala 1450:42] - node _T_6 = eq(mpmc_b_ns, UInt<1>("h00")) @[dec_tlu_ctl.scala 1453:28] - node set_mie_pmu_fw_halt = and(_T_6, io.fw_halt_req) @[dec_tlu_ctl.scala 1453:39] - node _T_7 = eq(wr_mstatus_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1456:5] - node _T_8 = and(_T_7, io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1456:19] - node _T_9 = bits(_T_8, 0, 0) @[dec_tlu_ctl.scala 1456:44] - node _T_10 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 1456:68] - node _T_11 = bits(_T_10, 0, 0) @[dec_tlu_ctl.scala 1456:68] + node _T = eq(io.i0_trigger_hit_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1431:45] + node _T_1 = and(io.dec_csr_wen_r, _T) @[dec_tlu_ctl.scala 1431:43] + node _T_2 = eq(io.rfpc_i0_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1431:68] + node _T_3 = and(_T_1, _T_2) @[dec_tlu_ctl.scala 1431:66] + io.dec_csr_wen_r_mod <= _T_3 @[dec_tlu_ctl.scala 1431:23] + node _T_4 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1432:64] + node _T_5 = eq(_T_4, UInt<12>("h0300")) @[dec_tlu_ctl.scala 1432:71] + node wr_mstatus_r = and(io.dec_csr_wen_r_mod, _T_5) @[dec_tlu_ctl.scala 1432:42] + node _T_6 = eq(mpmc_b_ns, UInt<1>("h00")) @[dec_tlu_ctl.scala 1435:28] + node set_mie_pmu_fw_halt = and(_T_6, io.fw_halt_req) @[dec_tlu_ctl.scala 1435:39] + node _T_7 = eq(wr_mstatus_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1438:5] + node _T_8 = and(_T_7, io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1438:19] + node _T_9 = bits(_T_8, 0, 0) @[dec_tlu_ctl.scala 1438:44] + node _T_10 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 1438:68] + node _T_11 = bits(_T_10, 0, 0) @[dec_tlu_ctl.scala 1438:68] node _T_12 = cat(_T_11, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_13 = and(wr_mstatus_r, io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1457:18] - node _T_14 = bits(_T_13, 0, 0) @[dec_tlu_ctl.scala 1457:43] - node _T_15 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1457:76] + node _T_13 = and(wr_mstatus_r, io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1439:18] + node _T_14 = bits(_T_13, 0, 0) @[dec_tlu_ctl.scala 1439:43] + node _T_15 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1439:76] node _T_16 = cat(_T_15, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_17 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1458:17] - node _T_18 = and(io.mret_r, _T_17) @[dec_tlu_ctl.scala 1458:15] - node _T_19 = bits(_T_18, 0, 0) @[dec_tlu_ctl.scala 1458:41] - node _T_20 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 1458:70] + node _T_17 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1440:17] + node _T_18 = and(io.mret_r, _T_17) @[dec_tlu_ctl.scala 1440:15] + node _T_19 = bits(_T_18, 0, 0) @[dec_tlu_ctl.scala 1440:41] + node _T_20 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 1440:70] node _T_21 = cat(UInt<1>("h01"), _T_20) @[Cat.scala 29:58] - node _T_22 = bits(set_mie_pmu_fw_halt, 0, 0) @[dec_tlu_ctl.scala 1459:26] - node _T_23 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 1459:50] + node _T_22 = bits(set_mie_pmu_fw_halt, 0, 0) @[dec_tlu_ctl.scala 1441:26] + node _T_23 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 1441:50] node _T_24 = cat(_T_23, UInt<1>("h01")) @[Cat.scala 29:58] - node _T_25 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1460:20] - node _T_26 = and(wr_mstatus_r, _T_25) @[dec_tlu_ctl.scala 1460:18] - node _T_27 = bits(_T_26, 0, 0) @[dec_tlu_ctl.scala 1460:44] - node _T_28 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1460:77] - node _T_29 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1460:101] + node _T_25 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1442:20] + node _T_26 = and(wr_mstatus_r, _T_25) @[dec_tlu_ctl.scala 1442:18] + node _T_27 = bits(_T_26, 0, 0) @[dec_tlu_ctl.scala 1442:44] + node _T_28 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1442:77] + node _T_29 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1442:101] node _T_30 = cat(_T_28, _T_29) @[Cat.scala 29:58] - node _T_31 = eq(wr_mstatus_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1461:5] - node _T_32 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1461:21] - node _T_33 = and(_T_31, _T_32) @[dec_tlu_ctl.scala 1461:19] - node _T_34 = eq(io.mret_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1461:46] - node _T_35 = and(_T_33, _T_34) @[dec_tlu_ctl.scala 1461:44] - node _T_36 = eq(set_mie_pmu_fw_halt, UInt<1>("h00")) @[dec_tlu_ctl.scala 1461:59] - node _T_37 = and(_T_35, _T_36) @[dec_tlu_ctl.scala 1461:57] - node _T_38 = bits(_T_37, 0, 0) @[dec_tlu_ctl.scala 1461:81] + node _T_31 = eq(wr_mstatus_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1443:5] + node _T_32 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1443:21] + node _T_33 = and(_T_31, _T_32) @[dec_tlu_ctl.scala 1443:19] + node _T_34 = eq(io.mret_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1443:46] + node _T_35 = and(_T_33, _T_34) @[dec_tlu_ctl.scala 1443:44] + node _T_36 = eq(set_mie_pmu_fw_halt, UInt<1>("h00")) @[dec_tlu_ctl.scala 1443:59] + node _T_37 = and(_T_35, _T_36) @[dec_tlu_ctl.scala 1443:57] + node _T_38 = bits(_T_37, 0, 0) @[dec_tlu_ctl.scala 1443:81] node _T_39 = mux(_T_9, _T_12, UInt<1>("h00")) @[Mux.scala 27:72] node _T_40 = mux(_T_14, _T_16, UInt<1>("h00")) @[Mux.scala 27:72] node _T_41 = mux(_T_19, _T_21, UInt<1>("h00")) @[Mux.scala 27:72] @@ -72901,23 +72901,23 @@ circuit quasar : node _T_49 = or(_T_48, _T_44) @[Mux.scala 27:72] wire mstatus_ns : UInt<2> @[Mux.scala 27:72] mstatus_ns <= _T_49 @[Mux.scala 27:72] - node _T_50 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 1464:33] - node _T_51 = bits(_T_50, 0, 0) @[dec_tlu_ctl.scala 1464:33] - node _T_52 = not(io.dcsr_single_step_running_f) @[dec_tlu_ctl.scala 1464:50] - node _T_53 = bits(io.dcsr, 11, 11) @[dec_tlu_ctl.scala 1464:90] - node _T_54 = or(_T_52, _T_53) @[dec_tlu_ctl.scala 1464:81] - node _T_55 = and(_T_51, _T_54) @[dec_tlu_ctl.scala 1464:47] - io.mstatus_mie_ns <= _T_55 @[dec_tlu_ctl.scala 1464:20] - reg _T_56 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1466:11] - _T_56 <= mstatus_ns @[dec_tlu_ctl.scala 1466:11] - io.mstatus <= _T_56 @[dec_tlu_ctl.scala 1465:13] - node _T_57 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1475:62] - node _T_58 = eq(_T_57, UInt<12>("h0305")) @[dec_tlu_ctl.scala 1475:69] - node wr_mtvec_r = and(io.dec_csr_wen_r_mod, _T_58) @[dec_tlu_ctl.scala 1475:40] - node _T_59 = bits(io.dec_csr_wrdata_r, 31, 2) @[dec_tlu_ctl.scala 1476:40] - node _T_60 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1476:68] + node _T_50 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 1446:33] + node _T_51 = bits(_T_50, 0, 0) @[dec_tlu_ctl.scala 1446:33] + node _T_52 = not(io.dcsr_single_step_running_f) @[dec_tlu_ctl.scala 1446:50] + node _T_53 = bits(io.dcsr, 11, 11) @[dec_tlu_ctl.scala 1446:90] + node _T_54 = or(_T_52, _T_53) @[dec_tlu_ctl.scala 1446:81] + node _T_55 = and(_T_51, _T_54) @[dec_tlu_ctl.scala 1446:47] + io.mstatus_mie_ns <= _T_55 @[dec_tlu_ctl.scala 1446:20] + reg _T_56 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1448:11] + _T_56 <= mstatus_ns @[dec_tlu_ctl.scala 1448:11] + io.mstatus <= _T_56 @[dec_tlu_ctl.scala 1447:13] + node _T_57 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1457:62] + node _T_58 = eq(_T_57, UInt<12>("h0305")) @[dec_tlu_ctl.scala 1457:69] + node wr_mtvec_r = and(io.dec_csr_wen_r_mod, _T_58) @[dec_tlu_ctl.scala 1457:40] + node _T_59 = bits(io.dec_csr_wrdata_r, 31, 2) @[dec_tlu_ctl.scala 1458:40] + node _T_60 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1458:68] node mtvec_ns = cat(_T_59, _T_60) @[Cat.scala 29:58] - node _T_61 = bits(wr_mtvec_r, 0, 0) @[dec_tlu_ctl.scala 1477:42] + node _T_61 = bits(wr_mtvec_r, 0, 0) @[dec_tlu_ctl.scala 1459:42] inst rvclkhdr of rvclkhdr_720 @[lib.scala 368:23] rvclkhdr.clock <= clock rvclkhdr.reset <= reset @@ -72926,57 +72926,57 @@ circuit quasar : rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_62 : UInt, rvclkhdr.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_62 <= mtvec_ns @[lib.scala 374:16] - io.mtvec <= _T_62 @[dec_tlu_ctl.scala 1477:11] - node _T_63 = or(mdccme_ce_req, miccme_ce_req) @[dec_tlu_ctl.scala 1489:30] - node ce_int = or(_T_63, mice_ce_req) @[dec_tlu_ctl.scala 1489:46] + io.mtvec <= _T_62 @[dec_tlu_ctl.scala 1459:11] + node _T_63 = or(mdccme_ce_req, miccme_ce_req) @[dec_tlu_ctl.scala 1471:30] + node ce_int = or(_T_63, mice_ce_req) @[dec_tlu_ctl.scala 1471:46] node _T_64 = cat(io.mexintpend, io.timer_int_sync) @[Cat.scala 29:58] node _T_65 = cat(_T_64, io.soft_int_sync) @[Cat.scala 29:58] node _T_66 = cat(ce_int, io.dec_timer_t0_pulse) @[Cat.scala 29:58] node _T_67 = cat(_T_66, io.dec_timer_t1_pulse) @[Cat.scala 29:58] node mip_ns = cat(_T_67, _T_65) @[Cat.scala 29:58] - reg _T_68 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1493:11] - _T_68 <= mip_ns @[dec_tlu_ctl.scala 1493:11] - io.mip <= _T_68 @[dec_tlu_ctl.scala 1492:9] - node _T_69 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1505:60] - node _T_70 = eq(_T_69, UInt<12>("h0304")) @[dec_tlu_ctl.scala 1505:67] - node wr_mie_r = and(io.dec_csr_wen_r_mod, _T_70) @[dec_tlu_ctl.scala 1505:38] - node _T_71 = bits(wr_mie_r, 0, 0) @[dec_tlu_ctl.scala 1506:28] - node _T_72 = bits(io.dec_csr_wrdata_r, 30, 28) @[dec_tlu_ctl.scala 1506:59] - node _T_73 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1506:88] - node _T_74 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1506:113] - node _T_75 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1506:137] + reg _T_68 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1475:11] + _T_68 <= mip_ns @[dec_tlu_ctl.scala 1475:11] + io.mip <= _T_68 @[dec_tlu_ctl.scala 1474:9] + node _T_69 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1487:60] + node _T_70 = eq(_T_69, UInt<12>("h0304")) @[dec_tlu_ctl.scala 1487:67] + node wr_mie_r = and(io.dec_csr_wen_r_mod, _T_70) @[dec_tlu_ctl.scala 1487:38] + node _T_71 = bits(wr_mie_r, 0, 0) @[dec_tlu_ctl.scala 1488:28] + node _T_72 = bits(io.dec_csr_wrdata_r, 30, 28) @[dec_tlu_ctl.scala 1488:59] + node _T_73 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1488:88] + node _T_74 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1488:113] + node _T_75 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1488:137] node _T_76 = cat(_T_74, _T_75) @[Cat.scala 29:58] node _T_77 = cat(_T_72, _T_73) @[Cat.scala 29:58] node _T_78 = cat(_T_77, _T_76) @[Cat.scala 29:58] - node _T_79 = mux(_T_71, _T_78, mie) @[dec_tlu_ctl.scala 1506:18] - io.mie_ns <= _T_79 @[dec_tlu_ctl.scala 1506:12] - reg _T_80 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1508:11] - _T_80 <= io.mie_ns @[dec_tlu_ctl.scala 1508:11] - mie <= _T_80 @[dec_tlu_ctl.scala 1507:6] - node _T_81 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 1515:63] - node kill_ebreak_count_r = and(io.ebreak_to_debug_mode_r, _T_81) @[dec_tlu_ctl.scala 1515:54] - node _T_82 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1517:64] - node _T_83 = eq(_T_82, UInt<12>("h0b00")) @[dec_tlu_ctl.scala 1517:71] - node wr_mcyclel_r = and(io.dec_csr_wen_r_mod, _T_83) @[dec_tlu_ctl.scala 1517:42] - node _T_84 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 1519:80] - node _T_85 = and(io.dec_tlu_dbg_halted, _T_84) @[dec_tlu_ctl.scala 1519:71] - node _T_86 = or(kill_ebreak_count_r, _T_85) @[dec_tlu_ctl.scala 1519:46] - node _T_87 = or(_T_86, io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 1519:94] - node _T_88 = bits(mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 1519:136] - node _T_89 = or(_T_87, _T_88) @[dec_tlu_ctl.scala 1519:121] - node mcyclel_cout_in = not(_T_89) @[dec_tlu_ctl.scala 1519:24] + node _T_79 = mux(_T_71, _T_78, mie) @[dec_tlu_ctl.scala 1488:18] + io.mie_ns <= _T_79 @[dec_tlu_ctl.scala 1488:12] + reg _T_80 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1490:11] + _T_80 <= io.mie_ns @[dec_tlu_ctl.scala 1490:11] + mie <= _T_80 @[dec_tlu_ctl.scala 1489:6] + node _T_81 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 1497:63] + node kill_ebreak_count_r = and(io.ebreak_to_debug_mode_r, _T_81) @[dec_tlu_ctl.scala 1497:54] + node _T_82 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1499:64] + node _T_83 = eq(_T_82, UInt<12>("h0b00")) @[dec_tlu_ctl.scala 1499:71] + node wr_mcyclel_r = and(io.dec_csr_wen_r_mod, _T_83) @[dec_tlu_ctl.scala 1499:42] + node _T_84 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 1501:80] + node _T_85 = and(io.dec_tlu_dbg_halted, _T_84) @[dec_tlu_ctl.scala 1501:71] + node _T_86 = or(kill_ebreak_count_r, _T_85) @[dec_tlu_ctl.scala 1501:46] + node _T_87 = or(_T_86, io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 1501:94] + node _T_88 = bits(mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 1501:136] + node _T_89 = or(_T_87, _T_88) @[dec_tlu_ctl.scala 1501:121] + node mcyclel_cout_in = not(_T_89) @[dec_tlu_ctl.scala 1501:24] wire mcyclel_inc : UInt<33> mcyclel_inc <= UInt<1>("h00") node _T_90 = cat(UInt<31>("h00"), mcyclel_cout_in) @[Cat.scala 29:58] - node _T_91 = add(mcyclel, _T_90) @[dec_tlu_ctl.scala 1523:25] - mcyclel_inc <= _T_91 @[dec_tlu_ctl.scala 1523:14] - node _T_92 = bits(wr_mcyclel_r, 0, 0) @[dec_tlu_ctl.scala 1524:36] - node _T_93 = bits(mcyclel_inc, 31, 0) @[dec_tlu_ctl.scala 1524:76] - node mcyclel_ns = mux(_T_92, io.dec_csr_wrdata_r, _T_93) @[dec_tlu_ctl.scala 1524:22] - node _T_94 = bits(mcyclel_inc, 32, 32) @[dec_tlu_ctl.scala 1525:32] - node mcyclel_cout = bits(_T_94, 0, 0) @[dec_tlu_ctl.scala 1525:37] - node _T_95 = or(wr_mcyclel_r, mcyclel_cout_in) @[dec_tlu_ctl.scala 1526:46] - node _T_96 = bits(_T_95, 0, 0) @[dec_tlu_ctl.scala 1526:72] + node _T_91 = add(mcyclel, _T_90) @[dec_tlu_ctl.scala 1505:25] + mcyclel_inc <= _T_91 @[dec_tlu_ctl.scala 1505:14] + node _T_92 = bits(wr_mcyclel_r, 0, 0) @[dec_tlu_ctl.scala 1506:36] + node _T_93 = bits(mcyclel_inc, 31, 0) @[dec_tlu_ctl.scala 1506:76] + node mcyclel_ns = mux(_T_92, io.dec_csr_wrdata_r, _T_93) @[dec_tlu_ctl.scala 1506:22] + node _T_94 = bits(mcyclel_inc, 32, 32) @[dec_tlu_ctl.scala 1507:32] + node mcyclel_cout = bits(_T_94, 0, 0) @[dec_tlu_ctl.scala 1507:37] + node _T_95 = or(wr_mcyclel_r, mcyclel_cout_in) @[dec_tlu_ctl.scala 1508:46] + node _T_96 = bits(_T_95, 0, 0) @[dec_tlu_ctl.scala 1508:72] inst rvclkhdr_1 of rvclkhdr_721 @[lib.scala 368:23] rvclkhdr_1.clock <= clock rvclkhdr_1.reset <= reset @@ -72985,22 +72985,22 @@ circuit quasar : rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_97 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_97 <= mcyclel_ns @[lib.scala 374:16] - mcyclel <= _T_97 @[dec_tlu_ctl.scala 1526:10] - node _T_98 = eq(wr_mcycleh_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1527:71] - node _T_99 = and(mcyclel_cout, _T_98) @[dec_tlu_ctl.scala 1527:69] - reg mcyclel_cout_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1527:54] - mcyclel_cout_f <= _T_99 @[dec_tlu_ctl.scala 1527:54] - node _T_100 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1533:61] - node _T_101 = eq(_T_100, UInt<12>("h0b80")) @[dec_tlu_ctl.scala 1533:68] - node _T_102 = and(io.dec_csr_wen_r_mod, _T_101) @[dec_tlu_ctl.scala 1533:39] - wr_mcycleh_r <= _T_102 @[dec_tlu_ctl.scala 1533:15] + mcyclel <= _T_97 @[dec_tlu_ctl.scala 1508:10] + node _T_98 = eq(wr_mcycleh_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1509:71] + node _T_99 = and(mcyclel_cout, _T_98) @[dec_tlu_ctl.scala 1509:69] + reg mcyclel_cout_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1509:54] + mcyclel_cout_f <= _T_99 @[dec_tlu_ctl.scala 1509:54] + node _T_100 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1515:61] + node _T_101 = eq(_T_100, UInt<12>("h0b80")) @[dec_tlu_ctl.scala 1515:68] + node _T_102 = and(io.dec_csr_wen_r_mod, _T_101) @[dec_tlu_ctl.scala 1515:39] + wr_mcycleh_r <= _T_102 @[dec_tlu_ctl.scala 1515:15] node _T_103 = cat(UInt<31>("h00"), mcyclel_cout_f) @[Cat.scala 29:58] - node _T_104 = add(mcycleh, _T_103) @[dec_tlu_ctl.scala 1535:28] - node mcycleh_inc = tail(_T_104, 1) @[dec_tlu_ctl.scala 1535:28] - node _T_105 = bits(wr_mcycleh_r, 0, 0) @[dec_tlu_ctl.scala 1536:36] - node mcycleh_ns = mux(_T_105, io.dec_csr_wrdata_r, mcycleh_inc) @[dec_tlu_ctl.scala 1536:22] - node _T_106 = or(wr_mcycleh_r, mcyclel_cout_f) @[dec_tlu_ctl.scala 1538:46] - node _T_107 = bits(_T_106, 0, 0) @[dec_tlu_ctl.scala 1538:64] + node _T_104 = add(mcycleh, _T_103) @[dec_tlu_ctl.scala 1517:28] + node mcycleh_inc = tail(_T_104, 1) @[dec_tlu_ctl.scala 1517:28] + node _T_105 = bits(wr_mcycleh_r, 0, 0) @[dec_tlu_ctl.scala 1518:36] + node mcycleh_ns = mux(_T_105, io.dec_csr_wrdata_r, mcycleh_inc) @[dec_tlu_ctl.scala 1518:22] + node _T_106 = or(wr_mcycleh_r, mcyclel_cout_f) @[dec_tlu_ctl.scala 1520:46] + node _T_107 = bits(_T_106, 0, 0) @[dec_tlu_ctl.scala 1520:64] inst rvclkhdr_2 of rvclkhdr_722 @[lib.scala 368:23] rvclkhdr_2.clock <= clock rvclkhdr_2.reset <= reset @@ -73009,28 +73009,28 @@ circuit quasar : rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_108 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_108 <= mcycleh_ns @[lib.scala 374:16] - mcycleh <= _T_108 @[dec_tlu_ctl.scala 1538:10] - node _T_109 = or(io.ebreak_r, io.ecall_r) @[dec_tlu_ctl.scala 1552:72] - node _T_110 = or(_T_109, io.ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 1552:85] - node _T_111 = or(_T_110, io.illegal_r) @[dec_tlu_ctl.scala 1552:113] - node _T_112 = bits(mcountinhibit, 2, 2) @[dec_tlu_ctl.scala 1552:143] - node _T_113 = or(_T_111, _T_112) @[dec_tlu_ctl.scala 1552:128] - node _T_114 = bits(_T_113, 0, 0) @[dec_tlu_ctl.scala 1552:148] - node _T_115 = not(_T_114) @[dec_tlu_ctl.scala 1552:58] - node i0_valid_no_ebreak_ecall_r = and(io.tlu_i0_commit_cmt, _T_115) @[dec_tlu_ctl.scala 1552:56] - node _T_116 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1554:66] - node _T_117 = eq(_T_116, UInt<12>("h0b02")) @[dec_tlu_ctl.scala 1554:73] - node wr_minstretl_r = and(io.dec_csr_wen_r_mod, _T_117) @[dec_tlu_ctl.scala 1554:44] + mcycleh <= _T_108 @[dec_tlu_ctl.scala 1520:10] + node _T_109 = or(io.ebreak_r, io.ecall_r) @[dec_tlu_ctl.scala 1534:72] + node _T_110 = or(_T_109, io.ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 1534:85] + node _T_111 = or(_T_110, io.illegal_r) @[dec_tlu_ctl.scala 1534:113] + node _T_112 = bits(mcountinhibit, 2, 2) @[dec_tlu_ctl.scala 1534:143] + node _T_113 = or(_T_111, _T_112) @[dec_tlu_ctl.scala 1534:128] + node _T_114 = bits(_T_113, 0, 0) @[dec_tlu_ctl.scala 1534:148] + node _T_115 = not(_T_114) @[dec_tlu_ctl.scala 1534:58] + node i0_valid_no_ebreak_ecall_r = and(io.tlu_i0_commit_cmt, _T_115) @[dec_tlu_ctl.scala 1534:56] + node _T_116 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1536:66] + node _T_117 = eq(_T_116, UInt<12>("h0b02")) @[dec_tlu_ctl.scala 1536:73] + node wr_minstretl_r = and(io.dec_csr_wen_r_mod, _T_117) @[dec_tlu_ctl.scala 1536:44] node _T_118 = cat(UInt<31>("h00"), i0_valid_no_ebreak_ecall_r) @[Cat.scala 29:58] - node _T_119 = add(minstretl, _T_118) @[dec_tlu_ctl.scala 1556:29] - minstretl_inc <= _T_119 @[dec_tlu_ctl.scala 1556:16] - node minstretl_cout = bits(minstretl_inc, 32, 32) @[dec_tlu_ctl.scala 1557:36] - node _T_120 = or(i0_valid_no_ebreak_ecall_r, wr_minstretl_r) @[dec_tlu_ctl.scala 1558:52] - node minstret_enable = bits(_T_120, 0, 0) @[dec_tlu_ctl.scala 1558:70] - node _T_121 = bits(wr_minstretl_r, 0, 0) @[dec_tlu_ctl.scala 1560:40] - node _T_122 = bits(minstretl_inc, 31, 0) @[dec_tlu_ctl.scala 1560:83] - node minstretl_ns = mux(_T_121, io.dec_csr_wrdata_r, _T_122) @[dec_tlu_ctl.scala 1560:24] - node _T_123 = bits(minstret_enable, 0, 0) @[dec_tlu_ctl.scala 1561:51] + node _T_119 = add(minstretl, _T_118) @[dec_tlu_ctl.scala 1538:29] + minstretl_inc <= _T_119 @[dec_tlu_ctl.scala 1538:16] + node minstretl_cout = bits(minstretl_inc, 32, 32) @[dec_tlu_ctl.scala 1539:36] + node _T_120 = or(i0_valid_no_ebreak_ecall_r, wr_minstretl_r) @[dec_tlu_ctl.scala 1540:52] + node minstret_enable = bits(_T_120, 0, 0) @[dec_tlu_ctl.scala 1540:70] + node _T_121 = bits(wr_minstretl_r, 0, 0) @[dec_tlu_ctl.scala 1542:40] + node _T_122 = bits(minstretl_inc, 31, 0) @[dec_tlu_ctl.scala 1542:83] + node minstretl_ns = mux(_T_121, io.dec_csr_wrdata_r, _T_122) @[dec_tlu_ctl.scala 1542:24] + node _T_123 = bits(minstret_enable, 0, 0) @[dec_tlu_ctl.scala 1543:51] inst rvclkhdr_3 of rvclkhdr_723 @[lib.scala 368:23] rvclkhdr_3.clock <= clock rvclkhdr_3.reset <= reset @@ -73039,26 +73039,26 @@ circuit quasar : rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_124 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_124 <= minstretl_ns @[lib.scala 374:16] - minstretl <= _T_124 @[dec_tlu_ctl.scala 1561:12] - reg minstret_enable_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1562:56] - minstret_enable_f <= minstret_enable @[dec_tlu_ctl.scala 1562:56] - node _T_125 = not(wr_minstreth_r) @[dec_tlu_ctl.scala 1563:75] - node _T_126 = and(minstretl_cout, _T_125) @[dec_tlu_ctl.scala 1563:73] - reg minstretl_cout_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1563:56] - minstretl_cout_f <= _T_126 @[dec_tlu_ctl.scala 1563:56] - node _T_127 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1571:64] - node _T_128 = eq(_T_127, UInt<12>("h0b82")) @[dec_tlu_ctl.scala 1571:71] - node _T_129 = and(io.dec_csr_wen_r_mod, _T_128) @[dec_tlu_ctl.scala 1571:42] - node _T_130 = bits(_T_129, 0, 0) @[dec_tlu_ctl.scala 1571:87] - wr_minstreth_r <= _T_130 @[dec_tlu_ctl.scala 1571:17] + minstretl <= _T_124 @[dec_tlu_ctl.scala 1543:12] + reg minstret_enable_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1544:56] + minstret_enable_f <= minstret_enable @[dec_tlu_ctl.scala 1544:56] + node _T_125 = not(wr_minstreth_r) @[dec_tlu_ctl.scala 1545:75] + node _T_126 = and(minstretl_cout, _T_125) @[dec_tlu_ctl.scala 1545:73] + reg minstretl_cout_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1545:56] + minstretl_cout_f <= _T_126 @[dec_tlu_ctl.scala 1545:56] + node _T_127 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1553:64] + node _T_128 = eq(_T_127, UInt<12>("h0b82")) @[dec_tlu_ctl.scala 1553:71] + node _T_129 = and(io.dec_csr_wen_r_mod, _T_128) @[dec_tlu_ctl.scala 1553:42] + node _T_130 = bits(_T_129, 0, 0) @[dec_tlu_ctl.scala 1553:87] + wr_minstreth_r <= _T_130 @[dec_tlu_ctl.scala 1553:17] node _T_131 = cat(UInt<31>("h00"), minstretl_cout_f) @[Cat.scala 29:58] - node _T_132 = add(minstreth, _T_131) @[dec_tlu_ctl.scala 1574:29] - node _T_133 = tail(_T_132, 1) @[dec_tlu_ctl.scala 1574:29] - minstreth_inc <= _T_133 @[dec_tlu_ctl.scala 1574:16] - node _T_134 = bits(wr_minstreth_r, 0, 0) @[dec_tlu_ctl.scala 1575:41] - node minstreth_ns = mux(_T_134, io.dec_csr_wrdata_r, minstreth_inc) @[dec_tlu_ctl.scala 1575:25] - node _T_135 = or(minstret_enable_f, wr_minstreth_r) @[dec_tlu_ctl.scala 1577:55] - node _T_136 = bits(_T_135, 0, 0) @[dec_tlu_ctl.scala 1577:73] + node _T_132 = add(minstreth, _T_131) @[dec_tlu_ctl.scala 1556:29] + node _T_133 = tail(_T_132, 1) @[dec_tlu_ctl.scala 1556:29] + minstreth_inc <= _T_133 @[dec_tlu_ctl.scala 1556:16] + node _T_134 = bits(wr_minstreth_r, 0, 0) @[dec_tlu_ctl.scala 1557:41] + node minstreth_ns = mux(_T_134, io.dec_csr_wrdata_r, minstreth_inc) @[dec_tlu_ctl.scala 1557:25] + node _T_135 = or(minstret_enable_f, wr_minstreth_r) @[dec_tlu_ctl.scala 1559:55] + node _T_136 = bits(_T_135, 0, 0) @[dec_tlu_ctl.scala 1559:73] inst rvclkhdr_4 of rvclkhdr_724 @[lib.scala 368:23] rvclkhdr_4.clock <= clock rvclkhdr_4.reset <= reset @@ -73067,11 +73067,11 @@ circuit quasar : rvclkhdr_4.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_137 : UInt, rvclkhdr_4.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_137 <= minstreth_ns @[lib.scala 374:16] - minstreth <= _T_137 @[dec_tlu_ctl.scala 1577:12] - node _T_138 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1585:65] - node _T_139 = eq(_T_138, UInt<12>("h0340")) @[dec_tlu_ctl.scala 1585:72] - node wr_mscratch_r = and(io.dec_csr_wen_r_mod, _T_139) @[dec_tlu_ctl.scala 1585:43] - node _T_140 = bits(wr_mscratch_r, 0, 0) @[dec_tlu_ctl.scala 1587:55] + minstreth <= _T_137 @[dec_tlu_ctl.scala 1559:12] + node _T_138 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1567:65] + node _T_139 = eq(_T_138, UInt<12>("h0340")) @[dec_tlu_ctl.scala 1567:72] + node wr_mscratch_r = and(io.dec_csr_wen_r_mod, _T_139) @[dec_tlu_ctl.scala 1567:43] + node _T_140 = bits(wr_mscratch_r, 0, 0) @[dec_tlu_ctl.scala 1569:55] inst rvclkhdr_5 of rvclkhdr_725 @[lib.scala 368:23] rvclkhdr_5.clock <= clock rvclkhdr_5.reset <= reset @@ -73080,24 +73080,24 @@ circuit quasar : rvclkhdr_5.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_141 : UInt, rvclkhdr_5.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_141 <= io.dec_csr_wrdata_r @[lib.scala 374:16] - mscratch <= _T_141 @[dec_tlu_ctl.scala 1587:11] - node _T_142 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1596:22] - node _T_143 = eq(io.tlu_flush_lower_r_d1, UInt<1>("h00")) @[dec_tlu_ctl.scala 1596:47] - node _T_144 = and(_T_142, _T_143) @[dec_tlu_ctl.scala 1596:45] - node sel_exu_npc_r = and(_T_144, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 1596:72] - node _T_145 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1597:24] - node _T_146 = and(_T_145, io.tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 1597:47] - node _T_147 = eq(io.dec_tlu_flush_noredir_r_d1, UInt<1>("h00")) @[dec_tlu_ctl.scala 1597:75] - node sel_flush_npc_r = and(_T_146, _T_147) @[dec_tlu_ctl.scala 1597:73] - node _T_148 = eq(sel_exu_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1598:23] - node _T_149 = eq(sel_flush_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1598:40] - node sel_hold_npc_r = and(_T_148, _T_149) @[dec_tlu_ctl.scala 1598:38] - node _T_150 = bits(sel_exu_npc_r, 0, 0) @[dec_tlu_ctl.scala 1601:26] - node _T_151 = eq(io.mpc_reset_run_req, UInt<1>("h00")) @[dec_tlu_ctl.scala 1602:13] - node _T_152 = and(_T_151, io.reset_delayed) @[dec_tlu_ctl.scala 1602:35] - node _T_153 = bits(_T_152, 0, 0) @[dec_tlu_ctl.scala 1602:55] - node _T_154 = bits(sel_flush_npc_r, 0, 0) @[dec_tlu_ctl.scala 1603:28] - node _T_155 = bits(sel_hold_npc_r, 0, 0) @[dec_tlu_ctl.scala 1604:27] + mscratch <= _T_141 @[dec_tlu_ctl.scala 1569:11] + node _T_142 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1578:22] + node _T_143 = eq(io.tlu_flush_lower_r_d1, UInt<1>("h00")) @[dec_tlu_ctl.scala 1578:47] + node _T_144 = and(_T_142, _T_143) @[dec_tlu_ctl.scala 1578:45] + node sel_exu_npc_r = and(_T_144, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 1578:72] + node _T_145 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1579:24] + node _T_146 = and(_T_145, io.tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 1579:47] + node _T_147 = eq(io.dec_tlu_flush_noredir_r_d1, UInt<1>("h00")) @[dec_tlu_ctl.scala 1579:75] + node sel_flush_npc_r = and(_T_146, _T_147) @[dec_tlu_ctl.scala 1579:73] + node _T_148 = eq(sel_exu_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1580:23] + node _T_149 = eq(sel_flush_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1580:40] + node sel_hold_npc_r = and(_T_148, _T_149) @[dec_tlu_ctl.scala 1580:38] + node _T_150 = bits(sel_exu_npc_r, 0, 0) @[dec_tlu_ctl.scala 1583:26] + node _T_151 = eq(io.mpc_reset_run_req, UInt<1>("h00")) @[dec_tlu_ctl.scala 1584:13] + node _T_152 = and(_T_151, io.reset_delayed) @[dec_tlu_ctl.scala 1584:35] + node _T_153 = bits(_T_152, 0, 0) @[dec_tlu_ctl.scala 1584:55] + node _T_154 = bits(sel_flush_npc_r, 0, 0) @[dec_tlu_ctl.scala 1585:28] + node _T_155 = bits(sel_hold_npc_r, 0, 0) @[dec_tlu_ctl.scala 1586:27] node _T_156 = mux(_T_150, io.exu_npc_r, UInt<1>("h00")) @[Mux.scala 27:72] node _T_157 = mux(_T_153, io.rst_vec, UInt<1>("h00")) @[Mux.scala 27:72] node _T_158 = mux(_T_154, io.tlu_flush_path_r_d1, UInt<1>("h00")) @[Mux.scala 27:72] @@ -73107,10 +73107,10 @@ circuit quasar : node _T_162 = or(_T_161, _T_159) @[Mux.scala 27:72] wire _T_163 : UInt<31> @[Mux.scala 27:72] _T_163 <= _T_162 @[Mux.scala 27:72] - io.npc_r <= _T_163 @[dec_tlu_ctl.scala 1600:11] - node _T_164 = or(sel_exu_npc_r, sel_flush_npc_r) @[dec_tlu_ctl.scala 1606:48] - node _T_165 = or(_T_164, io.reset_delayed) @[dec_tlu_ctl.scala 1606:66] - node _T_166 = bits(_T_165, 0, 0) @[dec_tlu_ctl.scala 1606:86] + io.npc_r <= _T_163 @[dec_tlu_ctl.scala 1582:11] + node _T_164 = or(sel_exu_npc_r, sel_flush_npc_r) @[dec_tlu_ctl.scala 1588:48] + node _T_165 = or(_T_164, io.reset_delayed) @[dec_tlu_ctl.scala 1588:66] + node _T_166 = bits(_T_165, 0, 0) @[dec_tlu_ctl.scala 1588:86] inst rvclkhdr_6 of rvclkhdr_726 @[lib.scala 368:23] rvclkhdr_6.clock <= clock rvclkhdr_6.reset <= reset @@ -73119,11 +73119,11 @@ circuit quasar : rvclkhdr_6.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_167 : UInt, rvclkhdr_6.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_167 <= io.npc_r @[lib.scala 374:16] - io.npc_r_d1 <= _T_167 @[dec_tlu_ctl.scala 1606:14] - node _T_168 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1609:21] - node _T_169 = and(_T_168, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 1609:44] - node pc0_valid_r = bits(_T_169, 0, 0) @[dec_tlu_ctl.scala 1609:69] - node _T_170 = not(pc0_valid_r) @[dec_tlu_ctl.scala 1613:22] + io.npc_r_d1 <= _T_167 @[dec_tlu_ctl.scala 1588:14] + node _T_168 = eq(io.dec_tlu_dbg_halted, UInt<1>("h00")) @[dec_tlu_ctl.scala 1591:21] + node _T_169 = and(_T_168, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 1591:44] + node pc0_valid_r = bits(_T_169, 0, 0) @[dec_tlu_ctl.scala 1591:69] + node _T_170 = not(pc0_valid_r) @[dec_tlu_ctl.scala 1595:22] node _T_171 = mux(pc0_valid_r, io.dec_tlu_i0_pc_r, UInt<1>("h00")) @[Mux.scala 27:72] node _T_172 = mux(_T_170, pc_r_d1, UInt<1>("h00")) @[Mux.scala 27:72] node _T_173 = or(_T_171, _T_172) @[Mux.scala 27:72] @@ -73137,22 +73137,22 @@ circuit quasar : rvclkhdr_7.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_174 : UInt, rvclkhdr_7.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_174 <= pc_r @[lib.scala 374:16] - pc_r_d1 <= _T_174 @[dec_tlu_ctl.scala 1615:10] - node _T_175 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1617:61] - node _T_176 = eq(_T_175, UInt<12>("h0341")) @[dec_tlu_ctl.scala 1617:68] - node wr_mepc_r = and(io.dec_csr_wen_r_mod, _T_176) @[dec_tlu_ctl.scala 1617:39] - node _T_177 = or(io.i0_exception_valid_r, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 1620:27] - node _T_178 = or(_T_177, io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1620:48] - node _T_179 = bits(_T_178, 0, 0) @[dec_tlu_ctl.scala 1620:80] - node _T_180 = bits(io.interrupt_valid_r, 0, 0) @[dec_tlu_ctl.scala 1621:25] - node _T_181 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1622:15] - node _T_182 = and(wr_mepc_r, _T_181) @[dec_tlu_ctl.scala 1622:13] - node _T_183 = bits(_T_182, 0, 0) @[dec_tlu_ctl.scala 1622:39] - node _T_184 = bits(io.dec_csr_wrdata_r, 31, 1) @[dec_tlu_ctl.scala 1622:104] - node _T_185 = eq(wr_mepc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1623:3] - node _T_186 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1623:16] - node _T_187 = and(_T_185, _T_186) @[dec_tlu_ctl.scala 1623:14] - node _T_188 = bits(_T_187, 0, 0) @[dec_tlu_ctl.scala 1623:40] + pc_r_d1 <= _T_174 @[dec_tlu_ctl.scala 1597:10] + node _T_175 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1599:61] + node _T_176 = eq(_T_175, UInt<12>("h0341")) @[dec_tlu_ctl.scala 1599:68] + node wr_mepc_r = and(io.dec_csr_wen_r_mod, _T_176) @[dec_tlu_ctl.scala 1599:39] + node _T_177 = or(io.i0_exception_valid_r, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 1602:27] + node _T_178 = or(_T_177, io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1602:48] + node _T_179 = bits(_T_178, 0, 0) @[dec_tlu_ctl.scala 1602:80] + node _T_180 = bits(io.interrupt_valid_r, 0, 0) @[dec_tlu_ctl.scala 1603:25] + node _T_181 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1604:15] + node _T_182 = and(wr_mepc_r, _T_181) @[dec_tlu_ctl.scala 1604:13] + node _T_183 = bits(_T_182, 0, 0) @[dec_tlu_ctl.scala 1604:39] + node _T_184 = bits(io.dec_csr_wrdata_r, 31, 1) @[dec_tlu_ctl.scala 1604:104] + node _T_185 = eq(wr_mepc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1605:3] + node _T_186 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1605:16] + node _T_187 = and(_T_185, _T_186) @[dec_tlu_ctl.scala 1605:14] + node _T_188 = bits(_T_187, 0, 0) @[dec_tlu_ctl.scala 1605:40] node _T_189 = mux(_T_179, pc_r, UInt<1>("h00")) @[Mux.scala 27:72] node _T_190 = mux(_T_180, io.npc_r, UInt<1>("h00")) @[Mux.scala 27:72] node _T_191 = mux(_T_183, _T_184, UInt<1>("h00")) @[Mux.scala 27:72] @@ -73162,42 +73162,42 @@ circuit quasar : node _T_195 = or(_T_194, _T_192) @[Mux.scala 27:72] wire mepc_ns : UInt<31> @[Mux.scala 27:72] mepc_ns <= _T_195 @[Mux.scala 27:72] - reg _T_196 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1625:47] - _T_196 <= mepc_ns @[dec_tlu_ctl.scala 1625:47] - io.mepc <= _T_196 @[dec_tlu_ctl.scala 1625:10] - node _T_197 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1632:65] - node _T_198 = eq(_T_197, UInt<12>("h0342")) @[dec_tlu_ctl.scala 1632:72] - node wr_mcause_r = and(io.dec_csr_wen_r_mod, _T_198) @[dec_tlu_ctl.scala 1632:43] - node _T_199 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1633:53] - node mcause_sel_nmi_store = and(_T_199, io.nmi_lsu_store_type) @[dec_tlu_ctl.scala 1633:67] - node _T_200 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1634:52] - node mcause_sel_nmi_load = and(_T_200, io.nmi_lsu_load_type) @[dec_tlu_ctl.scala 1634:66] - node _T_201 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1635:51] - node _T_202 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 1635:84] - node mcause_sel_nmi_ext = and(_T_201, _T_202) @[dec_tlu_ctl.scala 1635:65] - node _T_203 = andr(io.lsu_fir_error) @[dec_tlu_ctl.scala 1641:53] - node _T_204 = bits(io.lsu_fir_error, 1, 1) @[dec_tlu_ctl.scala 1641:76] - node _T_205 = bits(io.lsu_fir_error, 0, 0) @[dec_tlu_ctl.scala 1641:99] - node _T_206 = not(_T_205) @[dec_tlu_ctl.scala 1641:82] - node _T_207 = and(_T_204, _T_206) @[dec_tlu_ctl.scala 1641:80] + reg _T_196 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1607:47] + _T_196 <= mepc_ns @[dec_tlu_ctl.scala 1607:47] + io.mepc <= _T_196 @[dec_tlu_ctl.scala 1607:10] + node _T_197 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1614:65] + node _T_198 = eq(_T_197, UInt<12>("h0342")) @[dec_tlu_ctl.scala 1614:72] + node wr_mcause_r = and(io.dec_csr_wen_r_mod, _T_198) @[dec_tlu_ctl.scala 1614:43] + node _T_199 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1615:53] + node mcause_sel_nmi_store = and(_T_199, io.nmi_lsu_store_type) @[dec_tlu_ctl.scala 1615:67] + node _T_200 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1616:52] + node mcause_sel_nmi_load = and(_T_200, io.nmi_lsu_load_type) @[dec_tlu_ctl.scala 1616:66] + node _T_201 = and(io.exc_or_int_valid_r, io.take_nmi) @[dec_tlu_ctl.scala 1617:51] + node _T_202 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 1617:84] + node mcause_sel_nmi_ext = and(_T_201, _T_202) @[dec_tlu_ctl.scala 1617:65] + node _T_203 = andr(io.lsu_fir_error) @[dec_tlu_ctl.scala 1623:53] + node _T_204 = bits(io.lsu_fir_error, 1, 1) @[dec_tlu_ctl.scala 1623:76] + node _T_205 = bits(io.lsu_fir_error, 0, 0) @[dec_tlu_ctl.scala 1623:99] + node _T_206 = not(_T_205) @[dec_tlu_ctl.scala 1623:82] + node _T_207 = and(_T_204, _T_206) @[dec_tlu_ctl.scala 1623:80] node mcause_fir_error_type = cat(_T_203, _T_207) @[Cat.scala 29:58] - node _T_208 = bits(mcause_sel_nmi_store, 0, 0) @[dec_tlu_ctl.scala 1644:52] - node _T_209 = bits(mcause_sel_nmi_load, 0, 0) @[dec_tlu_ctl.scala 1645:51] - node _T_210 = bits(mcause_sel_nmi_ext, 0, 0) @[dec_tlu_ctl.scala 1646:50] + node _T_208 = bits(mcause_sel_nmi_store, 0, 0) @[dec_tlu_ctl.scala 1626:52] + node _T_209 = bits(mcause_sel_nmi_load, 0, 0) @[dec_tlu_ctl.scala 1627:51] + node _T_210 = bits(mcause_sel_nmi_ext, 0, 0) @[dec_tlu_ctl.scala 1628:50] node _T_211 = cat(UInt<28>("h0f000100"), UInt<2>("h00")) @[Cat.scala 29:58] node _T_212 = cat(_T_211, mcause_fir_error_type) @[Cat.scala 29:58] - node _T_213 = not(io.take_nmi) @[dec_tlu_ctl.scala 1647:56] - node _T_214 = and(io.exc_or_int_valid_r, _T_213) @[dec_tlu_ctl.scala 1647:54] - node _T_215 = bits(_T_214, 0, 0) @[dec_tlu_ctl.scala 1647:70] + node _T_213 = not(io.take_nmi) @[dec_tlu_ctl.scala 1629:56] + node _T_214 = and(io.exc_or_int_valid_r, _T_213) @[dec_tlu_ctl.scala 1629:54] + node _T_215 = bits(_T_214, 0, 0) @[dec_tlu_ctl.scala 1629:70] node _T_216 = cat(io.interrupt_valid_r, UInt<26>("h00")) @[Cat.scala 29:58] node _T_217 = cat(_T_216, io.exc_cause_r) @[Cat.scala 29:58] - node _T_218 = not(io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1648:46] - node _T_219 = and(wr_mcause_r, _T_218) @[dec_tlu_ctl.scala 1648:44] - node _T_220 = bits(_T_219, 0, 0) @[dec_tlu_ctl.scala 1648:70] - node _T_221 = not(wr_mcause_r) @[dec_tlu_ctl.scala 1649:32] - node _T_222 = not(io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1649:47] - node _T_223 = and(_T_221, _T_222) @[dec_tlu_ctl.scala 1649:45] - node _T_224 = bits(_T_223, 0, 0) @[dec_tlu_ctl.scala 1649:71] + node _T_218 = not(io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1630:46] + node _T_219 = and(wr_mcause_r, _T_218) @[dec_tlu_ctl.scala 1630:44] + node _T_220 = bits(_T_219, 0, 0) @[dec_tlu_ctl.scala 1630:70] + node _T_221 = not(wr_mcause_r) @[dec_tlu_ctl.scala 1631:32] + node _T_222 = not(io.exc_or_int_valid_r) @[dec_tlu_ctl.scala 1631:47] + node _T_223 = and(_T_221, _T_222) @[dec_tlu_ctl.scala 1631:45] + node _T_224 = bits(_T_223, 0, 0) @[dec_tlu_ctl.scala 1631:71] node _T_225 = mux(_T_208, UInt<32>("h0f0000000"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_226 = mux(_T_209, UInt<32>("h0f0000001"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_227 = mux(_T_210, _T_212, UInt<1>("h00")) @[Mux.scala 27:72] @@ -73211,19 +73211,19 @@ circuit quasar : node _T_235 = or(_T_234, _T_230) @[Mux.scala 27:72] wire mcause_ns : UInt<32> @[Mux.scala 27:72] mcause_ns <= _T_235 @[Mux.scala 27:72] - reg _T_236 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1651:49] - _T_236 <= mcause_ns @[dec_tlu_ctl.scala 1651:49] - mcause <= _T_236 @[dec_tlu_ctl.scala 1651:12] - node _T_237 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1658:64] - node _T_238 = eq(_T_237, UInt<12>("h07ff")) @[dec_tlu_ctl.scala 1658:71] - node wr_mscause_r = and(io.dec_csr_wen_r_mod, _T_238) @[dec_tlu_ctl.scala 1658:42] - node _T_239 = eq(io.dec_tlu_packet_r.icaf_type, UInt<2>("h00")) @[dec_tlu_ctl.scala 1660:56] + reg _T_236 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1633:49] + _T_236 <= mcause_ns @[dec_tlu_ctl.scala 1633:49] + mcause <= _T_236 @[dec_tlu_ctl.scala 1633:12] + node _T_237 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1640:64] + node _T_238 = eq(_T_237, UInt<12>("h07ff")) @[dec_tlu_ctl.scala 1640:71] + node wr_mscause_r = and(io.dec_csr_wen_r_mod, _T_238) @[dec_tlu_ctl.scala 1640:42] + node _T_239 = eq(io.dec_tlu_packet_r.icaf_type, UInt<2>("h00")) @[dec_tlu_ctl.scala 1642:56] node _T_240 = cat(UInt<2>("h00"), io.dec_tlu_packet_r.icaf_type) @[Cat.scala 29:58] - node ifu_mscause = mux(_T_239, UInt<4>("h09"), _T_240) @[dec_tlu_ctl.scala 1660:24] - node _T_241 = bits(io.lsu_i0_exc_r, 0, 0) @[dec_tlu_ctl.scala 1663:36] - node _T_242 = bits(io.i0_trigger_hit_r, 0, 0) @[dec_tlu_ctl.scala 1664:40] - node _T_243 = bits(io.ebreak_r, 0, 0) @[dec_tlu_ctl.scala 1665:32] - node _T_244 = bits(io.inst_acc_r, 0, 0) @[dec_tlu_ctl.scala 1666:34] + node ifu_mscause = mux(_T_239, UInt<4>("h09"), _T_240) @[dec_tlu_ctl.scala 1642:24] + node _T_241 = bits(io.lsu_i0_exc_r, 0, 0) @[dec_tlu_ctl.scala 1645:36] + node _T_242 = bits(io.i0_trigger_hit_r, 0, 0) @[dec_tlu_ctl.scala 1646:40] + node _T_243 = bits(io.ebreak_r, 0, 0) @[dec_tlu_ctl.scala 1647:32] + node _T_244 = bits(io.inst_acc_r, 0, 0) @[dec_tlu_ctl.scala 1648:34] node _T_245 = mux(_T_241, io.lsu_error_pkt_r.bits.mscause, UInt<1>("h00")) @[Mux.scala 27:72] node _T_246 = mux(_T_242, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_247 = mux(_T_243, UInt<2>("h02"), UInt<1>("h00")) @[Mux.scala 27:72] @@ -73233,15 +73233,15 @@ circuit quasar : node _T_251 = or(_T_250, _T_248) @[Mux.scala 27:72] wire mscause_type : UInt<4> @[Mux.scala 27:72] mscause_type <= _T_251 @[Mux.scala 27:72] - node _T_252 = bits(io.exc_or_int_valid_r, 0, 0) @[dec_tlu_ctl.scala 1670:48] - node _T_253 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1671:40] - node _T_254 = and(wr_mscause_r, _T_253) @[dec_tlu_ctl.scala 1671:38] - node _T_255 = bits(_T_254, 0, 0) @[dec_tlu_ctl.scala 1671:64] - node _T_256 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1671:103] - node _T_257 = eq(wr_mscause_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1672:25] - node _T_258 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1672:41] - node _T_259 = and(_T_257, _T_258) @[dec_tlu_ctl.scala 1672:39] - node _T_260 = bits(_T_259, 0, 0) @[dec_tlu_ctl.scala 1672:65] + node _T_252 = bits(io.exc_or_int_valid_r, 0, 0) @[dec_tlu_ctl.scala 1652:48] + node _T_253 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1653:40] + node _T_254 = and(wr_mscause_r, _T_253) @[dec_tlu_ctl.scala 1653:38] + node _T_255 = bits(_T_254, 0, 0) @[dec_tlu_ctl.scala 1653:64] + node _T_256 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1653:103] + node _T_257 = eq(wr_mscause_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1654:25] + node _T_258 = eq(io.exc_or_int_valid_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 1654:41] + node _T_259 = and(_T_257, _T_258) @[dec_tlu_ctl.scala 1654:39] + node _T_260 = bits(_T_259, 0, 0) @[dec_tlu_ctl.scala 1654:65] node _T_261 = mux(_T_252, mscause_type, UInt<1>("h00")) @[Mux.scala 27:72] node _T_262 = mux(_T_255, _T_256, UInt<1>("h00")) @[Mux.scala 27:72] node _T_263 = mux(_T_260, mscause, UInt<1>("h00")) @[Mux.scala 27:72] @@ -73249,60 +73249,60 @@ circuit quasar : node _T_265 = or(_T_264, _T_263) @[Mux.scala 27:72] wire mscause_ns : UInt<4> @[Mux.scala 27:72] mscause_ns <= _T_265 @[Mux.scala 27:72] - reg _T_266 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1674:47] - _T_266 <= mscause_ns @[dec_tlu_ctl.scala 1674:47] - mscause <= _T_266 @[dec_tlu_ctl.scala 1674:10] - node _T_267 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1681:62] - node _T_268 = eq(_T_267, UInt<12>("h0343")) @[dec_tlu_ctl.scala 1681:69] - node wr_mtval_r = and(io.dec_csr_wen_r_mod, _T_268) @[dec_tlu_ctl.scala 1681:40] - node _T_269 = not(io.inst_acc_second_r) @[dec_tlu_ctl.scala 1682:83] - node _T_270 = and(io.inst_acc_r, _T_269) @[dec_tlu_ctl.scala 1682:81] - node _T_271 = or(io.ebreak_r, _T_270) @[dec_tlu_ctl.scala 1682:64] - node _T_272 = or(_T_271, io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1682:106] - node _T_273 = and(io.exc_or_int_valid_r, _T_272) @[dec_tlu_ctl.scala 1682:49] - node _T_274 = not(io.take_nmi) @[dec_tlu_ctl.scala 1682:140] - node mtval_capture_pc_r = and(_T_273, _T_274) @[dec_tlu_ctl.scala 1682:138] - node _T_275 = and(io.inst_acc_r, io.inst_acc_second_r) @[dec_tlu_ctl.scala 1683:72] - node _T_276 = and(io.exc_or_int_valid_r, _T_275) @[dec_tlu_ctl.scala 1683:55] - node _T_277 = not(io.take_nmi) @[dec_tlu_ctl.scala 1683:98] - node mtval_capture_pc_plus2_r = and(_T_276, _T_277) @[dec_tlu_ctl.scala 1683:96] - node _T_278 = and(io.exc_or_int_valid_r, io.illegal_r) @[dec_tlu_ctl.scala 1684:51] - node _T_279 = not(io.take_nmi) @[dec_tlu_ctl.scala 1684:68] - node mtval_capture_inst_r = and(_T_278, _T_279) @[dec_tlu_ctl.scala 1684:66] - node _T_280 = and(io.exc_or_int_valid_r, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 1685:50] - node _T_281 = not(io.take_nmi) @[dec_tlu_ctl.scala 1685:73] - node mtval_capture_lsu_r = and(_T_280, _T_281) @[dec_tlu_ctl.scala 1685:71] - node _T_282 = not(mtval_capture_pc_r) @[dec_tlu_ctl.scala 1686:46] - node _T_283 = and(io.exc_or_int_valid_r, _T_282) @[dec_tlu_ctl.scala 1686:44] - node _T_284 = not(mtval_capture_inst_r) @[dec_tlu_ctl.scala 1686:68] - node _T_285 = and(_T_283, _T_284) @[dec_tlu_ctl.scala 1686:66] - node _T_286 = not(mtval_capture_lsu_r) @[dec_tlu_ctl.scala 1686:92] - node _T_287 = and(_T_285, _T_286) @[dec_tlu_ctl.scala 1686:90] - node _T_288 = not(io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1686:115] - node mtval_clear_r = and(_T_287, _T_288) @[dec_tlu_ctl.scala 1686:113] - node _T_289 = bits(mtval_capture_pc_r, 0, 0) @[dec_tlu_ctl.scala 1690:25] + reg _T_266 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1656:47] + _T_266 <= mscause_ns @[dec_tlu_ctl.scala 1656:47] + mscause <= _T_266 @[dec_tlu_ctl.scala 1656:10] + node _T_267 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1663:62] + node _T_268 = eq(_T_267, UInt<12>("h0343")) @[dec_tlu_ctl.scala 1663:69] + node wr_mtval_r = and(io.dec_csr_wen_r_mod, _T_268) @[dec_tlu_ctl.scala 1663:40] + node _T_269 = not(io.inst_acc_second_r) @[dec_tlu_ctl.scala 1664:83] + node _T_270 = and(io.inst_acc_r, _T_269) @[dec_tlu_ctl.scala 1664:81] + node _T_271 = or(io.ebreak_r, _T_270) @[dec_tlu_ctl.scala 1664:64] + node _T_272 = or(_T_271, io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1664:106] + node _T_273 = and(io.exc_or_int_valid_r, _T_272) @[dec_tlu_ctl.scala 1664:49] + node _T_274 = not(io.take_nmi) @[dec_tlu_ctl.scala 1664:140] + node mtval_capture_pc_r = and(_T_273, _T_274) @[dec_tlu_ctl.scala 1664:138] + node _T_275 = and(io.inst_acc_r, io.inst_acc_second_r) @[dec_tlu_ctl.scala 1665:72] + node _T_276 = and(io.exc_or_int_valid_r, _T_275) @[dec_tlu_ctl.scala 1665:55] + node _T_277 = not(io.take_nmi) @[dec_tlu_ctl.scala 1665:98] + node mtval_capture_pc_plus2_r = and(_T_276, _T_277) @[dec_tlu_ctl.scala 1665:96] + node _T_278 = and(io.exc_or_int_valid_r, io.illegal_r) @[dec_tlu_ctl.scala 1666:51] + node _T_279 = not(io.take_nmi) @[dec_tlu_ctl.scala 1666:68] + node mtval_capture_inst_r = and(_T_278, _T_279) @[dec_tlu_ctl.scala 1666:66] + node _T_280 = and(io.exc_or_int_valid_r, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 1667:50] + node _T_281 = not(io.take_nmi) @[dec_tlu_ctl.scala 1667:73] + node mtval_capture_lsu_r = and(_T_280, _T_281) @[dec_tlu_ctl.scala 1667:71] + node _T_282 = not(mtval_capture_pc_r) @[dec_tlu_ctl.scala 1668:46] + node _T_283 = and(io.exc_or_int_valid_r, _T_282) @[dec_tlu_ctl.scala 1668:44] + node _T_284 = not(mtval_capture_inst_r) @[dec_tlu_ctl.scala 1668:68] + node _T_285 = and(_T_283, _T_284) @[dec_tlu_ctl.scala 1668:66] + node _T_286 = not(mtval_capture_lsu_r) @[dec_tlu_ctl.scala 1668:92] + node _T_287 = and(_T_285, _T_286) @[dec_tlu_ctl.scala 1668:90] + node _T_288 = not(io.mepc_trigger_hit_sel_pc_r) @[dec_tlu_ctl.scala 1668:115] + node mtval_clear_r = and(_T_287, _T_288) @[dec_tlu_ctl.scala 1668:113] + node _T_289 = bits(mtval_capture_pc_r, 0, 0) @[dec_tlu_ctl.scala 1672:25] node _T_290 = cat(pc_r, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_291 = bits(mtval_capture_pc_plus2_r, 0, 0) @[dec_tlu_ctl.scala 1691:31] - node _T_292 = add(pc_r, UInt<31>("h01")) @[dec_tlu_ctl.scala 1691:83] - node _T_293 = tail(_T_292, 1) @[dec_tlu_ctl.scala 1691:83] + node _T_291 = bits(mtval_capture_pc_plus2_r, 0, 0) @[dec_tlu_ctl.scala 1673:31] + node _T_292 = add(pc_r, UInt<31>("h01")) @[dec_tlu_ctl.scala 1673:83] + node _T_293 = tail(_T_292, 1) @[dec_tlu_ctl.scala 1673:83] node _T_294 = cat(_T_293, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_295 = bits(mtval_capture_inst_r, 0, 0) @[dec_tlu_ctl.scala 1692:27] - node _T_296 = bits(mtval_capture_lsu_r, 0, 0) @[dec_tlu_ctl.scala 1693:26] - node _T_297 = not(io.interrupt_valid_r) @[dec_tlu_ctl.scala 1694:18] - node _T_298 = and(wr_mtval_r, _T_297) @[dec_tlu_ctl.scala 1694:16] - node _T_299 = bits(_T_298, 0, 0) @[dec_tlu_ctl.scala 1694:48] - node _T_300 = not(io.take_nmi) @[dec_tlu_ctl.scala 1695:5] - node _T_301 = not(wr_mtval_r) @[dec_tlu_ctl.scala 1695:20] - node _T_302 = and(_T_300, _T_301) @[dec_tlu_ctl.scala 1695:18] - node _T_303 = not(mtval_capture_pc_r) @[dec_tlu_ctl.scala 1695:34] - node _T_304 = and(_T_302, _T_303) @[dec_tlu_ctl.scala 1695:32] - node _T_305 = not(mtval_capture_inst_r) @[dec_tlu_ctl.scala 1695:56] - node _T_306 = and(_T_304, _T_305) @[dec_tlu_ctl.scala 1695:54] - node _T_307 = not(mtval_clear_r) @[dec_tlu_ctl.scala 1695:80] - node _T_308 = and(_T_306, _T_307) @[dec_tlu_ctl.scala 1695:78] - node _T_309 = not(mtval_capture_lsu_r) @[dec_tlu_ctl.scala 1695:97] - node _T_310 = and(_T_308, _T_309) @[dec_tlu_ctl.scala 1695:95] - node _T_311 = bits(_T_310, 0, 0) @[dec_tlu_ctl.scala 1695:119] + node _T_295 = bits(mtval_capture_inst_r, 0, 0) @[dec_tlu_ctl.scala 1674:27] + node _T_296 = bits(mtval_capture_lsu_r, 0, 0) @[dec_tlu_ctl.scala 1675:26] + node _T_297 = not(io.interrupt_valid_r) @[dec_tlu_ctl.scala 1676:18] + node _T_298 = and(wr_mtval_r, _T_297) @[dec_tlu_ctl.scala 1676:16] + node _T_299 = bits(_T_298, 0, 0) @[dec_tlu_ctl.scala 1676:48] + node _T_300 = not(io.take_nmi) @[dec_tlu_ctl.scala 1677:5] + node _T_301 = not(wr_mtval_r) @[dec_tlu_ctl.scala 1677:20] + node _T_302 = and(_T_300, _T_301) @[dec_tlu_ctl.scala 1677:18] + node _T_303 = not(mtval_capture_pc_r) @[dec_tlu_ctl.scala 1677:34] + node _T_304 = and(_T_302, _T_303) @[dec_tlu_ctl.scala 1677:32] + node _T_305 = not(mtval_capture_inst_r) @[dec_tlu_ctl.scala 1677:56] + node _T_306 = and(_T_304, _T_305) @[dec_tlu_ctl.scala 1677:54] + node _T_307 = not(mtval_clear_r) @[dec_tlu_ctl.scala 1677:80] + node _T_308 = and(_T_306, _T_307) @[dec_tlu_ctl.scala 1677:78] + node _T_309 = not(mtval_capture_lsu_r) @[dec_tlu_ctl.scala 1677:97] + node _T_310 = and(_T_308, _T_309) @[dec_tlu_ctl.scala 1677:95] + node _T_311 = bits(_T_310, 0, 0) @[dec_tlu_ctl.scala 1677:119] node _T_312 = mux(_T_289, _T_290, UInt<1>("h00")) @[Mux.scala 27:72] node _T_313 = mux(_T_291, _T_294, UInt<1>("h00")) @[Mux.scala 27:72] node _T_314 = mux(_T_295, io.dec_illegal_inst, UInt<1>("h00")) @[Mux.scala 27:72] @@ -73316,14 +73316,14 @@ circuit quasar : node _T_322 = or(_T_321, _T_317) @[Mux.scala 27:72] wire mtval_ns : UInt<32> @[Mux.scala 27:72] mtval_ns <= _T_322 @[Mux.scala 27:72] - reg _T_323 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1697:46] - _T_323 <= mtval_ns @[dec_tlu_ctl.scala 1697:46] - mtval <= _T_323 @[dec_tlu_ctl.scala 1697:8] - node _T_324 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1712:61] - node _T_325 = eq(_T_324, UInt<12>("h07f8")) @[dec_tlu_ctl.scala 1712:68] - node wr_mcgc_r = and(io.dec_csr_wen_r_mod, _T_325) @[dec_tlu_ctl.scala 1712:39] - node _T_326 = bits(io.dec_csr_wrdata_r, 8, 0) @[dec_tlu_ctl.scala 1714:39] - node _T_327 = bits(wr_mcgc_r, 0, 0) @[dec_tlu_ctl.scala 1714:55] + reg _T_323 : UInt, io.e4e5_int_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1679:46] + _T_323 <= mtval_ns @[dec_tlu_ctl.scala 1679:46] + mtval <= _T_323 @[dec_tlu_ctl.scala 1679:8] + node _T_324 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1694:61] + node _T_325 = eq(_T_324, UInt<12>("h07f8")) @[dec_tlu_ctl.scala 1694:68] + node wr_mcgc_r = and(io.dec_csr_wen_r_mod, _T_325) @[dec_tlu_ctl.scala 1694:39] + node _T_326 = bits(io.dec_csr_wrdata_r, 8, 0) @[dec_tlu_ctl.scala 1696:39] + node _T_327 = bits(wr_mcgc_r, 0, 0) @[dec_tlu_ctl.scala 1696:55] inst rvclkhdr_8 of rvclkhdr_728 @[lib.scala 368:23] rvclkhdr_8.clock <= clock rvclkhdr_8.reset <= reset @@ -73332,26 +73332,26 @@ circuit quasar : rvclkhdr_8.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg mcgc : UInt, rvclkhdr_8.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] mcgc <= _T_326 @[lib.scala 374:16] - node _T_328 = bits(mcgc, 8, 8) @[dec_tlu_ctl.scala 1716:38] - io.dec_tlu_misc_clk_override <= _T_328 @[dec_tlu_ctl.scala 1716:31] - node _T_329 = bits(mcgc, 7, 7) @[dec_tlu_ctl.scala 1717:38] - io.dec_tlu_dec_clk_override <= _T_329 @[dec_tlu_ctl.scala 1717:31] - node _T_330 = bits(mcgc, 5, 5) @[dec_tlu_ctl.scala 1718:38] - io.dec_tlu_ifu_clk_override <= _T_330 @[dec_tlu_ctl.scala 1718:31] - node _T_331 = bits(mcgc, 4, 4) @[dec_tlu_ctl.scala 1719:38] - io.dec_tlu_lsu_clk_override <= _T_331 @[dec_tlu_ctl.scala 1719:31] - node _T_332 = bits(mcgc, 3, 3) @[dec_tlu_ctl.scala 1720:38] - io.dec_tlu_bus_clk_override <= _T_332 @[dec_tlu_ctl.scala 1720:31] - node _T_333 = bits(mcgc, 2, 2) @[dec_tlu_ctl.scala 1721:38] - io.dec_tlu_pic_clk_override <= _T_333 @[dec_tlu_ctl.scala 1721:31] - node _T_334 = bits(mcgc, 1, 1) @[dec_tlu_ctl.scala 1722:38] - io.dec_tlu_dccm_clk_override <= _T_334 @[dec_tlu_ctl.scala 1722:31] - node _T_335 = bits(mcgc, 0, 0) @[dec_tlu_ctl.scala 1723:38] - io.dec_tlu_icm_clk_override <= _T_335 @[dec_tlu_ctl.scala 1723:31] - node _T_336 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1742:61] - node _T_337 = eq(_T_336, UInt<12>("h07f9")) @[dec_tlu_ctl.scala 1742:68] - node wr_mfdc_r = and(io.dec_csr_wen_r_mod, _T_337) @[dec_tlu_ctl.scala 1742:39] - node _T_338 = bits(wr_mfdc_r, 0, 0) @[dec_tlu_ctl.scala 1746:39] + node _T_328 = bits(mcgc, 8, 8) @[dec_tlu_ctl.scala 1698:38] + io.dec_tlu_misc_clk_override <= _T_328 @[dec_tlu_ctl.scala 1698:31] + node _T_329 = bits(mcgc, 7, 7) @[dec_tlu_ctl.scala 1699:38] + io.dec_tlu_dec_clk_override <= _T_329 @[dec_tlu_ctl.scala 1699:31] + node _T_330 = bits(mcgc, 5, 5) @[dec_tlu_ctl.scala 1700:38] + io.dec_tlu_ifu_clk_override <= _T_330 @[dec_tlu_ctl.scala 1700:31] + node _T_331 = bits(mcgc, 4, 4) @[dec_tlu_ctl.scala 1701:38] + io.dec_tlu_lsu_clk_override <= _T_331 @[dec_tlu_ctl.scala 1701:31] + node _T_332 = bits(mcgc, 3, 3) @[dec_tlu_ctl.scala 1702:38] + io.dec_tlu_bus_clk_override <= _T_332 @[dec_tlu_ctl.scala 1702:31] + node _T_333 = bits(mcgc, 2, 2) @[dec_tlu_ctl.scala 1703:38] + io.dec_tlu_pic_clk_override <= _T_333 @[dec_tlu_ctl.scala 1703:31] + node _T_334 = bits(mcgc, 1, 1) @[dec_tlu_ctl.scala 1704:38] + io.dec_tlu_dccm_clk_override <= _T_334 @[dec_tlu_ctl.scala 1704:31] + node _T_335 = bits(mcgc, 0, 0) @[dec_tlu_ctl.scala 1705:38] + io.dec_tlu_icm_clk_override <= _T_335 @[dec_tlu_ctl.scala 1705:31] + node _T_336 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1724:61] + node _T_337 = eq(_T_336, UInt<12>("h07f9")) @[dec_tlu_ctl.scala 1724:68] + node wr_mfdc_r = and(io.dec_csr_wen_r_mod, _T_337) @[dec_tlu_ctl.scala 1724:39] + node _T_338 = bits(wr_mfdc_r, 0, 0) @[dec_tlu_ctl.scala 1728:39] inst rvclkhdr_9 of rvclkhdr_729 @[lib.scala 368:23] rvclkhdr_9.clock <= clock rvclkhdr_9.reset <= reset @@ -73360,1223 +73360,1223 @@ circuit quasar : rvclkhdr_9.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_339 : UInt, rvclkhdr_9.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_339 <= mfdc_ns @[lib.scala 374:16] - mfdc_int <= _T_339 @[dec_tlu_ctl.scala 1746:11] - node _T_340 = bits(io.dec_csr_wrdata_r, 18, 16) @[dec_tlu_ctl.scala 1751:40] - node _T_341 = not(_T_340) @[dec_tlu_ctl.scala 1751:20] - node _T_342 = bits(io.dec_csr_wrdata_r, 11, 7) @[dec_tlu_ctl.scala 1751:67] - node _T_343 = bits(io.dec_csr_wrdata_r, 6, 6) @[dec_tlu_ctl.scala 1751:95] - node _T_344 = not(_T_343) @[dec_tlu_ctl.scala 1751:75] - node _T_345 = bits(io.dec_csr_wrdata_r, 5, 0) @[dec_tlu_ctl.scala 1751:119] - node _T_346 = cat(_T_344, _T_345) @[Cat.scala 29:58] - node _T_347 = cat(_T_341, _T_342) @[Cat.scala 29:58] + mfdc_int <= _T_339 @[dec_tlu_ctl.scala 1728:11] + node _T_340 = bits(io.dec_csr_wrdata_r, 18, 16) @[dec_tlu_ctl.scala 1737:39] + node _T_341 = not(_T_340) @[dec_tlu_ctl.scala 1737:19] + node _T_342 = bits(io.dec_csr_wrdata_r, 11, 0) @[dec_tlu_ctl.scala 1737:66] + node _T_343 = cat(_T_341, _T_342) @[Cat.scala 29:58] + mfdc_ns <= _T_343 @[dec_tlu_ctl.scala 1737:12] + node _T_344 = bits(mfdc_int, 14, 12) @[dec_tlu_ctl.scala 1738:28] + node _T_345 = not(_T_344) @[dec_tlu_ctl.scala 1738:19] + node _T_346 = bits(mfdc_int, 11, 0) @[dec_tlu_ctl.scala 1738:54] + node _T_347 = cat(_T_345, UInt<4>("h00")) @[Cat.scala 29:58] node _T_348 = cat(_T_347, _T_346) @[Cat.scala 29:58] - mfdc_ns <= _T_348 @[dec_tlu_ctl.scala 1751:13] - node _T_349 = bits(mfdc_int, 14, 12) @[dec_tlu_ctl.scala 1752:29] - node _T_350 = not(_T_349) @[dec_tlu_ctl.scala 1752:20] - node _T_351 = bits(mfdc_int, 11, 7) @[dec_tlu_ctl.scala 1752:55] - node _T_352 = bits(mfdc_int, 6, 6) @[dec_tlu_ctl.scala 1752:72] - node _T_353 = not(_T_352) @[dec_tlu_ctl.scala 1752:63] - node _T_354 = bits(mfdc_int, 5, 0) @[dec_tlu_ctl.scala 1752:85] - node _T_355 = cat(_T_353, _T_354) @[Cat.scala 29:58] - node _T_356 = cat(_T_350, UInt<4>("h00")) @[Cat.scala 29:58] - node _T_357 = cat(_T_356, _T_351) @[Cat.scala 29:58] - node _T_358 = cat(_T_357, _T_355) @[Cat.scala 29:58] - mfdc <= _T_358 @[dec_tlu_ctl.scala 1752:13] - node _T_359 = bits(mfdc, 18, 16) @[dec_tlu_ctl.scala 1760:46] - io.dec_tlu_dma_qos_prty <= _T_359 @[dec_tlu_ctl.scala 1760:39] - node _T_360 = bits(mfdc, 11, 11) @[dec_tlu_ctl.scala 1761:46] - io.dec_tlu_external_ldfwd_disable <= _T_360 @[dec_tlu_ctl.scala 1761:39] - node _T_361 = bits(mfdc, 8, 8) @[dec_tlu_ctl.scala 1762:46] - io.dec_tlu_core_ecc_disable <= _T_361 @[dec_tlu_ctl.scala 1762:39] - node _T_362 = bits(mfdc, 6, 6) @[dec_tlu_ctl.scala 1763:46] - io.dec_tlu_sideeffect_posted_disable <= _T_362 @[dec_tlu_ctl.scala 1763:39] - node _T_363 = bits(mfdc, 3, 3) @[dec_tlu_ctl.scala 1764:46] - io.dec_tlu_bpred_disable <= _T_363 @[dec_tlu_ctl.scala 1764:39] - node _T_364 = bits(mfdc, 2, 2) @[dec_tlu_ctl.scala 1765:46] - io.dec_tlu_wb_coalescing_disable <= _T_364 @[dec_tlu_ctl.scala 1765:39] - node _T_365 = bits(mfdc, 0, 0) @[dec_tlu_ctl.scala 1766:46] - io.dec_tlu_pipelining_disable <= _T_365 @[dec_tlu_ctl.scala 1766:39] - node _T_366 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1775:70] - node _T_367 = eq(_T_366, UInt<12>("h07c2")) @[dec_tlu_ctl.scala 1775:77] - node _T_368 = and(io.dec_csr_wen_r_mod, _T_367) @[dec_tlu_ctl.scala 1775:48] - node _T_369 = not(io.interrupt_valid_r) @[dec_tlu_ctl.scala 1775:89] - node _T_370 = and(_T_368, _T_369) @[dec_tlu_ctl.scala 1775:87] - node _T_371 = not(io.take_ext_int_start) @[dec_tlu_ctl.scala 1775:113] - node _T_372 = and(_T_370, _T_371) @[dec_tlu_ctl.scala 1775:111] - io.dec_tlu_wr_pause_r <= _T_372 @[dec_tlu_ctl.scala 1775:24] - node _T_373 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1782:61] - node _T_374 = eq(_T_373, UInt<12>("h07c0")) @[dec_tlu_ctl.scala 1782:68] - node wr_mrac_r = and(io.dec_csr_wen_r_mod, _T_374) @[dec_tlu_ctl.scala 1782:39] - node _T_375 = bits(io.dec_csr_wrdata_r, 31, 31) @[dec_tlu_ctl.scala 1785:39] - node _T_376 = bits(io.dec_csr_wrdata_r, 30, 30) @[dec_tlu_ctl.scala 1785:64] - node _T_377 = bits(io.dec_csr_wrdata_r, 31, 31) @[dec_tlu_ctl.scala 1785:91] - node _T_378 = not(_T_377) @[dec_tlu_ctl.scala 1785:71] - node _T_379 = and(_T_376, _T_378) @[dec_tlu_ctl.scala 1785:69] - node _T_380 = bits(io.dec_csr_wrdata_r, 29, 29) @[dec_tlu_ctl.scala 1786:41] - node _T_381 = bits(io.dec_csr_wrdata_r, 28, 28) @[dec_tlu_ctl.scala 1786:66] - node _T_382 = bits(io.dec_csr_wrdata_r, 29, 29) @[dec_tlu_ctl.scala 1786:93] - node _T_383 = not(_T_382) @[dec_tlu_ctl.scala 1786:73] - node _T_384 = and(_T_381, _T_383) @[dec_tlu_ctl.scala 1786:71] - node _T_385 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 1787:41] - node _T_386 = bits(io.dec_csr_wrdata_r, 26, 26) @[dec_tlu_ctl.scala 1787:66] - node _T_387 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 1787:93] - node _T_388 = not(_T_387) @[dec_tlu_ctl.scala 1787:73] - node _T_389 = and(_T_386, _T_388) @[dec_tlu_ctl.scala 1787:71] - node _T_390 = bits(io.dec_csr_wrdata_r, 25, 25) @[dec_tlu_ctl.scala 1788:41] - node _T_391 = bits(io.dec_csr_wrdata_r, 24, 24) @[dec_tlu_ctl.scala 1788:66] - node _T_392 = bits(io.dec_csr_wrdata_r, 25, 25) @[dec_tlu_ctl.scala 1788:93] - node _T_393 = not(_T_392) @[dec_tlu_ctl.scala 1788:73] - node _T_394 = and(_T_391, _T_393) @[dec_tlu_ctl.scala 1788:71] - node _T_395 = bits(io.dec_csr_wrdata_r, 23, 23) @[dec_tlu_ctl.scala 1789:41] - node _T_396 = bits(io.dec_csr_wrdata_r, 22, 22) @[dec_tlu_ctl.scala 1789:66] - node _T_397 = bits(io.dec_csr_wrdata_r, 23, 23) @[dec_tlu_ctl.scala 1789:93] - node _T_398 = not(_T_397) @[dec_tlu_ctl.scala 1789:73] - node _T_399 = and(_T_396, _T_398) @[dec_tlu_ctl.scala 1789:71] - node _T_400 = bits(io.dec_csr_wrdata_r, 21, 21) @[dec_tlu_ctl.scala 1790:41] - node _T_401 = bits(io.dec_csr_wrdata_r, 20, 20) @[dec_tlu_ctl.scala 1790:66] - node _T_402 = bits(io.dec_csr_wrdata_r, 21, 21) @[dec_tlu_ctl.scala 1790:93] - node _T_403 = not(_T_402) @[dec_tlu_ctl.scala 1790:73] - node _T_404 = and(_T_401, _T_403) @[dec_tlu_ctl.scala 1790:71] - node _T_405 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 1791:41] - node _T_406 = bits(io.dec_csr_wrdata_r, 18, 18) @[dec_tlu_ctl.scala 1791:66] - node _T_407 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 1791:93] - node _T_408 = not(_T_407) @[dec_tlu_ctl.scala 1791:73] - node _T_409 = and(_T_406, _T_408) @[dec_tlu_ctl.scala 1791:71] - node _T_410 = bits(io.dec_csr_wrdata_r, 17, 17) @[dec_tlu_ctl.scala 1792:41] - node _T_411 = bits(io.dec_csr_wrdata_r, 16, 16) @[dec_tlu_ctl.scala 1792:66] - node _T_412 = bits(io.dec_csr_wrdata_r, 17, 17) @[dec_tlu_ctl.scala 1792:93] - node _T_413 = not(_T_412) @[dec_tlu_ctl.scala 1792:73] - node _T_414 = and(_T_411, _T_413) @[dec_tlu_ctl.scala 1792:71] - node _T_415 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 1793:41] - node _T_416 = bits(io.dec_csr_wrdata_r, 14, 14) @[dec_tlu_ctl.scala 1793:66] - node _T_417 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 1793:93] - node _T_418 = not(_T_417) @[dec_tlu_ctl.scala 1793:73] - node _T_419 = and(_T_416, _T_418) @[dec_tlu_ctl.scala 1793:71] - node _T_420 = bits(io.dec_csr_wrdata_r, 13, 13) @[dec_tlu_ctl.scala 1794:41] - node _T_421 = bits(io.dec_csr_wrdata_r, 12, 12) @[dec_tlu_ctl.scala 1794:66] - node _T_422 = bits(io.dec_csr_wrdata_r, 13, 13) @[dec_tlu_ctl.scala 1794:93] - node _T_423 = not(_T_422) @[dec_tlu_ctl.scala 1794:73] - node _T_424 = and(_T_421, _T_423) @[dec_tlu_ctl.scala 1794:71] - node _T_425 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1795:41] - node _T_426 = bits(io.dec_csr_wrdata_r, 10, 10) @[dec_tlu_ctl.scala 1795:66] - node _T_427 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1795:93] - node _T_428 = not(_T_427) @[dec_tlu_ctl.scala 1795:73] - node _T_429 = and(_T_426, _T_428) @[dec_tlu_ctl.scala 1795:71] - node _T_430 = bits(io.dec_csr_wrdata_r, 9, 9) @[dec_tlu_ctl.scala 1796:41] - node _T_431 = bits(io.dec_csr_wrdata_r, 8, 8) @[dec_tlu_ctl.scala 1796:66] - node _T_432 = bits(io.dec_csr_wrdata_r, 9, 9) @[dec_tlu_ctl.scala 1796:93] - node _T_433 = not(_T_432) @[dec_tlu_ctl.scala 1796:73] - node _T_434 = and(_T_431, _T_433) @[dec_tlu_ctl.scala 1796:70] - node _T_435 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1797:41] - node _T_436 = bits(io.dec_csr_wrdata_r, 6, 6) @[dec_tlu_ctl.scala 1797:66] - node _T_437 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1797:93] - node _T_438 = not(_T_437) @[dec_tlu_ctl.scala 1797:73] - node _T_439 = and(_T_436, _T_438) @[dec_tlu_ctl.scala 1797:70] - node _T_440 = bits(io.dec_csr_wrdata_r, 5, 5) @[dec_tlu_ctl.scala 1798:41] - node _T_441 = bits(io.dec_csr_wrdata_r, 4, 4) @[dec_tlu_ctl.scala 1798:66] - node _T_442 = bits(io.dec_csr_wrdata_r, 5, 5) @[dec_tlu_ctl.scala 1798:93] - node _T_443 = not(_T_442) @[dec_tlu_ctl.scala 1798:73] - node _T_444 = and(_T_441, _T_443) @[dec_tlu_ctl.scala 1798:70] - node _T_445 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1799:41] - node _T_446 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 1799:66] - node _T_447 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1799:93] - node _T_448 = not(_T_447) @[dec_tlu_ctl.scala 1799:73] - node _T_449 = and(_T_446, _T_448) @[dec_tlu_ctl.scala 1799:70] - node _T_450 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1800:41] - node _T_451 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1800:66] - node _T_452 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1800:93] - node _T_453 = not(_T_452) @[dec_tlu_ctl.scala 1800:73] - node _T_454 = and(_T_451, _T_453) @[dec_tlu_ctl.scala 1800:70] - node _T_455 = cat(_T_450, _T_454) @[Cat.scala 29:58] - node _T_456 = cat(_T_445, _T_449) @[Cat.scala 29:58] + mfdc <= _T_348 @[dec_tlu_ctl.scala 1738:12] + node _T_349 = bits(mfdc, 18, 16) @[dec_tlu_ctl.scala 1742:46] + io.dec_tlu_dma_qos_prty <= _T_349 @[dec_tlu_ctl.scala 1742:39] + node _T_350 = bits(mfdc, 11, 11) @[dec_tlu_ctl.scala 1743:46] + io.dec_tlu_external_ldfwd_disable <= _T_350 @[dec_tlu_ctl.scala 1743:39] + node _T_351 = bits(mfdc, 8, 8) @[dec_tlu_ctl.scala 1744:46] + io.dec_tlu_core_ecc_disable <= _T_351 @[dec_tlu_ctl.scala 1744:39] + node _T_352 = bits(mfdc, 6, 6) @[dec_tlu_ctl.scala 1745:46] + io.dec_tlu_sideeffect_posted_disable <= _T_352 @[dec_tlu_ctl.scala 1745:39] + node _T_353 = bits(mfdc, 3, 3) @[dec_tlu_ctl.scala 1746:46] + io.dec_tlu_bpred_disable <= _T_353 @[dec_tlu_ctl.scala 1746:39] + node _T_354 = bits(mfdc, 2, 2) @[dec_tlu_ctl.scala 1747:46] + io.dec_tlu_wb_coalescing_disable <= _T_354 @[dec_tlu_ctl.scala 1747:39] + node _T_355 = bits(mfdc, 0, 0) @[dec_tlu_ctl.scala 1748:46] + io.dec_tlu_pipelining_disable <= _T_355 @[dec_tlu_ctl.scala 1748:39] + node _T_356 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1757:70] + node _T_357 = eq(_T_356, UInt<12>("h07c2")) @[dec_tlu_ctl.scala 1757:77] + node _T_358 = and(io.dec_csr_wen_r_mod, _T_357) @[dec_tlu_ctl.scala 1757:48] + node _T_359 = not(io.interrupt_valid_r) @[dec_tlu_ctl.scala 1757:89] + node _T_360 = and(_T_358, _T_359) @[dec_tlu_ctl.scala 1757:87] + node _T_361 = not(io.take_ext_int_start) @[dec_tlu_ctl.scala 1757:113] + node _T_362 = and(_T_360, _T_361) @[dec_tlu_ctl.scala 1757:111] + io.dec_tlu_wr_pause_r <= _T_362 @[dec_tlu_ctl.scala 1757:24] + node _T_363 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1764:61] + node _T_364 = eq(_T_363, UInt<12>("h07c0")) @[dec_tlu_ctl.scala 1764:68] + node wr_mrac_r = and(io.dec_csr_wen_r_mod, _T_364) @[dec_tlu_ctl.scala 1764:39] + node _T_365 = bits(io.dec_csr_wrdata_r, 31, 31) @[dec_tlu_ctl.scala 1767:39] + node _T_366 = bits(io.dec_csr_wrdata_r, 30, 30) @[dec_tlu_ctl.scala 1767:64] + node _T_367 = bits(io.dec_csr_wrdata_r, 31, 31) @[dec_tlu_ctl.scala 1767:91] + node _T_368 = not(_T_367) @[dec_tlu_ctl.scala 1767:71] + node _T_369 = and(_T_366, _T_368) @[dec_tlu_ctl.scala 1767:69] + node _T_370 = bits(io.dec_csr_wrdata_r, 29, 29) @[dec_tlu_ctl.scala 1768:41] + node _T_371 = bits(io.dec_csr_wrdata_r, 28, 28) @[dec_tlu_ctl.scala 1768:66] + node _T_372 = bits(io.dec_csr_wrdata_r, 29, 29) @[dec_tlu_ctl.scala 1768:93] + node _T_373 = not(_T_372) @[dec_tlu_ctl.scala 1768:73] + node _T_374 = and(_T_371, _T_373) @[dec_tlu_ctl.scala 1768:71] + node _T_375 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 1769:41] + node _T_376 = bits(io.dec_csr_wrdata_r, 26, 26) @[dec_tlu_ctl.scala 1769:66] + node _T_377 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 1769:93] + node _T_378 = not(_T_377) @[dec_tlu_ctl.scala 1769:73] + node _T_379 = and(_T_376, _T_378) @[dec_tlu_ctl.scala 1769:71] + node _T_380 = bits(io.dec_csr_wrdata_r, 25, 25) @[dec_tlu_ctl.scala 1770:41] + node _T_381 = bits(io.dec_csr_wrdata_r, 24, 24) @[dec_tlu_ctl.scala 1770:66] + node _T_382 = bits(io.dec_csr_wrdata_r, 25, 25) @[dec_tlu_ctl.scala 1770:93] + node _T_383 = not(_T_382) @[dec_tlu_ctl.scala 1770:73] + node _T_384 = and(_T_381, _T_383) @[dec_tlu_ctl.scala 1770:71] + node _T_385 = bits(io.dec_csr_wrdata_r, 23, 23) @[dec_tlu_ctl.scala 1771:41] + node _T_386 = bits(io.dec_csr_wrdata_r, 22, 22) @[dec_tlu_ctl.scala 1771:66] + node _T_387 = bits(io.dec_csr_wrdata_r, 23, 23) @[dec_tlu_ctl.scala 1771:93] + node _T_388 = not(_T_387) @[dec_tlu_ctl.scala 1771:73] + node _T_389 = and(_T_386, _T_388) @[dec_tlu_ctl.scala 1771:71] + node _T_390 = bits(io.dec_csr_wrdata_r, 21, 21) @[dec_tlu_ctl.scala 1772:41] + node _T_391 = bits(io.dec_csr_wrdata_r, 20, 20) @[dec_tlu_ctl.scala 1772:66] + node _T_392 = bits(io.dec_csr_wrdata_r, 21, 21) @[dec_tlu_ctl.scala 1772:93] + node _T_393 = not(_T_392) @[dec_tlu_ctl.scala 1772:73] + node _T_394 = and(_T_391, _T_393) @[dec_tlu_ctl.scala 1772:71] + node _T_395 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 1773:41] + node _T_396 = bits(io.dec_csr_wrdata_r, 18, 18) @[dec_tlu_ctl.scala 1773:66] + node _T_397 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 1773:93] + node _T_398 = not(_T_397) @[dec_tlu_ctl.scala 1773:73] + node _T_399 = and(_T_396, _T_398) @[dec_tlu_ctl.scala 1773:71] + node _T_400 = bits(io.dec_csr_wrdata_r, 17, 17) @[dec_tlu_ctl.scala 1774:41] + node _T_401 = bits(io.dec_csr_wrdata_r, 16, 16) @[dec_tlu_ctl.scala 1774:66] + node _T_402 = bits(io.dec_csr_wrdata_r, 17, 17) @[dec_tlu_ctl.scala 1774:93] + node _T_403 = not(_T_402) @[dec_tlu_ctl.scala 1774:73] + node _T_404 = and(_T_401, _T_403) @[dec_tlu_ctl.scala 1774:71] + node _T_405 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 1775:41] + node _T_406 = bits(io.dec_csr_wrdata_r, 14, 14) @[dec_tlu_ctl.scala 1775:66] + node _T_407 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 1775:93] + node _T_408 = not(_T_407) @[dec_tlu_ctl.scala 1775:73] + node _T_409 = and(_T_406, _T_408) @[dec_tlu_ctl.scala 1775:71] + node _T_410 = bits(io.dec_csr_wrdata_r, 13, 13) @[dec_tlu_ctl.scala 1776:41] + node _T_411 = bits(io.dec_csr_wrdata_r, 12, 12) @[dec_tlu_ctl.scala 1776:66] + node _T_412 = bits(io.dec_csr_wrdata_r, 13, 13) @[dec_tlu_ctl.scala 1776:93] + node _T_413 = not(_T_412) @[dec_tlu_ctl.scala 1776:73] + node _T_414 = and(_T_411, _T_413) @[dec_tlu_ctl.scala 1776:71] + node _T_415 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1777:41] + node _T_416 = bits(io.dec_csr_wrdata_r, 10, 10) @[dec_tlu_ctl.scala 1777:66] + node _T_417 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 1777:93] + node _T_418 = not(_T_417) @[dec_tlu_ctl.scala 1777:73] + node _T_419 = and(_T_416, _T_418) @[dec_tlu_ctl.scala 1777:71] + node _T_420 = bits(io.dec_csr_wrdata_r, 9, 9) @[dec_tlu_ctl.scala 1778:41] + node _T_421 = bits(io.dec_csr_wrdata_r, 8, 8) @[dec_tlu_ctl.scala 1778:66] + node _T_422 = bits(io.dec_csr_wrdata_r, 9, 9) @[dec_tlu_ctl.scala 1778:93] + node _T_423 = not(_T_422) @[dec_tlu_ctl.scala 1778:73] + node _T_424 = and(_T_421, _T_423) @[dec_tlu_ctl.scala 1778:70] + node _T_425 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1779:41] + node _T_426 = bits(io.dec_csr_wrdata_r, 6, 6) @[dec_tlu_ctl.scala 1779:66] + node _T_427 = bits(io.dec_csr_wrdata_r, 7, 7) @[dec_tlu_ctl.scala 1779:93] + node _T_428 = not(_T_427) @[dec_tlu_ctl.scala 1779:73] + node _T_429 = and(_T_426, _T_428) @[dec_tlu_ctl.scala 1779:70] + node _T_430 = bits(io.dec_csr_wrdata_r, 5, 5) @[dec_tlu_ctl.scala 1780:41] + node _T_431 = bits(io.dec_csr_wrdata_r, 4, 4) @[dec_tlu_ctl.scala 1780:66] + node _T_432 = bits(io.dec_csr_wrdata_r, 5, 5) @[dec_tlu_ctl.scala 1780:93] + node _T_433 = not(_T_432) @[dec_tlu_ctl.scala 1780:73] + node _T_434 = and(_T_431, _T_433) @[dec_tlu_ctl.scala 1780:70] + node _T_435 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1781:41] + node _T_436 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 1781:66] + node _T_437 = bits(io.dec_csr_wrdata_r, 3, 3) @[dec_tlu_ctl.scala 1781:93] + node _T_438 = not(_T_437) @[dec_tlu_ctl.scala 1781:73] + node _T_439 = and(_T_436, _T_438) @[dec_tlu_ctl.scala 1781:70] + node _T_440 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1782:41] + node _T_441 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1782:66] + node _T_442 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1782:93] + node _T_443 = not(_T_442) @[dec_tlu_ctl.scala 1782:73] + node _T_444 = and(_T_441, _T_443) @[dec_tlu_ctl.scala 1782:70] + node _T_445 = cat(_T_440, _T_444) @[Cat.scala 29:58] + node _T_446 = cat(_T_435, _T_439) @[Cat.scala 29:58] + node _T_447 = cat(_T_446, _T_445) @[Cat.scala 29:58] + node _T_448 = cat(_T_430, _T_434) @[Cat.scala 29:58] + node _T_449 = cat(_T_425, _T_429) @[Cat.scala 29:58] + node _T_450 = cat(_T_449, _T_448) @[Cat.scala 29:58] + node _T_451 = cat(_T_450, _T_447) @[Cat.scala 29:58] + node _T_452 = cat(_T_420, _T_424) @[Cat.scala 29:58] + node _T_453 = cat(_T_415, _T_419) @[Cat.scala 29:58] + node _T_454 = cat(_T_453, _T_452) @[Cat.scala 29:58] + node _T_455 = cat(_T_410, _T_414) @[Cat.scala 29:58] + node _T_456 = cat(_T_405, _T_409) @[Cat.scala 29:58] node _T_457 = cat(_T_456, _T_455) @[Cat.scala 29:58] - node _T_458 = cat(_T_440, _T_444) @[Cat.scala 29:58] - node _T_459 = cat(_T_435, _T_439) @[Cat.scala 29:58] - node _T_460 = cat(_T_459, _T_458) @[Cat.scala 29:58] - node _T_461 = cat(_T_460, _T_457) @[Cat.scala 29:58] - node _T_462 = cat(_T_430, _T_434) @[Cat.scala 29:58] - node _T_463 = cat(_T_425, _T_429) @[Cat.scala 29:58] - node _T_464 = cat(_T_463, _T_462) @[Cat.scala 29:58] - node _T_465 = cat(_T_420, _T_424) @[Cat.scala 29:58] - node _T_466 = cat(_T_415, _T_419) @[Cat.scala 29:58] - node _T_467 = cat(_T_466, _T_465) @[Cat.scala 29:58] - node _T_468 = cat(_T_467, _T_464) @[Cat.scala 29:58] - node _T_469 = cat(_T_468, _T_461) @[Cat.scala 29:58] - node _T_470 = cat(_T_410, _T_414) @[Cat.scala 29:58] - node _T_471 = cat(_T_405, _T_409) @[Cat.scala 29:58] + node _T_458 = cat(_T_457, _T_454) @[Cat.scala 29:58] + node _T_459 = cat(_T_458, _T_451) @[Cat.scala 29:58] + node _T_460 = cat(_T_400, _T_404) @[Cat.scala 29:58] + node _T_461 = cat(_T_395, _T_399) @[Cat.scala 29:58] + node _T_462 = cat(_T_461, _T_460) @[Cat.scala 29:58] + node _T_463 = cat(_T_390, _T_394) @[Cat.scala 29:58] + node _T_464 = cat(_T_385, _T_389) @[Cat.scala 29:58] + node _T_465 = cat(_T_464, _T_463) @[Cat.scala 29:58] + node _T_466 = cat(_T_465, _T_462) @[Cat.scala 29:58] + node _T_467 = cat(_T_380, _T_384) @[Cat.scala 29:58] + node _T_468 = cat(_T_375, _T_379) @[Cat.scala 29:58] + node _T_469 = cat(_T_468, _T_467) @[Cat.scala 29:58] + node _T_470 = cat(_T_370, _T_374) @[Cat.scala 29:58] + node _T_471 = cat(_T_365, _T_369) @[Cat.scala 29:58] node _T_472 = cat(_T_471, _T_470) @[Cat.scala 29:58] - node _T_473 = cat(_T_400, _T_404) @[Cat.scala 29:58] - node _T_474 = cat(_T_395, _T_399) @[Cat.scala 29:58] - node _T_475 = cat(_T_474, _T_473) @[Cat.scala 29:58] - node _T_476 = cat(_T_475, _T_472) @[Cat.scala 29:58] - node _T_477 = cat(_T_390, _T_394) @[Cat.scala 29:58] - node _T_478 = cat(_T_385, _T_389) @[Cat.scala 29:58] - node _T_479 = cat(_T_478, _T_477) @[Cat.scala 29:58] - node _T_480 = cat(_T_380, _T_384) @[Cat.scala 29:58] - node _T_481 = cat(_T_375, _T_379) @[Cat.scala 29:58] - node _T_482 = cat(_T_481, _T_480) @[Cat.scala 29:58] - node _T_483 = cat(_T_482, _T_479) @[Cat.scala 29:58] - node _T_484 = cat(_T_483, _T_476) @[Cat.scala 29:58] - node mrac_in = cat(_T_484, _T_469) @[Cat.scala 29:58] - node _T_485 = bits(wr_mrac_r, 0, 0) @[dec_tlu_ctl.scala 1803:38] + node _T_473 = cat(_T_472, _T_469) @[Cat.scala 29:58] + node _T_474 = cat(_T_473, _T_466) @[Cat.scala 29:58] + node mrac_in = cat(_T_474, _T_459) @[Cat.scala 29:58] + node _T_475 = bits(wr_mrac_r, 0, 0) @[dec_tlu_ctl.scala 1785:38] inst rvclkhdr_10 of rvclkhdr_730 @[lib.scala 368:23] rvclkhdr_10.clock <= clock rvclkhdr_10.reset <= reset rvclkhdr_10.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_10.io.en <= _T_485 @[lib.scala 371:17] + rvclkhdr_10.io.en <= _T_475 @[lib.scala 371:17] rvclkhdr_10.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg mrac : UInt, rvclkhdr_10.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] mrac <= mrac_in @[lib.scala 374:16] - io.dec_tlu_mrac_ff <= mrac @[dec_tlu_ctl.scala 1805:21] - node _T_486 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1813:62] - node _T_487 = eq(_T_486, UInt<12>("h0bc0")) @[dec_tlu_ctl.scala 1813:69] - node wr_mdeau_r = and(io.dec_csr_wen_r_mod, _T_487) @[dec_tlu_ctl.scala 1813:40] - node _T_488 = not(wr_mdeau_r) @[dec_tlu_ctl.scala 1823:59] - node _T_489 = and(io.mdseac_locked_f, _T_488) @[dec_tlu_ctl.scala 1823:57] - node _T_490 = or(mdseac_en, _T_489) @[dec_tlu_ctl.scala 1823:35] - io.mdseac_locked_ns <= _T_490 @[dec_tlu_ctl.scala 1823:22] - node _T_491 = or(io.lsu_imprecise_error_store_any, io.lsu_imprecise_error_load_any) @[dec_tlu_ctl.scala 1825:49] - node _T_492 = not(io.nmi_int_detected_f) @[dec_tlu_ctl.scala 1825:86] - node _T_493 = and(_T_491, _T_492) @[dec_tlu_ctl.scala 1825:84] - node _T_494 = not(io.mdseac_locked_f) @[dec_tlu_ctl.scala 1825:111] - node _T_495 = and(_T_493, _T_494) @[dec_tlu_ctl.scala 1825:109] - mdseac_en <= _T_495 @[dec_tlu_ctl.scala 1825:12] - node _T_496 = bits(mdseac_en, 0, 0) @[dec_tlu_ctl.scala 1827:64] + io.dec_tlu_mrac_ff <= mrac @[dec_tlu_ctl.scala 1787:21] + node _T_476 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1795:62] + node _T_477 = eq(_T_476, UInt<12>("h0bc0")) @[dec_tlu_ctl.scala 1795:69] + node wr_mdeau_r = and(io.dec_csr_wen_r_mod, _T_477) @[dec_tlu_ctl.scala 1795:40] + node _T_478 = not(wr_mdeau_r) @[dec_tlu_ctl.scala 1805:59] + node _T_479 = and(io.mdseac_locked_f, _T_478) @[dec_tlu_ctl.scala 1805:57] + node _T_480 = or(mdseac_en, _T_479) @[dec_tlu_ctl.scala 1805:35] + io.mdseac_locked_ns <= _T_480 @[dec_tlu_ctl.scala 1805:22] + node _T_481 = or(io.lsu_imprecise_error_store_any, io.lsu_imprecise_error_load_any) @[dec_tlu_ctl.scala 1807:49] + node _T_482 = not(io.nmi_int_detected_f) @[dec_tlu_ctl.scala 1807:86] + node _T_483 = and(_T_481, _T_482) @[dec_tlu_ctl.scala 1807:84] + node _T_484 = not(io.mdseac_locked_f) @[dec_tlu_ctl.scala 1807:111] + node _T_485 = and(_T_483, _T_484) @[dec_tlu_ctl.scala 1807:109] + mdseac_en <= _T_485 @[dec_tlu_ctl.scala 1807:12] + node _T_486 = bits(mdseac_en, 0, 0) @[dec_tlu_ctl.scala 1809:64] inst rvclkhdr_11 of rvclkhdr_731 @[lib.scala 368:23] rvclkhdr_11.clock <= clock rvclkhdr_11.reset <= reset rvclkhdr_11.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_11.io.en <= _T_496 @[lib.scala 371:17] + rvclkhdr_11.io.en <= _T_486 @[lib.scala 371:17] rvclkhdr_11.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg mdseac : UInt, rvclkhdr_11.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] mdseac <= io.lsu_imprecise_error_addr_any @[lib.scala 374:16] - node _T_497 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1836:61] - node _T_498 = eq(_T_497, UInt<12>("h07c6")) @[dec_tlu_ctl.scala 1836:68] - node wr_mpmc_r = and(io.dec_csr_wen_r_mod, _T_498) @[dec_tlu_ctl.scala 1836:39] - node _T_499 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1840:51] - node _T_500 = and(wr_mpmc_r, _T_499) @[dec_tlu_ctl.scala 1840:30] - node _T_501 = not(io.internal_dbg_halt_mode_f2) @[dec_tlu_ctl.scala 1840:57] - node _T_502 = and(_T_500, _T_501) @[dec_tlu_ctl.scala 1840:55] - node _T_503 = not(io.ext_int_freeze_d1) @[dec_tlu_ctl.scala 1840:89] - node _T_504 = and(_T_502, _T_503) @[dec_tlu_ctl.scala 1840:87] - io.fw_halt_req <= _T_504 @[dec_tlu_ctl.scala 1840:17] + node _T_487 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1818:61] + node _T_488 = eq(_T_487, UInt<12>("h07c6")) @[dec_tlu_ctl.scala 1818:68] + node wr_mpmc_r = and(io.dec_csr_wen_r_mod, _T_488) @[dec_tlu_ctl.scala 1818:39] + node _T_489 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 1822:51] + node _T_490 = and(wr_mpmc_r, _T_489) @[dec_tlu_ctl.scala 1822:30] + node _T_491 = not(io.internal_dbg_halt_mode_f2) @[dec_tlu_ctl.scala 1822:57] + node _T_492 = and(_T_490, _T_491) @[dec_tlu_ctl.scala 1822:55] + node _T_493 = not(io.ext_int_freeze_d1) @[dec_tlu_ctl.scala 1822:89] + node _T_494 = and(_T_492, _T_493) @[dec_tlu_ctl.scala 1822:87] + io.fw_halt_req <= _T_494 @[dec_tlu_ctl.scala 1822:17] wire fw_halted_ns : UInt<1> fw_halted_ns <= UInt<1>("h00") - reg fw_halted : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1842:48] - fw_halted <= fw_halted_ns @[dec_tlu_ctl.scala 1842:48] - node _T_505 = or(io.fw_halt_req, fw_halted) @[dec_tlu_ctl.scala 1843:34] - node _T_506 = not(set_mie_pmu_fw_halt) @[dec_tlu_ctl.scala 1843:49] - node _T_507 = and(_T_505, _T_506) @[dec_tlu_ctl.scala 1843:47] - fw_halted_ns <= _T_507 @[dec_tlu_ctl.scala 1843:15] - node _T_508 = bits(wr_mpmc_r, 0, 0) @[dec_tlu_ctl.scala 1844:29] - node _T_509 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1844:57] - node _T_510 = not(_T_509) @[dec_tlu_ctl.scala 1844:37] - node _T_511 = not(mpmc) @[dec_tlu_ctl.scala 1844:62] - node _T_512 = mux(_T_508, _T_510, _T_511) @[dec_tlu_ctl.scala 1844:18] - mpmc_b_ns <= _T_512 @[dec_tlu_ctl.scala 1844:12] - reg _T_513 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1846:44] - _T_513 <= mpmc_b_ns @[dec_tlu_ctl.scala 1846:44] - mpmc_b <= _T_513 @[dec_tlu_ctl.scala 1846:9] - node _T_514 = not(mpmc_b) @[dec_tlu_ctl.scala 1849:10] - mpmc <= _T_514 @[dec_tlu_ctl.scala 1849:7] - node _T_515 = bits(io.dec_csr_wrdata_r, 31, 27) @[dec_tlu_ctl.scala 1858:40] - node _T_516 = gt(_T_515, UInt<5>("h01a")) @[dec_tlu_ctl.scala 1858:48] - node _T_517 = bits(io.dec_csr_wrdata_r, 31, 27) @[dec_tlu_ctl.scala 1858:92] - node csr_sat = mux(_T_516, UInt<5>("h01a"), _T_517) @[dec_tlu_ctl.scala 1858:19] - node _T_518 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1860:63] - node _T_519 = eq(_T_518, UInt<12>("h07f0")) @[dec_tlu_ctl.scala 1860:70] - node wr_micect_r = and(io.dec_csr_wen_r_mod, _T_519) @[dec_tlu_ctl.scala 1860:41] - node _T_520 = cat(UInt<26>("h00"), io.ic_perr_r_d1) @[Cat.scala 29:58] - node _T_521 = add(micect, _T_520) @[dec_tlu_ctl.scala 1861:23] - node _T_522 = tail(_T_521, 1) @[dec_tlu_ctl.scala 1861:23] - micect_inc <= _T_522 @[dec_tlu_ctl.scala 1861:13] - node _T_523 = bits(wr_micect_r, 0, 0) @[dec_tlu_ctl.scala 1862:35] - node _T_524 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1862:75] - node _T_525 = cat(csr_sat, _T_524) @[Cat.scala 29:58] - node _T_526 = bits(micect, 31, 27) @[dec_tlu_ctl.scala 1862:95] - node _T_527 = cat(_T_526, micect_inc) @[Cat.scala 29:58] - node micect_ns = mux(_T_523, _T_525, _T_527) @[dec_tlu_ctl.scala 1862:22] - node _T_528 = or(wr_micect_r, io.ic_perr_r_d1) @[dec_tlu_ctl.scala 1864:42] - node _T_529 = bits(_T_528, 0, 0) @[dec_tlu_ctl.scala 1864:61] + reg fw_halted : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1824:48] + fw_halted <= fw_halted_ns @[dec_tlu_ctl.scala 1824:48] + node _T_495 = or(io.fw_halt_req, fw_halted) @[dec_tlu_ctl.scala 1825:34] + node _T_496 = not(set_mie_pmu_fw_halt) @[dec_tlu_ctl.scala 1825:49] + node _T_497 = and(_T_495, _T_496) @[dec_tlu_ctl.scala 1825:47] + fw_halted_ns <= _T_497 @[dec_tlu_ctl.scala 1825:15] + node _T_498 = bits(wr_mpmc_r, 0, 0) @[dec_tlu_ctl.scala 1826:29] + node _T_499 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 1826:57] + node _T_500 = not(_T_499) @[dec_tlu_ctl.scala 1826:37] + node _T_501 = not(mpmc) @[dec_tlu_ctl.scala 1826:62] + node _T_502 = mux(_T_498, _T_500, _T_501) @[dec_tlu_ctl.scala 1826:18] + mpmc_b_ns <= _T_502 @[dec_tlu_ctl.scala 1826:12] + reg _T_503 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1828:44] + _T_503 <= mpmc_b_ns @[dec_tlu_ctl.scala 1828:44] + mpmc_b <= _T_503 @[dec_tlu_ctl.scala 1828:9] + node _T_504 = not(mpmc_b) @[dec_tlu_ctl.scala 1831:10] + mpmc <= _T_504 @[dec_tlu_ctl.scala 1831:7] + node _T_505 = bits(io.dec_csr_wrdata_r, 31, 27) @[dec_tlu_ctl.scala 1840:40] + node _T_506 = gt(_T_505, UInt<5>("h01a")) @[dec_tlu_ctl.scala 1840:48] + node _T_507 = bits(io.dec_csr_wrdata_r, 31, 27) @[dec_tlu_ctl.scala 1840:92] + node csr_sat = mux(_T_506, UInt<5>("h01a"), _T_507) @[dec_tlu_ctl.scala 1840:19] + node _T_508 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1842:63] + node _T_509 = eq(_T_508, UInt<12>("h07f0")) @[dec_tlu_ctl.scala 1842:70] + node wr_micect_r = and(io.dec_csr_wen_r_mod, _T_509) @[dec_tlu_ctl.scala 1842:41] + node _T_510 = cat(UInt<26>("h00"), io.ic_perr_r_d1) @[Cat.scala 29:58] + node _T_511 = add(micect, _T_510) @[dec_tlu_ctl.scala 1843:23] + node _T_512 = tail(_T_511, 1) @[dec_tlu_ctl.scala 1843:23] + micect_inc <= _T_512 @[dec_tlu_ctl.scala 1843:13] + node _T_513 = bits(wr_micect_r, 0, 0) @[dec_tlu_ctl.scala 1844:35] + node _T_514 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1844:75] + node _T_515 = cat(csr_sat, _T_514) @[Cat.scala 29:58] + node _T_516 = bits(micect, 31, 27) @[dec_tlu_ctl.scala 1844:95] + node _T_517 = cat(_T_516, micect_inc) @[Cat.scala 29:58] + node micect_ns = mux(_T_513, _T_515, _T_517) @[dec_tlu_ctl.scala 1844:22] + node _T_518 = or(wr_micect_r, io.ic_perr_r_d1) @[dec_tlu_ctl.scala 1846:42] + node _T_519 = bits(_T_518, 0, 0) @[dec_tlu_ctl.scala 1846:61] inst rvclkhdr_12 of rvclkhdr_732 @[lib.scala 368:23] rvclkhdr_12.clock <= clock rvclkhdr_12.reset <= reset rvclkhdr_12.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_12.io.en <= _T_529 @[lib.scala 371:17] + rvclkhdr_12.io.en <= _T_519 @[lib.scala 371:17] rvclkhdr_12.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_530 : UInt, rvclkhdr_12.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_530 <= micect_ns @[lib.scala 374:16] - micect <= _T_530 @[dec_tlu_ctl.scala 1864:9] - node _T_531 = bits(micect, 31, 27) @[dec_tlu_ctl.scala 1866:48] - node _T_532 = dshl(UInt<32>("h0ffffffff"), _T_531) @[dec_tlu_ctl.scala 1866:39] - node _T_533 = bits(micect, 26, 0) @[dec_tlu_ctl.scala 1866:79] - node _T_534 = cat(UInt<5>("h00"), _T_533) @[Cat.scala 29:58] - node _T_535 = and(_T_532, _T_534) @[dec_tlu_ctl.scala 1866:57] - node _T_536 = orr(_T_535) @[dec_tlu_ctl.scala 1866:88] - mice_ce_req <= _T_536 @[dec_tlu_ctl.scala 1866:14] - node _T_537 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1875:69] - node _T_538 = eq(_T_537, UInt<12>("h07f1")) @[dec_tlu_ctl.scala 1875:76] - node wr_miccmect_r = and(io.dec_csr_wen_r_mod, _T_538) @[dec_tlu_ctl.scala 1875:47] - node _T_539 = bits(miccmect, 26, 0) @[dec_tlu_ctl.scala 1876:26] - node _T_540 = or(io.iccm_sbecc_r_d1, io.iccm_dma_sb_error) @[dec_tlu_ctl.scala 1876:70] - node _T_541 = cat(UInt<26>("h00"), _T_540) @[Cat.scala 29:58] - node _T_542 = add(_T_539, _T_541) @[dec_tlu_ctl.scala 1876:33] - node _T_543 = tail(_T_542, 1) @[dec_tlu_ctl.scala 1876:33] - miccmect_inc <= _T_543 @[dec_tlu_ctl.scala 1876:15] - node _T_544 = bits(wr_miccmect_r, 0, 0) @[dec_tlu_ctl.scala 1877:45] - node _T_545 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1877:85] - node _T_546 = cat(csr_sat, _T_545) @[Cat.scala 29:58] - node _T_547 = bits(miccmect, 31, 27) @[dec_tlu_ctl.scala 1877:107] - node _T_548 = cat(_T_547, miccmect_inc) @[Cat.scala 29:58] - node miccmect_ns = mux(_T_544, _T_546, _T_548) @[dec_tlu_ctl.scala 1877:30] - node _T_549 = or(wr_miccmect_r, io.iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 1879:48] - node _T_550 = or(_T_549, io.iccm_dma_sb_error) @[dec_tlu_ctl.scala 1879:69] - node _T_551 = bits(_T_550, 0, 0) @[dec_tlu_ctl.scala 1879:93] + reg _T_520 : UInt, rvclkhdr_12.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_520 <= micect_ns @[lib.scala 374:16] + micect <= _T_520 @[dec_tlu_ctl.scala 1846:9] + node _T_521 = bits(micect, 31, 27) @[dec_tlu_ctl.scala 1848:48] + node _T_522 = dshl(UInt<32>("h0ffffffff"), _T_521) @[dec_tlu_ctl.scala 1848:39] + node _T_523 = bits(micect, 26, 0) @[dec_tlu_ctl.scala 1848:79] + node _T_524 = cat(UInt<5>("h00"), _T_523) @[Cat.scala 29:58] + node _T_525 = and(_T_522, _T_524) @[dec_tlu_ctl.scala 1848:57] + node _T_526 = orr(_T_525) @[dec_tlu_ctl.scala 1848:88] + mice_ce_req <= _T_526 @[dec_tlu_ctl.scala 1848:14] + node _T_527 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1857:69] + node _T_528 = eq(_T_527, UInt<12>("h07f1")) @[dec_tlu_ctl.scala 1857:76] + node wr_miccmect_r = and(io.dec_csr_wen_r_mod, _T_528) @[dec_tlu_ctl.scala 1857:47] + node _T_529 = bits(miccmect, 26, 0) @[dec_tlu_ctl.scala 1858:26] + node _T_530 = or(io.iccm_sbecc_r_d1, io.iccm_dma_sb_error) @[dec_tlu_ctl.scala 1858:70] + node _T_531 = cat(UInt<26>("h00"), _T_530) @[Cat.scala 29:58] + node _T_532 = add(_T_529, _T_531) @[dec_tlu_ctl.scala 1858:33] + node _T_533 = tail(_T_532, 1) @[dec_tlu_ctl.scala 1858:33] + miccmect_inc <= _T_533 @[dec_tlu_ctl.scala 1858:15] + node _T_534 = bits(wr_miccmect_r, 0, 0) @[dec_tlu_ctl.scala 1859:45] + node _T_535 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1859:85] + node _T_536 = cat(csr_sat, _T_535) @[Cat.scala 29:58] + node _T_537 = bits(miccmect, 31, 27) @[dec_tlu_ctl.scala 1859:107] + node _T_538 = cat(_T_537, miccmect_inc) @[Cat.scala 29:58] + node miccmect_ns = mux(_T_534, _T_536, _T_538) @[dec_tlu_ctl.scala 1859:30] + node _T_539 = or(wr_miccmect_r, io.iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 1861:48] + node _T_540 = or(_T_539, io.iccm_dma_sb_error) @[dec_tlu_ctl.scala 1861:69] + node _T_541 = bits(_T_540, 0, 0) @[dec_tlu_ctl.scala 1861:93] inst rvclkhdr_13 of rvclkhdr_733 @[lib.scala 368:23] rvclkhdr_13.clock <= clock rvclkhdr_13.reset <= reset rvclkhdr_13.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_13.io.en <= _T_551 @[lib.scala 371:17] + rvclkhdr_13.io.en <= _T_541 @[lib.scala 371:17] rvclkhdr_13.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_552 : UInt, rvclkhdr_13.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_552 <= miccmect_ns @[lib.scala 374:16] - miccmect <= _T_552 @[dec_tlu_ctl.scala 1879:11] - node _T_553 = bits(miccmect, 31, 27) @[dec_tlu_ctl.scala 1881:51] - node _T_554 = dshl(UInt<32>("h0ffffffff"), _T_553) @[dec_tlu_ctl.scala 1881:40] - node _T_555 = bits(miccmect, 26, 0) @[dec_tlu_ctl.scala 1881:84] - node _T_556 = cat(UInt<5>("h00"), _T_555) @[Cat.scala 29:58] - node _T_557 = and(_T_554, _T_556) @[dec_tlu_ctl.scala 1881:60] - node _T_558 = orr(_T_557) @[dec_tlu_ctl.scala 1881:93] - miccme_ce_req <= _T_558 @[dec_tlu_ctl.scala 1881:15] - node _T_559 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1890:69] - node _T_560 = eq(_T_559, UInt<12>("h07f2")) @[dec_tlu_ctl.scala 1890:76] - node wr_mdccmect_r = and(io.dec_csr_wen_r_mod, _T_560) @[dec_tlu_ctl.scala 1890:47] - node _T_561 = bits(mdccmect, 26, 0) @[dec_tlu_ctl.scala 1891:26] - node _T_562 = cat(UInt<26>("h00"), io.lsu_single_ecc_error_r_d1) @[Cat.scala 29:58] - node _T_563 = add(_T_561, _T_562) @[dec_tlu_ctl.scala 1891:33] - node _T_564 = tail(_T_563, 1) @[dec_tlu_ctl.scala 1891:33] - mdccmect_inc <= _T_564 @[dec_tlu_ctl.scala 1891:15] - node _T_565 = bits(wr_mdccmect_r, 0, 0) @[dec_tlu_ctl.scala 1892:45] - node _T_566 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1892:85] - node _T_567 = cat(csr_sat, _T_566) @[Cat.scala 29:58] - node _T_568 = bits(mdccmect, 31, 27) @[dec_tlu_ctl.scala 1892:107] - node _T_569 = cat(_T_568, mdccmect_inc) @[Cat.scala 29:58] - node mdccmect_ns = mux(_T_565, _T_567, _T_569) @[dec_tlu_ctl.scala 1892:30] - node _T_570 = or(wr_mdccmect_r, io.lsu_single_ecc_error_r_d1) @[dec_tlu_ctl.scala 1894:49] - node _T_571 = bits(_T_570, 0, 0) @[dec_tlu_ctl.scala 1894:81] + reg _T_542 : UInt, rvclkhdr_13.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_542 <= miccmect_ns @[lib.scala 374:16] + miccmect <= _T_542 @[dec_tlu_ctl.scala 1861:11] + node _T_543 = bits(miccmect, 31, 27) @[dec_tlu_ctl.scala 1863:51] + node _T_544 = dshl(UInt<32>("h0ffffffff"), _T_543) @[dec_tlu_ctl.scala 1863:40] + node _T_545 = bits(miccmect, 26, 0) @[dec_tlu_ctl.scala 1863:84] + node _T_546 = cat(UInt<5>("h00"), _T_545) @[Cat.scala 29:58] + node _T_547 = and(_T_544, _T_546) @[dec_tlu_ctl.scala 1863:60] + node _T_548 = orr(_T_547) @[dec_tlu_ctl.scala 1863:93] + miccme_ce_req <= _T_548 @[dec_tlu_ctl.scala 1863:15] + node _T_549 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1872:69] + node _T_550 = eq(_T_549, UInt<12>("h07f2")) @[dec_tlu_ctl.scala 1872:76] + node wr_mdccmect_r = and(io.dec_csr_wen_r_mod, _T_550) @[dec_tlu_ctl.scala 1872:47] + node _T_551 = bits(mdccmect, 26, 0) @[dec_tlu_ctl.scala 1873:26] + node _T_552 = cat(UInt<26>("h00"), io.lsu_single_ecc_error_r_d1) @[Cat.scala 29:58] + node _T_553 = add(_T_551, _T_552) @[dec_tlu_ctl.scala 1873:33] + node _T_554 = tail(_T_553, 1) @[dec_tlu_ctl.scala 1873:33] + mdccmect_inc <= _T_554 @[dec_tlu_ctl.scala 1873:15] + node _T_555 = bits(wr_mdccmect_r, 0, 0) @[dec_tlu_ctl.scala 1874:45] + node _T_556 = bits(io.dec_csr_wrdata_r, 26, 0) @[dec_tlu_ctl.scala 1874:85] + node _T_557 = cat(csr_sat, _T_556) @[Cat.scala 29:58] + node _T_558 = bits(mdccmect, 31, 27) @[dec_tlu_ctl.scala 1874:107] + node _T_559 = cat(_T_558, mdccmect_inc) @[Cat.scala 29:58] + node mdccmect_ns = mux(_T_555, _T_557, _T_559) @[dec_tlu_ctl.scala 1874:30] + node _T_560 = or(wr_mdccmect_r, io.lsu_single_ecc_error_r_d1) @[dec_tlu_ctl.scala 1876:49] + node _T_561 = bits(_T_560, 0, 0) @[dec_tlu_ctl.scala 1876:81] inst rvclkhdr_14 of rvclkhdr_734 @[lib.scala 368:23] rvclkhdr_14.clock <= clock rvclkhdr_14.reset <= reset rvclkhdr_14.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_14.io.en <= _T_571 @[lib.scala 371:17] + rvclkhdr_14.io.en <= _T_561 @[lib.scala 371:17] rvclkhdr_14.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_572 : UInt, rvclkhdr_14.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_572 <= mdccmect_ns @[lib.scala 374:16] - mdccmect <= _T_572 @[dec_tlu_ctl.scala 1894:11] - node _T_573 = bits(mdccmect, 31, 27) @[dec_tlu_ctl.scala 1896:52] - node _T_574 = dshl(UInt<32>("h0ffffffff"), _T_573) @[dec_tlu_ctl.scala 1896:41] - node _T_575 = bits(mdccmect, 26, 0) @[dec_tlu_ctl.scala 1896:85] - node _T_576 = cat(UInt<5>("h00"), _T_575) @[Cat.scala 29:58] - node _T_577 = and(_T_574, _T_576) @[dec_tlu_ctl.scala 1896:61] - node _T_578 = orr(_T_577) @[dec_tlu_ctl.scala 1896:94] - mdccme_ce_req <= _T_578 @[dec_tlu_ctl.scala 1896:16] - node _T_579 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1906:62] - node _T_580 = eq(_T_579, UInt<12>("h07ce")) @[dec_tlu_ctl.scala 1906:69] - node wr_mfdht_r = and(io.dec_csr_wen_r_mod, _T_580) @[dec_tlu_ctl.scala 1906:40] - node _T_581 = bits(wr_mfdht_r, 0, 0) @[dec_tlu_ctl.scala 1908:32] - node _T_582 = bits(io.dec_csr_wrdata_r, 5, 0) @[dec_tlu_ctl.scala 1908:59] - node mfdht_ns = mux(_T_581, _T_582, mfdht) @[dec_tlu_ctl.scala 1908:20] - reg _T_583 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1910:43] - _T_583 <= mfdht_ns @[dec_tlu_ctl.scala 1910:43] - mfdht <= _T_583 @[dec_tlu_ctl.scala 1910:8] - node _T_584 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1919:62] - node _T_585 = eq(_T_584, UInt<12>("h07cf")) @[dec_tlu_ctl.scala 1919:69] - node wr_mfdhs_r = and(io.dec_csr_wen_r_mod, _T_585) @[dec_tlu_ctl.scala 1919:40] - node _T_586 = bits(wr_mfdhs_r, 0, 0) @[dec_tlu_ctl.scala 1921:32] - node _T_587 = bits(io.dec_csr_wrdata_r, 1, 0) @[dec_tlu_ctl.scala 1921:60] - node _T_588 = not(io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 1922:43] - node _T_589 = and(io.dbg_tlu_halted, _T_588) @[dec_tlu_ctl.scala 1922:41] - node _T_590 = bits(_T_589, 0, 0) @[dec_tlu_ctl.scala 1922:65] - node _T_591 = not(io.lsu_idle_any_f) @[dec_tlu_ctl.scala 1922:78] - node _T_592 = not(io.ifu_miss_state_idle_f) @[dec_tlu_ctl.scala 1922:98] - node _T_593 = cat(_T_591, _T_592) @[Cat.scala 29:58] - node _T_594 = mux(_T_590, _T_593, mfdhs) @[dec_tlu_ctl.scala 1922:21] - node mfdhs_ns = mux(_T_586, _T_587, _T_594) @[dec_tlu_ctl.scala 1921:20] - node _T_595 = or(wr_mfdhs_r, io.dbg_tlu_halted) @[dec_tlu_ctl.scala 1924:71] - node _T_596 = bits(_T_595, 0, 0) @[dec_tlu_ctl.scala 1924:92] - reg _T_597 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_596 : @[Reg.scala 28:19] - _T_597 <= mfdhs_ns @[Reg.scala 28:23] + reg _T_562 : UInt, rvclkhdr_14.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_562 <= mdccmect_ns @[lib.scala 374:16] + mdccmect <= _T_562 @[dec_tlu_ctl.scala 1876:11] + node _T_563 = bits(mdccmect, 31, 27) @[dec_tlu_ctl.scala 1878:52] + node _T_564 = dshl(UInt<32>("h0ffffffff"), _T_563) @[dec_tlu_ctl.scala 1878:41] + node _T_565 = bits(mdccmect, 26, 0) @[dec_tlu_ctl.scala 1878:85] + node _T_566 = cat(UInt<5>("h00"), _T_565) @[Cat.scala 29:58] + node _T_567 = and(_T_564, _T_566) @[dec_tlu_ctl.scala 1878:61] + node _T_568 = orr(_T_567) @[dec_tlu_ctl.scala 1878:94] + mdccme_ce_req <= _T_568 @[dec_tlu_ctl.scala 1878:16] + node _T_569 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1888:62] + node _T_570 = eq(_T_569, UInt<12>("h07ce")) @[dec_tlu_ctl.scala 1888:69] + node wr_mfdht_r = and(io.dec_csr_wen_r_mod, _T_570) @[dec_tlu_ctl.scala 1888:40] + node _T_571 = bits(wr_mfdht_r, 0, 0) @[dec_tlu_ctl.scala 1890:32] + node _T_572 = bits(io.dec_csr_wrdata_r, 5, 0) @[dec_tlu_ctl.scala 1890:59] + node mfdht_ns = mux(_T_571, _T_572, mfdht) @[dec_tlu_ctl.scala 1890:20] + reg _T_573 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1892:43] + _T_573 <= mfdht_ns @[dec_tlu_ctl.scala 1892:43] + mfdht <= _T_573 @[dec_tlu_ctl.scala 1892:8] + node _T_574 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1901:62] + node _T_575 = eq(_T_574, UInt<12>("h07cf")) @[dec_tlu_ctl.scala 1901:69] + node wr_mfdhs_r = and(io.dec_csr_wen_r_mod, _T_575) @[dec_tlu_ctl.scala 1901:40] + node _T_576 = bits(wr_mfdhs_r, 0, 0) @[dec_tlu_ctl.scala 1903:32] + node _T_577 = bits(io.dec_csr_wrdata_r, 1, 0) @[dec_tlu_ctl.scala 1903:60] + node _T_578 = not(io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 1904:43] + node _T_579 = and(io.dbg_tlu_halted, _T_578) @[dec_tlu_ctl.scala 1904:41] + node _T_580 = bits(_T_579, 0, 0) @[dec_tlu_ctl.scala 1904:65] + node _T_581 = not(io.lsu_idle_any_f) @[dec_tlu_ctl.scala 1904:78] + node _T_582 = not(io.ifu_miss_state_idle_f) @[dec_tlu_ctl.scala 1904:98] + node _T_583 = cat(_T_581, _T_582) @[Cat.scala 29:58] + node _T_584 = mux(_T_580, _T_583, mfdhs) @[dec_tlu_ctl.scala 1904:21] + node mfdhs_ns = mux(_T_576, _T_577, _T_584) @[dec_tlu_ctl.scala 1903:20] + node _T_585 = or(wr_mfdhs_r, io.dbg_tlu_halted) @[dec_tlu_ctl.scala 1906:71] + node _T_586 = bits(_T_585, 0, 0) @[dec_tlu_ctl.scala 1906:92] + reg _T_587 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_586 : @[Reg.scala 28:19] + _T_587 <= mfdhs_ns @[Reg.scala 28:23] skip @[Reg.scala 28:19] - mfdhs <= _T_597 @[dec_tlu_ctl.scala 1924:8] - node _T_598 = bits(io.debug_halt_req_f, 0, 0) @[dec_tlu_ctl.scala 1926:47] - node _T_599 = add(force_halt_ctr_f, UInt<32>("h01")) @[dec_tlu_ctl.scala 1926:74] - node _T_600 = tail(_T_599, 1) @[dec_tlu_ctl.scala 1926:74] - node _T_601 = bits(io.dbg_tlu_halted_f, 0, 0) @[dec_tlu_ctl.scala 1927:48] - node _T_602 = mux(_T_601, UInt<32>("h00"), force_halt_ctr_f) @[dec_tlu_ctl.scala 1927:27] - node force_halt_ctr = mux(_T_598, _T_600, _T_602) @[dec_tlu_ctl.scala 1926:26] - node _T_603 = bits(mfdht, 0, 0) @[dec_tlu_ctl.scala 1929:81] - reg _T_604 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_603 : @[Reg.scala 28:19] - _T_604 <= force_halt_ctr @[Reg.scala 28:23] + mfdhs <= _T_587 @[dec_tlu_ctl.scala 1906:8] + node _T_588 = bits(io.debug_halt_req_f, 0, 0) @[dec_tlu_ctl.scala 1908:47] + node _T_589 = add(force_halt_ctr_f, UInt<32>("h01")) @[dec_tlu_ctl.scala 1908:74] + node _T_590 = tail(_T_589, 1) @[dec_tlu_ctl.scala 1908:74] + node _T_591 = bits(io.dbg_tlu_halted_f, 0, 0) @[dec_tlu_ctl.scala 1909:48] + node _T_592 = mux(_T_591, UInt<32>("h00"), force_halt_ctr_f) @[dec_tlu_ctl.scala 1909:27] + node force_halt_ctr = mux(_T_588, _T_590, _T_592) @[dec_tlu_ctl.scala 1908:26] + node _T_593 = bits(mfdht, 0, 0) @[dec_tlu_ctl.scala 1911:81] + reg _T_594 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_593 : @[Reg.scala 28:19] + _T_594 <= force_halt_ctr @[Reg.scala 28:23] skip @[Reg.scala 28:19] - force_halt_ctr_f <= _T_604 @[dec_tlu_ctl.scala 1929:19] - node _T_605 = bits(mfdht, 0, 0) @[dec_tlu_ctl.scala 1931:24] - node _T_606 = bits(mfdht, 5, 1) @[dec_tlu_ctl.scala 1931:79] - node _T_607 = dshl(UInt<32>("h0ffffffff"), _T_606) @[dec_tlu_ctl.scala 1931:71] - node _T_608 = and(force_halt_ctr_f, _T_607) @[dec_tlu_ctl.scala 1931:48] - node _T_609 = orr(_T_608) @[dec_tlu_ctl.scala 1931:87] - node _T_610 = and(_T_605, _T_609) @[dec_tlu_ctl.scala 1931:28] - io.force_halt <= _T_610 @[dec_tlu_ctl.scala 1931:16] - node _T_611 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1939:62] - node _T_612 = eq(_T_611, UInt<12>("h0bc8")) @[dec_tlu_ctl.scala 1939:69] - node wr_meivt_r = and(io.dec_csr_wen_r_mod, _T_612) @[dec_tlu_ctl.scala 1939:40] - node _T_613 = bits(io.dec_csr_wrdata_r, 31, 10) @[dec_tlu_ctl.scala 1941:40] - node _T_614 = bits(wr_meivt_r, 0, 0) @[dec_tlu_ctl.scala 1941:59] + force_halt_ctr_f <= _T_594 @[dec_tlu_ctl.scala 1911:19] + node _T_595 = bits(mfdht, 0, 0) @[dec_tlu_ctl.scala 1913:24] + node _T_596 = bits(mfdht, 5, 1) @[dec_tlu_ctl.scala 1913:79] + node _T_597 = dshl(UInt<32>("h0ffffffff"), _T_596) @[dec_tlu_ctl.scala 1913:71] + node _T_598 = and(force_halt_ctr_f, _T_597) @[dec_tlu_ctl.scala 1913:48] + node _T_599 = orr(_T_598) @[dec_tlu_ctl.scala 1913:87] + node _T_600 = and(_T_595, _T_599) @[dec_tlu_ctl.scala 1913:28] + io.force_halt <= _T_600 @[dec_tlu_ctl.scala 1913:16] + node _T_601 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1921:62] + node _T_602 = eq(_T_601, UInt<12>("h0bc8")) @[dec_tlu_ctl.scala 1921:69] + node wr_meivt_r = and(io.dec_csr_wen_r_mod, _T_602) @[dec_tlu_ctl.scala 1921:40] + node _T_603 = bits(io.dec_csr_wrdata_r, 31, 10) @[dec_tlu_ctl.scala 1923:40] + node _T_604 = bits(wr_meivt_r, 0, 0) @[dec_tlu_ctl.scala 1923:59] inst rvclkhdr_15 of rvclkhdr_735 @[lib.scala 368:23] rvclkhdr_15.clock <= clock rvclkhdr_15.reset <= reset rvclkhdr_15.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_15.io.en <= _T_614 @[lib.scala 371:17] + rvclkhdr_15.io.en <= _T_604 @[lib.scala 371:17] rvclkhdr_15.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg meivt : UInt, rvclkhdr_15.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - meivt <= _T_613 @[lib.scala 374:16] - node _T_615 = bits(wr_meicpct_r, 0, 0) @[dec_tlu_ctl.scala 1953:49] + meivt <= _T_603 @[lib.scala 374:16] + node _T_605 = bits(wr_meicpct_r, 0, 0) @[dec_tlu_ctl.scala 1935:49] inst rvclkhdr_16 of rvclkhdr_736 @[lib.scala 368:23] rvclkhdr_16.clock <= clock rvclkhdr_16.reset <= reset rvclkhdr_16.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_16.io.en <= _T_615 @[lib.scala 371:17] + rvclkhdr_16.io.en <= _T_605 @[lib.scala 371:17] rvclkhdr_16.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg meihap : UInt, rvclkhdr_16.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] meihap <= io.pic_claimid @[lib.scala 374:16] - node _T_616 = cat(meivt, meihap) @[Cat.scala 29:58] - io.dec_tlu_meihap <= _T_616 @[dec_tlu_ctl.scala 1954:20] - node _T_617 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1963:65] - node _T_618 = eq(_T_617, UInt<12>("h0bcc")) @[dec_tlu_ctl.scala 1963:72] - node wr_meicurpl_r = and(io.dec_csr_wen_r_mod, _T_618) @[dec_tlu_ctl.scala 1963:43] - node _T_619 = bits(wr_meicurpl_r, 0, 0) @[dec_tlu_ctl.scala 1964:38] - node _T_620 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1964:65] - node meicurpl_ns = mux(_T_619, _T_620, meicurpl) @[dec_tlu_ctl.scala 1964:23] - reg _T_621 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1966:46] - _T_621 <= meicurpl_ns @[dec_tlu_ctl.scala 1966:46] - meicurpl <= _T_621 @[dec_tlu_ctl.scala 1966:11] - io.dec_tlu_meicurpl <= meicurpl @[dec_tlu_ctl.scala 1968:22] - node _T_622 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1978:66] - node _T_623 = eq(_T_622, UInt<12>("h0bcb")) @[dec_tlu_ctl.scala 1978:73] - node _T_624 = and(io.dec_csr_wen_r_mod, _T_623) @[dec_tlu_ctl.scala 1978:44] - node wr_meicidpl_r = or(_T_624, io.take_ext_int_start) @[dec_tlu_ctl.scala 1978:88] - node _T_625 = bits(wr_meicpct_r, 0, 0) @[dec_tlu_ctl.scala 1980:37] - node _T_626 = bits(wr_meicidpl_r, 0, 0) @[dec_tlu_ctl.scala 1981:38] - node _T_627 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1981:65] - node _T_628 = mux(_T_626, _T_627, meicidpl) @[dec_tlu_ctl.scala 1981:23] - node meicidpl_ns = mux(_T_625, io.pic_pl, _T_628) @[dec_tlu_ctl.scala 1980:23] - reg _T_629 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1983:44] - _T_629 <= meicidpl_ns @[dec_tlu_ctl.scala 1983:44] - meicidpl <= _T_629 @[dec_tlu_ctl.scala 1983:11] - node _T_630 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1990:62] - node _T_631 = eq(_T_630, UInt<12>("h0bca")) @[dec_tlu_ctl.scala 1990:69] - node _T_632 = and(io.dec_csr_wen_r_mod, _T_631) @[dec_tlu_ctl.scala 1990:40] - node _T_633 = or(_T_632, io.take_ext_int_start) @[dec_tlu_ctl.scala 1990:83] - wr_meicpct_r <= _T_633 @[dec_tlu_ctl.scala 1990:15] - node _T_634 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1999:62] - node _T_635 = eq(_T_634, UInt<12>("h0bc9")) @[dec_tlu_ctl.scala 1999:69] - node wr_meipt_r = and(io.dec_csr_wen_r_mod, _T_635) @[dec_tlu_ctl.scala 1999:40] - node _T_636 = bits(wr_meipt_r, 0, 0) @[dec_tlu_ctl.scala 2000:32] - node _T_637 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 2000:59] - node meipt_ns = mux(_T_636, _T_637, meipt) @[dec_tlu_ctl.scala 2000:20] - reg _T_638 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2002:43] - _T_638 <= meipt_ns @[dec_tlu_ctl.scala 2002:43] - meipt <= _T_638 @[dec_tlu_ctl.scala 2002:8] - io.dec_tlu_meipt <= meipt @[dec_tlu_ctl.scala 2004:19] - node _T_639 = and(io.trigger_hit_r_d1, io.dcsr_single_step_done_f) @[dec_tlu_ctl.scala 2030:89] - node trigger_hit_for_dscr_cause_r_d1 = or(io.trigger_hit_dmode_r_d1, _T_639) @[dec_tlu_ctl.scala 2030:66] - node _T_640 = not(io.ebreak_to_debug_mode_r_d1) @[dec_tlu_ctl.scala 2033:31] - node _T_641 = and(io.dcsr_single_step_done_f, _T_640) @[dec_tlu_ctl.scala 2033:29] - node _T_642 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2033:63] - node _T_643 = and(_T_641, _T_642) @[dec_tlu_ctl.scala 2033:61] - node _T_644 = not(io.debug_halt_req) @[dec_tlu_ctl.scala 2033:98] - node _T_645 = and(_T_643, _T_644) @[dec_tlu_ctl.scala 2033:96] - node _T_646 = bits(_T_645, 0, 0) @[dec_tlu_ctl.scala 2033:118] - node _T_647 = not(io.ebreak_to_debug_mode_r_d1) @[dec_tlu_ctl.scala 2034:48] - node _T_648 = and(io.debug_halt_req, _T_647) @[dec_tlu_ctl.scala 2034:46] - node _T_649 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2034:80] - node _T_650 = and(_T_648, _T_649) @[dec_tlu_ctl.scala 2034:78] - node _T_651 = bits(_T_650, 0, 0) @[dec_tlu_ctl.scala 2034:114] - node _T_652 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2035:77] - node _T_653 = and(io.ebreak_to_debug_mode_r_d1, _T_652) @[dec_tlu_ctl.scala 2035:75] - node _T_654 = bits(_T_653, 0, 0) @[dec_tlu_ctl.scala 2035:111] - node _T_655 = bits(trigger_hit_for_dscr_cause_r_d1, 0, 0) @[dec_tlu_ctl.scala 2036:108] - node _T_656 = mux(_T_646, UInt<3>("h04"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_657 = mux(_T_651, UInt<3>("h03"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_658 = mux(_T_654, UInt<3>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_659 = mux(_T_655, UInt<3>("h02"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_660 = or(_T_656, _T_657) @[Mux.scala 27:72] - node _T_661 = or(_T_660, _T_658) @[Mux.scala 27:72] - node _T_662 = or(_T_661, _T_659) @[Mux.scala 27:72] + node _T_606 = cat(meivt, meihap) @[Cat.scala 29:58] + io.dec_tlu_meihap <= _T_606 @[dec_tlu_ctl.scala 1936:20] + node _T_607 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1945:65] + node _T_608 = eq(_T_607, UInt<12>("h0bcc")) @[dec_tlu_ctl.scala 1945:72] + node wr_meicurpl_r = and(io.dec_csr_wen_r_mod, _T_608) @[dec_tlu_ctl.scala 1945:43] + node _T_609 = bits(wr_meicurpl_r, 0, 0) @[dec_tlu_ctl.scala 1946:38] + node _T_610 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1946:65] + node meicurpl_ns = mux(_T_609, _T_610, meicurpl) @[dec_tlu_ctl.scala 1946:23] + reg _T_611 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1948:46] + _T_611 <= meicurpl_ns @[dec_tlu_ctl.scala 1948:46] + meicurpl <= _T_611 @[dec_tlu_ctl.scala 1948:11] + io.dec_tlu_meicurpl <= meicurpl @[dec_tlu_ctl.scala 1950:22] + node _T_612 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1960:66] + node _T_613 = eq(_T_612, UInt<12>("h0bcb")) @[dec_tlu_ctl.scala 1960:73] + node _T_614 = and(io.dec_csr_wen_r_mod, _T_613) @[dec_tlu_ctl.scala 1960:44] + node wr_meicidpl_r = or(_T_614, io.take_ext_int_start) @[dec_tlu_ctl.scala 1960:88] + node _T_615 = bits(wr_meicpct_r, 0, 0) @[dec_tlu_ctl.scala 1962:37] + node _T_616 = bits(wr_meicidpl_r, 0, 0) @[dec_tlu_ctl.scala 1963:38] + node _T_617 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1963:65] + node _T_618 = mux(_T_616, _T_617, meicidpl) @[dec_tlu_ctl.scala 1963:23] + node meicidpl_ns = mux(_T_615, io.pic_pl, _T_618) @[dec_tlu_ctl.scala 1962:23] + reg _T_619 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1965:44] + _T_619 <= meicidpl_ns @[dec_tlu_ctl.scala 1965:44] + meicidpl <= _T_619 @[dec_tlu_ctl.scala 1965:11] + node _T_620 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1972:62] + node _T_621 = eq(_T_620, UInt<12>("h0bca")) @[dec_tlu_ctl.scala 1972:69] + node _T_622 = and(io.dec_csr_wen_r_mod, _T_621) @[dec_tlu_ctl.scala 1972:40] + node _T_623 = or(_T_622, io.take_ext_int_start) @[dec_tlu_ctl.scala 1972:83] + wr_meicpct_r <= _T_623 @[dec_tlu_ctl.scala 1972:15] + node _T_624 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 1981:62] + node _T_625 = eq(_T_624, UInt<12>("h0bc9")) @[dec_tlu_ctl.scala 1981:69] + node wr_meipt_r = and(io.dec_csr_wen_r_mod, _T_625) @[dec_tlu_ctl.scala 1981:40] + node _T_626 = bits(wr_meipt_r, 0, 0) @[dec_tlu_ctl.scala 1982:32] + node _T_627 = bits(io.dec_csr_wrdata_r, 3, 0) @[dec_tlu_ctl.scala 1982:59] + node meipt_ns = mux(_T_626, _T_627, meipt) @[dec_tlu_ctl.scala 1982:20] + reg _T_628 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 1984:43] + _T_628 <= meipt_ns @[dec_tlu_ctl.scala 1984:43] + meipt <= _T_628 @[dec_tlu_ctl.scala 1984:8] + io.dec_tlu_meipt <= meipt @[dec_tlu_ctl.scala 1986:19] + node _T_629 = and(io.trigger_hit_r_d1, io.dcsr_single_step_done_f) @[dec_tlu_ctl.scala 2012:89] + node trigger_hit_for_dscr_cause_r_d1 = or(io.trigger_hit_dmode_r_d1, _T_629) @[dec_tlu_ctl.scala 2012:66] + node _T_630 = not(io.ebreak_to_debug_mode_r_d1) @[dec_tlu_ctl.scala 2015:31] + node _T_631 = and(io.dcsr_single_step_done_f, _T_630) @[dec_tlu_ctl.scala 2015:29] + node _T_632 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2015:63] + node _T_633 = and(_T_631, _T_632) @[dec_tlu_ctl.scala 2015:61] + node _T_634 = not(io.debug_halt_req) @[dec_tlu_ctl.scala 2015:98] + node _T_635 = and(_T_633, _T_634) @[dec_tlu_ctl.scala 2015:96] + node _T_636 = bits(_T_635, 0, 0) @[dec_tlu_ctl.scala 2015:118] + node _T_637 = not(io.ebreak_to_debug_mode_r_d1) @[dec_tlu_ctl.scala 2016:48] + node _T_638 = and(io.debug_halt_req, _T_637) @[dec_tlu_ctl.scala 2016:46] + node _T_639 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2016:80] + node _T_640 = and(_T_638, _T_639) @[dec_tlu_ctl.scala 2016:78] + node _T_641 = bits(_T_640, 0, 0) @[dec_tlu_ctl.scala 2016:114] + node _T_642 = not(trigger_hit_for_dscr_cause_r_d1) @[dec_tlu_ctl.scala 2017:77] + node _T_643 = and(io.ebreak_to_debug_mode_r_d1, _T_642) @[dec_tlu_ctl.scala 2017:75] + node _T_644 = bits(_T_643, 0, 0) @[dec_tlu_ctl.scala 2017:111] + node _T_645 = bits(trigger_hit_for_dscr_cause_r_d1, 0, 0) @[dec_tlu_ctl.scala 2018:108] + node _T_646 = mux(_T_636, UInt<3>("h04"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_647 = mux(_T_641, UInt<3>("h03"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_648 = mux(_T_644, UInt<3>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_649 = mux(_T_645, UInt<3>("h02"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_650 = or(_T_646, _T_647) @[Mux.scala 27:72] + node _T_651 = or(_T_650, _T_648) @[Mux.scala 27:72] + node _T_652 = or(_T_651, _T_649) @[Mux.scala 27:72] wire dcsr_cause : UInt<3> @[Mux.scala 27:72] - dcsr_cause <= _T_662 @[Mux.scala 27:72] - node _T_663 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2038:46] - node _T_664 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2038:91] - node _T_665 = eq(_T_664, UInt<12>("h07b0")) @[dec_tlu_ctl.scala 2038:98] - node wr_dcsr_r = and(_T_663, _T_665) @[dec_tlu_ctl.scala 2038:69] - node _T_666 = bits(io.dcsr, 8, 6) @[dec_tlu_ctl.scala 2044:69] - node _T_667 = eq(_T_666, UInt<3>("h03")) @[dec_tlu_ctl.scala 2044:75] - node dcsr_cause_upgradeable = and(io.internal_dbg_halt_mode_f, _T_667) @[dec_tlu_ctl.scala 2044:59] - node _T_668 = not(io.dbg_tlu_halted) @[dec_tlu_ctl.scala 2045:59] - node _T_669 = or(_T_668, dcsr_cause_upgradeable) @[dec_tlu_ctl.scala 2045:78] - node enter_debug_halt_req_le = and(io.enter_debug_halt_req, _T_669) @[dec_tlu_ctl.scala 2045:56] - node nmi_in_debug_mode = and(io.nmi_int_detected_f, io.internal_dbg_halt_mode_f) @[dec_tlu_ctl.scala 2047:48] - node _T_670 = bits(enter_debug_halt_req_le, 0, 0) @[dec_tlu_ctl.scala 2048:44] - node _T_671 = bits(io.dcsr, 15, 9) @[dec_tlu_ctl.scala 2048:64] - node _T_672 = bits(io.dcsr, 5, 2) @[dec_tlu_ctl.scala 2048:91] + dcsr_cause <= _T_652 @[Mux.scala 27:72] + node _T_653 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2020:46] + node _T_654 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2020:91] + node _T_655 = eq(_T_654, UInt<12>("h07b0")) @[dec_tlu_ctl.scala 2020:98] + node wr_dcsr_r = and(_T_653, _T_655) @[dec_tlu_ctl.scala 2020:69] + node _T_656 = bits(io.dcsr, 8, 6) @[dec_tlu_ctl.scala 2026:69] + node _T_657 = eq(_T_656, UInt<3>("h03")) @[dec_tlu_ctl.scala 2026:75] + node dcsr_cause_upgradeable = and(io.internal_dbg_halt_mode_f, _T_657) @[dec_tlu_ctl.scala 2026:59] + node _T_658 = not(io.dbg_tlu_halted) @[dec_tlu_ctl.scala 2027:59] + node _T_659 = or(_T_658, dcsr_cause_upgradeable) @[dec_tlu_ctl.scala 2027:78] + node enter_debug_halt_req_le = and(io.enter_debug_halt_req, _T_659) @[dec_tlu_ctl.scala 2027:56] + node nmi_in_debug_mode = and(io.nmi_int_detected_f, io.internal_dbg_halt_mode_f) @[dec_tlu_ctl.scala 2029:48] + node _T_660 = bits(enter_debug_halt_req_le, 0, 0) @[dec_tlu_ctl.scala 2030:44] + node _T_661 = bits(io.dcsr, 15, 9) @[dec_tlu_ctl.scala 2030:64] + node _T_662 = bits(io.dcsr, 5, 2) @[dec_tlu_ctl.scala 2030:91] + node _T_663 = cat(_T_662, UInt<2>("h03")) @[Cat.scala 29:58] + node _T_664 = cat(_T_661, dcsr_cause) @[Cat.scala 29:58] + node _T_665 = cat(_T_664, _T_663) @[Cat.scala 29:58] + node _T_666 = bits(wr_dcsr_r, 0, 0) @[dec_tlu_ctl.scala 2031:18] + node _T_667 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 2031:49] + node _T_668 = bits(io.dec_csr_wrdata_r, 11, 10) @[dec_tlu_ctl.scala 2031:84] + node _T_669 = bits(io.dcsr, 8, 6) @[dec_tlu_ctl.scala 2031:110] + node _T_670 = bits(io.dcsr, 3, 3) @[dec_tlu_ctl.scala 2031:154] + node _T_671 = or(nmi_in_debug_mode, _T_670) @[dec_tlu_ctl.scala 2031:145] + node _T_672 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 2031:178] node _T_673 = cat(_T_672, UInt<2>("h03")) @[Cat.scala 29:58] - node _T_674 = cat(_T_671, dcsr_cause) @[Cat.scala 29:58] + node _T_674 = cat(UInt<2>("h00"), _T_671) @[Cat.scala 29:58] node _T_675 = cat(_T_674, _T_673) @[Cat.scala 29:58] - node _T_676 = bits(wr_dcsr_r, 0, 0) @[dec_tlu_ctl.scala 2049:18] - node _T_677 = bits(io.dec_csr_wrdata_r, 15, 15) @[dec_tlu_ctl.scala 2049:49] - node _T_678 = bits(io.dec_csr_wrdata_r, 11, 10) @[dec_tlu_ctl.scala 2049:84] - node _T_679 = bits(io.dcsr, 8, 6) @[dec_tlu_ctl.scala 2049:110] - node _T_680 = bits(io.dcsr, 3, 3) @[dec_tlu_ctl.scala 2049:154] - node _T_681 = or(nmi_in_debug_mode, _T_680) @[dec_tlu_ctl.scala 2049:145] - node _T_682 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 2049:178] + node _T_676 = cat(UInt<1>("h00"), _T_669) @[Cat.scala 29:58] + node _T_677 = cat(_T_667, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_678 = cat(_T_677, _T_668) @[Cat.scala 29:58] + node _T_679 = cat(_T_678, _T_676) @[Cat.scala 29:58] + node _T_680 = cat(_T_679, _T_675) @[Cat.scala 29:58] + node _T_681 = bits(io.dcsr, 15, 4) @[dec_tlu_ctl.scala 2031:211] + node _T_682 = bits(io.dcsr, 2, 2) @[dec_tlu_ctl.scala 2031:245] node _T_683 = cat(_T_682, UInt<2>("h03")) @[Cat.scala 29:58] - node _T_684 = cat(UInt<2>("h00"), _T_681) @[Cat.scala 29:58] + node _T_684 = cat(_T_681, nmi_in_debug_mode) @[Cat.scala 29:58] node _T_685 = cat(_T_684, _T_683) @[Cat.scala 29:58] - node _T_686 = cat(UInt<1>("h00"), _T_679) @[Cat.scala 29:58] - node _T_687 = cat(_T_677, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_688 = cat(_T_687, _T_678) @[Cat.scala 29:58] - node _T_689 = cat(_T_688, _T_686) @[Cat.scala 29:58] - node _T_690 = cat(_T_689, _T_685) @[Cat.scala 29:58] - node _T_691 = bits(io.dcsr, 15, 4) @[dec_tlu_ctl.scala 2049:211] - node _T_692 = bits(io.dcsr, 2, 2) @[dec_tlu_ctl.scala 2049:245] - node _T_693 = cat(_T_692, UInt<2>("h03")) @[Cat.scala 29:58] - node _T_694 = cat(_T_691, nmi_in_debug_mode) @[Cat.scala 29:58] - node _T_695 = cat(_T_694, _T_693) @[Cat.scala 29:58] - node _T_696 = mux(_T_676, _T_690, _T_695) @[dec_tlu_ctl.scala 2049:7] - node dcsr_ns = mux(_T_670, _T_675, _T_696) @[dec_tlu_ctl.scala 2048:19] - node _T_697 = or(enter_debug_halt_req_le, wr_dcsr_r) @[dec_tlu_ctl.scala 2051:54] - node _T_698 = or(_T_697, io.internal_dbg_halt_mode) @[dec_tlu_ctl.scala 2051:66] - node _T_699 = or(_T_698, io.take_nmi) @[dec_tlu_ctl.scala 2051:94] - node _T_700 = bits(_T_699, 0, 0) @[dec_tlu_ctl.scala 2051:109] + node _T_686 = mux(_T_666, _T_680, _T_685) @[dec_tlu_ctl.scala 2031:7] + node dcsr_ns = mux(_T_660, _T_665, _T_686) @[dec_tlu_ctl.scala 2030:19] + node _T_687 = or(enter_debug_halt_req_le, wr_dcsr_r) @[dec_tlu_ctl.scala 2033:54] + node _T_688 = or(_T_687, io.internal_dbg_halt_mode) @[dec_tlu_ctl.scala 2033:66] + node _T_689 = or(_T_688, io.take_nmi) @[dec_tlu_ctl.scala 2033:94] + node _T_690 = bits(_T_689, 0, 0) @[dec_tlu_ctl.scala 2033:109] inst rvclkhdr_17 of rvclkhdr_737 @[lib.scala 368:23] rvclkhdr_17.clock <= clock rvclkhdr_17.reset <= reset rvclkhdr_17.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_17.io.en <= _T_700 @[lib.scala 371:17] + rvclkhdr_17.io.en <= _T_690 @[lib.scala 371:17] rvclkhdr_17.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_701 : UInt, rvclkhdr_17.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_701 <= dcsr_ns @[lib.scala 374:16] - io.dcsr <= _T_701 @[dec_tlu_ctl.scala 2051:10] - node _T_702 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2059:45] - node _T_703 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2059:90] - node _T_704 = eq(_T_703, UInt<12>("h07b1")) @[dec_tlu_ctl.scala 2059:97] - node wr_dpc_r = and(_T_702, _T_704) @[dec_tlu_ctl.scala 2059:68] - node _T_705 = not(io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2060:44] - node _T_706 = and(io.dbg_tlu_halted, _T_705) @[dec_tlu_ctl.scala 2060:42] - node _T_707 = not(io.request_debug_mode_done) @[dec_tlu_ctl.scala 2060:67] - node dpc_capture_npc = and(_T_706, _T_707) @[dec_tlu_ctl.scala 2060:65] - node _T_708 = not(io.request_debug_mode_r) @[dec_tlu_ctl.scala 2064:21] - node _T_709 = not(dpc_capture_npc) @[dec_tlu_ctl.scala 2064:39] - node _T_710 = and(_T_708, _T_709) @[dec_tlu_ctl.scala 2064:37] - node _T_711 = and(_T_710, wr_dpc_r) @[dec_tlu_ctl.scala 2064:56] - node _T_712 = bits(_T_711, 0, 0) @[dec_tlu_ctl.scala 2064:68] - node _T_713 = bits(io.dec_csr_wrdata_r, 31, 1) @[dec_tlu_ctl.scala 2064:97] - node _T_714 = bits(io.request_debug_mode_r, 0, 0) @[dec_tlu_ctl.scala 2065:68] - node _T_715 = not(io.request_debug_mode_r) @[dec_tlu_ctl.scala 2066:33] - node _T_716 = and(_T_715, dpc_capture_npc) @[dec_tlu_ctl.scala 2066:49] - node _T_717 = bits(_T_716, 0, 0) @[dec_tlu_ctl.scala 2066:68] - node _T_718 = mux(_T_712, _T_713, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_719 = mux(_T_714, pc_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_720 = mux(_T_717, io.npc_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_721 = or(_T_718, _T_719) @[Mux.scala 27:72] - node _T_722 = or(_T_721, _T_720) @[Mux.scala 27:72] + reg _T_691 : UInt, rvclkhdr_17.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_691 <= dcsr_ns @[lib.scala 374:16] + io.dcsr <= _T_691 @[dec_tlu_ctl.scala 2033:10] + node _T_692 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2041:45] + node _T_693 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2041:90] + node _T_694 = eq(_T_693, UInt<12>("h07b1")) @[dec_tlu_ctl.scala 2041:97] + node wr_dpc_r = and(_T_692, _T_694) @[dec_tlu_ctl.scala 2041:68] + node _T_695 = not(io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2042:44] + node _T_696 = and(io.dbg_tlu_halted, _T_695) @[dec_tlu_ctl.scala 2042:42] + node _T_697 = not(io.request_debug_mode_done) @[dec_tlu_ctl.scala 2042:67] + node dpc_capture_npc = and(_T_696, _T_697) @[dec_tlu_ctl.scala 2042:65] + node _T_698 = not(io.request_debug_mode_r) @[dec_tlu_ctl.scala 2046:21] + node _T_699 = not(dpc_capture_npc) @[dec_tlu_ctl.scala 2046:39] + node _T_700 = and(_T_698, _T_699) @[dec_tlu_ctl.scala 2046:37] + node _T_701 = and(_T_700, wr_dpc_r) @[dec_tlu_ctl.scala 2046:56] + node _T_702 = bits(_T_701, 0, 0) @[dec_tlu_ctl.scala 2046:68] + node _T_703 = bits(io.dec_csr_wrdata_r, 31, 1) @[dec_tlu_ctl.scala 2046:97] + node _T_704 = bits(io.request_debug_mode_r, 0, 0) @[dec_tlu_ctl.scala 2047:68] + node _T_705 = not(io.request_debug_mode_r) @[dec_tlu_ctl.scala 2048:33] + node _T_706 = and(_T_705, dpc_capture_npc) @[dec_tlu_ctl.scala 2048:49] + node _T_707 = bits(_T_706, 0, 0) @[dec_tlu_ctl.scala 2048:68] + node _T_708 = mux(_T_702, _T_703, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_709 = mux(_T_704, pc_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_710 = mux(_T_707, io.npc_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_711 = or(_T_708, _T_709) @[Mux.scala 27:72] + node _T_712 = or(_T_711, _T_710) @[Mux.scala 27:72] wire dpc_ns : UInt<31> @[Mux.scala 27:72] - dpc_ns <= _T_722 @[Mux.scala 27:72] - node _T_723 = or(wr_dpc_r, io.request_debug_mode_r) @[dec_tlu_ctl.scala 2068:36] - node _T_724 = or(_T_723, dpc_capture_npc) @[dec_tlu_ctl.scala 2068:53] - node _T_725 = bits(_T_724, 0, 0) @[dec_tlu_ctl.scala 2068:72] + dpc_ns <= _T_712 @[Mux.scala 27:72] + node _T_713 = or(wr_dpc_r, io.request_debug_mode_r) @[dec_tlu_ctl.scala 2050:36] + node _T_714 = or(_T_713, dpc_capture_npc) @[dec_tlu_ctl.scala 2050:53] + node _T_715 = bits(_T_714, 0, 0) @[dec_tlu_ctl.scala 2050:72] inst rvclkhdr_18 of rvclkhdr_738 @[lib.scala 368:23] rvclkhdr_18.clock <= clock rvclkhdr_18.reset <= reset rvclkhdr_18.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_18.io.en <= _T_725 @[lib.scala 371:17] + rvclkhdr_18.io.en <= _T_715 @[lib.scala 371:17] rvclkhdr_18.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_726 : UInt, rvclkhdr_18.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_726 <= dpc_ns @[lib.scala 374:16] - io.dpc <= _T_726 @[dec_tlu_ctl.scala 2068:9] - node _T_727 = bits(io.dec_csr_wrdata_r, 24, 24) @[dec_tlu_ctl.scala 2082:43] - node _T_728 = bits(io.dec_csr_wrdata_r, 21, 20) @[dec_tlu_ctl.scala 2082:68] - node _T_729 = bits(io.dec_csr_wrdata_r, 16, 3) @[dec_tlu_ctl.scala 2082:96] - node _T_730 = cat(_T_727, _T_728) @[Cat.scala 29:58] - node dicawics_ns = cat(_T_730, _T_729) @[Cat.scala 29:58] - node _T_731 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2083:50] - node _T_732 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2083:95] - node _T_733 = eq(_T_732, UInt<12>("h07c8")) @[dec_tlu_ctl.scala 2083:102] - node wr_dicawics_r = and(_T_731, _T_733) @[dec_tlu_ctl.scala 2083:73] - node _T_734 = bits(wr_dicawics_r, 0, 0) @[dec_tlu_ctl.scala 2085:50] + reg _T_716 : UInt, rvclkhdr_18.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_716 <= dpc_ns @[lib.scala 374:16] + io.dpc <= _T_716 @[dec_tlu_ctl.scala 2050:9] + node _T_717 = bits(io.dec_csr_wrdata_r, 24, 24) @[dec_tlu_ctl.scala 2064:43] + node _T_718 = bits(io.dec_csr_wrdata_r, 21, 20) @[dec_tlu_ctl.scala 2064:68] + node _T_719 = bits(io.dec_csr_wrdata_r, 16, 3) @[dec_tlu_ctl.scala 2064:96] + node _T_720 = cat(_T_717, _T_718) @[Cat.scala 29:58] + node dicawics_ns = cat(_T_720, _T_719) @[Cat.scala 29:58] + node _T_721 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2065:50] + node _T_722 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2065:95] + node _T_723 = eq(_T_722, UInt<12>("h07c8")) @[dec_tlu_ctl.scala 2065:102] + node wr_dicawics_r = and(_T_721, _T_723) @[dec_tlu_ctl.scala 2065:73] + node _T_724 = bits(wr_dicawics_r, 0, 0) @[dec_tlu_ctl.scala 2067:50] inst rvclkhdr_19 of rvclkhdr_739 @[lib.scala 368:23] rvclkhdr_19.clock <= clock rvclkhdr_19.reset <= reset rvclkhdr_19.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_19.io.en <= _T_734 @[lib.scala 371:17] + rvclkhdr_19.io.en <= _T_724 @[lib.scala 371:17] rvclkhdr_19.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg dicawics : UInt, rvclkhdr_19.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] dicawics <= dicawics_ns @[lib.scala 374:16] - node _T_735 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2101:48] - node _T_736 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2101:93] - node _T_737 = eq(_T_736, UInt<12>("h07c9")) @[dec_tlu_ctl.scala 2101:100] - node wr_dicad0_r = and(_T_735, _T_737) @[dec_tlu_ctl.scala 2101:71] - node _T_738 = bits(wr_dicad0_r, 0, 0) @[dec_tlu_ctl.scala 2102:34] - node dicad0_ns = mux(_T_738, io.dec_csr_wrdata_r, io.ifu_ic_debug_rd_data) @[dec_tlu_ctl.scala 2102:21] - node _T_739 = or(wr_dicad0_r, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2104:46] - node _T_740 = bits(_T_739, 0, 0) @[dec_tlu_ctl.scala 2104:79] + node _T_725 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2083:48] + node _T_726 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2083:93] + node _T_727 = eq(_T_726, UInt<12>("h07c9")) @[dec_tlu_ctl.scala 2083:100] + node wr_dicad0_r = and(_T_725, _T_727) @[dec_tlu_ctl.scala 2083:71] + node _T_728 = bits(wr_dicad0_r, 0, 0) @[dec_tlu_ctl.scala 2084:34] + node dicad0_ns = mux(_T_728, io.dec_csr_wrdata_r, io.ifu_ic_debug_rd_data) @[dec_tlu_ctl.scala 2084:21] + node _T_729 = or(wr_dicad0_r, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2086:46] + node _T_730 = bits(_T_729, 0, 0) @[dec_tlu_ctl.scala 2086:79] inst rvclkhdr_20 of rvclkhdr_740 @[lib.scala 368:23] rvclkhdr_20.clock <= clock rvclkhdr_20.reset <= reset rvclkhdr_20.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_20.io.en <= _T_740 @[lib.scala 371:17] + rvclkhdr_20.io.en <= _T_730 @[lib.scala 371:17] rvclkhdr_20.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg dicad0 : UInt, rvclkhdr_20.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] dicad0 <= dicad0_ns @[lib.scala 374:16] - node _T_741 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2114:49] - node _T_742 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2114:94] - node _T_743 = eq(_T_742, UInt<12>("h07cc")) @[dec_tlu_ctl.scala 2114:101] - node wr_dicad0h_r = and(_T_741, _T_743) @[dec_tlu_ctl.scala 2114:72] - node _T_744 = bits(wr_dicad0h_r, 0, 0) @[dec_tlu_ctl.scala 2116:36] - node _T_745 = bits(io.ifu_ic_debug_rd_data, 63, 32) @[dec_tlu_ctl.scala 2116:88] - node dicad0h_ns = mux(_T_744, io.dec_csr_wrdata_r, _T_745) @[dec_tlu_ctl.scala 2116:22] - node _T_746 = or(wr_dicad0h_r, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2118:48] - node _T_747 = bits(_T_746, 0, 0) @[dec_tlu_ctl.scala 2118:81] + node _T_731 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2096:49] + node _T_732 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2096:94] + node _T_733 = eq(_T_732, UInt<12>("h07cc")) @[dec_tlu_ctl.scala 2096:101] + node wr_dicad0h_r = and(_T_731, _T_733) @[dec_tlu_ctl.scala 2096:72] + node _T_734 = bits(wr_dicad0h_r, 0, 0) @[dec_tlu_ctl.scala 2098:36] + node _T_735 = bits(io.ifu_ic_debug_rd_data, 63, 32) @[dec_tlu_ctl.scala 2098:88] + node dicad0h_ns = mux(_T_734, io.dec_csr_wrdata_r, _T_735) @[dec_tlu_ctl.scala 2098:22] + node _T_736 = or(wr_dicad0h_r, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2100:48] + node _T_737 = bits(_T_736, 0, 0) @[dec_tlu_ctl.scala 2100:81] inst rvclkhdr_21 of rvclkhdr_741 @[lib.scala 368:23] rvclkhdr_21.clock <= clock rvclkhdr_21.reset <= reset rvclkhdr_21.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_21.io.en <= _T_747 @[lib.scala 371:17] + rvclkhdr_21.io.en <= _T_737 @[lib.scala 371:17] rvclkhdr_21.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg dicad0h : UInt, rvclkhdr_21.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] dicad0h <= dicad0h_ns @[lib.scala 374:16] - wire _T_748 : UInt<7> - _T_748 <= UInt<1>("h00") - node _T_749 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2126:48] - node _T_750 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2126:93] - node _T_751 = eq(_T_750, UInt<12>("h07ca")) @[dec_tlu_ctl.scala 2126:100] - node _T_752 = and(_T_749, _T_751) @[dec_tlu_ctl.scala 2126:71] - node _T_753 = bits(_T_752, 0, 0) @[dec_tlu_ctl.scala 2128:34] - node _T_754 = bits(io.ifu_ic_debug_rd_data, 70, 64) @[dec_tlu_ctl.scala 2128:86] - node _T_755 = mux(_T_753, io.dec_csr_wrdata_r, _T_754) @[dec_tlu_ctl.scala 2128:21] - node _T_756 = or(_T_752, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2131:78] - node _T_757 = bits(_T_756, 0, 0) @[dec_tlu_ctl.scala 2131:111] - reg _T_758 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_757 : @[Reg.scala 28:19] - _T_758 <= _T_755 @[Reg.scala 28:23] + wire _T_738 : UInt<7> + _T_738 <= UInt<1>("h00") + node _T_739 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2108:48] + node _T_740 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2108:93] + node _T_741 = eq(_T_740, UInt<12>("h07ca")) @[dec_tlu_ctl.scala 2108:100] + node _T_742 = and(_T_739, _T_741) @[dec_tlu_ctl.scala 2108:71] + node _T_743 = bits(_T_742, 0, 0) @[dec_tlu_ctl.scala 2110:34] + node _T_744 = bits(io.ifu_ic_debug_rd_data, 70, 64) @[dec_tlu_ctl.scala 2110:86] + node _T_745 = mux(_T_743, io.dec_csr_wrdata_r, _T_744) @[dec_tlu_ctl.scala 2110:21] + node _T_746 = or(_T_742, io.ifu_ic_debug_rd_data_valid) @[dec_tlu_ctl.scala 2113:78] + node _T_747 = bits(_T_746, 0, 0) @[dec_tlu_ctl.scala 2113:111] + reg _T_748 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_747 : @[Reg.scala 28:19] + _T_748 <= _T_745 @[Reg.scala 28:23] skip @[Reg.scala 28:19] - _T_748 <= _T_758 @[dec_tlu_ctl.scala 2131:13] - node _T_759 = cat(UInt<25>("h00"), _T_748) @[Cat.scala 29:58] - dicad1 <= _T_759 @[dec_tlu_ctl.scala 2132:9] - node _T_760 = bits(dicad1, 6, 0) @[dec_tlu_ctl.scala 2154:69] - node _T_761 = bits(dicad0h, 31, 0) @[dec_tlu_ctl.scala 2154:83] - node _T_762 = bits(dicad0, 31, 0) @[dec_tlu_ctl.scala 2154:97] - node _T_763 = cat(_T_760, _T_761) @[Cat.scala 29:58] - node _T_764 = cat(_T_763, _T_762) @[Cat.scala 29:58] - io.dec_tlu_ic_diag_pkt.icache_wrdata <= _T_764 @[dec_tlu_ctl.scala 2154:56] - io.dec_tlu_ic_diag_pkt.icache_dicawics <= dicawics @[dec_tlu_ctl.scala 2157:41] - node _T_765 = and(io.allow_dbg_halt_csr_write, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 2159:52] - node _T_766 = and(_T_765, io.dec_i0_decode_d) @[dec_tlu_ctl.scala 2159:75] - node _T_767 = not(io.dec_csr_wen_unq_d) @[dec_tlu_ctl.scala 2159:98] - node _T_768 = and(_T_766, _T_767) @[dec_tlu_ctl.scala 2159:96] - node _T_769 = bits(io.dec_csr_rdaddr_d, 11, 0) @[dec_tlu_ctl.scala 2159:142] - node _T_770 = eq(_T_769, UInt<12>("h07cb")) @[dec_tlu_ctl.scala 2159:149] - node icache_rd_valid = and(_T_768, _T_770) @[dec_tlu_ctl.scala 2159:120] - node _T_771 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2160:52] - node _T_772 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2160:97] - node _T_773 = eq(_T_772, UInt<12>("h07cb")) @[dec_tlu_ctl.scala 2160:104] - node icache_wr_valid = and(_T_771, _T_773) @[dec_tlu_ctl.scala 2160:75] - reg icache_rd_valid_f : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2162:58] - icache_rd_valid_f <= icache_rd_valid @[dec_tlu_ctl.scala 2162:58] - reg icache_wr_valid_f : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2163:58] - icache_wr_valid_f <= icache_wr_valid @[dec_tlu_ctl.scala 2163:58] - io.dec_tlu_ic_diag_pkt.icache_rd_valid <= icache_rd_valid_f @[dec_tlu_ctl.scala 2165:41] - io.dec_tlu_ic_diag_pkt.icache_wr_valid <= icache_wr_valid_f @[dec_tlu_ctl.scala 2166:41] - node _T_774 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2174:62] - node _T_775 = eq(_T_774, UInt<12>("h07a0")) @[dec_tlu_ctl.scala 2174:69] - node wr_mtsel_r = and(io.dec_csr_wen_r_mod, _T_775) @[dec_tlu_ctl.scala 2174:40] - node _T_776 = bits(wr_mtsel_r, 0, 0) @[dec_tlu_ctl.scala 2175:32] - node _T_777 = bits(io.dec_csr_wrdata_r, 1, 0) @[dec_tlu_ctl.scala 2175:59] - node mtsel_ns = mux(_T_776, _T_777, mtsel) @[dec_tlu_ctl.scala 2175:20] - reg _T_778 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2177:43] - _T_778 <= mtsel_ns @[dec_tlu_ctl.scala 2177:43] - mtsel <= _T_778 @[dec_tlu_ctl.scala 2177:8] - node _T_779 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 2212:38] - node _T_780 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 2212:64] - node _T_781 = not(_T_780) @[dec_tlu_ctl.scala 2212:44] - node tdata_load = and(_T_779, _T_781) @[dec_tlu_ctl.scala 2212:42] - node _T_782 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 2214:40] - node _T_783 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 2214:66] - node _T_784 = not(_T_783) @[dec_tlu_ctl.scala 2214:46] - node tdata_opcode = and(_T_782, _T_784) @[dec_tlu_ctl.scala 2214:44] - node _T_785 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 2216:41] - node _T_786 = and(_T_785, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2216:46] - node _T_787 = bits(io.dec_csr_wrdata_r, 12, 12) @[dec_tlu_ctl.scala 2216:90] - node tdata_action = and(_T_786, _T_787) @[dec_tlu_ctl.scala 2216:69] - node _T_788 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 2218:47] - node _T_789 = and(_T_788, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2218:52] - node _T_790 = bits(io.dec_csr_wrdata_r, 20, 19) @[dec_tlu_ctl.scala 2218:94] - node _T_791 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 2218:136] - node _T_792 = bits(io.dec_csr_wrdata_r, 7, 6) @[dec_tlu_ctl.scala 2219:43] - node _T_793 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 2219:83] - node _T_794 = cat(_T_793, tdata_load) @[Cat.scala 29:58] - node _T_795 = cat(_T_792, tdata_opcode) @[Cat.scala 29:58] - node _T_796 = cat(_T_795, _T_794) @[Cat.scala 29:58] - node _T_797 = cat(tdata_action, _T_791) @[Cat.scala 29:58] - node _T_798 = cat(_T_789, _T_790) @[Cat.scala 29:58] - node _T_799 = cat(_T_798, _T_797) @[Cat.scala 29:58] - node tdata_wrdata_r = cat(_T_799, _T_796) @[Cat.scala 29:58] - node _T_800 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2222:92] - node _T_801 = eq(_T_800, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2222:99] - node _T_802 = and(io.dec_csr_wen_r_mod, _T_801) @[dec_tlu_ctl.scala 2222:70] - node _T_803 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2222:121] - node _T_804 = and(_T_802, _T_803) @[dec_tlu_ctl.scala 2222:112] - node _T_805 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2222:154] - node _T_806 = not(_T_805) @[dec_tlu_ctl.scala 2222:138] - node _T_807 = or(_T_806, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2222:170] - node _T_808 = and(_T_804, _T_807) @[dec_tlu_ctl.scala 2222:135] - node _T_809 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2222:92] - node _T_810 = eq(_T_809, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2222:99] - node _T_811 = and(io.dec_csr_wen_r_mod, _T_810) @[dec_tlu_ctl.scala 2222:70] - node _T_812 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2222:121] - node _T_813 = and(_T_811, _T_812) @[dec_tlu_ctl.scala 2222:112] - node _T_814 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2222:154] - node _T_815 = not(_T_814) @[dec_tlu_ctl.scala 2222:138] - node _T_816 = or(_T_815, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2222:170] - node _T_817 = and(_T_813, _T_816) @[dec_tlu_ctl.scala 2222:135] - node _T_818 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2222:92] - node _T_819 = eq(_T_818, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2222:99] - node _T_820 = and(io.dec_csr_wen_r_mod, _T_819) @[dec_tlu_ctl.scala 2222:70] - node _T_821 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2222:121] - node _T_822 = and(_T_820, _T_821) @[dec_tlu_ctl.scala 2222:112] - node _T_823 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2222:154] - node _T_824 = not(_T_823) @[dec_tlu_ctl.scala 2222:138] - node _T_825 = or(_T_824, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2222:170] - node _T_826 = and(_T_822, _T_825) @[dec_tlu_ctl.scala 2222:135] - node _T_827 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2222:92] - node _T_828 = eq(_T_827, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2222:99] - node _T_829 = and(io.dec_csr_wen_r_mod, _T_828) @[dec_tlu_ctl.scala 2222:70] - node _T_830 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2222:121] - node _T_831 = and(_T_829, _T_830) @[dec_tlu_ctl.scala 2222:112] - node _T_832 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2222:154] - node _T_833 = not(_T_832) @[dec_tlu_ctl.scala 2222:138] - node _T_834 = or(_T_833, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2222:170] - node _T_835 = and(_T_831, _T_834) @[dec_tlu_ctl.scala 2222:135] - wire wr_mtdata1_t_r : UInt<1>[4] @[dec_tlu_ctl.scala 2222:42] - wr_mtdata1_t_r[0] <= _T_808 @[dec_tlu_ctl.scala 2222:42] - wr_mtdata1_t_r[1] <= _T_817 @[dec_tlu_ctl.scala 2222:42] - wr_mtdata1_t_r[2] <= _T_826 @[dec_tlu_ctl.scala 2222:42] - wr_mtdata1_t_r[3] <= _T_835 @[dec_tlu_ctl.scala 2222:42] - node _T_836 = bits(wr_mtdata1_t_r[0], 0, 0) @[dec_tlu_ctl.scala 2223:68] - node _T_837 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2223:111] - node _T_838 = bits(io.update_hit_bit_r, 0, 0) @[dec_tlu_ctl.scala 2223:135] - node _T_839 = bits(io.mtdata1_t[0], 8, 8) @[dec_tlu_ctl.scala 2223:156] - node _T_840 = or(_T_838, _T_839) @[dec_tlu_ctl.scala 2223:139] - node _T_841 = bits(io.mtdata1_t[0], 7, 0) @[dec_tlu_ctl.scala 2223:176] - node _T_842 = cat(_T_837, _T_840) @[Cat.scala 29:58] - node _T_843 = cat(_T_842, _T_841) @[Cat.scala 29:58] - node _T_844 = mux(_T_836, tdata_wrdata_r, _T_843) @[dec_tlu_ctl.scala 2223:49] - node _T_845 = bits(wr_mtdata1_t_r[1], 0, 0) @[dec_tlu_ctl.scala 2223:68] - node _T_846 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2223:111] - node _T_847 = bits(io.update_hit_bit_r, 1, 1) @[dec_tlu_ctl.scala 2223:135] - node _T_848 = bits(io.mtdata1_t[1], 8, 8) @[dec_tlu_ctl.scala 2223:156] - node _T_849 = or(_T_847, _T_848) @[dec_tlu_ctl.scala 2223:139] - node _T_850 = bits(io.mtdata1_t[1], 7, 0) @[dec_tlu_ctl.scala 2223:176] - node _T_851 = cat(_T_846, _T_849) @[Cat.scala 29:58] - node _T_852 = cat(_T_851, _T_850) @[Cat.scala 29:58] - node _T_853 = mux(_T_845, tdata_wrdata_r, _T_852) @[dec_tlu_ctl.scala 2223:49] - node _T_854 = bits(wr_mtdata1_t_r[2], 0, 0) @[dec_tlu_ctl.scala 2223:68] - node _T_855 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2223:111] - node _T_856 = bits(io.update_hit_bit_r, 2, 2) @[dec_tlu_ctl.scala 2223:135] - node _T_857 = bits(io.mtdata1_t[2], 8, 8) @[dec_tlu_ctl.scala 2223:156] - node _T_858 = or(_T_856, _T_857) @[dec_tlu_ctl.scala 2223:139] - node _T_859 = bits(io.mtdata1_t[2], 7, 0) @[dec_tlu_ctl.scala 2223:176] - node _T_860 = cat(_T_855, _T_858) @[Cat.scala 29:58] - node _T_861 = cat(_T_860, _T_859) @[Cat.scala 29:58] - node _T_862 = mux(_T_854, tdata_wrdata_r, _T_861) @[dec_tlu_ctl.scala 2223:49] - node _T_863 = bits(wr_mtdata1_t_r[3], 0, 0) @[dec_tlu_ctl.scala 2223:68] - node _T_864 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2223:111] - node _T_865 = bits(io.update_hit_bit_r, 3, 3) @[dec_tlu_ctl.scala 2223:135] - node _T_866 = bits(io.mtdata1_t[3], 8, 8) @[dec_tlu_ctl.scala 2223:156] - node _T_867 = or(_T_865, _T_866) @[dec_tlu_ctl.scala 2223:139] - node _T_868 = bits(io.mtdata1_t[3], 7, 0) @[dec_tlu_ctl.scala 2223:176] - node _T_869 = cat(_T_864, _T_867) @[Cat.scala 29:58] - node _T_870 = cat(_T_869, _T_868) @[Cat.scala 29:58] - node _T_871 = mux(_T_863, tdata_wrdata_r, _T_870) @[dec_tlu_ctl.scala 2223:49] - wire mtdata1_t_ns : UInt<10>[4] @[dec_tlu_ctl.scala 2223:40] - mtdata1_t_ns[0] <= _T_844 @[dec_tlu_ctl.scala 2223:40] - mtdata1_t_ns[1] <= _T_853 @[dec_tlu_ctl.scala 2223:40] - mtdata1_t_ns[2] <= _T_862 @[dec_tlu_ctl.scala 2223:40] - mtdata1_t_ns[3] <= _T_871 @[dec_tlu_ctl.scala 2223:40] - reg _T_872 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2225:74] - _T_872 <= mtdata1_t_ns[0] @[dec_tlu_ctl.scala 2225:74] - io.mtdata1_t[0] <= _T_872 @[dec_tlu_ctl.scala 2225:39] - reg _T_873 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2225:74] - _T_873 <= mtdata1_t_ns[1] @[dec_tlu_ctl.scala 2225:74] - io.mtdata1_t[1] <= _T_873 @[dec_tlu_ctl.scala 2225:39] - reg _T_874 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2225:74] - _T_874 <= mtdata1_t_ns[2] @[dec_tlu_ctl.scala 2225:74] - io.mtdata1_t[2] <= _T_874 @[dec_tlu_ctl.scala 2225:39] - reg _T_875 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2225:74] - _T_875 <= mtdata1_t_ns[3] @[dec_tlu_ctl.scala 2225:74] - io.mtdata1_t[3] <= _T_875 @[dec_tlu_ctl.scala 2225:39] - node _T_876 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2228:58] - node _T_877 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2228:104] - node _T_878 = bits(io.mtdata1_t[0], 8, 7) @[dec_tlu_ctl.scala 2228:142] - node _T_879 = bits(io.mtdata1_t[0], 6, 5) @[dec_tlu_ctl.scala 2228:174] - node _T_880 = bits(io.mtdata1_t[0], 4, 3) @[dec_tlu_ctl.scala 2228:206] - node _T_881 = bits(io.mtdata1_t[0], 2, 0) @[dec_tlu_ctl.scala 2228:238] - node _T_882 = cat(UInt<3>("h00"), _T_881) @[Cat.scala 29:58] - node _T_883 = cat(_T_879, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_884 = cat(_T_883, _T_880) @[Cat.scala 29:58] - node _T_885 = cat(_T_884, _T_882) @[Cat.scala 29:58] - node _T_886 = cat(_T_878, UInt<6>("h00")) @[Cat.scala 29:58] - node _T_887 = cat(UInt<4>("h02"), _T_877) @[Cat.scala 29:58] - node _T_888 = cat(_T_887, UInt<6>("h01f")) @[Cat.scala 29:58] - node _T_889 = cat(_T_888, _T_886) @[Cat.scala 29:58] - node _T_890 = cat(_T_889, _T_885) @[Cat.scala 29:58] - node _T_891 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2228:58] - node _T_892 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2228:104] - node _T_893 = bits(io.mtdata1_t[1], 8, 7) @[dec_tlu_ctl.scala 2228:142] - node _T_894 = bits(io.mtdata1_t[1], 6, 5) @[dec_tlu_ctl.scala 2228:174] - node _T_895 = bits(io.mtdata1_t[1], 4, 3) @[dec_tlu_ctl.scala 2228:206] - node _T_896 = bits(io.mtdata1_t[1], 2, 0) @[dec_tlu_ctl.scala 2228:238] - node _T_897 = cat(UInt<3>("h00"), _T_896) @[Cat.scala 29:58] - node _T_898 = cat(_T_894, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_899 = cat(_T_898, _T_895) @[Cat.scala 29:58] - node _T_900 = cat(_T_899, _T_897) @[Cat.scala 29:58] - node _T_901 = cat(_T_893, UInt<6>("h00")) @[Cat.scala 29:58] - node _T_902 = cat(UInt<4>("h02"), _T_892) @[Cat.scala 29:58] - node _T_903 = cat(_T_902, UInt<6>("h01f")) @[Cat.scala 29:58] - node _T_904 = cat(_T_903, _T_901) @[Cat.scala 29:58] - node _T_905 = cat(_T_904, _T_900) @[Cat.scala 29:58] - node _T_906 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2228:58] - node _T_907 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2228:104] - node _T_908 = bits(io.mtdata1_t[2], 8, 7) @[dec_tlu_ctl.scala 2228:142] - node _T_909 = bits(io.mtdata1_t[2], 6, 5) @[dec_tlu_ctl.scala 2228:174] - node _T_910 = bits(io.mtdata1_t[2], 4, 3) @[dec_tlu_ctl.scala 2228:206] - node _T_911 = bits(io.mtdata1_t[2], 2, 0) @[dec_tlu_ctl.scala 2228:238] - node _T_912 = cat(UInt<3>("h00"), _T_911) @[Cat.scala 29:58] - node _T_913 = cat(_T_909, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_914 = cat(_T_913, _T_910) @[Cat.scala 29:58] - node _T_915 = cat(_T_914, _T_912) @[Cat.scala 29:58] - node _T_916 = cat(_T_908, UInt<6>("h00")) @[Cat.scala 29:58] - node _T_917 = cat(UInt<4>("h02"), _T_907) @[Cat.scala 29:58] - node _T_918 = cat(_T_917, UInt<6>("h01f")) @[Cat.scala 29:58] - node _T_919 = cat(_T_918, _T_916) @[Cat.scala 29:58] - node _T_920 = cat(_T_919, _T_915) @[Cat.scala 29:58] - node _T_921 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2228:58] - node _T_922 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2228:104] - node _T_923 = bits(io.mtdata1_t[3], 8, 7) @[dec_tlu_ctl.scala 2228:142] - node _T_924 = bits(io.mtdata1_t[3], 6, 5) @[dec_tlu_ctl.scala 2228:174] - node _T_925 = bits(io.mtdata1_t[3], 4, 3) @[dec_tlu_ctl.scala 2228:206] - node _T_926 = bits(io.mtdata1_t[3], 2, 0) @[dec_tlu_ctl.scala 2228:238] - node _T_927 = cat(UInt<3>("h00"), _T_926) @[Cat.scala 29:58] - node _T_928 = cat(_T_924, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_929 = cat(_T_928, _T_925) @[Cat.scala 29:58] - node _T_930 = cat(_T_929, _T_927) @[Cat.scala 29:58] - node _T_931 = cat(_T_923, UInt<6>("h00")) @[Cat.scala 29:58] - node _T_932 = cat(UInt<4>("h02"), _T_922) @[Cat.scala 29:58] - node _T_933 = cat(_T_932, UInt<6>("h01f")) @[Cat.scala 29:58] - node _T_934 = cat(_T_933, _T_931) @[Cat.scala 29:58] - node _T_935 = cat(_T_934, _T_930) @[Cat.scala 29:58] - node _T_936 = mux(_T_876, _T_890, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_937 = mux(_T_891, _T_905, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_938 = mux(_T_906, _T_920, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_939 = mux(_T_921, _T_935, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_940 = or(_T_936, _T_937) @[Mux.scala 27:72] - node _T_941 = or(_T_940, _T_938) @[Mux.scala 27:72] - node _T_942 = or(_T_941, _T_939) @[Mux.scala 27:72] + _T_738 <= _T_748 @[dec_tlu_ctl.scala 2113:13] + node _T_749 = cat(UInt<25>("h00"), _T_738) @[Cat.scala 29:58] + dicad1 <= _T_749 @[dec_tlu_ctl.scala 2114:9] + node _T_750 = bits(dicad1, 6, 0) @[dec_tlu_ctl.scala 2136:69] + node _T_751 = bits(dicad0h, 31, 0) @[dec_tlu_ctl.scala 2136:83] + node _T_752 = bits(dicad0, 31, 0) @[dec_tlu_ctl.scala 2136:97] + node _T_753 = cat(_T_750, _T_751) @[Cat.scala 29:58] + node _T_754 = cat(_T_753, _T_752) @[Cat.scala 29:58] + io.dec_tlu_ic_diag_pkt.icache_wrdata <= _T_754 @[dec_tlu_ctl.scala 2136:56] + io.dec_tlu_ic_diag_pkt.icache_dicawics <= dicawics @[dec_tlu_ctl.scala 2139:41] + node _T_755 = and(io.allow_dbg_halt_csr_write, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 2141:52] + node _T_756 = and(_T_755, io.dec_i0_decode_d) @[dec_tlu_ctl.scala 2141:75] + node _T_757 = not(io.dec_csr_wen_unq_d) @[dec_tlu_ctl.scala 2141:98] + node _T_758 = and(_T_756, _T_757) @[dec_tlu_ctl.scala 2141:96] + node _T_759 = bits(io.dec_csr_rdaddr_d, 11, 0) @[dec_tlu_ctl.scala 2141:142] + node _T_760 = eq(_T_759, UInt<12>("h07cb")) @[dec_tlu_ctl.scala 2141:149] + node icache_rd_valid = and(_T_758, _T_760) @[dec_tlu_ctl.scala 2141:120] + node _T_761 = and(io.allow_dbg_halt_csr_write, io.dec_csr_wen_r_mod) @[dec_tlu_ctl.scala 2142:52] + node _T_762 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2142:97] + node _T_763 = eq(_T_762, UInt<12>("h07cb")) @[dec_tlu_ctl.scala 2142:104] + node icache_wr_valid = and(_T_761, _T_763) @[dec_tlu_ctl.scala 2142:75] + reg icache_rd_valid_f : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2144:58] + icache_rd_valid_f <= icache_rd_valid @[dec_tlu_ctl.scala 2144:58] + reg icache_wr_valid_f : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2145:58] + icache_wr_valid_f <= icache_wr_valid @[dec_tlu_ctl.scala 2145:58] + io.dec_tlu_ic_diag_pkt.icache_rd_valid <= icache_rd_valid_f @[dec_tlu_ctl.scala 2147:41] + io.dec_tlu_ic_diag_pkt.icache_wr_valid <= icache_wr_valid_f @[dec_tlu_ctl.scala 2148:41] + node _T_764 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2156:62] + node _T_765 = eq(_T_764, UInt<12>("h07a0")) @[dec_tlu_ctl.scala 2156:69] + node wr_mtsel_r = and(io.dec_csr_wen_r_mod, _T_765) @[dec_tlu_ctl.scala 2156:40] + node _T_766 = bits(wr_mtsel_r, 0, 0) @[dec_tlu_ctl.scala 2157:32] + node _T_767 = bits(io.dec_csr_wrdata_r, 1, 0) @[dec_tlu_ctl.scala 2157:59] + node mtsel_ns = mux(_T_766, _T_767, mtsel) @[dec_tlu_ctl.scala 2157:20] + reg _T_768 : UInt, io.csr_wr_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2159:43] + _T_768 <= mtsel_ns @[dec_tlu_ctl.scala 2159:43] + mtsel <= _T_768 @[dec_tlu_ctl.scala 2159:8] + node _T_769 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 2194:38] + node _T_770 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 2194:64] + node _T_771 = not(_T_770) @[dec_tlu_ctl.scala 2194:44] + node tdata_load = and(_T_769, _T_771) @[dec_tlu_ctl.scala 2194:42] + node _T_772 = bits(io.dec_csr_wrdata_r, 2, 2) @[dec_tlu_ctl.scala 2196:40] + node _T_773 = bits(io.dec_csr_wrdata_r, 19, 19) @[dec_tlu_ctl.scala 2196:66] + node _T_774 = not(_T_773) @[dec_tlu_ctl.scala 2196:46] + node tdata_opcode = and(_T_772, _T_774) @[dec_tlu_ctl.scala 2196:44] + node _T_775 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 2198:41] + node _T_776 = and(_T_775, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2198:46] + node _T_777 = bits(io.dec_csr_wrdata_r, 12, 12) @[dec_tlu_ctl.scala 2198:90] + node tdata_action = and(_T_776, _T_777) @[dec_tlu_ctl.scala 2198:69] + node _T_778 = bits(io.dec_csr_wrdata_r, 27, 27) @[dec_tlu_ctl.scala 2200:47] + node _T_779 = and(_T_778, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2200:52] + node _T_780 = bits(io.dec_csr_wrdata_r, 20, 19) @[dec_tlu_ctl.scala 2200:94] + node _T_781 = bits(io.dec_csr_wrdata_r, 11, 11) @[dec_tlu_ctl.scala 2200:136] + node _T_782 = bits(io.dec_csr_wrdata_r, 7, 6) @[dec_tlu_ctl.scala 2201:43] + node _T_783 = bits(io.dec_csr_wrdata_r, 1, 1) @[dec_tlu_ctl.scala 2201:83] + node _T_784 = cat(_T_783, tdata_load) @[Cat.scala 29:58] + node _T_785 = cat(_T_782, tdata_opcode) @[Cat.scala 29:58] + node _T_786 = cat(_T_785, _T_784) @[Cat.scala 29:58] + node _T_787 = cat(tdata_action, _T_781) @[Cat.scala 29:58] + node _T_788 = cat(_T_779, _T_780) @[Cat.scala 29:58] + node _T_789 = cat(_T_788, _T_787) @[Cat.scala 29:58] + node tdata_wrdata_r = cat(_T_789, _T_786) @[Cat.scala 29:58] + node _T_790 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2204:92] + node _T_791 = eq(_T_790, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2204:99] + node _T_792 = and(io.dec_csr_wen_r_mod, _T_791) @[dec_tlu_ctl.scala 2204:70] + node _T_793 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2204:121] + node _T_794 = and(_T_792, _T_793) @[dec_tlu_ctl.scala 2204:112] + node _T_795 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2204:154] + node _T_796 = not(_T_795) @[dec_tlu_ctl.scala 2204:138] + node _T_797 = or(_T_796, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2204:170] + node _T_798 = and(_T_794, _T_797) @[dec_tlu_ctl.scala 2204:135] + node _T_799 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2204:92] + node _T_800 = eq(_T_799, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2204:99] + node _T_801 = and(io.dec_csr_wen_r_mod, _T_800) @[dec_tlu_ctl.scala 2204:70] + node _T_802 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2204:121] + node _T_803 = and(_T_801, _T_802) @[dec_tlu_ctl.scala 2204:112] + node _T_804 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2204:154] + node _T_805 = not(_T_804) @[dec_tlu_ctl.scala 2204:138] + node _T_806 = or(_T_805, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2204:170] + node _T_807 = and(_T_803, _T_806) @[dec_tlu_ctl.scala 2204:135] + node _T_808 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2204:92] + node _T_809 = eq(_T_808, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2204:99] + node _T_810 = and(io.dec_csr_wen_r_mod, _T_809) @[dec_tlu_ctl.scala 2204:70] + node _T_811 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2204:121] + node _T_812 = and(_T_810, _T_811) @[dec_tlu_ctl.scala 2204:112] + node _T_813 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2204:154] + node _T_814 = not(_T_813) @[dec_tlu_ctl.scala 2204:138] + node _T_815 = or(_T_814, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2204:170] + node _T_816 = and(_T_812, _T_815) @[dec_tlu_ctl.scala 2204:135] + node _T_817 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2204:92] + node _T_818 = eq(_T_817, UInt<12>("h07a1")) @[dec_tlu_ctl.scala 2204:99] + node _T_819 = and(io.dec_csr_wen_r_mod, _T_818) @[dec_tlu_ctl.scala 2204:70] + node _T_820 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2204:121] + node _T_821 = and(_T_819, _T_820) @[dec_tlu_ctl.scala 2204:112] + node _T_822 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2204:154] + node _T_823 = not(_T_822) @[dec_tlu_ctl.scala 2204:138] + node _T_824 = or(_T_823, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2204:170] + node _T_825 = and(_T_821, _T_824) @[dec_tlu_ctl.scala 2204:135] + wire wr_mtdata1_t_r : UInt<1>[4] @[dec_tlu_ctl.scala 2204:42] + wr_mtdata1_t_r[0] <= _T_798 @[dec_tlu_ctl.scala 2204:42] + wr_mtdata1_t_r[1] <= _T_807 @[dec_tlu_ctl.scala 2204:42] + wr_mtdata1_t_r[2] <= _T_816 @[dec_tlu_ctl.scala 2204:42] + wr_mtdata1_t_r[3] <= _T_825 @[dec_tlu_ctl.scala 2204:42] + node _T_826 = bits(wr_mtdata1_t_r[0], 0, 0) @[dec_tlu_ctl.scala 2205:68] + node _T_827 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2205:111] + node _T_828 = bits(io.update_hit_bit_r, 0, 0) @[dec_tlu_ctl.scala 2205:135] + node _T_829 = bits(io.mtdata1_t[0], 8, 8) @[dec_tlu_ctl.scala 2205:156] + node _T_830 = or(_T_828, _T_829) @[dec_tlu_ctl.scala 2205:139] + node _T_831 = bits(io.mtdata1_t[0], 7, 0) @[dec_tlu_ctl.scala 2205:176] + node _T_832 = cat(_T_827, _T_830) @[Cat.scala 29:58] + node _T_833 = cat(_T_832, _T_831) @[Cat.scala 29:58] + node _T_834 = mux(_T_826, tdata_wrdata_r, _T_833) @[dec_tlu_ctl.scala 2205:49] + node _T_835 = bits(wr_mtdata1_t_r[1], 0, 0) @[dec_tlu_ctl.scala 2205:68] + node _T_836 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2205:111] + node _T_837 = bits(io.update_hit_bit_r, 1, 1) @[dec_tlu_ctl.scala 2205:135] + node _T_838 = bits(io.mtdata1_t[1], 8, 8) @[dec_tlu_ctl.scala 2205:156] + node _T_839 = or(_T_837, _T_838) @[dec_tlu_ctl.scala 2205:139] + node _T_840 = bits(io.mtdata1_t[1], 7, 0) @[dec_tlu_ctl.scala 2205:176] + node _T_841 = cat(_T_836, _T_839) @[Cat.scala 29:58] + node _T_842 = cat(_T_841, _T_840) @[Cat.scala 29:58] + node _T_843 = mux(_T_835, tdata_wrdata_r, _T_842) @[dec_tlu_ctl.scala 2205:49] + node _T_844 = bits(wr_mtdata1_t_r[2], 0, 0) @[dec_tlu_ctl.scala 2205:68] + node _T_845 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2205:111] + node _T_846 = bits(io.update_hit_bit_r, 2, 2) @[dec_tlu_ctl.scala 2205:135] + node _T_847 = bits(io.mtdata1_t[2], 8, 8) @[dec_tlu_ctl.scala 2205:156] + node _T_848 = or(_T_846, _T_847) @[dec_tlu_ctl.scala 2205:139] + node _T_849 = bits(io.mtdata1_t[2], 7, 0) @[dec_tlu_ctl.scala 2205:176] + node _T_850 = cat(_T_845, _T_848) @[Cat.scala 29:58] + node _T_851 = cat(_T_850, _T_849) @[Cat.scala 29:58] + node _T_852 = mux(_T_844, tdata_wrdata_r, _T_851) @[dec_tlu_ctl.scala 2205:49] + node _T_853 = bits(wr_mtdata1_t_r[3], 0, 0) @[dec_tlu_ctl.scala 2205:68] + node _T_854 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2205:111] + node _T_855 = bits(io.update_hit_bit_r, 3, 3) @[dec_tlu_ctl.scala 2205:135] + node _T_856 = bits(io.mtdata1_t[3], 8, 8) @[dec_tlu_ctl.scala 2205:156] + node _T_857 = or(_T_855, _T_856) @[dec_tlu_ctl.scala 2205:139] + node _T_858 = bits(io.mtdata1_t[3], 7, 0) @[dec_tlu_ctl.scala 2205:176] + node _T_859 = cat(_T_854, _T_857) @[Cat.scala 29:58] + node _T_860 = cat(_T_859, _T_858) @[Cat.scala 29:58] + node _T_861 = mux(_T_853, tdata_wrdata_r, _T_860) @[dec_tlu_ctl.scala 2205:49] + wire mtdata1_t_ns : UInt<10>[4] @[dec_tlu_ctl.scala 2205:40] + mtdata1_t_ns[0] <= _T_834 @[dec_tlu_ctl.scala 2205:40] + mtdata1_t_ns[1] <= _T_843 @[dec_tlu_ctl.scala 2205:40] + mtdata1_t_ns[2] <= _T_852 @[dec_tlu_ctl.scala 2205:40] + mtdata1_t_ns[3] <= _T_861 @[dec_tlu_ctl.scala 2205:40] + reg _T_862 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2207:74] + _T_862 <= mtdata1_t_ns[0] @[dec_tlu_ctl.scala 2207:74] + io.mtdata1_t[0] <= _T_862 @[dec_tlu_ctl.scala 2207:39] + reg _T_863 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2207:74] + _T_863 <= mtdata1_t_ns[1] @[dec_tlu_ctl.scala 2207:74] + io.mtdata1_t[1] <= _T_863 @[dec_tlu_ctl.scala 2207:39] + reg _T_864 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2207:74] + _T_864 <= mtdata1_t_ns[2] @[dec_tlu_ctl.scala 2207:74] + io.mtdata1_t[2] <= _T_864 @[dec_tlu_ctl.scala 2207:39] + reg _T_865 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2207:74] + _T_865 <= mtdata1_t_ns[3] @[dec_tlu_ctl.scala 2207:74] + io.mtdata1_t[3] <= _T_865 @[dec_tlu_ctl.scala 2207:39] + node _T_866 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2210:58] + node _T_867 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2210:104] + node _T_868 = bits(io.mtdata1_t[0], 8, 7) @[dec_tlu_ctl.scala 2210:142] + node _T_869 = bits(io.mtdata1_t[0], 6, 5) @[dec_tlu_ctl.scala 2210:174] + node _T_870 = bits(io.mtdata1_t[0], 4, 3) @[dec_tlu_ctl.scala 2210:206] + node _T_871 = bits(io.mtdata1_t[0], 2, 0) @[dec_tlu_ctl.scala 2210:238] + node _T_872 = cat(UInt<3>("h00"), _T_871) @[Cat.scala 29:58] + node _T_873 = cat(_T_869, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_874 = cat(_T_873, _T_870) @[Cat.scala 29:58] + node _T_875 = cat(_T_874, _T_872) @[Cat.scala 29:58] + node _T_876 = cat(_T_868, UInt<6>("h00")) @[Cat.scala 29:58] + node _T_877 = cat(UInt<4>("h02"), _T_867) @[Cat.scala 29:58] + node _T_878 = cat(_T_877, UInt<6>("h01f")) @[Cat.scala 29:58] + node _T_879 = cat(_T_878, _T_876) @[Cat.scala 29:58] + node _T_880 = cat(_T_879, _T_875) @[Cat.scala 29:58] + node _T_881 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2210:58] + node _T_882 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2210:104] + node _T_883 = bits(io.mtdata1_t[1], 8, 7) @[dec_tlu_ctl.scala 2210:142] + node _T_884 = bits(io.mtdata1_t[1], 6, 5) @[dec_tlu_ctl.scala 2210:174] + node _T_885 = bits(io.mtdata1_t[1], 4, 3) @[dec_tlu_ctl.scala 2210:206] + node _T_886 = bits(io.mtdata1_t[1], 2, 0) @[dec_tlu_ctl.scala 2210:238] + node _T_887 = cat(UInt<3>("h00"), _T_886) @[Cat.scala 29:58] + node _T_888 = cat(_T_884, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_889 = cat(_T_888, _T_885) @[Cat.scala 29:58] + node _T_890 = cat(_T_889, _T_887) @[Cat.scala 29:58] + node _T_891 = cat(_T_883, UInt<6>("h00")) @[Cat.scala 29:58] + node _T_892 = cat(UInt<4>("h02"), _T_882) @[Cat.scala 29:58] + node _T_893 = cat(_T_892, UInt<6>("h01f")) @[Cat.scala 29:58] + node _T_894 = cat(_T_893, _T_891) @[Cat.scala 29:58] + node _T_895 = cat(_T_894, _T_890) @[Cat.scala 29:58] + node _T_896 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2210:58] + node _T_897 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2210:104] + node _T_898 = bits(io.mtdata1_t[2], 8, 7) @[dec_tlu_ctl.scala 2210:142] + node _T_899 = bits(io.mtdata1_t[2], 6, 5) @[dec_tlu_ctl.scala 2210:174] + node _T_900 = bits(io.mtdata1_t[2], 4, 3) @[dec_tlu_ctl.scala 2210:206] + node _T_901 = bits(io.mtdata1_t[2], 2, 0) @[dec_tlu_ctl.scala 2210:238] + node _T_902 = cat(UInt<3>("h00"), _T_901) @[Cat.scala 29:58] + node _T_903 = cat(_T_899, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_904 = cat(_T_903, _T_900) @[Cat.scala 29:58] + node _T_905 = cat(_T_904, _T_902) @[Cat.scala 29:58] + node _T_906 = cat(_T_898, UInt<6>("h00")) @[Cat.scala 29:58] + node _T_907 = cat(UInt<4>("h02"), _T_897) @[Cat.scala 29:58] + node _T_908 = cat(_T_907, UInt<6>("h01f")) @[Cat.scala 29:58] + node _T_909 = cat(_T_908, _T_906) @[Cat.scala 29:58] + node _T_910 = cat(_T_909, _T_905) @[Cat.scala 29:58] + node _T_911 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2210:58] + node _T_912 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2210:104] + node _T_913 = bits(io.mtdata1_t[3], 8, 7) @[dec_tlu_ctl.scala 2210:142] + node _T_914 = bits(io.mtdata1_t[3], 6, 5) @[dec_tlu_ctl.scala 2210:174] + node _T_915 = bits(io.mtdata1_t[3], 4, 3) @[dec_tlu_ctl.scala 2210:206] + node _T_916 = bits(io.mtdata1_t[3], 2, 0) @[dec_tlu_ctl.scala 2210:238] + node _T_917 = cat(UInt<3>("h00"), _T_916) @[Cat.scala 29:58] + node _T_918 = cat(_T_914, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_919 = cat(_T_918, _T_915) @[Cat.scala 29:58] + node _T_920 = cat(_T_919, _T_917) @[Cat.scala 29:58] + node _T_921 = cat(_T_913, UInt<6>("h00")) @[Cat.scala 29:58] + node _T_922 = cat(UInt<4>("h02"), _T_912) @[Cat.scala 29:58] + node _T_923 = cat(_T_922, UInt<6>("h01f")) @[Cat.scala 29:58] + node _T_924 = cat(_T_923, _T_921) @[Cat.scala 29:58] + node _T_925 = cat(_T_924, _T_920) @[Cat.scala 29:58] + node _T_926 = mux(_T_866, _T_880, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_927 = mux(_T_881, _T_895, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_928 = mux(_T_896, _T_910, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_929 = mux(_T_911, _T_925, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_930 = or(_T_926, _T_927) @[Mux.scala 27:72] + node _T_931 = or(_T_930, _T_928) @[Mux.scala 27:72] + node _T_932 = or(_T_931, _T_929) @[Mux.scala 27:72] wire mtdata1_tsel_out : UInt<32> @[Mux.scala 27:72] - mtdata1_tsel_out <= _T_942 @[Mux.scala 27:72] - node _T_943 = bits(io.mtdata1_t[0], 7, 7) @[dec_tlu_ctl.scala 2230:58] - io.trigger_pkt_any[0].select <= _T_943 @[dec_tlu_ctl.scala 2230:40] - node _T_944 = bits(io.mtdata1_t[0], 4, 4) @[dec_tlu_ctl.scala 2231:61] - io.trigger_pkt_any[0].match_pkt <= _T_944 @[dec_tlu_ctl.scala 2231:43] - node _T_945 = bits(io.mtdata1_t[0], 1, 1) @[dec_tlu_ctl.scala 2232:58] - io.trigger_pkt_any[0].store <= _T_945 @[dec_tlu_ctl.scala 2232:40] - node _T_946 = bits(io.mtdata1_t[0], 0, 0) @[dec_tlu_ctl.scala 2233:58] - io.trigger_pkt_any[0].load <= _T_946 @[dec_tlu_ctl.scala 2233:40] - node _T_947 = bits(io.mtdata1_t[0], 2, 2) @[dec_tlu_ctl.scala 2234:58] - io.trigger_pkt_any[0].execute <= _T_947 @[dec_tlu_ctl.scala 2234:40] - node _T_948 = bits(io.mtdata1_t[0], 3, 3) @[dec_tlu_ctl.scala 2235:58] - io.trigger_pkt_any[0].m <= _T_948 @[dec_tlu_ctl.scala 2235:40] - node _T_949 = bits(io.mtdata1_t[1], 7, 7) @[dec_tlu_ctl.scala 2230:58] - io.trigger_pkt_any[1].select <= _T_949 @[dec_tlu_ctl.scala 2230:40] - node _T_950 = bits(io.mtdata1_t[1], 4, 4) @[dec_tlu_ctl.scala 2231:61] - io.trigger_pkt_any[1].match_pkt <= _T_950 @[dec_tlu_ctl.scala 2231:43] - node _T_951 = bits(io.mtdata1_t[1], 1, 1) @[dec_tlu_ctl.scala 2232:58] - io.trigger_pkt_any[1].store <= _T_951 @[dec_tlu_ctl.scala 2232:40] - node _T_952 = bits(io.mtdata1_t[1], 0, 0) @[dec_tlu_ctl.scala 2233:58] - io.trigger_pkt_any[1].load <= _T_952 @[dec_tlu_ctl.scala 2233:40] - node _T_953 = bits(io.mtdata1_t[1], 2, 2) @[dec_tlu_ctl.scala 2234:58] - io.trigger_pkt_any[1].execute <= _T_953 @[dec_tlu_ctl.scala 2234:40] - node _T_954 = bits(io.mtdata1_t[1], 3, 3) @[dec_tlu_ctl.scala 2235:58] - io.trigger_pkt_any[1].m <= _T_954 @[dec_tlu_ctl.scala 2235:40] - node _T_955 = bits(io.mtdata1_t[2], 7, 7) @[dec_tlu_ctl.scala 2230:58] - io.trigger_pkt_any[2].select <= _T_955 @[dec_tlu_ctl.scala 2230:40] - node _T_956 = bits(io.mtdata1_t[2], 4, 4) @[dec_tlu_ctl.scala 2231:61] - io.trigger_pkt_any[2].match_pkt <= _T_956 @[dec_tlu_ctl.scala 2231:43] - node _T_957 = bits(io.mtdata1_t[2], 1, 1) @[dec_tlu_ctl.scala 2232:58] - io.trigger_pkt_any[2].store <= _T_957 @[dec_tlu_ctl.scala 2232:40] - node _T_958 = bits(io.mtdata1_t[2], 0, 0) @[dec_tlu_ctl.scala 2233:58] - io.trigger_pkt_any[2].load <= _T_958 @[dec_tlu_ctl.scala 2233:40] - node _T_959 = bits(io.mtdata1_t[2], 2, 2) @[dec_tlu_ctl.scala 2234:58] - io.trigger_pkt_any[2].execute <= _T_959 @[dec_tlu_ctl.scala 2234:40] - node _T_960 = bits(io.mtdata1_t[2], 3, 3) @[dec_tlu_ctl.scala 2235:58] - io.trigger_pkt_any[2].m <= _T_960 @[dec_tlu_ctl.scala 2235:40] - node _T_961 = bits(io.mtdata1_t[3], 7, 7) @[dec_tlu_ctl.scala 2230:58] - io.trigger_pkt_any[3].select <= _T_961 @[dec_tlu_ctl.scala 2230:40] - node _T_962 = bits(io.mtdata1_t[3], 4, 4) @[dec_tlu_ctl.scala 2231:61] - io.trigger_pkt_any[3].match_pkt <= _T_962 @[dec_tlu_ctl.scala 2231:43] - node _T_963 = bits(io.mtdata1_t[3], 1, 1) @[dec_tlu_ctl.scala 2232:58] - io.trigger_pkt_any[3].store <= _T_963 @[dec_tlu_ctl.scala 2232:40] - node _T_964 = bits(io.mtdata1_t[3], 0, 0) @[dec_tlu_ctl.scala 2233:58] - io.trigger_pkt_any[3].load <= _T_964 @[dec_tlu_ctl.scala 2233:40] - node _T_965 = bits(io.mtdata1_t[3], 2, 2) @[dec_tlu_ctl.scala 2234:58] - io.trigger_pkt_any[3].execute <= _T_965 @[dec_tlu_ctl.scala 2234:40] - node _T_966 = bits(io.mtdata1_t[3], 3, 3) @[dec_tlu_ctl.scala 2235:58] - io.trigger_pkt_any[3].m <= _T_966 @[dec_tlu_ctl.scala 2235:40] - node _T_967 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2242:91] - node _T_968 = eq(_T_967, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2242:98] - node _T_969 = and(io.dec_csr_wen_r_mod, _T_968) @[dec_tlu_ctl.scala 2242:69] - node _T_970 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2242:120] - node _T_971 = and(_T_969, _T_970) @[dec_tlu_ctl.scala 2242:111] - node _T_972 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2242:153] - node _T_973 = not(_T_972) @[dec_tlu_ctl.scala 2242:137] - node _T_974 = or(_T_973, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2242:169] - node _T_975 = and(_T_971, _T_974) @[dec_tlu_ctl.scala 2242:134] - node _T_976 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2242:91] - node _T_977 = eq(_T_976, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2242:98] - node _T_978 = and(io.dec_csr_wen_r_mod, _T_977) @[dec_tlu_ctl.scala 2242:69] - node _T_979 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2242:120] - node _T_980 = and(_T_978, _T_979) @[dec_tlu_ctl.scala 2242:111] - node _T_981 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2242:153] - node _T_982 = not(_T_981) @[dec_tlu_ctl.scala 2242:137] - node _T_983 = or(_T_982, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2242:169] - node _T_984 = and(_T_980, _T_983) @[dec_tlu_ctl.scala 2242:134] - node _T_985 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2242:91] - node _T_986 = eq(_T_985, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2242:98] - node _T_987 = and(io.dec_csr_wen_r_mod, _T_986) @[dec_tlu_ctl.scala 2242:69] - node _T_988 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2242:120] - node _T_989 = and(_T_987, _T_988) @[dec_tlu_ctl.scala 2242:111] - node _T_990 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2242:153] - node _T_991 = not(_T_990) @[dec_tlu_ctl.scala 2242:137] - node _T_992 = or(_T_991, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2242:169] - node _T_993 = and(_T_989, _T_992) @[dec_tlu_ctl.scala 2242:134] - node _T_994 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2242:91] - node _T_995 = eq(_T_994, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2242:98] - node _T_996 = and(io.dec_csr_wen_r_mod, _T_995) @[dec_tlu_ctl.scala 2242:69] - node _T_997 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2242:120] - node _T_998 = and(_T_996, _T_997) @[dec_tlu_ctl.scala 2242:111] - node _T_999 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2242:153] - node _T_1000 = not(_T_999) @[dec_tlu_ctl.scala 2242:137] - node _T_1001 = or(_T_1000, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2242:169] - node _T_1002 = and(_T_998, _T_1001) @[dec_tlu_ctl.scala 2242:134] - wire wr_mtdata2_t_r : UInt<1>[4] @[dec_tlu_ctl.scala 2242:42] - wr_mtdata2_t_r[0] <= _T_975 @[dec_tlu_ctl.scala 2242:42] - wr_mtdata2_t_r[1] <= _T_984 @[dec_tlu_ctl.scala 2242:42] - wr_mtdata2_t_r[2] <= _T_993 @[dec_tlu_ctl.scala 2242:42] - wr_mtdata2_t_r[3] <= _T_1002 @[dec_tlu_ctl.scala 2242:42] - node _T_1003 = bits(wr_mtdata2_t_r[0], 0, 0) @[dec_tlu_ctl.scala 2243:84] + mtdata1_tsel_out <= _T_932 @[Mux.scala 27:72] + node _T_933 = bits(io.mtdata1_t[0], 7, 7) @[dec_tlu_ctl.scala 2212:58] + io.trigger_pkt_any[0].select <= _T_933 @[dec_tlu_ctl.scala 2212:40] + node _T_934 = bits(io.mtdata1_t[0], 4, 4) @[dec_tlu_ctl.scala 2213:61] + io.trigger_pkt_any[0].match_pkt <= _T_934 @[dec_tlu_ctl.scala 2213:43] + node _T_935 = bits(io.mtdata1_t[0], 1, 1) @[dec_tlu_ctl.scala 2214:58] + io.trigger_pkt_any[0].store <= _T_935 @[dec_tlu_ctl.scala 2214:40] + node _T_936 = bits(io.mtdata1_t[0], 0, 0) @[dec_tlu_ctl.scala 2215:58] + io.trigger_pkt_any[0].load <= _T_936 @[dec_tlu_ctl.scala 2215:40] + node _T_937 = bits(io.mtdata1_t[0], 2, 2) @[dec_tlu_ctl.scala 2216:58] + io.trigger_pkt_any[0].execute <= _T_937 @[dec_tlu_ctl.scala 2216:40] + node _T_938 = bits(io.mtdata1_t[0], 3, 3) @[dec_tlu_ctl.scala 2217:58] + io.trigger_pkt_any[0].m <= _T_938 @[dec_tlu_ctl.scala 2217:40] + node _T_939 = bits(io.mtdata1_t[1], 7, 7) @[dec_tlu_ctl.scala 2212:58] + io.trigger_pkt_any[1].select <= _T_939 @[dec_tlu_ctl.scala 2212:40] + node _T_940 = bits(io.mtdata1_t[1], 4, 4) @[dec_tlu_ctl.scala 2213:61] + io.trigger_pkt_any[1].match_pkt <= _T_940 @[dec_tlu_ctl.scala 2213:43] + node _T_941 = bits(io.mtdata1_t[1], 1, 1) @[dec_tlu_ctl.scala 2214:58] + io.trigger_pkt_any[1].store <= _T_941 @[dec_tlu_ctl.scala 2214:40] + node _T_942 = bits(io.mtdata1_t[1], 0, 0) @[dec_tlu_ctl.scala 2215:58] + io.trigger_pkt_any[1].load <= _T_942 @[dec_tlu_ctl.scala 2215:40] + node _T_943 = bits(io.mtdata1_t[1], 2, 2) @[dec_tlu_ctl.scala 2216:58] + io.trigger_pkt_any[1].execute <= _T_943 @[dec_tlu_ctl.scala 2216:40] + node _T_944 = bits(io.mtdata1_t[1], 3, 3) @[dec_tlu_ctl.scala 2217:58] + io.trigger_pkt_any[1].m <= _T_944 @[dec_tlu_ctl.scala 2217:40] + node _T_945 = bits(io.mtdata1_t[2], 7, 7) @[dec_tlu_ctl.scala 2212:58] + io.trigger_pkt_any[2].select <= _T_945 @[dec_tlu_ctl.scala 2212:40] + node _T_946 = bits(io.mtdata1_t[2], 4, 4) @[dec_tlu_ctl.scala 2213:61] + io.trigger_pkt_any[2].match_pkt <= _T_946 @[dec_tlu_ctl.scala 2213:43] + node _T_947 = bits(io.mtdata1_t[2], 1, 1) @[dec_tlu_ctl.scala 2214:58] + io.trigger_pkt_any[2].store <= _T_947 @[dec_tlu_ctl.scala 2214:40] + node _T_948 = bits(io.mtdata1_t[2], 0, 0) @[dec_tlu_ctl.scala 2215:58] + io.trigger_pkt_any[2].load <= _T_948 @[dec_tlu_ctl.scala 2215:40] + node _T_949 = bits(io.mtdata1_t[2], 2, 2) @[dec_tlu_ctl.scala 2216:58] + io.trigger_pkt_any[2].execute <= _T_949 @[dec_tlu_ctl.scala 2216:40] + node _T_950 = bits(io.mtdata1_t[2], 3, 3) @[dec_tlu_ctl.scala 2217:58] + io.trigger_pkt_any[2].m <= _T_950 @[dec_tlu_ctl.scala 2217:40] + node _T_951 = bits(io.mtdata1_t[3], 7, 7) @[dec_tlu_ctl.scala 2212:58] + io.trigger_pkt_any[3].select <= _T_951 @[dec_tlu_ctl.scala 2212:40] + node _T_952 = bits(io.mtdata1_t[3], 4, 4) @[dec_tlu_ctl.scala 2213:61] + io.trigger_pkt_any[3].match_pkt <= _T_952 @[dec_tlu_ctl.scala 2213:43] + node _T_953 = bits(io.mtdata1_t[3], 1, 1) @[dec_tlu_ctl.scala 2214:58] + io.trigger_pkt_any[3].store <= _T_953 @[dec_tlu_ctl.scala 2214:40] + node _T_954 = bits(io.mtdata1_t[3], 0, 0) @[dec_tlu_ctl.scala 2215:58] + io.trigger_pkt_any[3].load <= _T_954 @[dec_tlu_ctl.scala 2215:40] + node _T_955 = bits(io.mtdata1_t[3], 2, 2) @[dec_tlu_ctl.scala 2216:58] + io.trigger_pkt_any[3].execute <= _T_955 @[dec_tlu_ctl.scala 2216:40] + node _T_956 = bits(io.mtdata1_t[3], 3, 3) @[dec_tlu_ctl.scala 2217:58] + io.trigger_pkt_any[3].m <= _T_956 @[dec_tlu_ctl.scala 2217:40] + node _T_957 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2224:91] + node _T_958 = eq(_T_957, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2224:98] + node _T_959 = and(io.dec_csr_wen_r_mod, _T_958) @[dec_tlu_ctl.scala 2224:69] + node _T_960 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2224:120] + node _T_961 = and(_T_959, _T_960) @[dec_tlu_ctl.scala 2224:111] + node _T_962 = bits(io.mtdata1_t[0], 9, 9) @[dec_tlu_ctl.scala 2224:153] + node _T_963 = not(_T_962) @[dec_tlu_ctl.scala 2224:137] + node _T_964 = or(_T_963, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2224:169] + node _T_965 = and(_T_961, _T_964) @[dec_tlu_ctl.scala 2224:134] + node _T_966 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2224:91] + node _T_967 = eq(_T_966, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2224:98] + node _T_968 = and(io.dec_csr_wen_r_mod, _T_967) @[dec_tlu_ctl.scala 2224:69] + node _T_969 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2224:120] + node _T_970 = and(_T_968, _T_969) @[dec_tlu_ctl.scala 2224:111] + node _T_971 = bits(io.mtdata1_t[1], 9, 9) @[dec_tlu_ctl.scala 2224:153] + node _T_972 = not(_T_971) @[dec_tlu_ctl.scala 2224:137] + node _T_973 = or(_T_972, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2224:169] + node _T_974 = and(_T_970, _T_973) @[dec_tlu_ctl.scala 2224:134] + node _T_975 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2224:91] + node _T_976 = eq(_T_975, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2224:98] + node _T_977 = and(io.dec_csr_wen_r_mod, _T_976) @[dec_tlu_ctl.scala 2224:69] + node _T_978 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2224:120] + node _T_979 = and(_T_977, _T_978) @[dec_tlu_ctl.scala 2224:111] + node _T_980 = bits(io.mtdata1_t[2], 9, 9) @[dec_tlu_ctl.scala 2224:153] + node _T_981 = not(_T_980) @[dec_tlu_ctl.scala 2224:137] + node _T_982 = or(_T_981, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2224:169] + node _T_983 = and(_T_979, _T_982) @[dec_tlu_ctl.scala 2224:134] + node _T_984 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2224:91] + node _T_985 = eq(_T_984, UInt<12>("h07a2")) @[dec_tlu_ctl.scala 2224:98] + node _T_986 = and(io.dec_csr_wen_r_mod, _T_985) @[dec_tlu_ctl.scala 2224:69] + node _T_987 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2224:120] + node _T_988 = and(_T_986, _T_987) @[dec_tlu_ctl.scala 2224:111] + node _T_989 = bits(io.mtdata1_t[3], 9, 9) @[dec_tlu_ctl.scala 2224:153] + node _T_990 = not(_T_989) @[dec_tlu_ctl.scala 2224:137] + node _T_991 = or(_T_990, io.dbg_tlu_halted_f) @[dec_tlu_ctl.scala 2224:169] + node _T_992 = and(_T_988, _T_991) @[dec_tlu_ctl.scala 2224:134] + wire wr_mtdata2_t_r : UInt<1>[4] @[dec_tlu_ctl.scala 2224:42] + wr_mtdata2_t_r[0] <= _T_965 @[dec_tlu_ctl.scala 2224:42] + wr_mtdata2_t_r[1] <= _T_974 @[dec_tlu_ctl.scala 2224:42] + wr_mtdata2_t_r[2] <= _T_983 @[dec_tlu_ctl.scala 2224:42] + wr_mtdata2_t_r[3] <= _T_992 @[dec_tlu_ctl.scala 2224:42] + node _T_993 = bits(wr_mtdata2_t_r[0], 0, 0) @[dec_tlu_ctl.scala 2225:84] inst rvclkhdr_22 of rvclkhdr_742 @[lib.scala 368:23] rvclkhdr_22.clock <= clock rvclkhdr_22.reset <= reset rvclkhdr_22.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_22.io.en <= _T_1003 @[lib.scala 371:17] + rvclkhdr_22.io.en <= _T_993 @[lib.scala 371:17] rvclkhdr_22.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_1004 : UInt, rvclkhdr_22.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_1004 <= io.dec_csr_wrdata_r @[lib.scala 374:16] - mtdata2_t[0] <= _T_1004 @[dec_tlu_ctl.scala 2243:36] - node _T_1005 = bits(wr_mtdata2_t_r[1], 0, 0) @[dec_tlu_ctl.scala 2243:84] + reg _T_994 : UInt, rvclkhdr_22.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_994 <= io.dec_csr_wrdata_r @[lib.scala 374:16] + mtdata2_t[0] <= _T_994 @[dec_tlu_ctl.scala 2225:36] + node _T_995 = bits(wr_mtdata2_t_r[1], 0, 0) @[dec_tlu_ctl.scala 2225:84] inst rvclkhdr_23 of rvclkhdr_743 @[lib.scala 368:23] rvclkhdr_23.clock <= clock rvclkhdr_23.reset <= reset rvclkhdr_23.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_23.io.en <= _T_1005 @[lib.scala 371:17] + rvclkhdr_23.io.en <= _T_995 @[lib.scala 371:17] rvclkhdr_23.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_1006 : UInt, rvclkhdr_23.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_1006 <= io.dec_csr_wrdata_r @[lib.scala 374:16] - mtdata2_t[1] <= _T_1006 @[dec_tlu_ctl.scala 2243:36] - node _T_1007 = bits(wr_mtdata2_t_r[2], 0, 0) @[dec_tlu_ctl.scala 2243:84] + reg _T_996 : UInt, rvclkhdr_23.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_996 <= io.dec_csr_wrdata_r @[lib.scala 374:16] + mtdata2_t[1] <= _T_996 @[dec_tlu_ctl.scala 2225:36] + node _T_997 = bits(wr_mtdata2_t_r[2], 0, 0) @[dec_tlu_ctl.scala 2225:84] inst rvclkhdr_24 of rvclkhdr_744 @[lib.scala 368:23] rvclkhdr_24.clock <= clock rvclkhdr_24.reset <= reset rvclkhdr_24.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_24.io.en <= _T_1007 @[lib.scala 371:17] + rvclkhdr_24.io.en <= _T_997 @[lib.scala 371:17] rvclkhdr_24.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_1008 : UInt, rvclkhdr_24.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_1008 <= io.dec_csr_wrdata_r @[lib.scala 374:16] - mtdata2_t[2] <= _T_1008 @[dec_tlu_ctl.scala 2243:36] - node _T_1009 = bits(wr_mtdata2_t_r[3], 0, 0) @[dec_tlu_ctl.scala 2243:84] + reg _T_998 : UInt, rvclkhdr_24.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_998 <= io.dec_csr_wrdata_r @[lib.scala 374:16] + mtdata2_t[2] <= _T_998 @[dec_tlu_ctl.scala 2225:36] + node _T_999 = bits(wr_mtdata2_t_r[3], 0, 0) @[dec_tlu_ctl.scala 2225:84] inst rvclkhdr_25 of rvclkhdr_745 @[lib.scala 368:23] rvclkhdr_25.clock <= clock rvclkhdr_25.reset <= reset rvclkhdr_25.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_25.io.en <= _T_1009 @[lib.scala 371:17] + rvclkhdr_25.io.en <= _T_999 @[lib.scala 371:17] rvclkhdr_25.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_1010 : UInt, rvclkhdr_25.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_1010 <= io.dec_csr_wrdata_r @[lib.scala 374:16] - mtdata2_t[3] <= _T_1010 @[dec_tlu_ctl.scala 2243:36] - node _T_1011 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2247:57] - node _T_1012 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2247:57] - node _T_1013 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2247:57] - node _T_1014 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2247:57] - node _T_1015 = mux(_T_1011, mtdata2_t[0], UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1016 = mux(_T_1012, mtdata2_t[1], UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1017 = mux(_T_1013, mtdata2_t[2], UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1018 = mux(_T_1014, mtdata2_t[3], UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1019 = or(_T_1015, _T_1016) @[Mux.scala 27:72] - node _T_1020 = or(_T_1019, _T_1017) @[Mux.scala 27:72] - node _T_1021 = or(_T_1020, _T_1018) @[Mux.scala 27:72] + reg _T_1000 : UInt, rvclkhdr_25.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_1000 <= io.dec_csr_wrdata_r @[lib.scala 374:16] + mtdata2_t[3] <= _T_1000 @[dec_tlu_ctl.scala 2225:36] + node _T_1001 = eq(mtsel, UInt<2>("h00")) @[dec_tlu_ctl.scala 2229:57] + node _T_1002 = eq(mtsel, UInt<2>("h01")) @[dec_tlu_ctl.scala 2229:57] + node _T_1003 = eq(mtsel, UInt<2>("h02")) @[dec_tlu_ctl.scala 2229:57] + node _T_1004 = eq(mtsel, UInt<2>("h03")) @[dec_tlu_ctl.scala 2229:57] + node _T_1005 = mux(_T_1001, mtdata2_t[0], UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1006 = mux(_T_1002, mtdata2_t[1], UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1007 = mux(_T_1003, mtdata2_t[2], UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1008 = mux(_T_1004, mtdata2_t[3], UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1009 = or(_T_1005, _T_1006) @[Mux.scala 27:72] + node _T_1010 = or(_T_1009, _T_1007) @[Mux.scala 27:72] + node _T_1011 = or(_T_1010, _T_1008) @[Mux.scala 27:72] wire mtdata2_tsel_out : UInt<32> @[Mux.scala 27:72] - mtdata2_tsel_out <= _T_1021 @[Mux.scala 27:72] - io.trigger_pkt_any[0].tdata2 <= mtdata2_t[0] @[dec_tlu_ctl.scala 2248:51] - io.trigger_pkt_any[1].tdata2 <= mtdata2_t[1] @[dec_tlu_ctl.scala 2248:51] - io.trigger_pkt_any[2].tdata2 <= mtdata2_t[2] @[dec_tlu_ctl.scala 2248:51] - io.trigger_pkt_any[3].tdata2 <= mtdata2_t[3] @[dec_tlu_ctl.scala 2248:51] - mhpme_vec[0] <= mhpme3 @[dec_tlu_ctl.scala 2258:15] - mhpme_vec[1] <= mhpme4 @[dec_tlu_ctl.scala 2259:15] - mhpme_vec[2] <= mhpme5 @[dec_tlu_ctl.scala 2260:15] - mhpme_vec[3] <= mhpme6 @[dec_tlu_ctl.scala 2261:15] - node _T_1022 = bits(io.tlu_i0_commit_cmt, 0, 0) @[Bitwise.scala 72:15] - node _T_1023 = mux(_T_1022, UInt<4>("h0f"), UInt<4>("h00")) @[Bitwise.scala 72:12] - node pmu_i0_itype_qual = and(io.dec_tlu_packet_r.pmu_i0_itype, _T_1023) @[dec_tlu_ctl.scala 2267:59] - wire mhpmc_inc_r : UInt<1>[4] @[dec_tlu_ctl.scala 2268:24] - wire mhpmc_inc_r_d1 : UInt<1>[4] @[dec_tlu_ctl.scala 2269:27] - node _T_1024 = bits(mcountinhibit, 3, 3) @[dec_tlu_ctl.scala 2273:38] - node _T_1025 = not(_T_1024) @[dec_tlu_ctl.scala 2273:24] - node _T_1026 = eq(mhpme_vec[0], UInt<1>("h01")) @[dec_tlu_ctl.scala 2274:34] - node _T_1027 = bits(_T_1026, 0, 0) @[dec_tlu_ctl.scala 2274:62] - node _T_1028 = eq(mhpme_vec[0], UInt<2>("h02")) @[dec_tlu_ctl.scala 2275:34] - node _T_1029 = bits(_T_1028, 0, 0) @[dec_tlu_ctl.scala 2275:62] - node _T_1030 = eq(mhpme_vec[0], UInt<2>("h03")) @[dec_tlu_ctl.scala 2276:34] - node _T_1031 = bits(_T_1030, 0, 0) @[dec_tlu_ctl.scala 2276:62] - node _T_1032 = eq(mhpme_vec[0], UInt<3>("h04")) @[dec_tlu_ctl.scala 2277:34] - node _T_1033 = bits(_T_1032, 0, 0) @[dec_tlu_ctl.scala 2277:62] - node _T_1034 = not(io.illegal_r) @[dec_tlu_ctl.scala 2277:96] - node _T_1035 = and(io.tlu_i0_commit_cmt, _T_1034) @[dec_tlu_ctl.scala 2277:94] - node _T_1036 = eq(mhpme_vec[0], UInt<3>("h05")) @[dec_tlu_ctl.scala 2278:34] - node _T_1037 = bits(_T_1036, 0, 0) @[dec_tlu_ctl.scala 2278:62] - node _T_1038 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2278:96] - node _T_1039 = and(io.tlu_i0_commit_cmt, _T_1038) @[dec_tlu_ctl.scala 2278:94] - node _T_1040 = not(io.illegal_r) @[dec_tlu_ctl.scala 2278:117] - node _T_1041 = and(_T_1039, _T_1040) @[dec_tlu_ctl.scala 2278:115] - node _T_1042 = eq(mhpme_vec[0], UInt<3>("h06")) @[dec_tlu_ctl.scala 2279:34] - node _T_1043 = bits(_T_1042, 0, 0) @[dec_tlu_ctl.scala 2279:62] - node _T_1044 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2279:94] - node _T_1045 = not(io.illegal_r) @[dec_tlu_ctl.scala 2279:117] - node _T_1046 = and(_T_1044, _T_1045) @[dec_tlu_ctl.scala 2279:115] - node _T_1047 = eq(mhpme_vec[0], UInt<3>("h07")) @[dec_tlu_ctl.scala 2280:34] - node _T_1048 = bits(_T_1047, 0, 0) @[dec_tlu_ctl.scala 2280:62] - node _T_1049 = eq(mhpme_vec[0], UInt<4>("h08")) @[dec_tlu_ctl.scala 2281:34] - node _T_1050 = bits(_T_1049, 0, 0) @[dec_tlu_ctl.scala 2281:62] - node _T_1051 = eq(mhpme_vec[0], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2282:34] - node _T_1052 = bits(_T_1051, 0, 0) @[dec_tlu_ctl.scala 2282:62] - node _T_1053 = eq(mhpme_vec[0], UInt<4>("h09")) @[dec_tlu_ctl.scala 2283:34] - node _T_1054 = bits(_T_1053, 0, 0) @[dec_tlu_ctl.scala 2283:62] - node _T_1055 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2283:91] - node _T_1056 = eq(mhpme_vec[0], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2284:34] - node _T_1057 = bits(_T_1056, 0, 0) @[dec_tlu_ctl.scala 2284:62] - node _T_1058 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2284:105] - node _T_1059 = eq(mhpme_vec[0], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2285:34] - node _T_1060 = bits(_T_1059, 0, 0) @[dec_tlu_ctl.scala 2285:62] - node _T_1061 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2285:91] - node _T_1062 = eq(mhpme_vec[0], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2286:34] - node _T_1063 = bits(_T_1062, 0, 0) @[dec_tlu_ctl.scala 2286:62] - node _T_1064 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2286:91] - node _T_1065 = eq(mhpme_vec[0], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2287:34] - node _T_1066 = bits(_T_1065, 0, 0) @[dec_tlu_ctl.scala 2287:62] - node _T_1067 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2287:91] - node _T_1068 = and(_T_1067, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2287:100] - node _T_1069 = eq(mhpme_vec[0], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2288:34] - node _T_1070 = bits(_T_1069, 0, 0) @[dec_tlu_ctl.scala 2288:62] - node _T_1071 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2288:91] - node _T_1072 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2288:142] - node _T_1073 = and(_T_1071, _T_1072) @[dec_tlu_ctl.scala 2288:101] - node _T_1074 = eq(mhpme_vec[0], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2289:34] - node _T_1075 = bits(_T_1074, 0, 0) @[dec_tlu_ctl.scala 2289:59] - node _T_1076 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2289:89] - node _T_1077 = eq(mhpme_vec[0], UInt<5>("h010")) @[dec_tlu_ctl.scala 2290:34] - node _T_1078 = bits(_T_1077, 0, 0) @[dec_tlu_ctl.scala 2290:59] - node _T_1079 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2290:89] - node _T_1080 = eq(mhpme_vec[0], UInt<5>("h012")) @[dec_tlu_ctl.scala 2291:34] - node _T_1081 = bits(_T_1080, 0, 0) @[dec_tlu_ctl.scala 2291:59] - node _T_1082 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2291:89] - node _T_1083 = eq(mhpme_vec[0], UInt<5>("h011")) @[dec_tlu_ctl.scala 2292:34] - node _T_1084 = bits(_T_1083, 0, 0) @[dec_tlu_ctl.scala 2292:59] - node _T_1085 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2292:89] - node _T_1086 = eq(mhpme_vec[0], UInt<5>("h013")) @[dec_tlu_ctl.scala 2293:34] - node _T_1087 = bits(_T_1086, 0, 0) @[dec_tlu_ctl.scala 2293:59] - node _T_1088 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2293:89] - node _T_1089 = eq(mhpme_vec[0], UInt<5>("h014")) @[dec_tlu_ctl.scala 2294:34] - node _T_1090 = bits(_T_1089, 0, 0) @[dec_tlu_ctl.scala 2294:59] - node _T_1091 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2294:89] - node _T_1092 = eq(mhpme_vec[0], UInt<5>("h015")) @[dec_tlu_ctl.scala 2295:34] - node _T_1093 = bits(_T_1092, 0, 0) @[dec_tlu_ctl.scala 2295:59] - node _T_1094 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2295:89] - node _T_1095 = eq(mhpme_vec[0], UInt<5>("h016")) @[dec_tlu_ctl.scala 2296:34] - node _T_1096 = bits(_T_1095, 0, 0) @[dec_tlu_ctl.scala 2296:59] - node _T_1097 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2296:89] - node _T_1098 = eq(mhpme_vec[0], UInt<5>("h017")) @[dec_tlu_ctl.scala 2297:34] - node _T_1099 = bits(_T_1098, 0, 0) @[dec_tlu_ctl.scala 2297:59] - node _T_1100 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2297:89] - node _T_1101 = eq(mhpme_vec[0], UInt<5>("h018")) @[dec_tlu_ctl.scala 2298:34] - node _T_1102 = bits(_T_1101, 0, 0) @[dec_tlu_ctl.scala 2298:59] - node _T_1103 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2298:89] - node _T_1104 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2298:122] - node _T_1105 = or(_T_1103, _T_1104) @[dec_tlu_ctl.scala 2298:101] - node _T_1106 = eq(mhpme_vec[0], UInt<5>("h019")) @[dec_tlu_ctl.scala 2299:34] - node _T_1107 = bits(_T_1106, 0, 0) @[dec_tlu_ctl.scala 2299:62] - node _T_1108 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2299:95] - node _T_1109 = eq(mhpme_vec[0], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2300:34] - node _T_1110 = bits(_T_1109, 0, 0) @[dec_tlu_ctl.scala 2300:62] - node _T_1111 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2300:97] - node _T_1112 = eq(mhpme_vec[0], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2301:34] - node _T_1113 = bits(_T_1112, 0, 0) @[dec_tlu_ctl.scala 2301:62] - node _T_1114 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2301:110] - node _T_1115 = eq(mhpme_vec[0], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2302:34] - node _T_1116 = bits(_T_1115, 0, 0) @[dec_tlu_ctl.scala 2302:62] - node _T_1117 = eq(mhpme_vec[0], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2303:34] - node _T_1118 = bits(_T_1117, 0, 0) @[dec_tlu_ctl.scala 2303:62] - node _T_1119 = eq(mhpme_vec[0], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2304:34] - node _T_1120 = bits(_T_1119, 0, 0) @[dec_tlu_ctl.scala 2304:62] - node _T_1121 = eq(mhpme_vec[0], UInt<6>("h020")) @[dec_tlu_ctl.scala 2305:34] - node _T_1122 = bits(_T_1121, 0, 0) @[dec_tlu_ctl.scala 2305:62] - node _T_1123 = eq(mhpme_vec[0], UInt<6>("h022")) @[dec_tlu_ctl.scala 2306:34] - node _T_1124 = bits(_T_1123, 0, 0) @[dec_tlu_ctl.scala 2306:62] - node _T_1125 = eq(mhpme_vec[0], UInt<6>("h023")) @[dec_tlu_ctl.scala 2307:34] - node _T_1126 = bits(_T_1125, 0, 0) @[dec_tlu_ctl.scala 2307:62] - node _T_1127 = eq(mhpme_vec[0], UInt<6>("h024")) @[dec_tlu_ctl.scala 2308:34] - node _T_1128 = bits(_T_1127, 0, 0) @[dec_tlu_ctl.scala 2308:62] - node _T_1129 = eq(mhpme_vec[0], UInt<6>("h025")) @[dec_tlu_ctl.scala 2309:34] - node _T_1130 = bits(_T_1129, 0, 0) @[dec_tlu_ctl.scala 2309:62] - node _T_1131 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2309:98] - node _T_1132 = or(_T_1131, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2309:120] - node _T_1133 = eq(mhpme_vec[0], UInt<6>("h026")) @[dec_tlu_ctl.scala 2310:34] - node _T_1134 = bits(_T_1133, 0, 0) @[dec_tlu_ctl.scala 2310:62] - node _T_1135 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2310:92] - node _T_1136 = or(_T_1135, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2310:117] - node _T_1137 = eq(mhpme_vec[0], UInt<6>("h027")) @[dec_tlu_ctl.scala 2311:34] - node _T_1138 = bits(_T_1137, 0, 0) @[dec_tlu_ctl.scala 2311:62] - node _T_1139 = eq(mhpme_vec[0], UInt<6>("h028")) @[dec_tlu_ctl.scala 2312:34] - node _T_1140 = bits(_T_1139, 0, 0) @[dec_tlu_ctl.scala 2312:62] - node _T_1141 = eq(mhpme_vec[0], UInt<6>("h029")) @[dec_tlu_ctl.scala 2313:34] - node _T_1142 = bits(_T_1141, 0, 0) @[dec_tlu_ctl.scala 2313:62] - node _T_1143 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2313:97] - node _T_1144 = and(_T_1143, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2313:129] - node _T_1145 = eq(mhpme_vec[0], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2314:34] - node _T_1146 = bits(_T_1145, 0, 0) @[dec_tlu_ctl.scala 2314:62] - node _T_1147 = eq(mhpme_vec[0], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2315:34] - node _T_1148 = bits(_T_1147, 0, 0) @[dec_tlu_ctl.scala 2315:62] - node _T_1149 = eq(mhpme_vec[0], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2316:34] - node _T_1150 = bits(_T_1149, 0, 0) @[dec_tlu_ctl.scala 2316:62] - node _T_1151 = eq(mhpme_vec[0], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2317:34] - node _T_1152 = bits(_T_1151, 0, 0) @[dec_tlu_ctl.scala 2317:62] - node _T_1153 = eq(mhpme_vec[0], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2318:34] - node _T_1154 = bits(_T_1153, 0, 0) @[dec_tlu_ctl.scala 2318:62] - node _T_1155 = eq(mhpme_vec[0], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2319:34] - node _T_1156 = bits(_T_1155, 0, 0) @[dec_tlu_ctl.scala 2319:62] - node _T_1157 = eq(mhpme_vec[0], UInt<6>("h030")) @[dec_tlu_ctl.scala 2320:34] - node _T_1158 = bits(_T_1157, 0, 0) @[dec_tlu_ctl.scala 2320:62] - node _T_1159 = eq(mhpme_vec[0], UInt<6>("h031")) @[dec_tlu_ctl.scala 2321:34] - node _T_1160 = bits(_T_1159, 0, 0) @[dec_tlu_ctl.scala 2321:62] - node _T_1161 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2321:84] - node _T_1162 = bits(_T_1161, 0, 0) @[dec_tlu_ctl.scala 2321:84] - node _T_1163 = not(_T_1162) @[dec_tlu_ctl.scala 2321:73] - node _T_1164 = eq(mhpme_vec[0], UInt<6>("h032")) @[dec_tlu_ctl.scala 2322:34] - node _T_1165 = bits(_T_1164, 0, 0) @[dec_tlu_ctl.scala 2322:62] - node _T_1166 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2322:84] - node _T_1167 = bits(_T_1166, 0, 0) @[dec_tlu_ctl.scala 2322:84] - node _T_1168 = not(_T_1167) @[dec_tlu_ctl.scala 2322:73] - node _T_1169 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2322:107] - node _T_1170 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2322:118] - node _T_1171 = and(_T_1169, _T_1170) @[dec_tlu_ctl.scala 2322:113] - node _T_1172 = orr(_T_1171) @[dec_tlu_ctl.scala 2322:125] - node _T_1173 = and(_T_1168, _T_1172) @[dec_tlu_ctl.scala 2322:98] - node _T_1174 = eq(mhpme_vec[0], UInt<6>("h036")) @[dec_tlu_ctl.scala 2323:34] - node _T_1175 = bits(_T_1174, 0, 0) @[dec_tlu_ctl.scala 2323:62] - node _T_1176 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2323:91] - node _T_1177 = eq(mhpme_vec[0], UInt<6>("h037")) @[dec_tlu_ctl.scala 2324:34] - node _T_1178 = bits(_T_1177, 0, 0) @[dec_tlu_ctl.scala 2324:62] - node _T_1179 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2324:94] - node _T_1180 = eq(mhpme_vec[0], UInt<6>("h038")) @[dec_tlu_ctl.scala 2325:34] - node _T_1181 = bits(_T_1180, 0, 0) @[dec_tlu_ctl.scala 2325:62] - node _T_1182 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2325:94] - node _T_1183 = eq(mhpme_vec[0], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2327:34] - node _T_1184 = bits(_T_1183, 0, 0) @[dec_tlu_ctl.scala 2327:62] - node _T_1185 = eq(mhpme_vec[0], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2328:34] - node _T_1186 = bits(_T_1185, 0, 0) @[dec_tlu_ctl.scala 2328:62] - node _T_1187 = eq(mhpme_vec[0], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2329:34] - node _T_1188 = bits(_T_1187, 0, 0) @[dec_tlu_ctl.scala 2329:62] - node _T_1189 = eq(mhpme_vec[0], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2330:34] - node _T_1190 = bits(_T_1189, 0, 0) @[dec_tlu_ctl.scala 2330:62] - node _T_1191 = eq(mhpme_vec[0], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2331:34] - node _T_1192 = bits(_T_1191, 0, 0) @[dec_tlu_ctl.scala 2331:62] - node _T_1193 = mux(_T_1027, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1194 = mux(_T_1029, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1195 = mux(_T_1031, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1196 = mux(_T_1033, _T_1035, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1197 = mux(_T_1037, _T_1041, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1198 = mux(_T_1043, _T_1046, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1199 = mux(_T_1048, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1200 = mux(_T_1050, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1201 = mux(_T_1052, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1202 = mux(_T_1054, _T_1055, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1203 = mux(_T_1057, _T_1058, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1204 = mux(_T_1060, _T_1061, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1205 = mux(_T_1063, _T_1064, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1206 = mux(_T_1066, _T_1068, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1207 = mux(_T_1070, _T_1073, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1208 = mux(_T_1075, _T_1076, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1209 = mux(_T_1078, _T_1079, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1210 = mux(_T_1081, _T_1082, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1211 = mux(_T_1084, _T_1085, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1212 = mux(_T_1087, _T_1088, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1213 = mux(_T_1090, _T_1091, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1214 = mux(_T_1093, _T_1094, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1215 = mux(_T_1096, _T_1097, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1216 = mux(_T_1099, _T_1100, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1217 = mux(_T_1102, _T_1105, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1218 = mux(_T_1107, _T_1108, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1219 = mux(_T_1110, _T_1111, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1220 = mux(_T_1113, _T_1114, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1221 = mux(_T_1116, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1222 = mux(_T_1118, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1223 = mux(_T_1120, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1224 = mux(_T_1122, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1225 = mux(_T_1124, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1226 = mux(_T_1126, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1227 = mux(_T_1128, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1228 = mux(_T_1130, _T_1132, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1229 = mux(_T_1134, _T_1136, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1230 = mux(_T_1138, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1231 = mux(_T_1140, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1232 = mux(_T_1142, _T_1144, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1233 = mux(_T_1146, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1234 = mux(_T_1148, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1235 = mux(_T_1150, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1236 = mux(_T_1152, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1237 = mux(_T_1154, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1238 = mux(_T_1156, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1239 = mux(_T_1158, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1240 = mux(_T_1160, _T_1163, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1241 = mux(_T_1165, _T_1173, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1242 = mux(_T_1175, _T_1176, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1243 = mux(_T_1178, _T_1179, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1244 = mux(_T_1181, _T_1182, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1245 = mux(_T_1184, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1246 = mux(_T_1186, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1247 = mux(_T_1188, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1248 = mux(_T_1190, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1249 = mux(_T_1192, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1250 = or(_T_1193, _T_1194) @[Mux.scala 27:72] + mtdata2_tsel_out <= _T_1011 @[Mux.scala 27:72] + io.trigger_pkt_any[0].tdata2 <= mtdata2_t[0] @[dec_tlu_ctl.scala 2230:51] + io.trigger_pkt_any[1].tdata2 <= mtdata2_t[1] @[dec_tlu_ctl.scala 2230:51] + io.trigger_pkt_any[2].tdata2 <= mtdata2_t[2] @[dec_tlu_ctl.scala 2230:51] + io.trigger_pkt_any[3].tdata2 <= mtdata2_t[3] @[dec_tlu_ctl.scala 2230:51] + mhpme_vec[0] <= mhpme3 @[dec_tlu_ctl.scala 2240:15] + mhpme_vec[1] <= mhpme4 @[dec_tlu_ctl.scala 2241:15] + mhpme_vec[2] <= mhpme5 @[dec_tlu_ctl.scala 2242:15] + mhpme_vec[3] <= mhpme6 @[dec_tlu_ctl.scala 2243:15] + node _T_1012 = bits(io.tlu_i0_commit_cmt, 0, 0) @[Bitwise.scala 72:15] + node _T_1013 = mux(_T_1012, UInt<4>("h0f"), UInt<4>("h00")) @[Bitwise.scala 72:12] + node pmu_i0_itype_qual = and(io.dec_tlu_packet_r.pmu_i0_itype, _T_1013) @[dec_tlu_ctl.scala 2249:59] + wire mhpmc_inc_r : UInt<1>[4] @[dec_tlu_ctl.scala 2250:24] + wire mhpmc_inc_r_d1 : UInt<1>[4] @[dec_tlu_ctl.scala 2251:27] + node _T_1014 = bits(mcountinhibit, 3, 3) @[dec_tlu_ctl.scala 2255:38] + node _T_1015 = not(_T_1014) @[dec_tlu_ctl.scala 2255:24] + node _T_1016 = eq(mhpme_vec[0], UInt<1>("h01")) @[dec_tlu_ctl.scala 2256:34] + node _T_1017 = bits(_T_1016, 0, 0) @[dec_tlu_ctl.scala 2256:62] + node _T_1018 = eq(mhpme_vec[0], UInt<2>("h02")) @[dec_tlu_ctl.scala 2257:34] + node _T_1019 = bits(_T_1018, 0, 0) @[dec_tlu_ctl.scala 2257:62] + node _T_1020 = eq(mhpme_vec[0], UInt<2>("h03")) @[dec_tlu_ctl.scala 2258:34] + node _T_1021 = bits(_T_1020, 0, 0) @[dec_tlu_ctl.scala 2258:62] + node _T_1022 = eq(mhpme_vec[0], UInt<3>("h04")) @[dec_tlu_ctl.scala 2259:34] + node _T_1023 = bits(_T_1022, 0, 0) @[dec_tlu_ctl.scala 2259:62] + node _T_1024 = not(io.illegal_r) @[dec_tlu_ctl.scala 2259:96] + node _T_1025 = and(io.tlu_i0_commit_cmt, _T_1024) @[dec_tlu_ctl.scala 2259:94] + node _T_1026 = eq(mhpme_vec[0], UInt<3>("h05")) @[dec_tlu_ctl.scala 2260:34] + node _T_1027 = bits(_T_1026, 0, 0) @[dec_tlu_ctl.scala 2260:62] + node _T_1028 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2260:96] + node _T_1029 = and(io.tlu_i0_commit_cmt, _T_1028) @[dec_tlu_ctl.scala 2260:94] + node _T_1030 = not(io.illegal_r) @[dec_tlu_ctl.scala 2260:117] + node _T_1031 = and(_T_1029, _T_1030) @[dec_tlu_ctl.scala 2260:115] + node _T_1032 = eq(mhpme_vec[0], UInt<3>("h06")) @[dec_tlu_ctl.scala 2261:34] + node _T_1033 = bits(_T_1032, 0, 0) @[dec_tlu_ctl.scala 2261:62] + node _T_1034 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2261:94] + node _T_1035 = not(io.illegal_r) @[dec_tlu_ctl.scala 2261:117] + node _T_1036 = and(_T_1034, _T_1035) @[dec_tlu_ctl.scala 2261:115] + node _T_1037 = eq(mhpme_vec[0], UInt<3>("h07")) @[dec_tlu_ctl.scala 2262:34] + node _T_1038 = bits(_T_1037, 0, 0) @[dec_tlu_ctl.scala 2262:62] + node _T_1039 = eq(mhpme_vec[0], UInt<4>("h08")) @[dec_tlu_ctl.scala 2263:34] + node _T_1040 = bits(_T_1039, 0, 0) @[dec_tlu_ctl.scala 2263:62] + node _T_1041 = eq(mhpme_vec[0], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2264:34] + node _T_1042 = bits(_T_1041, 0, 0) @[dec_tlu_ctl.scala 2264:62] + node _T_1043 = eq(mhpme_vec[0], UInt<4>("h09")) @[dec_tlu_ctl.scala 2265:34] + node _T_1044 = bits(_T_1043, 0, 0) @[dec_tlu_ctl.scala 2265:62] + node _T_1045 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2265:91] + node _T_1046 = eq(mhpme_vec[0], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2266:34] + node _T_1047 = bits(_T_1046, 0, 0) @[dec_tlu_ctl.scala 2266:62] + node _T_1048 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2266:105] + node _T_1049 = eq(mhpme_vec[0], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2267:34] + node _T_1050 = bits(_T_1049, 0, 0) @[dec_tlu_ctl.scala 2267:62] + node _T_1051 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2267:91] + node _T_1052 = eq(mhpme_vec[0], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2268:34] + node _T_1053 = bits(_T_1052, 0, 0) @[dec_tlu_ctl.scala 2268:62] + node _T_1054 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2268:91] + node _T_1055 = eq(mhpme_vec[0], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2269:34] + node _T_1056 = bits(_T_1055, 0, 0) @[dec_tlu_ctl.scala 2269:62] + node _T_1057 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2269:91] + node _T_1058 = and(_T_1057, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2269:100] + node _T_1059 = eq(mhpme_vec[0], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2270:34] + node _T_1060 = bits(_T_1059, 0, 0) @[dec_tlu_ctl.scala 2270:62] + node _T_1061 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2270:91] + node _T_1062 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2270:142] + node _T_1063 = and(_T_1061, _T_1062) @[dec_tlu_ctl.scala 2270:101] + node _T_1064 = eq(mhpme_vec[0], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2271:34] + node _T_1065 = bits(_T_1064, 0, 0) @[dec_tlu_ctl.scala 2271:59] + node _T_1066 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2271:89] + node _T_1067 = eq(mhpme_vec[0], UInt<5>("h010")) @[dec_tlu_ctl.scala 2272:34] + node _T_1068 = bits(_T_1067, 0, 0) @[dec_tlu_ctl.scala 2272:59] + node _T_1069 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2272:89] + node _T_1070 = eq(mhpme_vec[0], UInt<5>("h012")) @[dec_tlu_ctl.scala 2273:34] + node _T_1071 = bits(_T_1070, 0, 0) @[dec_tlu_ctl.scala 2273:59] + node _T_1072 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2273:89] + node _T_1073 = eq(mhpme_vec[0], UInt<5>("h011")) @[dec_tlu_ctl.scala 2274:34] + node _T_1074 = bits(_T_1073, 0, 0) @[dec_tlu_ctl.scala 2274:59] + node _T_1075 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2274:89] + node _T_1076 = eq(mhpme_vec[0], UInt<5>("h013")) @[dec_tlu_ctl.scala 2275:34] + node _T_1077 = bits(_T_1076, 0, 0) @[dec_tlu_ctl.scala 2275:59] + node _T_1078 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2275:89] + node _T_1079 = eq(mhpme_vec[0], UInt<5>("h014")) @[dec_tlu_ctl.scala 2276:34] + node _T_1080 = bits(_T_1079, 0, 0) @[dec_tlu_ctl.scala 2276:59] + node _T_1081 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2276:89] + node _T_1082 = eq(mhpme_vec[0], UInt<5>("h015")) @[dec_tlu_ctl.scala 2277:34] + node _T_1083 = bits(_T_1082, 0, 0) @[dec_tlu_ctl.scala 2277:59] + node _T_1084 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2277:89] + node _T_1085 = eq(mhpme_vec[0], UInt<5>("h016")) @[dec_tlu_ctl.scala 2278:34] + node _T_1086 = bits(_T_1085, 0, 0) @[dec_tlu_ctl.scala 2278:59] + node _T_1087 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2278:89] + node _T_1088 = eq(mhpme_vec[0], UInt<5>("h017")) @[dec_tlu_ctl.scala 2279:34] + node _T_1089 = bits(_T_1088, 0, 0) @[dec_tlu_ctl.scala 2279:59] + node _T_1090 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2279:89] + node _T_1091 = eq(mhpme_vec[0], UInt<5>("h018")) @[dec_tlu_ctl.scala 2280:34] + node _T_1092 = bits(_T_1091, 0, 0) @[dec_tlu_ctl.scala 2280:59] + node _T_1093 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2280:89] + node _T_1094 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2280:122] + node _T_1095 = or(_T_1093, _T_1094) @[dec_tlu_ctl.scala 2280:101] + node _T_1096 = eq(mhpme_vec[0], UInt<5>("h019")) @[dec_tlu_ctl.scala 2281:34] + node _T_1097 = bits(_T_1096, 0, 0) @[dec_tlu_ctl.scala 2281:62] + node _T_1098 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2281:95] + node _T_1099 = eq(mhpme_vec[0], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2282:34] + node _T_1100 = bits(_T_1099, 0, 0) @[dec_tlu_ctl.scala 2282:62] + node _T_1101 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2282:97] + node _T_1102 = eq(mhpme_vec[0], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2283:34] + node _T_1103 = bits(_T_1102, 0, 0) @[dec_tlu_ctl.scala 2283:62] + node _T_1104 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2283:110] + node _T_1105 = eq(mhpme_vec[0], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2284:34] + node _T_1106 = bits(_T_1105, 0, 0) @[dec_tlu_ctl.scala 2284:62] + node _T_1107 = eq(mhpme_vec[0], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2285:34] + node _T_1108 = bits(_T_1107, 0, 0) @[dec_tlu_ctl.scala 2285:62] + node _T_1109 = eq(mhpme_vec[0], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2286:34] + node _T_1110 = bits(_T_1109, 0, 0) @[dec_tlu_ctl.scala 2286:62] + node _T_1111 = eq(mhpme_vec[0], UInt<6>("h020")) @[dec_tlu_ctl.scala 2287:34] + node _T_1112 = bits(_T_1111, 0, 0) @[dec_tlu_ctl.scala 2287:62] + node _T_1113 = eq(mhpme_vec[0], UInt<6>("h022")) @[dec_tlu_ctl.scala 2288:34] + node _T_1114 = bits(_T_1113, 0, 0) @[dec_tlu_ctl.scala 2288:62] + node _T_1115 = eq(mhpme_vec[0], UInt<6>("h023")) @[dec_tlu_ctl.scala 2289:34] + node _T_1116 = bits(_T_1115, 0, 0) @[dec_tlu_ctl.scala 2289:62] + node _T_1117 = eq(mhpme_vec[0], UInt<6>("h024")) @[dec_tlu_ctl.scala 2290:34] + node _T_1118 = bits(_T_1117, 0, 0) @[dec_tlu_ctl.scala 2290:62] + node _T_1119 = eq(mhpme_vec[0], UInt<6>("h025")) @[dec_tlu_ctl.scala 2291:34] + node _T_1120 = bits(_T_1119, 0, 0) @[dec_tlu_ctl.scala 2291:62] + node _T_1121 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2291:98] + node _T_1122 = or(_T_1121, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2291:120] + node _T_1123 = eq(mhpme_vec[0], UInt<6>("h026")) @[dec_tlu_ctl.scala 2292:34] + node _T_1124 = bits(_T_1123, 0, 0) @[dec_tlu_ctl.scala 2292:62] + node _T_1125 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2292:92] + node _T_1126 = or(_T_1125, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2292:117] + node _T_1127 = eq(mhpme_vec[0], UInt<6>("h027")) @[dec_tlu_ctl.scala 2293:34] + node _T_1128 = bits(_T_1127, 0, 0) @[dec_tlu_ctl.scala 2293:62] + node _T_1129 = eq(mhpme_vec[0], UInt<6>("h028")) @[dec_tlu_ctl.scala 2294:34] + node _T_1130 = bits(_T_1129, 0, 0) @[dec_tlu_ctl.scala 2294:62] + node _T_1131 = eq(mhpme_vec[0], UInt<6>("h029")) @[dec_tlu_ctl.scala 2295:34] + node _T_1132 = bits(_T_1131, 0, 0) @[dec_tlu_ctl.scala 2295:62] + node _T_1133 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2295:97] + node _T_1134 = and(_T_1133, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2295:129] + node _T_1135 = eq(mhpme_vec[0], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2296:34] + node _T_1136 = bits(_T_1135, 0, 0) @[dec_tlu_ctl.scala 2296:62] + node _T_1137 = eq(mhpme_vec[0], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2297:34] + node _T_1138 = bits(_T_1137, 0, 0) @[dec_tlu_ctl.scala 2297:62] + node _T_1139 = eq(mhpme_vec[0], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2298:34] + node _T_1140 = bits(_T_1139, 0, 0) @[dec_tlu_ctl.scala 2298:62] + node _T_1141 = eq(mhpme_vec[0], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2299:34] + node _T_1142 = bits(_T_1141, 0, 0) @[dec_tlu_ctl.scala 2299:62] + node _T_1143 = eq(mhpme_vec[0], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2300:34] + node _T_1144 = bits(_T_1143, 0, 0) @[dec_tlu_ctl.scala 2300:62] + node _T_1145 = eq(mhpme_vec[0], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2301:34] + node _T_1146 = bits(_T_1145, 0, 0) @[dec_tlu_ctl.scala 2301:62] + node _T_1147 = eq(mhpme_vec[0], UInt<6>("h030")) @[dec_tlu_ctl.scala 2302:34] + node _T_1148 = bits(_T_1147, 0, 0) @[dec_tlu_ctl.scala 2302:62] + node _T_1149 = eq(mhpme_vec[0], UInt<6>("h031")) @[dec_tlu_ctl.scala 2303:34] + node _T_1150 = bits(_T_1149, 0, 0) @[dec_tlu_ctl.scala 2303:62] + node _T_1151 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2303:84] + node _T_1152 = bits(_T_1151, 0, 0) @[dec_tlu_ctl.scala 2303:84] + node _T_1153 = not(_T_1152) @[dec_tlu_ctl.scala 2303:73] + node _T_1154 = eq(mhpme_vec[0], UInt<6>("h032")) @[dec_tlu_ctl.scala 2304:34] + node _T_1155 = bits(_T_1154, 0, 0) @[dec_tlu_ctl.scala 2304:62] + node _T_1156 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2304:84] + node _T_1157 = bits(_T_1156, 0, 0) @[dec_tlu_ctl.scala 2304:84] + node _T_1158 = not(_T_1157) @[dec_tlu_ctl.scala 2304:73] + node _T_1159 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2304:107] + node _T_1160 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2304:118] + node _T_1161 = and(_T_1159, _T_1160) @[dec_tlu_ctl.scala 2304:113] + node _T_1162 = orr(_T_1161) @[dec_tlu_ctl.scala 2304:125] + node _T_1163 = and(_T_1158, _T_1162) @[dec_tlu_ctl.scala 2304:98] + node _T_1164 = eq(mhpme_vec[0], UInt<6>("h036")) @[dec_tlu_ctl.scala 2305:34] + node _T_1165 = bits(_T_1164, 0, 0) @[dec_tlu_ctl.scala 2305:62] + node _T_1166 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2305:91] + node _T_1167 = eq(mhpme_vec[0], UInt<6>("h037")) @[dec_tlu_ctl.scala 2306:34] + node _T_1168 = bits(_T_1167, 0, 0) @[dec_tlu_ctl.scala 2306:62] + node _T_1169 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2306:94] + node _T_1170 = eq(mhpme_vec[0], UInt<6>("h038")) @[dec_tlu_ctl.scala 2307:34] + node _T_1171 = bits(_T_1170, 0, 0) @[dec_tlu_ctl.scala 2307:62] + node _T_1172 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2307:94] + node _T_1173 = eq(mhpme_vec[0], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2309:34] + node _T_1174 = bits(_T_1173, 0, 0) @[dec_tlu_ctl.scala 2309:62] + node _T_1175 = eq(mhpme_vec[0], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2310:34] + node _T_1176 = bits(_T_1175, 0, 0) @[dec_tlu_ctl.scala 2310:62] + node _T_1177 = eq(mhpme_vec[0], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2311:34] + node _T_1178 = bits(_T_1177, 0, 0) @[dec_tlu_ctl.scala 2311:62] + node _T_1179 = eq(mhpme_vec[0], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2312:34] + node _T_1180 = bits(_T_1179, 0, 0) @[dec_tlu_ctl.scala 2312:62] + node _T_1181 = eq(mhpme_vec[0], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2313:34] + node _T_1182 = bits(_T_1181, 0, 0) @[dec_tlu_ctl.scala 2313:62] + node _T_1183 = mux(_T_1017, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1184 = mux(_T_1019, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1185 = mux(_T_1021, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1186 = mux(_T_1023, _T_1025, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1187 = mux(_T_1027, _T_1031, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1188 = mux(_T_1033, _T_1036, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1189 = mux(_T_1038, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1190 = mux(_T_1040, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1191 = mux(_T_1042, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1192 = mux(_T_1044, _T_1045, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1193 = mux(_T_1047, _T_1048, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1194 = mux(_T_1050, _T_1051, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1195 = mux(_T_1053, _T_1054, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1196 = mux(_T_1056, _T_1058, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1197 = mux(_T_1060, _T_1063, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1198 = mux(_T_1065, _T_1066, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1199 = mux(_T_1068, _T_1069, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1200 = mux(_T_1071, _T_1072, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1201 = mux(_T_1074, _T_1075, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1202 = mux(_T_1077, _T_1078, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1203 = mux(_T_1080, _T_1081, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1204 = mux(_T_1083, _T_1084, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1205 = mux(_T_1086, _T_1087, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1206 = mux(_T_1089, _T_1090, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1207 = mux(_T_1092, _T_1095, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1208 = mux(_T_1097, _T_1098, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1209 = mux(_T_1100, _T_1101, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1210 = mux(_T_1103, _T_1104, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1211 = mux(_T_1106, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1212 = mux(_T_1108, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1213 = mux(_T_1110, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1214 = mux(_T_1112, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1215 = mux(_T_1114, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1216 = mux(_T_1116, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1217 = mux(_T_1118, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1218 = mux(_T_1120, _T_1122, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1219 = mux(_T_1124, _T_1126, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1220 = mux(_T_1128, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1221 = mux(_T_1130, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1222 = mux(_T_1132, _T_1134, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1223 = mux(_T_1136, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1224 = mux(_T_1138, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1225 = mux(_T_1140, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1226 = mux(_T_1142, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1227 = mux(_T_1144, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1228 = mux(_T_1146, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1229 = mux(_T_1148, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1230 = mux(_T_1150, _T_1153, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1231 = mux(_T_1155, _T_1163, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1232 = mux(_T_1165, _T_1166, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1233 = mux(_T_1168, _T_1169, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1234 = mux(_T_1171, _T_1172, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1235 = mux(_T_1174, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1236 = mux(_T_1176, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1237 = mux(_T_1178, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1238 = mux(_T_1180, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1239 = mux(_T_1182, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1240 = or(_T_1183, _T_1184) @[Mux.scala 27:72] + node _T_1241 = or(_T_1240, _T_1185) @[Mux.scala 27:72] + node _T_1242 = or(_T_1241, _T_1186) @[Mux.scala 27:72] + node _T_1243 = or(_T_1242, _T_1187) @[Mux.scala 27:72] + node _T_1244 = or(_T_1243, _T_1188) @[Mux.scala 27:72] + node _T_1245 = or(_T_1244, _T_1189) @[Mux.scala 27:72] + node _T_1246 = or(_T_1245, _T_1190) @[Mux.scala 27:72] + node _T_1247 = or(_T_1246, _T_1191) @[Mux.scala 27:72] + node _T_1248 = or(_T_1247, _T_1192) @[Mux.scala 27:72] + node _T_1249 = or(_T_1248, _T_1193) @[Mux.scala 27:72] + node _T_1250 = or(_T_1249, _T_1194) @[Mux.scala 27:72] node _T_1251 = or(_T_1250, _T_1195) @[Mux.scala 27:72] node _T_1252 = or(_T_1251, _T_1196) @[Mux.scala 27:72] node _T_1253 = or(_T_1252, _T_1197) @[Mux.scala 27:72] @@ -74622,247 +74622,247 @@ circuit quasar : node _T_1293 = or(_T_1292, _T_1237) @[Mux.scala 27:72] node _T_1294 = or(_T_1293, _T_1238) @[Mux.scala 27:72] node _T_1295 = or(_T_1294, _T_1239) @[Mux.scala 27:72] - node _T_1296 = or(_T_1295, _T_1240) @[Mux.scala 27:72] - node _T_1297 = or(_T_1296, _T_1241) @[Mux.scala 27:72] - node _T_1298 = or(_T_1297, _T_1242) @[Mux.scala 27:72] - node _T_1299 = or(_T_1298, _T_1243) @[Mux.scala 27:72] - node _T_1300 = or(_T_1299, _T_1244) @[Mux.scala 27:72] - node _T_1301 = or(_T_1300, _T_1245) @[Mux.scala 27:72] - node _T_1302 = or(_T_1301, _T_1246) @[Mux.scala 27:72] - node _T_1303 = or(_T_1302, _T_1247) @[Mux.scala 27:72] - node _T_1304 = or(_T_1303, _T_1248) @[Mux.scala 27:72] - node _T_1305 = or(_T_1304, _T_1249) @[Mux.scala 27:72] - wire _T_1306 : UInt<1> @[Mux.scala 27:72] - _T_1306 <= _T_1305 @[Mux.scala 27:72] - node _T_1307 = and(_T_1025, _T_1306) @[dec_tlu_ctl.scala 2273:44] - mhpmc_inc_r[0] <= _T_1307 @[dec_tlu_ctl.scala 2273:19] - node _T_1308 = bits(mcountinhibit, 4, 4) @[dec_tlu_ctl.scala 2273:38] - node _T_1309 = not(_T_1308) @[dec_tlu_ctl.scala 2273:24] - node _T_1310 = eq(mhpme_vec[1], UInt<1>("h01")) @[dec_tlu_ctl.scala 2274:34] - node _T_1311 = bits(_T_1310, 0, 0) @[dec_tlu_ctl.scala 2274:62] - node _T_1312 = eq(mhpme_vec[1], UInt<2>("h02")) @[dec_tlu_ctl.scala 2275:34] - node _T_1313 = bits(_T_1312, 0, 0) @[dec_tlu_ctl.scala 2275:62] - node _T_1314 = eq(mhpme_vec[1], UInt<2>("h03")) @[dec_tlu_ctl.scala 2276:34] - node _T_1315 = bits(_T_1314, 0, 0) @[dec_tlu_ctl.scala 2276:62] - node _T_1316 = eq(mhpme_vec[1], UInt<3>("h04")) @[dec_tlu_ctl.scala 2277:34] - node _T_1317 = bits(_T_1316, 0, 0) @[dec_tlu_ctl.scala 2277:62] - node _T_1318 = not(io.illegal_r) @[dec_tlu_ctl.scala 2277:96] - node _T_1319 = and(io.tlu_i0_commit_cmt, _T_1318) @[dec_tlu_ctl.scala 2277:94] - node _T_1320 = eq(mhpme_vec[1], UInt<3>("h05")) @[dec_tlu_ctl.scala 2278:34] - node _T_1321 = bits(_T_1320, 0, 0) @[dec_tlu_ctl.scala 2278:62] - node _T_1322 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2278:96] - node _T_1323 = and(io.tlu_i0_commit_cmt, _T_1322) @[dec_tlu_ctl.scala 2278:94] - node _T_1324 = not(io.illegal_r) @[dec_tlu_ctl.scala 2278:117] - node _T_1325 = and(_T_1323, _T_1324) @[dec_tlu_ctl.scala 2278:115] - node _T_1326 = eq(mhpme_vec[1], UInt<3>("h06")) @[dec_tlu_ctl.scala 2279:34] - node _T_1327 = bits(_T_1326, 0, 0) @[dec_tlu_ctl.scala 2279:62] - node _T_1328 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2279:94] - node _T_1329 = not(io.illegal_r) @[dec_tlu_ctl.scala 2279:117] - node _T_1330 = and(_T_1328, _T_1329) @[dec_tlu_ctl.scala 2279:115] - node _T_1331 = eq(mhpme_vec[1], UInt<3>("h07")) @[dec_tlu_ctl.scala 2280:34] - node _T_1332 = bits(_T_1331, 0, 0) @[dec_tlu_ctl.scala 2280:62] - node _T_1333 = eq(mhpme_vec[1], UInt<4>("h08")) @[dec_tlu_ctl.scala 2281:34] - node _T_1334 = bits(_T_1333, 0, 0) @[dec_tlu_ctl.scala 2281:62] - node _T_1335 = eq(mhpme_vec[1], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2282:34] - node _T_1336 = bits(_T_1335, 0, 0) @[dec_tlu_ctl.scala 2282:62] - node _T_1337 = eq(mhpme_vec[1], UInt<4>("h09")) @[dec_tlu_ctl.scala 2283:34] - node _T_1338 = bits(_T_1337, 0, 0) @[dec_tlu_ctl.scala 2283:62] - node _T_1339 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2283:91] - node _T_1340 = eq(mhpme_vec[1], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2284:34] - node _T_1341 = bits(_T_1340, 0, 0) @[dec_tlu_ctl.scala 2284:62] - node _T_1342 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2284:105] - node _T_1343 = eq(mhpme_vec[1], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2285:34] - node _T_1344 = bits(_T_1343, 0, 0) @[dec_tlu_ctl.scala 2285:62] - node _T_1345 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2285:91] - node _T_1346 = eq(mhpme_vec[1], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2286:34] - node _T_1347 = bits(_T_1346, 0, 0) @[dec_tlu_ctl.scala 2286:62] - node _T_1348 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2286:91] - node _T_1349 = eq(mhpme_vec[1], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2287:34] - node _T_1350 = bits(_T_1349, 0, 0) @[dec_tlu_ctl.scala 2287:62] - node _T_1351 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2287:91] - node _T_1352 = and(_T_1351, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2287:100] - node _T_1353 = eq(mhpme_vec[1], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2288:34] - node _T_1354 = bits(_T_1353, 0, 0) @[dec_tlu_ctl.scala 2288:62] - node _T_1355 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2288:91] - node _T_1356 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2288:142] - node _T_1357 = and(_T_1355, _T_1356) @[dec_tlu_ctl.scala 2288:101] - node _T_1358 = eq(mhpme_vec[1], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2289:34] - node _T_1359 = bits(_T_1358, 0, 0) @[dec_tlu_ctl.scala 2289:59] - node _T_1360 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2289:89] - node _T_1361 = eq(mhpme_vec[1], UInt<5>("h010")) @[dec_tlu_ctl.scala 2290:34] - node _T_1362 = bits(_T_1361, 0, 0) @[dec_tlu_ctl.scala 2290:59] - node _T_1363 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2290:89] - node _T_1364 = eq(mhpme_vec[1], UInt<5>("h012")) @[dec_tlu_ctl.scala 2291:34] - node _T_1365 = bits(_T_1364, 0, 0) @[dec_tlu_ctl.scala 2291:59] - node _T_1366 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2291:89] - node _T_1367 = eq(mhpme_vec[1], UInt<5>("h011")) @[dec_tlu_ctl.scala 2292:34] - node _T_1368 = bits(_T_1367, 0, 0) @[dec_tlu_ctl.scala 2292:59] - node _T_1369 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2292:89] - node _T_1370 = eq(mhpme_vec[1], UInt<5>("h013")) @[dec_tlu_ctl.scala 2293:34] - node _T_1371 = bits(_T_1370, 0, 0) @[dec_tlu_ctl.scala 2293:59] - node _T_1372 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2293:89] - node _T_1373 = eq(mhpme_vec[1], UInt<5>("h014")) @[dec_tlu_ctl.scala 2294:34] - node _T_1374 = bits(_T_1373, 0, 0) @[dec_tlu_ctl.scala 2294:59] - node _T_1375 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2294:89] - node _T_1376 = eq(mhpme_vec[1], UInt<5>("h015")) @[dec_tlu_ctl.scala 2295:34] - node _T_1377 = bits(_T_1376, 0, 0) @[dec_tlu_ctl.scala 2295:59] - node _T_1378 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2295:89] - node _T_1379 = eq(mhpme_vec[1], UInt<5>("h016")) @[dec_tlu_ctl.scala 2296:34] - node _T_1380 = bits(_T_1379, 0, 0) @[dec_tlu_ctl.scala 2296:59] - node _T_1381 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2296:89] - node _T_1382 = eq(mhpme_vec[1], UInt<5>("h017")) @[dec_tlu_ctl.scala 2297:34] - node _T_1383 = bits(_T_1382, 0, 0) @[dec_tlu_ctl.scala 2297:59] - node _T_1384 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2297:89] - node _T_1385 = eq(mhpme_vec[1], UInt<5>("h018")) @[dec_tlu_ctl.scala 2298:34] - node _T_1386 = bits(_T_1385, 0, 0) @[dec_tlu_ctl.scala 2298:59] - node _T_1387 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2298:89] - node _T_1388 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2298:122] - node _T_1389 = or(_T_1387, _T_1388) @[dec_tlu_ctl.scala 2298:101] - node _T_1390 = eq(mhpme_vec[1], UInt<5>("h019")) @[dec_tlu_ctl.scala 2299:34] - node _T_1391 = bits(_T_1390, 0, 0) @[dec_tlu_ctl.scala 2299:62] - node _T_1392 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2299:95] - node _T_1393 = eq(mhpme_vec[1], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2300:34] - node _T_1394 = bits(_T_1393, 0, 0) @[dec_tlu_ctl.scala 2300:62] - node _T_1395 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2300:97] - node _T_1396 = eq(mhpme_vec[1], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2301:34] - node _T_1397 = bits(_T_1396, 0, 0) @[dec_tlu_ctl.scala 2301:62] - node _T_1398 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2301:110] - node _T_1399 = eq(mhpme_vec[1], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2302:34] - node _T_1400 = bits(_T_1399, 0, 0) @[dec_tlu_ctl.scala 2302:62] - node _T_1401 = eq(mhpme_vec[1], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2303:34] - node _T_1402 = bits(_T_1401, 0, 0) @[dec_tlu_ctl.scala 2303:62] - node _T_1403 = eq(mhpme_vec[1], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2304:34] - node _T_1404 = bits(_T_1403, 0, 0) @[dec_tlu_ctl.scala 2304:62] - node _T_1405 = eq(mhpme_vec[1], UInt<6>("h020")) @[dec_tlu_ctl.scala 2305:34] - node _T_1406 = bits(_T_1405, 0, 0) @[dec_tlu_ctl.scala 2305:62] - node _T_1407 = eq(mhpme_vec[1], UInt<6>("h022")) @[dec_tlu_ctl.scala 2306:34] - node _T_1408 = bits(_T_1407, 0, 0) @[dec_tlu_ctl.scala 2306:62] - node _T_1409 = eq(mhpme_vec[1], UInt<6>("h023")) @[dec_tlu_ctl.scala 2307:34] - node _T_1410 = bits(_T_1409, 0, 0) @[dec_tlu_ctl.scala 2307:62] - node _T_1411 = eq(mhpme_vec[1], UInt<6>("h024")) @[dec_tlu_ctl.scala 2308:34] - node _T_1412 = bits(_T_1411, 0, 0) @[dec_tlu_ctl.scala 2308:62] - node _T_1413 = eq(mhpme_vec[1], UInt<6>("h025")) @[dec_tlu_ctl.scala 2309:34] - node _T_1414 = bits(_T_1413, 0, 0) @[dec_tlu_ctl.scala 2309:62] - node _T_1415 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2309:98] - node _T_1416 = or(_T_1415, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2309:120] - node _T_1417 = eq(mhpme_vec[1], UInt<6>("h026")) @[dec_tlu_ctl.scala 2310:34] - node _T_1418 = bits(_T_1417, 0, 0) @[dec_tlu_ctl.scala 2310:62] - node _T_1419 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2310:92] - node _T_1420 = or(_T_1419, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2310:117] - node _T_1421 = eq(mhpme_vec[1], UInt<6>("h027")) @[dec_tlu_ctl.scala 2311:34] - node _T_1422 = bits(_T_1421, 0, 0) @[dec_tlu_ctl.scala 2311:62] - node _T_1423 = eq(mhpme_vec[1], UInt<6>("h028")) @[dec_tlu_ctl.scala 2312:34] - node _T_1424 = bits(_T_1423, 0, 0) @[dec_tlu_ctl.scala 2312:62] - node _T_1425 = eq(mhpme_vec[1], UInt<6>("h029")) @[dec_tlu_ctl.scala 2313:34] - node _T_1426 = bits(_T_1425, 0, 0) @[dec_tlu_ctl.scala 2313:62] - node _T_1427 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2313:97] - node _T_1428 = and(_T_1427, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2313:129] - node _T_1429 = eq(mhpme_vec[1], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2314:34] - node _T_1430 = bits(_T_1429, 0, 0) @[dec_tlu_ctl.scala 2314:62] - node _T_1431 = eq(mhpme_vec[1], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2315:34] - node _T_1432 = bits(_T_1431, 0, 0) @[dec_tlu_ctl.scala 2315:62] - node _T_1433 = eq(mhpme_vec[1], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2316:34] - node _T_1434 = bits(_T_1433, 0, 0) @[dec_tlu_ctl.scala 2316:62] - node _T_1435 = eq(mhpme_vec[1], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2317:34] - node _T_1436 = bits(_T_1435, 0, 0) @[dec_tlu_ctl.scala 2317:62] - node _T_1437 = eq(mhpme_vec[1], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2318:34] - node _T_1438 = bits(_T_1437, 0, 0) @[dec_tlu_ctl.scala 2318:62] - node _T_1439 = eq(mhpme_vec[1], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2319:34] - node _T_1440 = bits(_T_1439, 0, 0) @[dec_tlu_ctl.scala 2319:62] - node _T_1441 = eq(mhpme_vec[1], UInt<6>("h030")) @[dec_tlu_ctl.scala 2320:34] - node _T_1442 = bits(_T_1441, 0, 0) @[dec_tlu_ctl.scala 2320:62] - node _T_1443 = eq(mhpme_vec[1], UInt<6>("h031")) @[dec_tlu_ctl.scala 2321:34] - node _T_1444 = bits(_T_1443, 0, 0) @[dec_tlu_ctl.scala 2321:62] - node _T_1445 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2321:84] - node _T_1446 = bits(_T_1445, 0, 0) @[dec_tlu_ctl.scala 2321:84] - node _T_1447 = not(_T_1446) @[dec_tlu_ctl.scala 2321:73] - node _T_1448 = eq(mhpme_vec[1], UInt<6>("h032")) @[dec_tlu_ctl.scala 2322:34] - node _T_1449 = bits(_T_1448, 0, 0) @[dec_tlu_ctl.scala 2322:62] - node _T_1450 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2322:84] - node _T_1451 = bits(_T_1450, 0, 0) @[dec_tlu_ctl.scala 2322:84] - node _T_1452 = not(_T_1451) @[dec_tlu_ctl.scala 2322:73] - node _T_1453 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2322:107] - node _T_1454 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2322:118] - node _T_1455 = and(_T_1453, _T_1454) @[dec_tlu_ctl.scala 2322:113] - node _T_1456 = orr(_T_1455) @[dec_tlu_ctl.scala 2322:125] - node _T_1457 = and(_T_1452, _T_1456) @[dec_tlu_ctl.scala 2322:98] - node _T_1458 = eq(mhpme_vec[1], UInt<6>("h036")) @[dec_tlu_ctl.scala 2323:34] - node _T_1459 = bits(_T_1458, 0, 0) @[dec_tlu_ctl.scala 2323:62] - node _T_1460 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2323:91] - node _T_1461 = eq(mhpme_vec[1], UInt<6>("h037")) @[dec_tlu_ctl.scala 2324:34] - node _T_1462 = bits(_T_1461, 0, 0) @[dec_tlu_ctl.scala 2324:62] - node _T_1463 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2324:94] - node _T_1464 = eq(mhpme_vec[1], UInt<6>("h038")) @[dec_tlu_ctl.scala 2325:34] - node _T_1465 = bits(_T_1464, 0, 0) @[dec_tlu_ctl.scala 2325:62] - node _T_1466 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2325:94] - node _T_1467 = eq(mhpme_vec[1], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2327:34] - node _T_1468 = bits(_T_1467, 0, 0) @[dec_tlu_ctl.scala 2327:62] - node _T_1469 = eq(mhpme_vec[1], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2328:34] - node _T_1470 = bits(_T_1469, 0, 0) @[dec_tlu_ctl.scala 2328:62] - node _T_1471 = eq(mhpme_vec[1], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2329:34] - node _T_1472 = bits(_T_1471, 0, 0) @[dec_tlu_ctl.scala 2329:62] - node _T_1473 = eq(mhpme_vec[1], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2330:34] - node _T_1474 = bits(_T_1473, 0, 0) @[dec_tlu_ctl.scala 2330:62] - node _T_1475 = eq(mhpme_vec[1], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2331:34] - node _T_1476 = bits(_T_1475, 0, 0) @[dec_tlu_ctl.scala 2331:62] - node _T_1477 = mux(_T_1311, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1478 = mux(_T_1313, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1479 = mux(_T_1315, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1480 = mux(_T_1317, _T_1319, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1481 = mux(_T_1321, _T_1325, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1482 = mux(_T_1327, _T_1330, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1483 = mux(_T_1332, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1484 = mux(_T_1334, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1485 = mux(_T_1336, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1486 = mux(_T_1338, _T_1339, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1487 = mux(_T_1341, _T_1342, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1488 = mux(_T_1344, _T_1345, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1489 = mux(_T_1347, _T_1348, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1490 = mux(_T_1350, _T_1352, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1491 = mux(_T_1354, _T_1357, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1492 = mux(_T_1359, _T_1360, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1493 = mux(_T_1362, _T_1363, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1494 = mux(_T_1365, _T_1366, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1495 = mux(_T_1368, _T_1369, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1496 = mux(_T_1371, _T_1372, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1497 = mux(_T_1374, _T_1375, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1498 = mux(_T_1377, _T_1378, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1499 = mux(_T_1380, _T_1381, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1500 = mux(_T_1383, _T_1384, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1501 = mux(_T_1386, _T_1389, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1502 = mux(_T_1391, _T_1392, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1503 = mux(_T_1394, _T_1395, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1504 = mux(_T_1397, _T_1398, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1505 = mux(_T_1400, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1506 = mux(_T_1402, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1507 = mux(_T_1404, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1508 = mux(_T_1406, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1509 = mux(_T_1408, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1510 = mux(_T_1410, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1511 = mux(_T_1412, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1512 = mux(_T_1414, _T_1416, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1513 = mux(_T_1418, _T_1420, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1514 = mux(_T_1422, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1515 = mux(_T_1424, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1516 = mux(_T_1426, _T_1428, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1517 = mux(_T_1430, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1518 = mux(_T_1432, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1519 = mux(_T_1434, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1520 = mux(_T_1436, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1521 = mux(_T_1438, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1522 = mux(_T_1440, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1523 = mux(_T_1442, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1524 = mux(_T_1444, _T_1447, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1525 = mux(_T_1449, _T_1457, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1526 = mux(_T_1459, _T_1460, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1527 = mux(_T_1462, _T_1463, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1528 = mux(_T_1465, _T_1466, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1529 = mux(_T_1468, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1530 = mux(_T_1470, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1531 = mux(_T_1472, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1532 = mux(_T_1474, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1533 = mux(_T_1476, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1534 = or(_T_1477, _T_1478) @[Mux.scala 27:72] + wire _T_1296 : UInt<1> @[Mux.scala 27:72] + _T_1296 <= _T_1295 @[Mux.scala 27:72] + node _T_1297 = and(_T_1015, _T_1296) @[dec_tlu_ctl.scala 2255:44] + mhpmc_inc_r[0] <= _T_1297 @[dec_tlu_ctl.scala 2255:19] + node _T_1298 = bits(mcountinhibit, 4, 4) @[dec_tlu_ctl.scala 2255:38] + node _T_1299 = not(_T_1298) @[dec_tlu_ctl.scala 2255:24] + node _T_1300 = eq(mhpme_vec[1], UInt<1>("h01")) @[dec_tlu_ctl.scala 2256:34] + node _T_1301 = bits(_T_1300, 0, 0) @[dec_tlu_ctl.scala 2256:62] + node _T_1302 = eq(mhpme_vec[1], UInt<2>("h02")) @[dec_tlu_ctl.scala 2257:34] + node _T_1303 = bits(_T_1302, 0, 0) @[dec_tlu_ctl.scala 2257:62] + node _T_1304 = eq(mhpme_vec[1], UInt<2>("h03")) @[dec_tlu_ctl.scala 2258:34] + node _T_1305 = bits(_T_1304, 0, 0) @[dec_tlu_ctl.scala 2258:62] + node _T_1306 = eq(mhpme_vec[1], UInt<3>("h04")) @[dec_tlu_ctl.scala 2259:34] + node _T_1307 = bits(_T_1306, 0, 0) @[dec_tlu_ctl.scala 2259:62] + node _T_1308 = not(io.illegal_r) @[dec_tlu_ctl.scala 2259:96] + node _T_1309 = and(io.tlu_i0_commit_cmt, _T_1308) @[dec_tlu_ctl.scala 2259:94] + node _T_1310 = eq(mhpme_vec[1], UInt<3>("h05")) @[dec_tlu_ctl.scala 2260:34] + node _T_1311 = bits(_T_1310, 0, 0) @[dec_tlu_ctl.scala 2260:62] + node _T_1312 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2260:96] + node _T_1313 = and(io.tlu_i0_commit_cmt, _T_1312) @[dec_tlu_ctl.scala 2260:94] + node _T_1314 = not(io.illegal_r) @[dec_tlu_ctl.scala 2260:117] + node _T_1315 = and(_T_1313, _T_1314) @[dec_tlu_ctl.scala 2260:115] + node _T_1316 = eq(mhpme_vec[1], UInt<3>("h06")) @[dec_tlu_ctl.scala 2261:34] + node _T_1317 = bits(_T_1316, 0, 0) @[dec_tlu_ctl.scala 2261:62] + node _T_1318 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2261:94] + node _T_1319 = not(io.illegal_r) @[dec_tlu_ctl.scala 2261:117] + node _T_1320 = and(_T_1318, _T_1319) @[dec_tlu_ctl.scala 2261:115] + node _T_1321 = eq(mhpme_vec[1], UInt<3>("h07")) @[dec_tlu_ctl.scala 2262:34] + node _T_1322 = bits(_T_1321, 0, 0) @[dec_tlu_ctl.scala 2262:62] + node _T_1323 = eq(mhpme_vec[1], UInt<4>("h08")) @[dec_tlu_ctl.scala 2263:34] + node _T_1324 = bits(_T_1323, 0, 0) @[dec_tlu_ctl.scala 2263:62] + node _T_1325 = eq(mhpme_vec[1], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2264:34] + node _T_1326 = bits(_T_1325, 0, 0) @[dec_tlu_ctl.scala 2264:62] + node _T_1327 = eq(mhpme_vec[1], UInt<4>("h09")) @[dec_tlu_ctl.scala 2265:34] + node _T_1328 = bits(_T_1327, 0, 0) @[dec_tlu_ctl.scala 2265:62] + node _T_1329 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2265:91] + node _T_1330 = eq(mhpme_vec[1], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2266:34] + node _T_1331 = bits(_T_1330, 0, 0) @[dec_tlu_ctl.scala 2266:62] + node _T_1332 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2266:105] + node _T_1333 = eq(mhpme_vec[1], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2267:34] + node _T_1334 = bits(_T_1333, 0, 0) @[dec_tlu_ctl.scala 2267:62] + node _T_1335 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2267:91] + node _T_1336 = eq(mhpme_vec[1], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2268:34] + node _T_1337 = bits(_T_1336, 0, 0) @[dec_tlu_ctl.scala 2268:62] + node _T_1338 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2268:91] + node _T_1339 = eq(mhpme_vec[1], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2269:34] + node _T_1340 = bits(_T_1339, 0, 0) @[dec_tlu_ctl.scala 2269:62] + node _T_1341 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2269:91] + node _T_1342 = and(_T_1341, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2269:100] + node _T_1343 = eq(mhpme_vec[1], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2270:34] + node _T_1344 = bits(_T_1343, 0, 0) @[dec_tlu_ctl.scala 2270:62] + node _T_1345 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2270:91] + node _T_1346 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2270:142] + node _T_1347 = and(_T_1345, _T_1346) @[dec_tlu_ctl.scala 2270:101] + node _T_1348 = eq(mhpme_vec[1], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2271:34] + node _T_1349 = bits(_T_1348, 0, 0) @[dec_tlu_ctl.scala 2271:59] + node _T_1350 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2271:89] + node _T_1351 = eq(mhpme_vec[1], UInt<5>("h010")) @[dec_tlu_ctl.scala 2272:34] + node _T_1352 = bits(_T_1351, 0, 0) @[dec_tlu_ctl.scala 2272:59] + node _T_1353 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2272:89] + node _T_1354 = eq(mhpme_vec[1], UInt<5>("h012")) @[dec_tlu_ctl.scala 2273:34] + node _T_1355 = bits(_T_1354, 0, 0) @[dec_tlu_ctl.scala 2273:59] + node _T_1356 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2273:89] + node _T_1357 = eq(mhpme_vec[1], UInt<5>("h011")) @[dec_tlu_ctl.scala 2274:34] + node _T_1358 = bits(_T_1357, 0, 0) @[dec_tlu_ctl.scala 2274:59] + node _T_1359 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2274:89] + node _T_1360 = eq(mhpme_vec[1], UInt<5>("h013")) @[dec_tlu_ctl.scala 2275:34] + node _T_1361 = bits(_T_1360, 0, 0) @[dec_tlu_ctl.scala 2275:59] + node _T_1362 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2275:89] + node _T_1363 = eq(mhpme_vec[1], UInt<5>("h014")) @[dec_tlu_ctl.scala 2276:34] + node _T_1364 = bits(_T_1363, 0, 0) @[dec_tlu_ctl.scala 2276:59] + node _T_1365 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2276:89] + node _T_1366 = eq(mhpme_vec[1], UInt<5>("h015")) @[dec_tlu_ctl.scala 2277:34] + node _T_1367 = bits(_T_1366, 0, 0) @[dec_tlu_ctl.scala 2277:59] + node _T_1368 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2277:89] + node _T_1369 = eq(mhpme_vec[1], UInt<5>("h016")) @[dec_tlu_ctl.scala 2278:34] + node _T_1370 = bits(_T_1369, 0, 0) @[dec_tlu_ctl.scala 2278:59] + node _T_1371 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2278:89] + node _T_1372 = eq(mhpme_vec[1], UInt<5>("h017")) @[dec_tlu_ctl.scala 2279:34] + node _T_1373 = bits(_T_1372, 0, 0) @[dec_tlu_ctl.scala 2279:59] + node _T_1374 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2279:89] + node _T_1375 = eq(mhpme_vec[1], UInt<5>("h018")) @[dec_tlu_ctl.scala 2280:34] + node _T_1376 = bits(_T_1375, 0, 0) @[dec_tlu_ctl.scala 2280:59] + node _T_1377 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2280:89] + node _T_1378 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2280:122] + node _T_1379 = or(_T_1377, _T_1378) @[dec_tlu_ctl.scala 2280:101] + node _T_1380 = eq(mhpme_vec[1], UInt<5>("h019")) @[dec_tlu_ctl.scala 2281:34] + node _T_1381 = bits(_T_1380, 0, 0) @[dec_tlu_ctl.scala 2281:62] + node _T_1382 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2281:95] + node _T_1383 = eq(mhpme_vec[1], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2282:34] + node _T_1384 = bits(_T_1383, 0, 0) @[dec_tlu_ctl.scala 2282:62] + node _T_1385 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2282:97] + node _T_1386 = eq(mhpme_vec[1], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2283:34] + node _T_1387 = bits(_T_1386, 0, 0) @[dec_tlu_ctl.scala 2283:62] + node _T_1388 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2283:110] + node _T_1389 = eq(mhpme_vec[1], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2284:34] + node _T_1390 = bits(_T_1389, 0, 0) @[dec_tlu_ctl.scala 2284:62] + node _T_1391 = eq(mhpme_vec[1], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2285:34] + node _T_1392 = bits(_T_1391, 0, 0) @[dec_tlu_ctl.scala 2285:62] + node _T_1393 = eq(mhpme_vec[1], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2286:34] + node _T_1394 = bits(_T_1393, 0, 0) @[dec_tlu_ctl.scala 2286:62] + node _T_1395 = eq(mhpme_vec[1], UInt<6>("h020")) @[dec_tlu_ctl.scala 2287:34] + node _T_1396 = bits(_T_1395, 0, 0) @[dec_tlu_ctl.scala 2287:62] + node _T_1397 = eq(mhpme_vec[1], UInt<6>("h022")) @[dec_tlu_ctl.scala 2288:34] + node _T_1398 = bits(_T_1397, 0, 0) @[dec_tlu_ctl.scala 2288:62] + node _T_1399 = eq(mhpme_vec[1], UInt<6>("h023")) @[dec_tlu_ctl.scala 2289:34] + node _T_1400 = bits(_T_1399, 0, 0) @[dec_tlu_ctl.scala 2289:62] + node _T_1401 = eq(mhpme_vec[1], UInt<6>("h024")) @[dec_tlu_ctl.scala 2290:34] + node _T_1402 = bits(_T_1401, 0, 0) @[dec_tlu_ctl.scala 2290:62] + node _T_1403 = eq(mhpme_vec[1], UInt<6>("h025")) @[dec_tlu_ctl.scala 2291:34] + node _T_1404 = bits(_T_1403, 0, 0) @[dec_tlu_ctl.scala 2291:62] + node _T_1405 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2291:98] + node _T_1406 = or(_T_1405, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2291:120] + node _T_1407 = eq(mhpme_vec[1], UInt<6>("h026")) @[dec_tlu_ctl.scala 2292:34] + node _T_1408 = bits(_T_1407, 0, 0) @[dec_tlu_ctl.scala 2292:62] + node _T_1409 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2292:92] + node _T_1410 = or(_T_1409, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2292:117] + node _T_1411 = eq(mhpme_vec[1], UInt<6>("h027")) @[dec_tlu_ctl.scala 2293:34] + node _T_1412 = bits(_T_1411, 0, 0) @[dec_tlu_ctl.scala 2293:62] + node _T_1413 = eq(mhpme_vec[1], UInt<6>("h028")) @[dec_tlu_ctl.scala 2294:34] + node _T_1414 = bits(_T_1413, 0, 0) @[dec_tlu_ctl.scala 2294:62] + node _T_1415 = eq(mhpme_vec[1], UInt<6>("h029")) @[dec_tlu_ctl.scala 2295:34] + node _T_1416 = bits(_T_1415, 0, 0) @[dec_tlu_ctl.scala 2295:62] + node _T_1417 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2295:97] + node _T_1418 = and(_T_1417, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2295:129] + node _T_1419 = eq(mhpme_vec[1], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2296:34] + node _T_1420 = bits(_T_1419, 0, 0) @[dec_tlu_ctl.scala 2296:62] + node _T_1421 = eq(mhpme_vec[1], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2297:34] + node _T_1422 = bits(_T_1421, 0, 0) @[dec_tlu_ctl.scala 2297:62] + node _T_1423 = eq(mhpme_vec[1], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2298:34] + node _T_1424 = bits(_T_1423, 0, 0) @[dec_tlu_ctl.scala 2298:62] + node _T_1425 = eq(mhpme_vec[1], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2299:34] + node _T_1426 = bits(_T_1425, 0, 0) @[dec_tlu_ctl.scala 2299:62] + node _T_1427 = eq(mhpme_vec[1], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2300:34] + node _T_1428 = bits(_T_1427, 0, 0) @[dec_tlu_ctl.scala 2300:62] + node _T_1429 = eq(mhpme_vec[1], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2301:34] + node _T_1430 = bits(_T_1429, 0, 0) @[dec_tlu_ctl.scala 2301:62] + node _T_1431 = eq(mhpme_vec[1], UInt<6>("h030")) @[dec_tlu_ctl.scala 2302:34] + node _T_1432 = bits(_T_1431, 0, 0) @[dec_tlu_ctl.scala 2302:62] + node _T_1433 = eq(mhpme_vec[1], UInt<6>("h031")) @[dec_tlu_ctl.scala 2303:34] + node _T_1434 = bits(_T_1433, 0, 0) @[dec_tlu_ctl.scala 2303:62] + node _T_1435 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2303:84] + node _T_1436 = bits(_T_1435, 0, 0) @[dec_tlu_ctl.scala 2303:84] + node _T_1437 = not(_T_1436) @[dec_tlu_ctl.scala 2303:73] + node _T_1438 = eq(mhpme_vec[1], UInt<6>("h032")) @[dec_tlu_ctl.scala 2304:34] + node _T_1439 = bits(_T_1438, 0, 0) @[dec_tlu_ctl.scala 2304:62] + node _T_1440 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2304:84] + node _T_1441 = bits(_T_1440, 0, 0) @[dec_tlu_ctl.scala 2304:84] + node _T_1442 = not(_T_1441) @[dec_tlu_ctl.scala 2304:73] + node _T_1443 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2304:107] + node _T_1444 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2304:118] + node _T_1445 = and(_T_1443, _T_1444) @[dec_tlu_ctl.scala 2304:113] + node _T_1446 = orr(_T_1445) @[dec_tlu_ctl.scala 2304:125] + node _T_1447 = and(_T_1442, _T_1446) @[dec_tlu_ctl.scala 2304:98] + node _T_1448 = eq(mhpme_vec[1], UInt<6>("h036")) @[dec_tlu_ctl.scala 2305:34] + node _T_1449 = bits(_T_1448, 0, 0) @[dec_tlu_ctl.scala 2305:62] + node _T_1450 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2305:91] + node _T_1451 = eq(mhpme_vec[1], UInt<6>("h037")) @[dec_tlu_ctl.scala 2306:34] + node _T_1452 = bits(_T_1451, 0, 0) @[dec_tlu_ctl.scala 2306:62] + node _T_1453 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2306:94] + node _T_1454 = eq(mhpme_vec[1], UInt<6>("h038")) @[dec_tlu_ctl.scala 2307:34] + node _T_1455 = bits(_T_1454, 0, 0) @[dec_tlu_ctl.scala 2307:62] + node _T_1456 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2307:94] + node _T_1457 = eq(mhpme_vec[1], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2309:34] + node _T_1458 = bits(_T_1457, 0, 0) @[dec_tlu_ctl.scala 2309:62] + node _T_1459 = eq(mhpme_vec[1], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2310:34] + node _T_1460 = bits(_T_1459, 0, 0) @[dec_tlu_ctl.scala 2310:62] + node _T_1461 = eq(mhpme_vec[1], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2311:34] + node _T_1462 = bits(_T_1461, 0, 0) @[dec_tlu_ctl.scala 2311:62] + node _T_1463 = eq(mhpme_vec[1], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2312:34] + node _T_1464 = bits(_T_1463, 0, 0) @[dec_tlu_ctl.scala 2312:62] + node _T_1465 = eq(mhpme_vec[1], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2313:34] + node _T_1466 = bits(_T_1465, 0, 0) @[dec_tlu_ctl.scala 2313:62] + node _T_1467 = mux(_T_1301, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1468 = mux(_T_1303, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1469 = mux(_T_1305, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1470 = mux(_T_1307, _T_1309, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1471 = mux(_T_1311, _T_1315, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1472 = mux(_T_1317, _T_1320, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1473 = mux(_T_1322, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1474 = mux(_T_1324, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1475 = mux(_T_1326, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1476 = mux(_T_1328, _T_1329, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1477 = mux(_T_1331, _T_1332, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1478 = mux(_T_1334, _T_1335, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1479 = mux(_T_1337, _T_1338, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1480 = mux(_T_1340, _T_1342, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1481 = mux(_T_1344, _T_1347, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1482 = mux(_T_1349, _T_1350, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1483 = mux(_T_1352, _T_1353, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1484 = mux(_T_1355, _T_1356, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1485 = mux(_T_1358, _T_1359, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1486 = mux(_T_1361, _T_1362, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1487 = mux(_T_1364, _T_1365, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1488 = mux(_T_1367, _T_1368, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1489 = mux(_T_1370, _T_1371, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1490 = mux(_T_1373, _T_1374, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1491 = mux(_T_1376, _T_1379, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1492 = mux(_T_1381, _T_1382, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1493 = mux(_T_1384, _T_1385, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1494 = mux(_T_1387, _T_1388, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1495 = mux(_T_1390, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1496 = mux(_T_1392, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1497 = mux(_T_1394, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1498 = mux(_T_1396, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1499 = mux(_T_1398, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1500 = mux(_T_1400, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1501 = mux(_T_1402, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1502 = mux(_T_1404, _T_1406, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1503 = mux(_T_1408, _T_1410, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1504 = mux(_T_1412, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1505 = mux(_T_1414, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1506 = mux(_T_1416, _T_1418, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1507 = mux(_T_1420, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1508 = mux(_T_1422, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1509 = mux(_T_1424, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1510 = mux(_T_1426, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1511 = mux(_T_1428, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1512 = mux(_T_1430, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1513 = mux(_T_1432, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1514 = mux(_T_1434, _T_1437, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1515 = mux(_T_1439, _T_1447, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1516 = mux(_T_1449, _T_1450, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1517 = mux(_T_1452, _T_1453, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1518 = mux(_T_1455, _T_1456, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1519 = mux(_T_1458, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1520 = mux(_T_1460, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1521 = mux(_T_1462, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1522 = mux(_T_1464, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1523 = mux(_T_1466, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1524 = or(_T_1467, _T_1468) @[Mux.scala 27:72] + node _T_1525 = or(_T_1524, _T_1469) @[Mux.scala 27:72] + node _T_1526 = or(_T_1525, _T_1470) @[Mux.scala 27:72] + node _T_1527 = or(_T_1526, _T_1471) @[Mux.scala 27:72] + node _T_1528 = or(_T_1527, _T_1472) @[Mux.scala 27:72] + node _T_1529 = or(_T_1528, _T_1473) @[Mux.scala 27:72] + node _T_1530 = or(_T_1529, _T_1474) @[Mux.scala 27:72] + node _T_1531 = or(_T_1530, _T_1475) @[Mux.scala 27:72] + node _T_1532 = or(_T_1531, _T_1476) @[Mux.scala 27:72] + node _T_1533 = or(_T_1532, _T_1477) @[Mux.scala 27:72] + node _T_1534 = or(_T_1533, _T_1478) @[Mux.scala 27:72] node _T_1535 = or(_T_1534, _T_1479) @[Mux.scala 27:72] node _T_1536 = or(_T_1535, _T_1480) @[Mux.scala 27:72] node _T_1537 = or(_T_1536, _T_1481) @[Mux.scala 27:72] @@ -74908,247 +74908,247 @@ circuit quasar : node _T_1577 = or(_T_1576, _T_1521) @[Mux.scala 27:72] node _T_1578 = or(_T_1577, _T_1522) @[Mux.scala 27:72] node _T_1579 = or(_T_1578, _T_1523) @[Mux.scala 27:72] - node _T_1580 = or(_T_1579, _T_1524) @[Mux.scala 27:72] - node _T_1581 = or(_T_1580, _T_1525) @[Mux.scala 27:72] - node _T_1582 = or(_T_1581, _T_1526) @[Mux.scala 27:72] - node _T_1583 = or(_T_1582, _T_1527) @[Mux.scala 27:72] - node _T_1584 = or(_T_1583, _T_1528) @[Mux.scala 27:72] - node _T_1585 = or(_T_1584, _T_1529) @[Mux.scala 27:72] - node _T_1586 = or(_T_1585, _T_1530) @[Mux.scala 27:72] - node _T_1587 = or(_T_1586, _T_1531) @[Mux.scala 27:72] - node _T_1588 = or(_T_1587, _T_1532) @[Mux.scala 27:72] - node _T_1589 = or(_T_1588, _T_1533) @[Mux.scala 27:72] - wire _T_1590 : UInt<1> @[Mux.scala 27:72] - _T_1590 <= _T_1589 @[Mux.scala 27:72] - node _T_1591 = and(_T_1309, _T_1590) @[dec_tlu_ctl.scala 2273:44] - mhpmc_inc_r[1] <= _T_1591 @[dec_tlu_ctl.scala 2273:19] - node _T_1592 = bits(mcountinhibit, 5, 5) @[dec_tlu_ctl.scala 2273:38] - node _T_1593 = not(_T_1592) @[dec_tlu_ctl.scala 2273:24] - node _T_1594 = eq(mhpme_vec[2], UInt<1>("h01")) @[dec_tlu_ctl.scala 2274:34] - node _T_1595 = bits(_T_1594, 0, 0) @[dec_tlu_ctl.scala 2274:62] - node _T_1596 = eq(mhpme_vec[2], UInt<2>("h02")) @[dec_tlu_ctl.scala 2275:34] - node _T_1597 = bits(_T_1596, 0, 0) @[dec_tlu_ctl.scala 2275:62] - node _T_1598 = eq(mhpme_vec[2], UInt<2>("h03")) @[dec_tlu_ctl.scala 2276:34] - node _T_1599 = bits(_T_1598, 0, 0) @[dec_tlu_ctl.scala 2276:62] - node _T_1600 = eq(mhpme_vec[2], UInt<3>("h04")) @[dec_tlu_ctl.scala 2277:34] - node _T_1601 = bits(_T_1600, 0, 0) @[dec_tlu_ctl.scala 2277:62] - node _T_1602 = not(io.illegal_r) @[dec_tlu_ctl.scala 2277:96] - node _T_1603 = and(io.tlu_i0_commit_cmt, _T_1602) @[dec_tlu_ctl.scala 2277:94] - node _T_1604 = eq(mhpme_vec[2], UInt<3>("h05")) @[dec_tlu_ctl.scala 2278:34] - node _T_1605 = bits(_T_1604, 0, 0) @[dec_tlu_ctl.scala 2278:62] - node _T_1606 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2278:96] - node _T_1607 = and(io.tlu_i0_commit_cmt, _T_1606) @[dec_tlu_ctl.scala 2278:94] - node _T_1608 = not(io.illegal_r) @[dec_tlu_ctl.scala 2278:117] - node _T_1609 = and(_T_1607, _T_1608) @[dec_tlu_ctl.scala 2278:115] - node _T_1610 = eq(mhpme_vec[2], UInt<3>("h06")) @[dec_tlu_ctl.scala 2279:34] - node _T_1611 = bits(_T_1610, 0, 0) @[dec_tlu_ctl.scala 2279:62] - node _T_1612 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2279:94] - node _T_1613 = not(io.illegal_r) @[dec_tlu_ctl.scala 2279:117] - node _T_1614 = and(_T_1612, _T_1613) @[dec_tlu_ctl.scala 2279:115] - node _T_1615 = eq(mhpme_vec[2], UInt<3>("h07")) @[dec_tlu_ctl.scala 2280:34] - node _T_1616 = bits(_T_1615, 0, 0) @[dec_tlu_ctl.scala 2280:62] - node _T_1617 = eq(mhpme_vec[2], UInt<4>("h08")) @[dec_tlu_ctl.scala 2281:34] - node _T_1618 = bits(_T_1617, 0, 0) @[dec_tlu_ctl.scala 2281:62] - node _T_1619 = eq(mhpme_vec[2], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2282:34] - node _T_1620 = bits(_T_1619, 0, 0) @[dec_tlu_ctl.scala 2282:62] - node _T_1621 = eq(mhpme_vec[2], UInt<4>("h09")) @[dec_tlu_ctl.scala 2283:34] - node _T_1622 = bits(_T_1621, 0, 0) @[dec_tlu_ctl.scala 2283:62] - node _T_1623 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2283:91] - node _T_1624 = eq(mhpme_vec[2], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2284:34] - node _T_1625 = bits(_T_1624, 0, 0) @[dec_tlu_ctl.scala 2284:62] - node _T_1626 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2284:105] - node _T_1627 = eq(mhpme_vec[2], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2285:34] - node _T_1628 = bits(_T_1627, 0, 0) @[dec_tlu_ctl.scala 2285:62] - node _T_1629 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2285:91] - node _T_1630 = eq(mhpme_vec[2], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2286:34] - node _T_1631 = bits(_T_1630, 0, 0) @[dec_tlu_ctl.scala 2286:62] - node _T_1632 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2286:91] - node _T_1633 = eq(mhpme_vec[2], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2287:34] - node _T_1634 = bits(_T_1633, 0, 0) @[dec_tlu_ctl.scala 2287:62] - node _T_1635 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2287:91] - node _T_1636 = and(_T_1635, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2287:100] - node _T_1637 = eq(mhpme_vec[2], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2288:34] - node _T_1638 = bits(_T_1637, 0, 0) @[dec_tlu_ctl.scala 2288:62] - node _T_1639 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2288:91] - node _T_1640 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2288:142] - node _T_1641 = and(_T_1639, _T_1640) @[dec_tlu_ctl.scala 2288:101] - node _T_1642 = eq(mhpme_vec[2], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2289:34] - node _T_1643 = bits(_T_1642, 0, 0) @[dec_tlu_ctl.scala 2289:59] - node _T_1644 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2289:89] - node _T_1645 = eq(mhpme_vec[2], UInt<5>("h010")) @[dec_tlu_ctl.scala 2290:34] - node _T_1646 = bits(_T_1645, 0, 0) @[dec_tlu_ctl.scala 2290:59] - node _T_1647 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2290:89] - node _T_1648 = eq(mhpme_vec[2], UInt<5>("h012")) @[dec_tlu_ctl.scala 2291:34] - node _T_1649 = bits(_T_1648, 0, 0) @[dec_tlu_ctl.scala 2291:59] - node _T_1650 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2291:89] - node _T_1651 = eq(mhpme_vec[2], UInt<5>("h011")) @[dec_tlu_ctl.scala 2292:34] - node _T_1652 = bits(_T_1651, 0, 0) @[dec_tlu_ctl.scala 2292:59] - node _T_1653 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2292:89] - node _T_1654 = eq(mhpme_vec[2], UInt<5>("h013")) @[dec_tlu_ctl.scala 2293:34] - node _T_1655 = bits(_T_1654, 0, 0) @[dec_tlu_ctl.scala 2293:59] - node _T_1656 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2293:89] - node _T_1657 = eq(mhpme_vec[2], UInt<5>("h014")) @[dec_tlu_ctl.scala 2294:34] - node _T_1658 = bits(_T_1657, 0, 0) @[dec_tlu_ctl.scala 2294:59] - node _T_1659 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2294:89] - node _T_1660 = eq(mhpme_vec[2], UInt<5>("h015")) @[dec_tlu_ctl.scala 2295:34] - node _T_1661 = bits(_T_1660, 0, 0) @[dec_tlu_ctl.scala 2295:59] - node _T_1662 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2295:89] - node _T_1663 = eq(mhpme_vec[2], UInt<5>("h016")) @[dec_tlu_ctl.scala 2296:34] - node _T_1664 = bits(_T_1663, 0, 0) @[dec_tlu_ctl.scala 2296:59] - node _T_1665 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2296:89] - node _T_1666 = eq(mhpme_vec[2], UInt<5>("h017")) @[dec_tlu_ctl.scala 2297:34] - node _T_1667 = bits(_T_1666, 0, 0) @[dec_tlu_ctl.scala 2297:59] - node _T_1668 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2297:89] - node _T_1669 = eq(mhpme_vec[2], UInt<5>("h018")) @[dec_tlu_ctl.scala 2298:34] - node _T_1670 = bits(_T_1669, 0, 0) @[dec_tlu_ctl.scala 2298:59] - node _T_1671 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2298:89] - node _T_1672 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2298:122] - node _T_1673 = or(_T_1671, _T_1672) @[dec_tlu_ctl.scala 2298:101] - node _T_1674 = eq(mhpme_vec[2], UInt<5>("h019")) @[dec_tlu_ctl.scala 2299:34] - node _T_1675 = bits(_T_1674, 0, 0) @[dec_tlu_ctl.scala 2299:62] - node _T_1676 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2299:95] - node _T_1677 = eq(mhpme_vec[2], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2300:34] - node _T_1678 = bits(_T_1677, 0, 0) @[dec_tlu_ctl.scala 2300:62] - node _T_1679 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2300:97] - node _T_1680 = eq(mhpme_vec[2], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2301:34] - node _T_1681 = bits(_T_1680, 0, 0) @[dec_tlu_ctl.scala 2301:62] - node _T_1682 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2301:110] - node _T_1683 = eq(mhpme_vec[2], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2302:34] - node _T_1684 = bits(_T_1683, 0, 0) @[dec_tlu_ctl.scala 2302:62] - node _T_1685 = eq(mhpme_vec[2], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2303:34] - node _T_1686 = bits(_T_1685, 0, 0) @[dec_tlu_ctl.scala 2303:62] - node _T_1687 = eq(mhpme_vec[2], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2304:34] - node _T_1688 = bits(_T_1687, 0, 0) @[dec_tlu_ctl.scala 2304:62] - node _T_1689 = eq(mhpme_vec[2], UInt<6>("h020")) @[dec_tlu_ctl.scala 2305:34] - node _T_1690 = bits(_T_1689, 0, 0) @[dec_tlu_ctl.scala 2305:62] - node _T_1691 = eq(mhpme_vec[2], UInt<6>("h022")) @[dec_tlu_ctl.scala 2306:34] - node _T_1692 = bits(_T_1691, 0, 0) @[dec_tlu_ctl.scala 2306:62] - node _T_1693 = eq(mhpme_vec[2], UInt<6>("h023")) @[dec_tlu_ctl.scala 2307:34] - node _T_1694 = bits(_T_1693, 0, 0) @[dec_tlu_ctl.scala 2307:62] - node _T_1695 = eq(mhpme_vec[2], UInt<6>("h024")) @[dec_tlu_ctl.scala 2308:34] - node _T_1696 = bits(_T_1695, 0, 0) @[dec_tlu_ctl.scala 2308:62] - node _T_1697 = eq(mhpme_vec[2], UInt<6>("h025")) @[dec_tlu_ctl.scala 2309:34] - node _T_1698 = bits(_T_1697, 0, 0) @[dec_tlu_ctl.scala 2309:62] - node _T_1699 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2309:98] - node _T_1700 = or(_T_1699, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2309:120] - node _T_1701 = eq(mhpme_vec[2], UInt<6>("h026")) @[dec_tlu_ctl.scala 2310:34] - node _T_1702 = bits(_T_1701, 0, 0) @[dec_tlu_ctl.scala 2310:62] - node _T_1703 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2310:92] - node _T_1704 = or(_T_1703, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2310:117] - node _T_1705 = eq(mhpme_vec[2], UInt<6>("h027")) @[dec_tlu_ctl.scala 2311:34] - node _T_1706 = bits(_T_1705, 0, 0) @[dec_tlu_ctl.scala 2311:62] - node _T_1707 = eq(mhpme_vec[2], UInt<6>("h028")) @[dec_tlu_ctl.scala 2312:34] - node _T_1708 = bits(_T_1707, 0, 0) @[dec_tlu_ctl.scala 2312:62] - node _T_1709 = eq(mhpme_vec[2], UInt<6>("h029")) @[dec_tlu_ctl.scala 2313:34] - node _T_1710 = bits(_T_1709, 0, 0) @[dec_tlu_ctl.scala 2313:62] - node _T_1711 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2313:97] - node _T_1712 = and(_T_1711, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2313:129] - node _T_1713 = eq(mhpme_vec[2], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2314:34] - node _T_1714 = bits(_T_1713, 0, 0) @[dec_tlu_ctl.scala 2314:62] - node _T_1715 = eq(mhpme_vec[2], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2315:34] - node _T_1716 = bits(_T_1715, 0, 0) @[dec_tlu_ctl.scala 2315:62] - node _T_1717 = eq(mhpme_vec[2], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2316:34] - node _T_1718 = bits(_T_1717, 0, 0) @[dec_tlu_ctl.scala 2316:62] - node _T_1719 = eq(mhpme_vec[2], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2317:34] - node _T_1720 = bits(_T_1719, 0, 0) @[dec_tlu_ctl.scala 2317:62] - node _T_1721 = eq(mhpme_vec[2], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2318:34] - node _T_1722 = bits(_T_1721, 0, 0) @[dec_tlu_ctl.scala 2318:62] - node _T_1723 = eq(mhpme_vec[2], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2319:34] - node _T_1724 = bits(_T_1723, 0, 0) @[dec_tlu_ctl.scala 2319:62] - node _T_1725 = eq(mhpme_vec[2], UInt<6>("h030")) @[dec_tlu_ctl.scala 2320:34] - node _T_1726 = bits(_T_1725, 0, 0) @[dec_tlu_ctl.scala 2320:62] - node _T_1727 = eq(mhpme_vec[2], UInt<6>("h031")) @[dec_tlu_ctl.scala 2321:34] - node _T_1728 = bits(_T_1727, 0, 0) @[dec_tlu_ctl.scala 2321:62] - node _T_1729 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2321:84] - node _T_1730 = bits(_T_1729, 0, 0) @[dec_tlu_ctl.scala 2321:84] - node _T_1731 = not(_T_1730) @[dec_tlu_ctl.scala 2321:73] - node _T_1732 = eq(mhpme_vec[2], UInt<6>("h032")) @[dec_tlu_ctl.scala 2322:34] - node _T_1733 = bits(_T_1732, 0, 0) @[dec_tlu_ctl.scala 2322:62] - node _T_1734 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2322:84] - node _T_1735 = bits(_T_1734, 0, 0) @[dec_tlu_ctl.scala 2322:84] - node _T_1736 = not(_T_1735) @[dec_tlu_ctl.scala 2322:73] - node _T_1737 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2322:107] - node _T_1738 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2322:118] - node _T_1739 = and(_T_1737, _T_1738) @[dec_tlu_ctl.scala 2322:113] - node _T_1740 = orr(_T_1739) @[dec_tlu_ctl.scala 2322:125] - node _T_1741 = and(_T_1736, _T_1740) @[dec_tlu_ctl.scala 2322:98] - node _T_1742 = eq(mhpme_vec[2], UInt<6>("h036")) @[dec_tlu_ctl.scala 2323:34] - node _T_1743 = bits(_T_1742, 0, 0) @[dec_tlu_ctl.scala 2323:62] - node _T_1744 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2323:91] - node _T_1745 = eq(mhpme_vec[2], UInt<6>("h037")) @[dec_tlu_ctl.scala 2324:34] - node _T_1746 = bits(_T_1745, 0, 0) @[dec_tlu_ctl.scala 2324:62] - node _T_1747 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2324:94] - node _T_1748 = eq(mhpme_vec[2], UInt<6>("h038")) @[dec_tlu_ctl.scala 2325:34] - node _T_1749 = bits(_T_1748, 0, 0) @[dec_tlu_ctl.scala 2325:62] - node _T_1750 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2325:94] - node _T_1751 = eq(mhpme_vec[2], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2327:34] - node _T_1752 = bits(_T_1751, 0, 0) @[dec_tlu_ctl.scala 2327:62] - node _T_1753 = eq(mhpme_vec[2], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2328:34] - node _T_1754 = bits(_T_1753, 0, 0) @[dec_tlu_ctl.scala 2328:62] - node _T_1755 = eq(mhpme_vec[2], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2329:34] - node _T_1756 = bits(_T_1755, 0, 0) @[dec_tlu_ctl.scala 2329:62] - node _T_1757 = eq(mhpme_vec[2], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2330:34] - node _T_1758 = bits(_T_1757, 0, 0) @[dec_tlu_ctl.scala 2330:62] - node _T_1759 = eq(mhpme_vec[2], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2331:34] - node _T_1760 = bits(_T_1759, 0, 0) @[dec_tlu_ctl.scala 2331:62] - node _T_1761 = mux(_T_1595, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1762 = mux(_T_1597, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1763 = mux(_T_1599, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1764 = mux(_T_1601, _T_1603, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1765 = mux(_T_1605, _T_1609, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1766 = mux(_T_1611, _T_1614, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1767 = mux(_T_1616, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1768 = mux(_T_1618, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1769 = mux(_T_1620, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1770 = mux(_T_1622, _T_1623, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1771 = mux(_T_1625, _T_1626, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1772 = mux(_T_1628, _T_1629, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1773 = mux(_T_1631, _T_1632, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1774 = mux(_T_1634, _T_1636, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1775 = mux(_T_1638, _T_1641, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1776 = mux(_T_1643, _T_1644, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1777 = mux(_T_1646, _T_1647, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1778 = mux(_T_1649, _T_1650, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1779 = mux(_T_1652, _T_1653, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1780 = mux(_T_1655, _T_1656, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1781 = mux(_T_1658, _T_1659, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1782 = mux(_T_1661, _T_1662, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1783 = mux(_T_1664, _T_1665, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1784 = mux(_T_1667, _T_1668, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1785 = mux(_T_1670, _T_1673, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1786 = mux(_T_1675, _T_1676, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1787 = mux(_T_1678, _T_1679, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1788 = mux(_T_1681, _T_1682, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1789 = mux(_T_1684, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1790 = mux(_T_1686, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1791 = mux(_T_1688, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1792 = mux(_T_1690, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1793 = mux(_T_1692, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1794 = mux(_T_1694, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1795 = mux(_T_1696, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1796 = mux(_T_1698, _T_1700, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1797 = mux(_T_1702, _T_1704, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1798 = mux(_T_1706, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1799 = mux(_T_1708, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1800 = mux(_T_1710, _T_1712, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1801 = mux(_T_1714, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1802 = mux(_T_1716, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1803 = mux(_T_1718, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1804 = mux(_T_1720, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1805 = mux(_T_1722, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1806 = mux(_T_1724, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1807 = mux(_T_1726, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1808 = mux(_T_1728, _T_1731, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1809 = mux(_T_1733, _T_1741, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1810 = mux(_T_1743, _T_1744, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1811 = mux(_T_1746, _T_1747, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1812 = mux(_T_1749, _T_1750, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1813 = mux(_T_1752, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1814 = mux(_T_1754, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1815 = mux(_T_1756, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1816 = mux(_T_1758, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1817 = mux(_T_1760, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_1818 = or(_T_1761, _T_1762) @[Mux.scala 27:72] + wire _T_1580 : UInt<1> @[Mux.scala 27:72] + _T_1580 <= _T_1579 @[Mux.scala 27:72] + node _T_1581 = and(_T_1299, _T_1580) @[dec_tlu_ctl.scala 2255:44] + mhpmc_inc_r[1] <= _T_1581 @[dec_tlu_ctl.scala 2255:19] + node _T_1582 = bits(mcountinhibit, 5, 5) @[dec_tlu_ctl.scala 2255:38] + node _T_1583 = not(_T_1582) @[dec_tlu_ctl.scala 2255:24] + node _T_1584 = eq(mhpme_vec[2], UInt<1>("h01")) @[dec_tlu_ctl.scala 2256:34] + node _T_1585 = bits(_T_1584, 0, 0) @[dec_tlu_ctl.scala 2256:62] + node _T_1586 = eq(mhpme_vec[2], UInt<2>("h02")) @[dec_tlu_ctl.scala 2257:34] + node _T_1587 = bits(_T_1586, 0, 0) @[dec_tlu_ctl.scala 2257:62] + node _T_1588 = eq(mhpme_vec[2], UInt<2>("h03")) @[dec_tlu_ctl.scala 2258:34] + node _T_1589 = bits(_T_1588, 0, 0) @[dec_tlu_ctl.scala 2258:62] + node _T_1590 = eq(mhpme_vec[2], UInt<3>("h04")) @[dec_tlu_ctl.scala 2259:34] + node _T_1591 = bits(_T_1590, 0, 0) @[dec_tlu_ctl.scala 2259:62] + node _T_1592 = not(io.illegal_r) @[dec_tlu_ctl.scala 2259:96] + node _T_1593 = and(io.tlu_i0_commit_cmt, _T_1592) @[dec_tlu_ctl.scala 2259:94] + node _T_1594 = eq(mhpme_vec[2], UInt<3>("h05")) @[dec_tlu_ctl.scala 2260:34] + node _T_1595 = bits(_T_1594, 0, 0) @[dec_tlu_ctl.scala 2260:62] + node _T_1596 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2260:96] + node _T_1597 = and(io.tlu_i0_commit_cmt, _T_1596) @[dec_tlu_ctl.scala 2260:94] + node _T_1598 = not(io.illegal_r) @[dec_tlu_ctl.scala 2260:117] + node _T_1599 = and(_T_1597, _T_1598) @[dec_tlu_ctl.scala 2260:115] + node _T_1600 = eq(mhpme_vec[2], UInt<3>("h06")) @[dec_tlu_ctl.scala 2261:34] + node _T_1601 = bits(_T_1600, 0, 0) @[dec_tlu_ctl.scala 2261:62] + node _T_1602 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2261:94] + node _T_1603 = not(io.illegal_r) @[dec_tlu_ctl.scala 2261:117] + node _T_1604 = and(_T_1602, _T_1603) @[dec_tlu_ctl.scala 2261:115] + node _T_1605 = eq(mhpme_vec[2], UInt<3>("h07")) @[dec_tlu_ctl.scala 2262:34] + node _T_1606 = bits(_T_1605, 0, 0) @[dec_tlu_ctl.scala 2262:62] + node _T_1607 = eq(mhpme_vec[2], UInt<4>("h08")) @[dec_tlu_ctl.scala 2263:34] + node _T_1608 = bits(_T_1607, 0, 0) @[dec_tlu_ctl.scala 2263:62] + node _T_1609 = eq(mhpme_vec[2], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2264:34] + node _T_1610 = bits(_T_1609, 0, 0) @[dec_tlu_ctl.scala 2264:62] + node _T_1611 = eq(mhpme_vec[2], UInt<4>("h09")) @[dec_tlu_ctl.scala 2265:34] + node _T_1612 = bits(_T_1611, 0, 0) @[dec_tlu_ctl.scala 2265:62] + node _T_1613 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2265:91] + node _T_1614 = eq(mhpme_vec[2], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2266:34] + node _T_1615 = bits(_T_1614, 0, 0) @[dec_tlu_ctl.scala 2266:62] + node _T_1616 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2266:105] + node _T_1617 = eq(mhpme_vec[2], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2267:34] + node _T_1618 = bits(_T_1617, 0, 0) @[dec_tlu_ctl.scala 2267:62] + node _T_1619 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2267:91] + node _T_1620 = eq(mhpme_vec[2], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2268:34] + node _T_1621 = bits(_T_1620, 0, 0) @[dec_tlu_ctl.scala 2268:62] + node _T_1622 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2268:91] + node _T_1623 = eq(mhpme_vec[2], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2269:34] + node _T_1624 = bits(_T_1623, 0, 0) @[dec_tlu_ctl.scala 2269:62] + node _T_1625 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2269:91] + node _T_1626 = and(_T_1625, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2269:100] + node _T_1627 = eq(mhpme_vec[2], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2270:34] + node _T_1628 = bits(_T_1627, 0, 0) @[dec_tlu_ctl.scala 2270:62] + node _T_1629 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2270:91] + node _T_1630 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2270:142] + node _T_1631 = and(_T_1629, _T_1630) @[dec_tlu_ctl.scala 2270:101] + node _T_1632 = eq(mhpme_vec[2], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2271:34] + node _T_1633 = bits(_T_1632, 0, 0) @[dec_tlu_ctl.scala 2271:59] + node _T_1634 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2271:89] + node _T_1635 = eq(mhpme_vec[2], UInt<5>("h010")) @[dec_tlu_ctl.scala 2272:34] + node _T_1636 = bits(_T_1635, 0, 0) @[dec_tlu_ctl.scala 2272:59] + node _T_1637 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2272:89] + node _T_1638 = eq(mhpme_vec[2], UInt<5>("h012")) @[dec_tlu_ctl.scala 2273:34] + node _T_1639 = bits(_T_1638, 0, 0) @[dec_tlu_ctl.scala 2273:59] + node _T_1640 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2273:89] + node _T_1641 = eq(mhpme_vec[2], UInt<5>("h011")) @[dec_tlu_ctl.scala 2274:34] + node _T_1642 = bits(_T_1641, 0, 0) @[dec_tlu_ctl.scala 2274:59] + node _T_1643 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2274:89] + node _T_1644 = eq(mhpme_vec[2], UInt<5>("h013")) @[dec_tlu_ctl.scala 2275:34] + node _T_1645 = bits(_T_1644, 0, 0) @[dec_tlu_ctl.scala 2275:59] + node _T_1646 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2275:89] + node _T_1647 = eq(mhpme_vec[2], UInt<5>("h014")) @[dec_tlu_ctl.scala 2276:34] + node _T_1648 = bits(_T_1647, 0, 0) @[dec_tlu_ctl.scala 2276:59] + node _T_1649 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2276:89] + node _T_1650 = eq(mhpme_vec[2], UInt<5>("h015")) @[dec_tlu_ctl.scala 2277:34] + node _T_1651 = bits(_T_1650, 0, 0) @[dec_tlu_ctl.scala 2277:59] + node _T_1652 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2277:89] + node _T_1653 = eq(mhpme_vec[2], UInt<5>("h016")) @[dec_tlu_ctl.scala 2278:34] + node _T_1654 = bits(_T_1653, 0, 0) @[dec_tlu_ctl.scala 2278:59] + node _T_1655 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2278:89] + node _T_1656 = eq(mhpme_vec[2], UInt<5>("h017")) @[dec_tlu_ctl.scala 2279:34] + node _T_1657 = bits(_T_1656, 0, 0) @[dec_tlu_ctl.scala 2279:59] + node _T_1658 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2279:89] + node _T_1659 = eq(mhpme_vec[2], UInt<5>("h018")) @[dec_tlu_ctl.scala 2280:34] + node _T_1660 = bits(_T_1659, 0, 0) @[dec_tlu_ctl.scala 2280:59] + node _T_1661 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2280:89] + node _T_1662 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2280:122] + node _T_1663 = or(_T_1661, _T_1662) @[dec_tlu_ctl.scala 2280:101] + node _T_1664 = eq(mhpme_vec[2], UInt<5>("h019")) @[dec_tlu_ctl.scala 2281:34] + node _T_1665 = bits(_T_1664, 0, 0) @[dec_tlu_ctl.scala 2281:62] + node _T_1666 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2281:95] + node _T_1667 = eq(mhpme_vec[2], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2282:34] + node _T_1668 = bits(_T_1667, 0, 0) @[dec_tlu_ctl.scala 2282:62] + node _T_1669 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2282:97] + node _T_1670 = eq(mhpme_vec[2], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2283:34] + node _T_1671 = bits(_T_1670, 0, 0) @[dec_tlu_ctl.scala 2283:62] + node _T_1672 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2283:110] + node _T_1673 = eq(mhpme_vec[2], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2284:34] + node _T_1674 = bits(_T_1673, 0, 0) @[dec_tlu_ctl.scala 2284:62] + node _T_1675 = eq(mhpme_vec[2], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2285:34] + node _T_1676 = bits(_T_1675, 0, 0) @[dec_tlu_ctl.scala 2285:62] + node _T_1677 = eq(mhpme_vec[2], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2286:34] + node _T_1678 = bits(_T_1677, 0, 0) @[dec_tlu_ctl.scala 2286:62] + node _T_1679 = eq(mhpme_vec[2], UInt<6>("h020")) @[dec_tlu_ctl.scala 2287:34] + node _T_1680 = bits(_T_1679, 0, 0) @[dec_tlu_ctl.scala 2287:62] + node _T_1681 = eq(mhpme_vec[2], UInt<6>("h022")) @[dec_tlu_ctl.scala 2288:34] + node _T_1682 = bits(_T_1681, 0, 0) @[dec_tlu_ctl.scala 2288:62] + node _T_1683 = eq(mhpme_vec[2], UInt<6>("h023")) @[dec_tlu_ctl.scala 2289:34] + node _T_1684 = bits(_T_1683, 0, 0) @[dec_tlu_ctl.scala 2289:62] + node _T_1685 = eq(mhpme_vec[2], UInt<6>("h024")) @[dec_tlu_ctl.scala 2290:34] + node _T_1686 = bits(_T_1685, 0, 0) @[dec_tlu_ctl.scala 2290:62] + node _T_1687 = eq(mhpme_vec[2], UInt<6>("h025")) @[dec_tlu_ctl.scala 2291:34] + node _T_1688 = bits(_T_1687, 0, 0) @[dec_tlu_ctl.scala 2291:62] + node _T_1689 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2291:98] + node _T_1690 = or(_T_1689, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2291:120] + node _T_1691 = eq(mhpme_vec[2], UInt<6>("h026")) @[dec_tlu_ctl.scala 2292:34] + node _T_1692 = bits(_T_1691, 0, 0) @[dec_tlu_ctl.scala 2292:62] + node _T_1693 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2292:92] + node _T_1694 = or(_T_1693, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2292:117] + node _T_1695 = eq(mhpme_vec[2], UInt<6>("h027")) @[dec_tlu_ctl.scala 2293:34] + node _T_1696 = bits(_T_1695, 0, 0) @[dec_tlu_ctl.scala 2293:62] + node _T_1697 = eq(mhpme_vec[2], UInt<6>("h028")) @[dec_tlu_ctl.scala 2294:34] + node _T_1698 = bits(_T_1697, 0, 0) @[dec_tlu_ctl.scala 2294:62] + node _T_1699 = eq(mhpme_vec[2], UInt<6>("h029")) @[dec_tlu_ctl.scala 2295:34] + node _T_1700 = bits(_T_1699, 0, 0) @[dec_tlu_ctl.scala 2295:62] + node _T_1701 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2295:97] + node _T_1702 = and(_T_1701, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2295:129] + node _T_1703 = eq(mhpme_vec[2], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2296:34] + node _T_1704 = bits(_T_1703, 0, 0) @[dec_tlu_ctl.scala 2296:62] + node _T_1705 = eq(mhpme_vec[2], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2297:34] + node _T_1706 = bits(_T_1705, 0, 0) @[dec_tlu_ctl.scala 2297:62] + node _T_1707 = eq(mhpme_vec[2], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2298:34] + node _T_1708 = bits(_T_1707, 0, 0) @[dec_tlu_ctl.scala 2298:62] + node _T_1709 = eq(mhpme_vec[2], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2299:34] + node _T_1710 = bits(_T_1709, 0, 0) @[dec_tlu_ctl.scala 2299:62] + node _T_1711 = eq(mhpme_vec[2], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2300:34] + node _T_1712 = bits(_T_1711, 0, 0) @[dec_tlu_ctl.scala 2300:62] + node _T_1713 = eq(mhpme_vec[2], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2301:34] + node _T_1714 = bits(_T_1713, 0, 0) @[dec_tlu_ctl.scala 2301:62] + node _T_1715 = eq(mhpme_vec[2], UInt<6>("h030")) @[dec_tlu_ctl.scala 2302:34] + node _T_1716 = bits(_T_1715, 0, 0) @[dec_tlu_ctl.scala 2302:62] + node _T_1717 = eq(mhpme_vec[2], UInt<6>("h031")) @[dec_tlu_ctl.scala 2303:34] + node _T_1718 = bits(_T_1717, 0, 0) @[dec_tlu_ctl.scala 2303:62] + node _T_1719 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2303:84] + node _T_1720 = bits(_T_1719, 0, 0) @[dec_tlu_ctl.scala 2303:84] + node _T_1721 = not(_T_1720) @[dec_tlu_ctl.scala 2303:73] + node _T_1722 = eq(mhpme_vec[2], UInt<6>("h032")) @[dec_tlu_ctl.scala 2304:34] + node _T_1723 = bits(_T_1722, 0, 0) @[dec_tlu_ctl.scala 2304:62] + node _T_1724 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2304:84] + node _T_1725 = bits(_T_1724, 0, 0) @[dec_tlu_ctl.scala 2304:84] + node _T_1726 = not(_T_1725) @[dec_tlu_ctl.scala 2304:73] + node _T_1727 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2304:107] + node _T_1728 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2304:118] + node _T_1729 = and(_T_1727, _T_1728) @[dec_tlu_ctl.scala 2304:113] + node _T_1730 = orr(_T_1729) @[dec_tlu_ctl.scala 2304:125] + node _T_1731 = and(_T_1726, _T_1730) @[dec_tlu_ctl.scala 2304:98] + node _T_1732 = eq(mhpme_vec[2], UInt<6>("h036")) @[dec_tlu_ctl.scala 2305:34] + node _T_1733 = bits(_T_1732, 0, 0) @[dec_tlu_ctl.scala 2305:62] + node _T_1734 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2305:91] + node _T_1735 = eq(mhpme_vec[2], UInt<6>("h037")) @[dec_tlu_ctl.scala 2306:34] + node _T_1736 = bits(_T_1735, 0, 0) @[dec_tlu_ctl.scala 2306:62] + node _T_1737 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2306:94] + node _T_1738 = eq(mhpme_vec[2], UInt<6>("h038")) @[dec_tlu_ctl.scala 2307:34] + node _T_1739 = bits(_T_1738, 0, 0) @[dec_tlu_ctl.scala 2307:62] + node _T_1740 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2307:94] + node _T_1741 = eq(mhpme_vec[2], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2309:34] + node _T_1742 = bits(_T_1741, 0, 0) @[dec_tlu_ctl.scala 2309:62] + node _T_1743 = eq(mhpme_vec[2], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2310:34] + node _T_1744 = bits(_T_1743, 0, 0) @[dec_tlu_ctl.scala 2310:62] + node _T_1745 = eq(mhpme_vec[2], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2311:34] + node _T_1746 = bits(_T_1745, 0, 0) @[dec_tlu_ctl.scala 2311:62] + node _T_1747 = eq(mhpme_vec[2], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2312:34] + node _T_1748 = bits(_T_1747, 0, 0) @[dec_tlu_ctl.scala 2312:62] + node _T_1749 = eq(mhpme_vec[2], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2313:34] + node _T_1750 = bits(_T_1749, 0, 0) @[dec_tlu_ctl.scala 2313:62] + node _T_1751 = mux(_T_1585, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1752 = mux(_T_1587, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1753 = mux(_T_1589, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1754 = mux(_T_1591, _T_1593, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1755 = mux(_T_1595, _T_1599, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1756 = mux(_T_1601, _T_1604, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1757 = mux(_T_1606, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1758 = mux(_T_1608, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1759 = mux(_T_1610, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1760 = mux(_T_1612, _T_1613, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1761 = mux(_T_1615, _T_1616, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1762 = mux(_T_1618, _T_1619, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1763 = mux(_T_1621, _T_1622, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1764 = mux(_T_1624, _T_1626, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1765 = mux(_T_1628, _T_1631, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1766 = mux(_T_1633, _T_1634, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1767 = mux(_T_1636, _T_1637, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1768 = mux(_T_1639, _T_1640, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1769 = mux(_T_1642, _T_1643, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1770 = mux(_T_1645, _T_1646, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1771 = mux(_T_1648, _T_1649, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1772 = mux(_T_1651, _T_1652, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1773 = mux(_T_1654, _T_1655, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1774 = mux(_T_1657, _T_1658, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1775 = mux(_T_1660, _T_1663, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1776 = mux(_T_1665, _T_1666, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1777 = mux(_T_1668, _T_1669, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1778 = mux(_T_1671, _T_1672, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1779 = mux(_T_1674, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1780 = mux(_T_1676, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1781 = mux(_T_1678, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1782 = mux(_T_1680, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1783 = mux(_T_1682, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1784 = mux(_T_1684, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1785 = mux(_T_1686, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1786 = mux(_T_1688, _T_1690, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1787 = mux(_T_1692, _T_1694, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1788 = mux(_T_1696, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1789 = mux(_T_1698, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1790 = mux(_T_1700, _T_1702, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1791 = mux(_T_1704, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1792 = mux(_T_1706, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1793 = mux(_T_1708, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1794 = mux(_T_1710, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1795 = mux(_T_1712, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1796 = mux(_T_1714, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1797 = mux(_T_1716, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1798 = mux(_T_1718, _T_1721, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1799 = mux(_T_1723, _T_1731, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1800 = mux(_T_1733, _T_1734, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1801 = mux(_T_1736, _T_1737, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1802 = mux(_T_1739, _T_1740, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1803 = mux(_T_1742, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1804 = mux(_T_1744, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1805 = mux(_T_1746, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1806 = mux(_T_1748, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1807 = mux(_T_1750, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_1808 = or(_T_1751, _T_1752) @[Mux.scala 27:72] + node _T_1809 = or(_T_1808, _T_1753) @[Mux.scala 27:72] + node _T_1810 = or(_T_1809, _T_1754) @[Mux.scala 27:72] + node _T_1811 = or(_T_1810, _T_1755) @[Mux.scala 27:72] + node _T_1812 = or(_T_1811, _T_1756) @[Mux.scala 27:72] + node _T_1813 = or(_T_1812, _T_1757) @[Mux.scala 27:72] + node _T_1814 = or(_T_1813, _T_1758) @[Mux.scala 27:72] + node _T_1815 = or(_T_1814, _T_1759) @[Mux.scala 27:72] + node _T_1816 = or(_T_1815, _T_1760) @[Mux.scala 27:72] + node _T_1817 = or(_T_1816, _T_1761) @[Mux.scala 27:72] + node _T_1818 = or(_T_1817, _T_1762) @[Mux.scala 27:72] node _T_1819 = or(_T_1818, _T_1763) @[Mux.scala 27:72] node _T_1820 = or(_T_1819, _T_1764) @[Mux.scala 27:72] node _T_1821 = or(_T_1820, _T_1765) @[Mux.scala 27:72] @@ -75194,247 +75194,247 @@ circuit quasar : node _T_1861 = or(_T_1860, _T_1805) @[Mux.scala 27:72] node _T_1862 = or(_T_1861, _T_1806) @[Mux.scala 27:72] node _T_1863 = or(_T_1862, _T_1807) @[Mux.scala 27:72] - node _T_1864 = or(_T_1863, _T_1808) @[Mux.scala 27:72] - node _T_1865 = or(_T_1864, _T_1809) @[Mux.scala 27:72] - node _T_1866 = or(_T_1865, _T_1810) @[Mux.scala 27:72] - node _T_1867 = or(_T_1866, _T_1811) @[Mux.scala 27:72] - node _T_1868 = or(_T_1867, _T_1812) @[Mux.scala 27:72] - node _T_1869 = or(_T_1868, _T_1813) @[Mux.scala 27:72] - node _T_1870 = or(_T_1869, _T_1814) @[Mux.scala 27:72] - node _T_1871 = or(_T_1870, _T_1815) @[Mux.scala 27:72] - node _T_1872 = or(_T_1871, _T_1816) @[Mux.scala 27:72] - node _T_1873 = or(_T_1872, _T_1817) @[Mux.scala 27:72] - wire _T_1874 : UInt<1> @[Mux.scala 27:72] - _T_1874 <= _T_1873 @[Mux.scala 27:72] - node _T_1875 = and(_T_1593, _T_1874) @[dec_tlu_ctl.scala 2273:44] - mhpmc_inc_r[2] <= _T_1875 @[dec_tlu_ctl.scala 2273:19] - node _T_1876 = bits(mcountinhibit, 6, 6) @[dec_tlu_ctl.scala 2273:38] - node _T_1877 = not(_T_1876) @[dec_tlu_ctl.scala 2273:24] - node _T_1878 = eq(mhpme_vec[3], UInt<1>("h01")) @[dec_tlu_ctl.scala 2274:34] - node _T_1879 = bits(_T_1878, 0, 0) @[dec_tlu_ctl.scala 2274:62] - node _T_1880 = eq(mhpme_vec[3], UInt<2>("h02")) @[dec_tlu_ctl.scala 2275:34] - node _T_1881 = bits(_T_1880, 0, 0) @[dec_tlu_ctl.scala 2275:62] - node _T_1882 = eq(mhpme_vec[3], UInt<2>("h03")) @[dec_tlu_ctl.scala 2276:34] - node _T_1883 = bits(_T_1882, 0, 0) @[dec_tlu_ctl.scala 2276:62] - node _T_1884 = eq(mhpme_vec[3], UInt<3>("h04")) @[dec_tlu_ctl.scala 2277:34] - node _T_1885 = bits(_T_1884, 0, 0) @[dec_tlu_ctl.scala 2277:62] - node _T_1886 = not(io.illegal_r) @[dec_tlu_ctl.scala 2277:96] - node _T_1887 = and(io.tlu_i0_commit_cmt, _T_1886) @[dec_tlu_ctl.scala 2277:94] - node _T_1888 = eq(mhpme_vec[3], UInt<3>("h05")) @[dec_tlu_ctl.scala 2278:34] - node _T_1889 = bits(_T_1888, 0, 0) @[dec_tlu_ctl.scala 2278:62] - node _T_1890 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2278:96] - node _T_1891 = and(io.tlu_i0_commit_cmt, _T_1890) @[dec_tlu_ctl.scala 2278:94] - node _T_1892 = not(io.illegal_r) @[dec_tlu_ctl.scala 2278:117] - node _T_1893 = and(_T_1891, _T_1892) @[dec_tlu_ctl.scala 2278:115] - node _T_1894 = eq(mhpme_vec[3], UInt<3>("h06")) @[dec_tlu_ctl.scala 2279:34] - node _T_1895 = bits(_T_1894, 0, 0) @[dec_tlu_ctl.scala 2279:62] - node _T_1896 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2279:94] - node _T_1897 = not(io.illegal_r) @[dec_tlu_ctl.scala 2279:117] - node _T_1898 = and(_T_1896, _T_1897) @[dec_tlu_ctl.scala 2279:115] - node _T_1899 = eq(mhpme_vec[3], UInt<3>("h07")) @[dec_tlu_ctl.scala 2280:34] - node _T_1900 = bits(_T_1899, 0, 0) @[dec_tlu_ctl.scala 2280:62] - node _T_1901 = eq(mhpme_vec[3], UInt<4>("h08")) @[dec_tlu_ctl.scala 2281:34] - node _T_1902 = bits(_T_1901, 0, 0) @[dec_tlu_ctl.scala 2281:62] - node _T_1903 = eq(mhpme_vec[3], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2282:34] - node _T_1904 = bits(_T_1903, 0, 0) @[dec_tlu_ctl.scala 2282:62] - node _T_1905 = eq(mhpme_vec[3], UInt<4>("h09")) @[dec_tlu_ctl.scala 2283:34] - node _T_1906 = bits(_T_1905, 0, 0) @[dec_tlu_ctl.scala 2283:62] - node _T_1907 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2283:91] - node _T_1908 = eq(mhpme_vec[3], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2284:34] - node _T_1909 = bits(_T_1908, 0, 0) @[dec_tlu_ctl.scala 2284:62] - node _T_1910 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2284:105] - node _T_1911 = eq(mhpme_vec[3], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2285:34] - node _T_1912 = bits(_T_1911, 0, 0) @[dec_tlu_ctl.scala 2285:62] - node _T_1913 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2285:91] - node _T_1914 = eq(mhpme_vec[3], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2286:34] - node _T_1915 = bits(_T_1914, 0, 0) @[dec_tlu_ctl.scala 2286:62] - node _T_1916 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2286:91] - node _T_1917 = eq(mhpme_vec[3], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2287:34] - node _T_1918 = bits(_T_1917, 0, 0) @[dec_tlu_ctl.scala 2287:62] - node _T_1919 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2287:91] - node _T_1920 = and(_T_1919, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2287:100] - node _T_1921 = eq(mhpme_vec[3], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2288:34] - node _T_1922 = bits(_T_1921, 0, 0) @[dec_tlu_ctl.scala 2288:62] - node _T_1923 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2288:91] - node _T_1924 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2288:142] - node _T_1925 = and(_T_1923, _T_1924) @[dec_tlu_ctl.scala 2288:101] - node _T_1926 = eq(mhpme_vec[3], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2289:34] - node _T_1927 = bits(_T_1926, 0, 0) @[dec_tlu_ctl.scala 2289:59] - node _T_1928 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2289:89] - node _T_1929 = eq(mhpme_vec[3], UInt<5>("h010")) @[dec_tlu_ctl.scala 2290:34] - node _T_1930 = bits(_T_1929, 0, 0) @[dec_tlu_ctl.scala 2290:59] - node _T_1931 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2290:89] - node _T_1932 = eq(mhpme_vec[3], UInt<5>("h012")) @[dec_tlu_ctl.scala 2291:34] - node _T_1933 = bits(_T_1932, 0, 0) @[dec_tlu_ctl.scala 2291:59] - node _T_1934 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2291:89] - node _T_1935 = eq(mhpme_vec[3], UInt<5>("h011")) @[dec_tlu_ctl.scala 2292:34] - node _T_1936 = bits(_T_1935, 0, 0) @[dec_tlu_ctl.scala 2292:59] - node _T_1937 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2292:89] - node _T_1938 = eq(mhpme_vec[3], UInt<5>("h013")) @[dec_tlu_ctl.scala 2293:34] - node _T_1939 = bits(_T_1938, 0, 0) @[dec_tlu_ctl.scala 2293:59] - node _T_1940 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2293:89] - node _T_1941 = eq(mhpme_vec[3], UInt<5>("h014")) @[dec_tlu_ctl.scala 2294:34] - node _T_1942 = bits(_T_1941, 0, 0) @[dec_tlu_ctl.scala 2294:59] - node _T_1943 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2294:89] - node _T_1944 = eq(mhpme_vec[3], UInt<5>("h015")) @[dec_tlu_ctl.scala 2295:34] - node _T_1945 = bits(_T_1944, 0, 0) @[dec_tlu_ctl.scala 2295:59] - node _T_1946 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2295:89] - node _T_1947 = eq(mhpme_vec[3], UInt<5>("h016")) @[dec_tlu_ctl.scala 2296:34] - node _T_1948 = bits(_T_1947, 0, 0) @[dec_tlu_ctl.scala 2296:59] - node _T_1949 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2296:89] - node _T_1950 = eq(mhpme_vec[3], UInt<5>("h017")) @[dec_tlu_ctl.scala 2297:34] - node _T_1951 = bits(_T_1950, 0, 0) @[dec_tlu_ctl.scala 2297:59] - node _T_1952 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2297:89] - node _T_1953 = eq(mhpme_vec[3], UInt<5>("h018")) @[dec_tlu_ctl.scala 2298:34] - node _T_1954 = bits(_T_1953, 0, 0) @[dec_tlu_ctl.scala 2298:59] - node _T_1955 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2298:89] - node _T_1956 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2298:122] - node _T_1957 = or(_T_1955, _T_1956) @[dec_tlu_ctl.scala 2298:101] - node _T_1958 = eq(mhpme_vec[3], UInt<5>("h019")) @[dec_tlu_ctl.scala 2299:34] - node _T_1959 = bits(_T_1958, 0, 0) @[dec_tlu_ctl.scala 2299:62] - node _T_1960 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2299:95] - node _T_1961 = eq(mhpme_vec[3], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2300:34] - node _T_1962 = bits(_T_1961, 0, 0) @[dec_tlu_ctl.scala 2300:62] - node _T_1963 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2300:97] - node _T_1964 = eq(mhpme_vec[3], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2301:34] - node _T_1965 = bits(_T_1964, 0, 0) @[dec_tlu_ctl.scala 2301:62] - node _T_1966 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2301:110] - node _T_1967 = eq(mhpme_vec[3], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2302:34] - node _T_1968 = bits(_T_1967, 0, 0) @[dec_tlu_ctl.scala 2302:62] - node _T_1969 = eq(mhpme_vec[3], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2303:34] - node _T_1970 = bits(_T_1969, 0, 0) @[dec_tlu_ctl.scala 2303:62] - node _T_1971 = eq(mhpme_vec[3], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2304:34] - node _T_1972 = bits(_T_1971, 0, 0) @[dec_tlu_ctl.scala 2304:62] - node _T_1973 = eq(mhpme_vec[3], UInt<6>("h020")) @[dec_tlu_ctl.scala 2305:34] - node _T_1974 = bits(_T_1973, 0, 0) @[dec_tlu_ctl.scala 2305:62] - node _T_1975 = eq(mhpme_vec[3], UInt<6>("h022")) @[dec_tlu_ctl.scala 2306:34] - node _T_1976 = bits(_T_1975, 0, 0) @[dec_tlu_ctl.scala 2306:62] - node _T_1977 = eq(mhpme_vec[3], UInt<6>("h023")) @[dec_tlu_ctl.scala 2307:34] - node _T_1978 = bits(_T_1977, 0, 0) @[dec_tlu_ctl.scala 2307:62] - node _T_1979 = eq(mhpme_vec[3], UInt<6>("h024")) @[dec_tlu_ctl.scala 2308:34] - node _T_1980 = bits(_T_1979, 0, 0) @[dec_tlu_ctl.scala 2308:62] - node _T_1981 = eq(mhpme_vec[3], UInt<6>("h025")) @[dec_tlu_ctl.scala 2309:34] - node _T_1982 = bits(_T_1981, 0, 0) @[dec_tlu_ctl.scala 2309:62] - node _T_1983 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2309:98] - node _T_1984 = or(_T_1983, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2309:120] - node _T_1985 = eq(mhpme_vec[3], UInt<6>("h026")) @[dec_tlu_ctl.scala 2310:34] - node _T_1986 = bits(_T_1985, 0, 0) @[dec_tlu_ctl.scala 2310:62] - node _T_1987 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2310:92] - node _T_1988 = or(_T_1987, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2310:117] - node _T_1989 = eq(mhpme_vec[3], UInt<6>("h027")) @[dec_tlu_ctl.scala 2311:34] - node _T_1990 = bits(_T_1989, 0, 0) @[dec_tlu_ctl.scala 2311:62] - node _T_1991 = eq(mhpme_vec[3], UInt<6>("h028")) @[dec_tlu_ctl.scala 2312:34] - node _T_1992 = bits(_T_1991, 0, 0) @[dec_tlu_ctl.scala 2312:62] - node _T_1993 = eq(mhpme_vec[3], UInt<6>("h029")) @[dec_tlu_ctl.scala 2313:34] - node _T_1994 = bits(_T_1993, 0, 0) @[dec_tlu_ctl.scala 2313:62] - node _T_1995 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2313:97] - node _T_1996 = and(_T_1995, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2313:129] - node _T_1997 = eq(mhpme_vec[3], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2314:34] - node _T_1998 = bits(_T_1997, 0, 0) @[dec_tlu_ctl.scala 2314:62] - node _T_1999 = eq(mhpme_vec[3], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2315:34] - node _T_2000 = bits(_T_1999, 0, 0) @[dec_tlu_ctl.scala 2315:62] - node _T_2001 = eq(mhpme_vec[3], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2316:34] - node _T_2002 = bits(_T_2001, 0, 0) @[dec_tlu_ctl.scala 2316:62] - node _T_2003 = eq(mhpme_vec[3], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2317:34] - node _T_2004 = bits(_T_2003, 0, 0) @[dec_tlu_ctl.scala 2317:62] - node _T_2005 = eq(mhpme_vec[3], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2318:34] - node _T_2006 = bits(_T_2005, 0, 0) @[dec_tlu_ctl.scala 2318:62] - node _T_2007 = eq(mhpme_vec[3], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2319:34] - node _T_2008 = bits(_T_2007, 0, 0) @[dec_tlu_ctl.scala 2319:62] - node _T_2009 = eq(mhpme_vec[3], UInt<6>("h030")) @[dec_tlu_ctl.scala 2320:34] - node _T_2010 = bits(_T_2009, 0, 0) @[dec_tlu_ctl.scala 2320:62] - node _T_2011 = eq(mhpme_vec[3], UInt<6>("h031")) @[dec_tlu_ctl.scala 2321:34] - node _T_2012 = bits(_T_2011, 0, 0) @[dec_tlu_ctl.scala 2321:62] - node _T_2013 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2321:84] - node _T_2014 = bits(_T_2013, 0, 0) @[dec_tlu_ctl.scala 2321:84] - node _T_2015 = not(_T_2014) @[dec_tlu_ctl.scala 2321:73] - node _T_2016 = eq(mhpme_vec[3], UInt<6>("h032")) @[dec_tlu_ctl.scala 2322:34] - node _T_2017 = bits(_T_2016, 0, 0) @[dec_tlu_ctl.scala 2322:62] - node _T_2018 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2322:84] - node _T_2019 = bits(_T_2018, 0, 0) @[dec_tlu_ctl.scala 2322:84] - node _T_2020 = not(_T_2019) @[dec_tlu_ctl.scala 2322:73] - node _T_2021 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2322:107] - node _T_2022 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2322:118] - node _T_2023 = and(_T_2021, _T_2022) @[dec_tlu_ctl.scala 2322:113] - node _T_2024 = orr(_T_2023) @[dec_tlu_ctl.scala 2322:125] - node _T_2025 = and(_T_2020, _T_2024) @[dec_tlu_ctl.scala 2322:98] - node _T_2026 = eq(mhpme_vec[3], UInt<6>("h036")) @[dec_tlu_ctl.scala 2323:34] - node _T_2027 = bits(_T_2026, 0, 0) @[dec_tlu_ctl.scala 2323:62] - node _T_2028 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2323:91] - node _T_2029 = eq(mhpme_vec[3], UInt<6>("h037")) @[dec_tlu_ctl.scala 2324:34] - node _T_2030 = bits(_T_2029, 0, 0) @[dec_tlu_ctl.scala 2324:62] - node _T_2031 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2324:94] - node _T_2032 = eq(mhpme_vec[3], UInt<6>("h038")) @[dec_tlu_ctl.scala 2325:34] - node _T_2033 = bits(_T_2032, 0, 0) @[dec_tlu_ctl.scala 2325:62] - node _T_2034 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2325:94] - node _T_2035 = eq(mhpme_vec[3], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2327:34] - node _T_2036 = bits(_T_2035, 0, 0) @[dec_tlu_ctl.scala 2327:62] - node _T_2037 = eq(mhpme_vec[3], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2328:34] - node _T_2038 = bits(_T_2037, 0, 0) @[dec_tlu_ctl.scala 2328:62] - node _T_2039 = eq(mhpme_vec[3], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2329:34] - node _T_2040 = bits(_T_2039, 0, 0) @[dec_tlu_ctl.scala 2329:62] - node _T_2041 = eq(mhpme_vec[3], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2330:34] - node _T_2042 = bits(_T_2041, 0, 0) @[dec_tlu_ctl.scala 2330:62] - node _T_2043 = eq(mhpme_vec[3], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2331:34] - node _T_2044 = bits(_T_2043, 0, 0) @[dec_tlu_ctl.scala 2331:62] - node _T_2045 = mux(_T_1879, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2046 = mux(_T_1881, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2047 = mux(_T_1883, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2048 = mux(_T_1885, _T_1887, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2049 = mux(_T_1889, _T_1893, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2050 = mux(_T_1895, _T_1898, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2051 = mux(_T_1900, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2052 = mux(_T_1902, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2053 = mux(_T_1904, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2054 = mux(_T_1906, _T_1907, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2055 = mux(_T_1909, _T_1910, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2056 = mux(_T_1912, _T_1913, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2057 = mux(_T_1915, _T_1916, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2058 = mux(_T_1918, _T_1920, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2059 = mux(_T_1922, _T_1925, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2060 = mux(_T_1927, _T_1928, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2061 = mux(_T_1930, _T_1931, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2062 = mux(_T_1933, _T_1934, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2063 = mux(_T_1936, _T_1937, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2064 = mux(_T_1939, _T_1940, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2065 = mux(_T_1942, _T_1943, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2066 = mux(_T_1945, _T_1946, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2067 = mux(_T_1948, _T_1949, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2068 = mux(_T_1951, _T_1952, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2069 = mux(_T_1954, _T_1957, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2070 = mux(_T_1959, _T_1960, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2071 = mux(_T_1962, _T_1963, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2072 = mux(_T_1965, _T_1966, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2073 = mux(_T_1968, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2074 = mux(_T_1970, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2075 = mux(_T_1972, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2076 = mux(_T_1974, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2077 = mux(_T_1976, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2078 = mux(_T_1978, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2079 = mux(_T_1980, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2080 = mux(_T_1982, _T_1984, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2081 = mux(_T_1986, _T_1988, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2082 = mux(_T_1990, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2083 = mux(_T_1992, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2084 = mux(_T_1994, _T_1996, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2085 = mux(_T_1998, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2086 = mux(_T_2000, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2087 = mux(_T_2002, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2088 = mux(_T_2004, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2089 = mux(_T_2006, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2090 = mux(_T_2008, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2091 = mux(_T_2010, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2092 = mux(_T_2012, _T_2015, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2093 = mux(_T_2017, _T_2025, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2094 = mux(_T_2027, _T_2028, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2095 = mux(_T_2030, _T_2031, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2096 = mux(_T_2033, _T_2034, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2097 = mux(_T_2036, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2098 = mux(_T_2038, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2099 = mux(_T_2040, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2100 = mux(_T_2042, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2101 = mux(_T_2044, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2102 = or(_T_2045, _T_2046) @[Mux.scala 27:72] + wire _T_1864 : UInt<1> @[Mux.scala 27:72] + _T_1864 <= _T_1863 @[Mux.scala 27:72] + node _T_1865 = and(_T_1583, _T_1864) @[dec_tlu_ctl.scala 2255:44] + mhpmc_inc_r[2] <= _T_1865 @[dec_tlu_ctl.scala 2255:19] + node _T_1866 = bits(mcountinhibit, 6, 6) @[dec_tlu_ctl.scala 2255:38] + node _T_1867 = not(_T_1866) @[dec_tlu_ctl.scala 2255:24] + node _T_1868 = eq(mhpme_vec[3], UInt<1>("h01")) @[dec_tlu_ctl.scala 2256:34] + node _T_1869 = bits(_T_1868, 0, 0) @[dec_tlu_ctl.scala 2256:62] + node _T_1870 = eq(mhpme_vec[3], UInt<2>("h02")) @[dec_tlu_ctl.scala 2257:34] + node _T_1871 = bits(_T_1870, 0, 0) @[dec_tlu_ctl.scala 2257:62] + node _T_1872 = eq(mhpme_vec[3], UInt<2>("h03")) @[dec_tlu_ctl.scala 2258:34] + node _T_1873 = bits(_T_1872, 0, 0) @[dec_tlu_ctl.scala 2258:62] + node _T_1874 = eq(mhpme_vec[3], UInt<3>("h04")) @[dec_tlu_ctl.scala 2259:34] + node _T_1875 = bits(_T_1874, 0, 0) @[dec_tlu_ctl.scala 2259:62] + node _T_1876 = not(io.illegal_r) @[dec_tlu_ctl.scala 2259:96] + node _T_1877 = and(io.tlu_i0_commit_cmt, _T_1876) @[dec_tlu_ctl.scala 2259:94] + node _T_1878 = eq(mhpme_vec[3], UInt<3>("h05")) @[dec_tlu_ctl.scala 2260:34] + node _T_1879 = bits(_T_1878, 0, 0) @[dec_tlu_ctl.scala 2260:62] + node _T_1880 = not(io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2260:96] + node _T_1881 = and(io.tlu_i0_commit_cmt, _T_1880) @[dec_tlu_ctl.scala 2260:94] + node _T_1882 = not(io.illegal_r) @[dec_tlu_ctl.scala 2260:117] + node _T_1883 = and(_T_1881, _T_1882) @[dec_tlu_ctl.scala 2260:115] + node _T_1884 = eq(mhpme_vec[3], UInt<3>("h06")) @[dec_tlu_ctl.scala 2261:34] + node _T_1885 = bits(_T_1884, 0, 0) @[dec_tlu_ctl.scala 2261:62] + node _T_1886 = and(io.tlu_i0_commit_cmt, io.exu_pmu_i0_pc4) @[dec_tlu_ctl.scala 2261:94] + node _T_1887 = not(io.illegal_r) @[dec_tlu_ctl.scala 2261:117] + node _T_1888 = and(_T_1886, _T_1887) @[dec_tlu_ctl.scala 2261:115] + node _T_1889 = eq(mhpme_vec[3], UInt<3>("h07")) @[dec_tlu_ctl.scala 2262:34] + node _T_1890 = bits(_T_1889, 0, 0) @[dec_tlu_ctl.scala 2262:62] + node _T_1891 = eq(mhpme_vec[3], UInt<4>("h08")) @[dec_tlu_ctl.scala 2263:34] + node _T_1892 = bits(_T_1891, 0, 0) @[dec_tlu_ctl.scala 2263:62] + node _T_1893 = eq(mhpme_vec[3], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2264:34] + node _T_1894 = bits(_T_1893, 0, 0) @[dec_tlu_ctl.scala 2264:62] + node _T_1895 = eq(mhpme_vec[3], UInt<4>("h09")) @[dec_tlu_ctl.scala 2265:34] + node _T_1896 = bits(_T_1895, 0, 0) @[dec_tlu_ctl.scala 2265:62] + node _T_1897 = eq(pmu_i0_itype_qual, UInt<4>("h01")) @[dec_tlu_ctl.scala 2265:91] + node _T_1898 = eq(mhpme_vec[3], UInt<4>("h0a")) @[dec_tlu_ctl.scala 2266:34] + node _T_1899 = bits(_T_1898, 0, 0) @[dec_tlu_ctl.scala 2266:62] + node _T_1900 = and(io.dec_tlu_packet_r.pmu_divide, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2266:105] + node _T_1901 = eq(mhpme_vec[3], UInt<4>("h0b")) @[dec_tlu_ctl.scala 2267:34] + node _T_1902 = bits(_T_1901, 0, 0) @[dec_tlu_ctl.scala 2267:62] + node _T_1903 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2267:91] + node _T_1904 = eq(mhpme_vec[3], UInt<4>("h0c")) @[dec_tlu_ctl.scala 2268:34] + node _T_1905 = bits(_T_1904, 0, 0) @[dec_tlu_ctl.scala 2268:62] + node _T_1906 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2268:91] + node _T_1907 = eq(mhpme_vec[3], UInt<4>("h0d")) @[dec_tlu_ctl.scala 2269:34] + node _T_1908 = bits(_T_1907, 0, 0) @[dec_tlu_ctl.scala 2269:62] + node _T_1909 = eq(pmu_i0_itype_qual, UInt<4>("h02")) @[dec_tlu_ctl.scala 2269:91] + node _T_1910 = and(_T_1909, io.dec_tlu_packet_r.pmu_lsu_misaligned) @[dec_tlu_ctl.scala 2269:100] + node _T_1911 = eq(mhpme_vec[3], UInt<4>("h0e")) @[dec_tlu_ctl.scala 2270:34] + node _T_1912 = bits(_T_1911, 0, 0) @[dec_tlu_ctl.scala 2270:62] + node _T_1913 = eq(pmu_i0_itype_qual, UInt<4>("h03")) @[dec_tlu_ctl.scala 2270:91] + node _T_1914 = bits(io.dec_tlu_packet_r.pmu_lsu_misaligned, 0, 0) @[dec_tlu_ctl.scala 2270:142] + node _T_1915 = and(_T_1913, _T_1914) @[dec_tlu_ctl.scala 2270:101] + node _T_1916 = eq(mhpme_vec[3], UInt<4>("h0f")) @[dec_tlu_ctl.scala 2271:34] + node _T_1917 = bits(_T_1916, 0, 0) @[dec_tlu_ctl.scala 2271:59] + node _T_1918 = eq(pmu_i0_itype_qual, UInt<4>("h04")) @[dec_tlu_ctl.scala 2271:89] + node _T_1919 = eq(mhpme_vec[3], UInt<5>("h010")) @[dec_tlu_ctl.scala 2272:34] + node _T_1920 = bits(_T_1919, 0, 0) @[dec_tlu_ctl.scala 2272:59] + node _T_1921 = eq(pmu_i0_itype_qual, UInt<4>("h05")) @[dec_tlu_ctl.scala 2272:89] + node _T_1922 = eq(mhpme_vec[3], UInt<5>("h012")) @[dec_tlu_ctl.scala 2273:34] + node _T_1923 = bits(_T_1922, 0, 0) @[dec_tlu_ctl.scala 2273:59] + node _T_1924 = eq(pmu_i0_itype_qual, UInt<4>("h06")) @[dec_tlu_ctl.scala 2273:89] + node _T_1925 = eq(mhpme_vec[3], UInt<5>("h011")) @[dec_tlu_ctl.scala 2274:34] + node _T_1926 = bits(_T_1925, 0, 0) @[dec_tlu_ctl.scala 2274:59] + node _T_1927 = eq(pmu_i0_itype_qual, UInt<4>("h07")) @[dec_tlu_ctl.scala 2274:89] + node _T_1928 = eq(mhpme_vec[3], UInt<5>("h013")) @[dec_tlu_ctl.scala 2275:34] + node _T_1929 = bits(_T_1928, 0, 0) @[dec_tlu_ctl.scala 2275:59] + node _T_1930 = eq(pmu_i0_itype_qual, UInt<4>("h08")) @[dec_tlu_ctl.scala 2275:89] + node _T_1931 = eq(mhpme_vec[3], UInt<5>("h014")) @[dec_tlu_ctl.scala 2276:34] + node _T_1932 = bits(_T_1931, 0, 0) @[dec_tlu_ctl.scala 2276:59] + node _T_1933 = eq(pmu_i0_itype_qual, UInt<4>("h09")) @[dec_tlu_ctl.scala 2276:89] + node _T_1934 = eq(mhpme_vec[3], UInt<5>("h015")) @[dec_tlu_ctl.scala 2277:34] + node _T_1935 = bits(_T_1934, 0, 0) @[dec_tlu_ctl.scala 2277:59] + node _T_1936 = eq(pmu_i0_itype_qual, UInt<4>("h0a")) @[dec_tlu_ctl.scala 2277:89] + node _T_1937 = eq(mhpme_vec[3], UInt<5>("h016")) @[dec_tlu_ctl.scala 2278:34] + node _T_1938 = bits(_T_1937, 0, 0) @[dec_tlu_ctl.scala 2278:59] + node _T_1939 = eq(pmu_i0_itype_qual, UInt<4>("h0b")) @[dec_tlu_ctl.scala 2278:89] + node _T_1940 = eq(mhpme_vec[3], UInt<5>("h017")) @[dec_tlu_ctl.scala 2279:34] + node _T_1941 = bits(_T_1940, 0, 0) @[dec_tlu_ctl.scala 2279:59] + node _T_1942 = eq(pmu_i0_itype_qual, UInt<4>("h0c")) @[dec_tlu_ctl.scala 2279:89] + node _T_1943 = eq(mhpme_vec[3], UInt<5>("h018")) @[dec_tlu_ctl.scala 2280:34] + node _T_1944 = bits(_T_1943, 0, 0) @[dec_tlu_ctl.scala 2280:59] + node _T_1945 = eq(pmu_i0_itype_qual, UInt<4>("h0d")) @[dec_tlu_ctl.scala 2280:89] + node _T_1946 = eq(pmu_i0_itype_qual, UInt<4>("h0e")) @[dec_tlu_ctl.scala 2280:122] + node _T_1947 = or(_T_1945, _T_1946) @[dec_tlu_ctl.scala 2280:101] + node _T_1948 = eq(mhpme_vec[3], UInt<5>("h019")) @[dec_tlu_ctl.scala 2281:34] + node _T_1949 = bits(_T_1948, 0, 0) @[dec_tlu_ctl.scala 2281:62] + node _T_1950 = and(io.exu_pmu_i0_br_misp, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2281:95] + node _T_1951 = eq(mhpme_vec[3], UInt<5>("h01a")) @[dec_tlu_ctl.scala 2282:34] + node _T_1952 = bits(_T_1951, 0, 0) @[dec_tlu_ctl.scala 2282:62] + node _T_1953 = and(io.exu_pmu_i0_br_ataken, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2282:97] + node _T_1954 = eq(mhpme_vec[3], UInt<5>("h01b")) @[dec_tlu_ctl.scala 2283:34] + node _T_1955 = bits(_T_1954, 0, 0) @[dec_tlu_ctl.scala 2283:62] + node _T_1956 = and(io.dec_tlu_packet_r.pmu_i0_br_unpred, io.tlu_i0_commit_cmt) @[dec_tlu_ctl.scala 2283:110] + node _T_1957 = eq(mhpme_vec[3], UInt<5>("h01c")) @[dec_tlu_ctl.scala 2284:34] + node _T_1958 = bits(_T_1957, 0, 0) @[dec_tlu_ctl.scala 2284:62] + node _T_1959 = eq(mhpme_vec[3], UInt<5>("h01e")) @[dec_tlu_ctl.scala 2285:34] + node _T_1960 = bits(_T_1959, 0, 0) @[dec_tlu_ctl.scala 2285:62] + node _T_1961 = eq(mhpme_vec[3], UInt<5>("h01f")) @[dec_tlu_ctl.scala 2286:34] + node _T_1962 = bits(_T_1961, 0, 0) @[dec_tlu_ctl.scala 2286:62] + node _T_1963 = eq(mhpme_vec[3], UInt<6>("h020")) @[dec_tlu_ctl.scala 2287:34] + node _T_1964 = bits(_T_1963, 0, 0) @[dec_tlu_ctl.scala 2287:62] + node _T_1965 = eq(mhpme_vec[3], UInt<6>("h022")) @[dec_tlu_ctl.scala 2288:34] + node _T_1966 = bits(_T_1965, 0, 0) @[dec_tlu_ctl.scala 2288:62] + node _T_1967 = eq(mhpme_vec[3], UInt<6>("h023")) @[dec_tlu_ctl.scala 2289:34] + node _T_1968 = bits(_T_1967, 0, 0) @[dec_tlu_ctl.scala 2289:62] + node _T_1969 = eq(mhpme_vec[3], UInt<6>("h024")) @[dec_tlu_ctl.scala 2290:34] + node _T_1970 = bits(_T_1969, 0, 0) @[dec_tlu_ctl.scala 2290:62] + node _T_1971 = eq(mhpme_vec[3], UInt<6>("h025")) @[dec_tlu_ctl.scala 2291:34] + node _T_1972 = bits(_T_1971, 0, 0) @[dec_tlu_ctl.scala 2291:62] + node _T_1973 = or(io.i0_exception_valid_r, io.i0_trigger_hit_r) @[dec_tlu_ctl.scala 2291:98] + node _T_1974 = or(_T_1973, io.lsu_exc_valid_r) @[dec_tlu_ctl.scala 2291:120] + node _T_1975 = eq(mhpme_vec[3], UInt<6>("h026")) @[dec_tlu_ctl.scala 2292:34] + node _T_1976 = bits(_T_1975, 0, 0) @[dec_tlu_ctl.scala 2292:62] + node _T_1977 = or(io.take_timer_int, io.take_int_timer0_int) @[dec_tlu_ctl.scala 2292:92] + node _T_1978 = or(_T_1977, io.take_int_timer1_int) @[dec_tlu_ctl.scala 2292:117] + node _T_1979 = eq(mhpme_vec[3], UInt<6>("h027")) @[dec_tlu_ctl.scala 2293:34] + node _T_1980 = bits(_T_1979, 0, 0) @[dec_tlu_ctl.scala 2293:62] + node _T_1981 = eq(mhpme_vec[3], UInt<6>("h028")) @[dec_tlu_ctl.scala 2294:34] + node _T_1982 = bits(_T_1981, 0, 0) @[dec_tlu_ctl.scala 2294:62] + node _T_1983 = eq(mhpme_vec[3], UInt<6>("h029")) @[dec_tlu_ctl.scala 2295:34] + node _T_1984 = bits(_T_1983, 0, 0) @[dec_tlu_ctl.scala 2295:62] + node _T_1985 = or(io.dec_tlu_br0_error_r, io.dec_tlu_br0_start_error_r) @[dec_tlu_ctl.scala 2295:97] + node _T_1986 = and(_T_1985, io.rfpc_i0_r) @[dec_tlu_ctl.scala 2295:129] + node _T_1987 = eq(mhpme_vec[3], UInt<6>("h02a")) @[dec_tlu_ctl.scala 2296:34] + node _T_1988 = bits(_T_1987, 0, 0) @[dec_tlu_ctl.scala 2296:62] + node _T_1989 = eq(mhpme_vec[3], UInt<6>("h02b")) @[dec_tlu_ctl.scala 2297:34] + node _T_1990 = bits(_T_1989, 0, 0) @[dec_tlu_ctl.scala 2297:62] + node _T_1991 = eq(mhpme_vec[3], UInt<6>("h02c")) @[dec_tlu_ctl.scala 2298:34] + node _T_1992 = bits(_T_1991, 0, 0) @[dec_tlu_ctl.scala 2298:62] + node _T_1993 = eq(mhpme_vec[3], UInt<6>("h02d")) @[dec_tlu_ctl.scala 2299:34] + node _T_1994 = bits(_T_1993, 0, 0) @[dec_tlu_ctl.scala 2299:62] + node _T_1995 = eq(mhpme_vec[3], UInt<6>("h02e")) @[dec_tlu_ctl.scala 2300:34] + node _T_1996 = bits(_T_1995, 0, 0) @[dec_tlu_ctl.scala 2300:62] + node _T_1997 = eq(mhpme_vec[3], UInt<6>("h02f")) @[dec_tlu_ctl.scala 2301:34] + node _T_1998 = bits(_T_1997, 0, 0) @[dec_tlu_ctl.scala 2301:62] + node _T_1999 = eq(mhpme_vec[3], UInt<6>("h030")) @[dec_tlu_ctl.scala 2302:34] + node _T_2000 = bits(_T_1999, 0, 0) @[dec_tlu_ctl.scala 2302:62] + node _T_2001 = eq(mhpme_vec[3], UInt<6>("h031")) @[dec_tlu_ctl.scala 2303:34] + node _T_2002 = bits(_T_2001, 0, 0) @[dec_tlu_ctl.scala 2303:62] + node _T_2003 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2303:84] + node _T_2004 = bits(_T_2003, 0, 0) @[dec_tlu_ctl.scala 2303:84] + node _T_2005 = not(_T_2004) @[dec_tlu_ctl.scala 2303:73] + node _T_2006 = eq(mhpme_vec[3], UInt<6>("h032")) @[dec_tlu_ctl.scala 2304:34] + node _T_2007 = bits(_T_2006, 0, 0) @[dec_tlu_ctl.scala 2304:62] + node _T_2008 = dshr(io.mstatus, UInt<1>("h00")) @[dec_tlu_ctl.scala 2304:84] + node _T_2009 = bits(_T_2008, 0, 0) @[dec_tlu_ctl.scala 2304:84] + node _T_2010 = not(_T_2009) @[dec_tlu_ctl.scala 2304:73] + node _T_2011 = bits(io.mip, 5, 0) @[dec_tlu_ctl.scala 2304:107] + node _T_2012 = bits(mie, 5, 0) @[dec_tlu_ctl.scala 2304:118] + node _T_2013 = and(_T_2011, _T_2012) @[dec_tlu_ctl.scala 2304:113] + node _T_2014 = orr(_T_2013) @[dec_tlu_ctl.scala 2304:125] + node _T_2015 = and(_T_2010, _T_2014) @[dec_tlu_ctl.scala 2304:98] + node _T_2016 = eq(mhpme_vec[3], UInt<6>("h036")) @[dec_tlu_ctl.scala 2305:34] + node _T_2017 = bits(_T_2016, 0, 0) @[dec_tlu_ctl.scala 2305:62] + node _T_2018 = eq(pmu_i0_itype_qual, UInt<4>("h0f")) @[dec_tlu_ctl.scala 2305:91] + node _T_2019 = eq(mhpme_vec[3], UInt<6>("h037")) @[dec_tlu_ctl.scala 2306:34] + node _T_2020 = bits(_T_2019, 0, 0) @[dec_tlu_ctl.scala 2306:62] + node _T_2021 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_load_external_r) @[dec_tlu_ctl.scala 2306:94] + node _T_2022 = eq(mhpme_vec[3], UInt<6>("h038")) @[dec_tlu_ctl.scala 2307:34] + node _T_2023 = bits(_T_2022, 0, 0) @[dec_tlu_ctl.scala 2307:62] + node _T_2024 = and(io.tlu_i0_commit_cmt, io.lsu_pmu_store_external_r) @[dec_tlu_ctl.scala 2307:94] + node _T_2025 = eq(mhpme_vec[3], UInt<10>("h0200")) @[dec_tlu_ctl.scala 2309:34] + node _T_2026 = bits(_T_2025, 0, 0) @[dec_tlu_ctl.scala 2309:62] + node _T_2027 = eq(mhpme_vec[3], UInt<10>("h0201")) @[dec_tlu_ctl.scala 2310:34] + node _T_2028 = bits(_T_2027, 0, 0) @[dec_tlu_ctl.scala 2310:62] + node _T_2029 = eq(mhpme_vec[3], UInt<10>("h0202")) @[dec_tlu_ctl.scala 2311:34] + node _T_2030 = bits(_T_2029, 0, 0) @[dec_tlu_ctl.scala 2311:62] + node _T_2031 = eq(mhpme_vec[3], UInt<10>("h0203")) @[dec_tlu_ctl.scala 2312:34] + node _T_2032 = bits(_T_2031, 0, 0) @[dec_tlu_ctl.scala 2312:62] + node _T_2033 = eq(mhpme_vec[3], UInt<10>("h0204")) @[dec_tlu_ctl.scala 2313:34] + node _T_2034 = bits(_T_2033, 0, 0) @[dec_tlu_ctl.scala 2313:62] + node _T_2035 = mux(_T_1869, UInt<1>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2036 = mux(_T_1871, io.ifu_pmu_ic_hit, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2037 = mux(_T_1873, io.ifu_pmu_ic_miss, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2038 = mux(_T_1875, _T_1877, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2039 = mux(_T_1879, _T_1883, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2040 = mux(_T_1885, _T_1888, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2041 = mux(_T_1890, io.ifu_pmu_instr_aligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2042 = mux(_T_1892, io.dec_pmu_instr_decoded, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2043 = mux(_T_1894, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2044 = mux(_T_1896, _T_1897, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2045 = mux(_T_1899, _T_1900, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2046 = mux(_T_1902, _T_1903, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2047 = mux(_T_1905, _T_1906, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2048 = mux(_T_1908, _T_1910, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2049 = mux(_T_1912, _T_1915, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2050 = mux(_T_1917, _T_1918, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2051 = mux(_T_1920, _T_1921, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2052 = mux(_T_1923, _T_1924, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2053 = mux(_T_1926, _T_1927, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2054 = mux(_T_1929, _T_1930, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2055 = mux(_T_1932, _T_1933, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2056 = mux(_T_1935, _T_1936, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2057 = mux(_T_1938, _T_1939, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2058 = mux(_T_1941, _T_1942, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2059 = mux(_T_1944, _T_1947, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2060 = mux(_T_1949, _T_1950, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2061 = mux(_T_1952, _T_1953, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2062 = mux(_T_1955, _T_1956, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2063 = mux(_T_1958, io.ifu_pmu_fetch_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2064 = mux(_T_1960, io.dec_pmu_decode_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2065 = mux(_T_1962, io.dec_pmu_postsync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2066 = mux(_T_1964, io.dec_pmu_presync_stall, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2067 = mux(_T_1966, io.lsu_store_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2068 = mux(_T_1968, io.dma_dccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2069 = mux(_T_1970, io.dma_iccm_stall_any, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2070 = mux(_T_1972, _T_1974, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2071 = mux(_T_1976, _T_1978, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2072 = mux(_T_1980, io.take_ext_int, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2073 = mux(_T_1982, io.tlu_flush_lower_r, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2074 = mux(_T_1984, _T_1986, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2075 = mux(_T_1988, io.ifu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2076 = mux(_T_1990, io.lsu_pmu_bus_trxn, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2077 = mux(_T_1992, io.lsu_pmu_bus_misaligned, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2078 = mux(_T_1994, io.ifu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2079 = mux(_T_1996, io.lsu_pmu_bus_error, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2080 = mux(_T_1998, io.ifu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2081 = mux(_T_2000, io.lsu_pmu_bus_busy, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2082 = mux(_T_2002, _T_2005, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2083 = mux(_T_2007, _T_2015, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2084 = mux(_T_2017, _T_2018, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2085 = mux(_T_2020, _T_2021, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2086 = mux(_T_2023, _T_2024, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2087 = mux(_T_2026, io.dec_tlu_pmu_fw_halted, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2088 = mux(_T_2028, io.dma_pmu_any_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2089 = mux(_T_2030, io.dma_pmu_any_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2090 = mux(_T_2032, io.dma_pmu_dccm_read, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2091 = mux(_T_2034, io.dma_pmu_dccm_write, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2092 = or(_T_2035, _T_2036) @[Mux.scala 27:72] + node _T_2093 = or(_T_2092, _T_2037) @[Mux.scala 27:72] + node _T_2094 = or(_T_2093, _T_2038) @[Mux.scala 27:72] + node _T_2095 = or(_T_2094, _T_2039) @[Mux.scala 27:72] + node _T_2096 = or(_T_2095, _T_2040) @[Mux.scala 27:72] + node _T_2097 = or(_T_2096, _T_2041) @[Mux.scala 27:72] + node _T_2098 = or(_T_2097, _T_2042) @[Mux.scala 27:72] + node _T_2099 = or(_T_2098, _T_2043) @[Mux.scala 27:72] + node _T_2100 = or(_T_2099, _T_2044) @[Mux.scala 27:72] + node _T_2101 = or(_T_2100, _T_2045) @[Mux.scala 27:72] + node _T_2102 = or(_T_2101, _T_2046) @[Mux.scala 27:72] node _T_2103 = or(_T_2102, _T_2047) @[Mux.scala 27:72] node _T_2104 = or(_T_2103, _T_2048) @[Mux.scala 27:72] node _T_2105 = or(_T_2104, _T_2049) @[Mux.scala 27:72] @@ -75480,585 +75480,585 @@ circuit quasar : node _T_2145 = or(_T_2144, _T_2089) @[Mux.scala 27:72] node _T_2146 = or(_T_2145, _T_2090) @[Mux.scala 27:72] node _T_2147 = or(_T_2146, _T_2091) @[Mux.scala 27:72] - node _T_2148 = or(_T_2147, _T_2092) @[Mux.scala 27:72] - node _T_2149 = or(_T_2148, _T_2093) @[Mux.scala 27:72] - node _T_2150 = or(_T_2149, _T_2094) @[Mux.scala 27:72] - node _T_2151 = or(_T_2150, _T_2095) @[Mux.scala 27:72] - node _T_2152 = or(_T_2151, _T_2096) @[Mux.scala 27:72] - node _T_2153 = or(_T_2152, _T_2097) @[Mux.scala 27:72] - node _T_2154 = or(_T_2153, _T_2098) @[Mux.scala 27:72] - node _T_2155 = or(_T_2154, _T_2099) @[Mux.scala 27:72] - node _T_2156 = or(_T_2155, _T_2100) @[Mux.scala 27:72] - node _T_2157 = or(_T_2156, _T_2101) @[Mux.scala 27:72] - wire _T_2158 : UInt<1> @[Mux.scala 27:72] - _T_2158 <= _T_2157 @[Mux.scala 27:72] - node _T_2159 = and(_T_1877, _T_2158) @[dec_tlu_ctl.scala 2273:44] - mhpmc_inc_r[3] <= _T_2159 @[dec_tlu_ctl.scala 2273:19] - reg _T_2160 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2334:53] - _T_2160 <= mhpmc_inc_r[0] @[dec_tlu_ctl.scala 2334:53] - mhpmc_inc_r_d1[0] <= _T_2160 @[dec_tlu_ctl.scala 2334:20] - reg _T_2161 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2335:53] - _T_2161 <= mhpmc_inc_r[1] @[dec_tlu_ctl.scala 2335:53] - mhpmc_inc_r_d1[1] <= _T_2161 @[dec_tlu_ctl.scala 2335:20] - reg _T_2162 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2336:53] - _T_2162 <= mhpmc_inc_r[2] @[dec_tlu_ctl.scala 2336:53] - mhpmc_inc_r_d1[2] <= _T_2162 @[dec_tlu_ctl.scala 2336:20] - reg _T_2163 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2337:53] - _T_2163 <= mhpmc_inc_r[3] @[dec_tlu_ctl.scala 2337:53] - mhpmc_inc_r_d1[3] <= _T_2163 @[dec_tlu_ctl.scala 2337:20] - reg perfcnt_halted_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2338:56] - perfcnt_halted_d1 <= perfcnt_halted @[dec_tlu_ctl.scala 2338:56] - node _T_2164 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 2341:53] - node _T_2165 = and(io.dec_tlu_dbg_halted, _T_2164) @[dec_tlu_ctl.scala 2341:44] - node _T_2166 = or(_T_2165, io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2341:67] - perfcnt_halted <= _T_2166 @[dec_tlu_ctl.scala 2341:17] - node _T_2167 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 2342:70] - node _T_2168 = and(io.dec_tlu_dbg_halted, _T_2167) @[dec_tlu_ctl.scala 2342:61] - node _T_2169 = not(_T_2168) @[dec_tlu_ctl.scala 2342:37] - node _T_2170 = bits(_T_2169, 0, 0) @[Bitwise.scala 72:15] - node _T_2171 = mux(_T_2170, UInt<4>("h0f"), UInt<4>("h00")) @[Bitwise.scala 72:12] - node _T_2172 = bits(mhpme_vec[3], 9, 9) @[dec_tlu_ctl.scala 2342:104] - node _T_2173 = bits(mhpme_vec[2], 9, 9) @[dec_tlu_ctl.scala 2342:120] - node _T_2174 = bits(mhpme_vec[1], 9, 9) @[dec_tlu_ctl.scala 2342:136] - node _T_2175 = bits(mhpme_vec[0], 9, 9) @[dec_tlu_ctl.scala 2342:152] - node _T_2176 = cat(_T_2174, _T_2175) @[Cat.scala 29:58] - node _T_2177 = cat(_T_2172, _T_2173) @[Cat.scala 29:58] - node _T_2178 = cat(_T_2177, _T_2176) @[Cat.scala 29:58] - node perfcnt_during_sleep = and(_T_2171, _T_2178) @[dec_tlu_ctl.scala 2342:86] - node _T_2179 = bits(perfcnt_during_sleep, 0, 0) @[dec_tlu_ctl.scala 2344:88] - node _T_2180 = not(_T_2179) @[dec_tlu_ctl.scala 2344:67] - node _T_2181 = and(perfcnt_halted_d1, _T_2180) @[dec_tlu_ctl.scala 2344:65] - node _T_2182 = not(_T_2181) @[dec_tlu_ctl.scala 2344:45] - node _T_2183 = and(mhpmc_inc_r_d1[0], _T_2182) @[dec_tlu_ctl.scala 2344:43] - io.dec_tlu_perfcnt0 <= _T_2183 @[dec_tlu_ctl.scala 2344:22] - node _T_2184 = bits(perfcnt_during_sleep, 1, 1) @[dec_tlu_ctl.scala 2345:88] - node _T_2185 = not(_T_2184) @[dec_tlu_ctl.scala 2345:67] - node _T_2186 = and(perfcnt_halted_d1, _T_2185) @[dec_tlu_ctl.scala 2345:65] - node _T_2187 = not(_T_2186) @[dec_tlu_ctl.scala 2345:45] - node _T_2188 = and(mhpmc_inc_r_d1[1], _T_2187) @[dec_tlu_ctl.scala 2345:43] - io.dec_tlu_perfcnt1 <= _T_2188 @[dec_tlu_ctl.scala 2345:22] - node _T_2189 = bits(perfcnt_during_sleep, 2, 2) @[dec_tlu_ctl.scala 2346:88] - node _T_2190 = not(_T_2189) @[dec_tlu_ctl.scala 2346:67] - node _T_2191 = and(perfcnt_halted_d1, _T_2190) @[dec_tlu_ctl.scala 2346:65] - node _T_2192 = not(_T_2191) @[dec_tlu_ctl.scala 2346:45] - node _T_2193 = and(mhpmc_inc_r_d1[2], _T_2192) @[dec_tlu_ctl.scala 2346:43] - io.dec_tlu_perfcnt2 <= _T_2193 @[dec_tlu_ctl.scala 2346:22] - node _T_2194 = bits(perfcnt_during_sleep, 3, 3) @[dec_tlu_ctl.scala 2347:88] - node _T_2195 = not(_T_2194) @[dec_tlu_ctl.scala 2347:67] - node _T_2196 = and(perfcnt_halted_d1, _T_2195) @[dec_tlu_ctl.scala 2347:65] - node _T_2197 = not(_T_2196) @[dec_tlu_ctl.scala 2347:45] - node _T_2198 = and(mhpmc_inc_r_d1[3], _T_2197) @[dec_tlu_ctl.scala 2347:43] - io.dec_tlu_perfcnt3 <= _T_2198 @[dec_tlu_ctl.scala 2347:22] - node _T_2199 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2353:65] - node _T_2200 = eq(_T_2199, UInt<12>("h0b03")) @[dec_tlu_ctl.scala 2353:72] - node mhpmc3_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2200) @[dec_tlu_ctl.scala 2353:43] - node _T_2201 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2354:23] - node _T_2202 = bits(perfcnt_during_sleep, 0, 0) @[dec_tlu_ctl.scala 2354:61] - node _T_2203 = or(_T_2201, _T_2202) @[dec_tlu_ctl.scala 2354:39] - node _T_2204 = orr(mhpmc_inc_r[0]) @[dec_tlu_ctl.scala 2354:86] - node mhpmc3_wr_en1 = and(_T_2203, _T_2204) @[dec_tlu_ctl.scala 2354:66] - node mhpmc3_wr_en = or(mhpmc3_wr_en0, mhpmc3_wr_en1) @[dec_tlu_ctl.scala 2355:36] - node _T_2205 = bits(mhpmc3h, 31, 0) @[dec_tlu_ctl.scala 2358:28] - node _T_2206 = bits(mhpmc3, 31, 0) @[dec_tlu_ctl.scala 2358:41] - node _T_2207 = cat(_T_2205, _T_2206) @[Cat.scala 29:58] - node _T_2208 = cat(UInt<63>("h00"), mhpmc_inc_r[0]) @[Cat.scala 29:58] - node _T_2209 = add(_T_2207, _T_2208) @[dec_tlu_ctl.scala 2358:49] - node _T_2210 = tail(_T_2209, 1) @[dec_tlu_ctl.scala 2358:49] - mhpmc3_incr <= _T_2210 @[dec_tlu_ctl.scala 2358:14] - node _T_2211 = bits(mhpmc3_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2359:36] - node _T_2212 = bits(mhpmc3_incr, 31, 0) @[dec_tlu_ctl.scala 2359:76] - node mhpmc3_ns = mux(_T_2211, io.dec_csr_wrdata_r, _T_2212) @[dec_tlu_ctl.scala 2359:21] - node _T_2213 = bits(mhpmc3_wr_en, 0, 0) @[dec_tlu_ctl.scala 2361:42] + wire _T_2148 : UInt<1> @[Mux.scala 27:72] + _T_2148 <= _T_2147 @[Mux.scala 27:72] + node _T_2149 = and(_T_1867, _T_2148) @[dec_tlu_ctl.scala 2255:44] + mhpmc_inc_r[3] <= _T_2149 @[dec_tlu_ctl.scala 2255:19] + reg _T_2150 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2316:53] + _T_2150 <= mhpmc_inc_r[0] @[dec_tlu_ctl.scala 2316:53] + mhpmc_inc_r_d1[0] <= _T_2150 @[dec_tlu_ctl.scala 2316:20] + reg _T_2151 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2317:53] + _T_2151 <= mhpmc_inc_r[1] @[dec_tlu_ctl.scala 2317:53] + mhpmc_inc_r_d1[1] <= _T_2151 @[dec_tlu_ctl.scala 2317:20] + reg _T_2152 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2318:53] + _T_2152 <= mhpmc_inc_r[2] @[dec_tlu_ctl.scala 2318:53] + mhpmc_inc_r_d1[2] <= _T_2152 @[dec_tlu_ctl.scala 2318:20] + reg _T_2153 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2319:53] + _T_2153 <= mhpmc_inc_r[3] @[dec_tlu_ctl.scala 2319:53] + mhpmc_inc_r_d1[3] <= _T_2153 @[dec_tlu_ctl.scala 2319:20] + reg perfcnt_halted_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2320:56] + perfcnt_halted_d1 <= perfcnt_halted @[dec_tlu_ctl.scala 2320:56] + node _T_2154 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 2323:53] + node _T_2155 = and(io.dec_tlu_dbg_halted, _T_2154) @[dec_tlu_ctl.scala 2323:44] + node _T_2156 = or(_T_2155, io.dec_tlu_pmu_fw_halted) @[dec_tlu_ctl.scala 2323:67] + perfcnt_halted <= _T_2156 @[dec_tlu_ctl.scala 2323:17] + node _T_2157 = bits(io.dcsr, 10, 10) @[dec_tlu_ctl.scala 2324:70] + node _T_2158 = and(io.dec_tlu_dbg_halted, _T_2157) @[dec_tlu_ctl.scala 2324:61] + node _T_2159 = not(_T_2158) @[dec_tlu_ctl.scala 2324:37] + node _T_2160 = bits(_T_2159, 0, 0) @[Bitwise.scala 72:15] + node _T_2161 = mux(_T_2160, UInt<4>("h0f"), UInt<4>("h00")) @[Bitwise.scala 72:12] + node _T_2162 = bits(mhpme_vec[3], 9, 9) @[dec_tlu_ctl.scala 2324:104] + node _T_2163 = bits(mhpme_vec[2], 9, 9) @[dec_tlu_ctl.scala 2324:120] + node _T_2164 = bits(mhpme_vec[1], 9, 9) @[dec_tlu_ctl.scala 2324:136] + node _T_2165 = bits(mhpme_vec[0], 9, 9) @[dec_tlu_ctl.scala 2324:152] + node _T_2166 = cat(_T_2164, _T_2165) @[Cat.scala 29:58] + node _T_2167 = cat(_T_2162, _T_2163) @[Cat.scala 29:58] + node _T_2168 = cat(_T_2167, _T_2166) @[Cat.scala 29:58] + node perfcnt_during_sleep = and(_T_2161, _T_2168) @[dec_tlu_ctl.scala 2324:86] + node _T_2169 = bits(perfcnt_during_sleep, 0, 0) @[dec_tlu_ctl.scala 2326:88] + node _T_2170 = not(_T_2169) @[dec_tlu_ctl.scala 2326:67] + node _T_2171 = and(perfcnt_halted_d1, _T_2170) @[dec_tlu_ctl.scala 2326:65] + node _T_2172 = not(_T_2171) @[dec_tlu_ctl.scala 2326:45] + node _T_2173 = and(mhpmc_inc_r_d1[0], _T_2172) @[dec_tlu_ctl.scala 2326:43] + io.dec_tlu_perfcnt0 <= _T_2173 @[dec_tlu_ctl.scala 2326:22] + node _T_2174 = bits(perfcnt_during_sleep, 1, 1) @[dec_tlu_ctl.scala 2327:88] + node _T_2175 = not(_T_2174) @[dec_tlu_ctl.scala 2327:67] + node _T_2176 = and(perfcnt_halted_d1, _T_2175) @[dec_tlu_ctl.scala 2327:65] + node _T_2177 = not(_T_2176) @[dec_tlu_ctl.scala 2327:45] + node _T_2178 = and(mhpmc_inc_r_d1[1], _T_2177) @[dec_tlu_ctl.scala 2327:43] + io.dec_tlu_perfcnt1 <= _T_2178 @[dec_tlu_ctl.scala 2327:22] + node _T_2179 = bits(perfcnt_during_sleep, 2, 2) @[dec_tlu_ctl.scala 2328:88] + node _T_2180 = not(_T_2179) @[dec_tlu_ctl.scala 2328:67] + node _T_2181 = and(perfcnt_halted_d1, _T_2180) @[dec_tlu_ctl.scala 2328:65] + node _T_2182 = not(_T_2181) @[dec_tlu_ctl.scala 2328:45] + node _T_2183 = and(mhpmc_inc_r_d1[2], _T_2182) @[dec_tlu_ctl.scala 2328:43] + io.dec_tlu_perfcnt2 <= _T_2183 @[dec_tlu_ctl.scala 2328:22] + node _T_2184 = bits(perfcnt_during_sleep, 3, 3) @[dec_tlu_ctl.scala 2329:88] + node _T_2185 = not(_T_2184) @[dec_tlu_ctl.scala 2329:67] + node _T_2186 = and(perfcnt_halted_d1, _T_2185) @[dec_tlu_ctl.scala 2329:65] + node _T_2187 = not(_T_2186) @[dec_tlu_ctl.scala 2329:45] + node _T_2188 = and(mhpmc_inc_r_d1[3], _T_2187) @[dec_tlu_ctl.scala 2329:43] + io.dec_tlu_perfcnt3 <= _T_2188 @[dec_tlu_ctl.scala 2329:22] + node _T_2189 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2335:65] + node _T_2190 = eq(_T_2189, UInt<12>("h0b03")) @[dec_tlu_ctl.scala 2335:72] + node mhpmc3_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2190) @[dec_tlu_ctl.scala 2335:43] + node _T_2191 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2336:23] + node _T_2192 = bits(perfcnt_during_sleep, 0, 0) @[dec_tlu_ctl.scala 2336:61] + node _T_2193 = or(_T_2191, _T_2192) @[dec_tlu_ctl.scala 2336:39] + node _T_2194 = orr(mhpmc_inc_r[0]) @[dec_tlu_ctl.scala 2336:86] + node mhpmc3_wr_en1 = and(_T_2193, _T_2194) @[dec_tlu_ctl.scala 2336:66] + node mhpmc3_wr_en = or(mhpmc3_wr_en0, mhpmc3_wr_en1) @[dec_tlu_ctl.scala 2337:36] + node _T_2195 = bits(mhpmc3h, 31, 0) @[dec_tlu_ctl.scala 2340:28] + node _T_2196 = bits(mhpmc3, 31, 0) @[dec_tlu_ctl.scala 2340:41] + node _T_2197 = cat(_T_2195, _T_2196) @[Cat.scala 29:58] + node _T_2198 = cat(UInt<63>("h00"), mhpmc_inc_r[0]) @[Cat.scala 29:58] + node _T_2199 = add(_T_2197, _T_2198) @[dec_tlu_ctl.scala 2340:49] + node _T_2200 = tail(_T_2199, 1) @[dec_tlu_ctl.scala 2340:49] + mhpmc3_incr <= _T_2200 @[dec_tlu_ctl.scala 2340:14] + node _T_2201 = bits(mhpmc3_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2341:36] + node _T_2202 = bits(mhpmc3_incr, 31, 0) @[dec_tlu_ctl.scala 2341:76] + node mhpmc3_ns = mux(_T_2201, io.dec_csr_wrdata_r, _T_2202) @[dec_tlu_ctl.scala 2341:21] + node _T_2203 = bits(mhpmc3_wr_en, 0, 0) @[dec_tlu_ctl.scala 2343:42] inst rvclkhdr_26 of rvclkhdr_746 @[lib.scala 368:23] rvclkhdr_26.clock <= clock rvclkhdr_26.reset <= reset rvclkhdr_26.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_26.io.en <= _T_2213 @[lib.scala 371:17] + rvclkhdr_26.io.en <= _T_2203 @[lib.scala 371:17] rvclkhdr_26.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2214 : UInt, rvclkhdr_26.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2214 <= mhpmc3_ns @[lib.scala 374:16] - mhpmc3 <= _T_2214 @[dec_tlu_ctl.scala 2361:9] - node _T_2215 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2363:66] - node _T_2216 = eq(_T_2215, UInt<12>("h0b83")) @[dec_tlu_ctl.scala 2363:73] - node mhpmc3h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2216) @[dec_tlu_ctl.scala 2363:44] - node mhpmc3h_wr_en = or(mhpmc3h_wr_en0, mhpmc3_wr_en1) @[dec_tlu_ctl.scala 2364:38] - node _T_2217 = bits(mhpmc3h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2365:38] - node _T_2218 = bits(mhpmc3_incr, 63, 32) @[dec_tlu_ctl.scala 2365:78] - node mhpmc3h_ns = mux(_T_2217, io.dec_csr_wrdata_r, _T_2218) @[dec_tlu_ctl.scala 2365:22] - node _T_2219 = bits(mhpmc3h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2367:46] + reg _T_2204 : UInt, rvclkhdr_26.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2204 <= mhpmc3_ns @[lib.scala 374:16] + mhpmc3 <= _T_2204 @[dec_tlu_ctl.scala 2343:9] + node _T_2205 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2345:66] + node _T_2206 = eq(_T_2205, UInt<12>("h0b83")) @[dec_tlu_ctl.scala 2345:73] + node mhpmc3h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2206) @[dec_tlu_ctl.scala 2345:44] + node mhpmc3h_wr_en = or(mhpmc3h_wr_en0, mhpmc3_wr_en1) @[dec_tlu_ctl.scala 2346:38] + node _T_2207 = bits(mhpmc3h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2347:38] + node _T_2208 = bits(mhpmc3_incr, 63, 32) @[dec_tlu_ctl.scala 2347:78] + node mhpmc3h_ns = mux(_T_2207, io.dec_csr_wrdata_r, _T_2208) @[dec_tlu_ctl.scala 2347:22] + node _T_2209 = bits(mhpmc3h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2349:46] inst rvclkhdr_27 of rvclkhdr_747 @[lib.scala 368:23] rvclkhdr_27.clock <= clock rvclkhdr_27.reset <= reset rvclkhdr_27.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_27.io.en <= _T_2219 @[lib.scala 371:17] + rvclkhdr_27.io.en <= _T_2209 @[lib.scala 371:17] rvclkhdr_27.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2220 : UInt, rvclkhdr_27.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2220 <= mhpmc3h_ns @[lib.scala 374:16] - mhpmc3h <= _T_2220 @[dec_tlu_ctl.scala 2367:10] - node _T_2221 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2372:65] - node _T_2222 = eq(_T_2221, UInt<12>("h0b04")) @[dec_tlu_ctl.scala 2372:72] - node mhpmc4_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2222) @[dec_tlu_ctl.scala 2372:43] - node _T_2223 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2373:23] - node _T_2224 = bits(perfcnt_during_sleep, 1, 1) @[dec_tlu_ctl.scala 2373:61] - node _T_2225 = or(_T_2223, _T_2224) @[dec_tlu_ctl.scala 2373:39] - node _T_2226 = orr(mhpmc_inc_r[1]) @[dec_tlu_ctl.scala 2373:86] - node mhpmc4_wr_en1 = and(_T_2225, _T_2226) @[dec_tlu_ctl.scala 2373:66] - node mhpmc4_wr_en = or(mhpmc4_wr_en0, mhpmc4_wr_en1) @[dec_tlu_ctl.scala 2374:36] - node _T_2227 = bits(mhpmc4h, 31, 0) @[dec_tlu_ctl.scala 2378:28] - node _T_2228 = bits(mhpmc4, 31, 0) @[dec_tlu_ctl.scala 2378:41] - node _T_2229 = cat(_T_2227, _T_2228) @[Cat.scala 29:58] - node _T_2230 = cat(UInt<63>("h00"), mhpmc_inc_r[1]) @[Cat.scala 29:58] - node _T_2231 = add(_T_2229, _T_2230) @[dec_tlu_ctl.scala 2378:49] - node _T_2232 = tail(_T_2231, 1) @[dec_tlu_ctl.scala 2378:49] - mhpmc4_incr <= _T_2232 @[dec_tlu_ctl.scala 2378:14] - node _T_2233 = bits(mhpmc4_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2379:36] - node _T_2234 = bits(io.dec_csr_wrdata_r, 31, 0) @[dec_tlu_ctl.scala 2379:63] - node _T_2235 = bits(mhpmc4_incr, 31, 0) @[dec_tlu_ctl.scala 2379:82] - node mhpmc4_ns = mux(_T_2233, _T_2234, _T_2235) @[dec_tlu_ctl.scala 2379:21] - node _T_2236 = bits(mhpmc4_wr_en, 0, 0) @[dec_tlu_ctl.scala 2380:43] + reg _T_2210 : UInt, rvclkhdr_27.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2210 <= mhpmc3h_ns @[lib.scala 374:16] + mhpmc3h <= _T_2210 @[dec_tlu_ctl.scala 2349:10] + node _T_2211 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2354:65] + node _T_2212 = eq(_T_2211, UInt<12>("h0b04")) @[dec_tlu_ctl.scala 2354:72] + node mhpmc4_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2212) @[dec_tlu_ctl.scala 2354:43] + node _T_2213 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2355:23] + node _T_2214 = bits(perfcnt_during_sleep, 1, 1) @[dec_tlu_ctl.scala 2355:61] + node _T_2215 = or(_T_2213, _T_2214) @[dec_tlu_ctl.scala 2355:39] + node _T_2216 = orr(mhpmc_inc_r[1]) @[dec_tlu_ctl.scala 2355:86] + node mhpmc4_wr_en1 = and(_T_2215, _T_2216) @[dec_tlu_ctl.scala 2355:66] + node mhpmc4_wr_en = or(mhpmc4_wr_en0, mhpmc4_wr_en1) @[dec_tlu_ctl.scala 2356:36] + node _T_2217 = bits(mhpmc4h, 31, 0) @[dec_tlu_ctl.scala 2360:28] + node _T_2218 = bits(mhpmc4, 31, 0) @[dec_tlu_ctl.scala 2360:41] + node _T_2219 = cat(_T_2217, _T_2218) @[Cat.scala 29:58] + node _T_2220 = cat(UInt<63>("h00"), mhpmc_inc_r[1]) @[Cat.scala 29:58] + node _T_2221 = add(_T_2219, _T_2220) @[dec_tlu_ctl.scala 2360:49] + node _T_2222 = tail(_T_2221, 1) @[dec_tlu_ctl.scala 2360:49] + mhpmc4_incr <= _T_2222 @[dec_tlu_ctl.scala 2360:14] + node _T_2223 = bits(mhpmc4_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2361:36] + node _T_2224 = bits(io.dec_csr_wrdata_r, 31, 0) @[dec_tlu_ctl.scala 2361:63] + node _T_2225 = bits(mhpmc4_incr, 31, 0) @[dec_tlu_ctl.scala 2361:82] + node mhpmc4_ns = mux(_T_2223, _T_2224, _T_2225) @[dec_tlu_ctl.scala 2361:21] + node _T_2226 = bits(mhpmc4_wr_en, 0, 0) @[dec_tlu_ctl.scala 2362:43] inst rvclkhdr_28 of rvclkhdr_748 @[lib.scala 368:23] rvclkhdr_28.clock <= clock rvclkhdr_28.reset <= reset rvclkhdr_28.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_28.io.en <= _T_2236 @[lib.scala 371:17] + rvclkhdr_28.io.en <= _T_2226 @[lib.scala 371:17] rvclkhdr_28.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2237 : UInt, rvclkhdr_28.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2237 <= mhpmc4_ns @[lib.scala 374:16] - mhpmc4 <= _T_2237 @[dec_tlu_ctl.scala 2380:9] - node _T_2238 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2382:66] - node _T_2239 = eq(_T_2238, UInt<12>("h0b84")) @[dec_tlu_ctl.scala 2382:73] - node mhpmc4h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2239) @[dec_tlu_ctl.scala 2382:44] - node mhpmc4h_wr_en = or(mhpmc4h_wr_en0, mhpmc4_wr_en1) @[dec_tlu_ctl.scala 2383:38] - node _T_2240 = bits(mhpmc4h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2384:38] - node _T_2241 = bits(mhpmc4_incr, 63, 32) @[dec_tlu_ctl.scala 2384:78] - node mhpmc4h_ns = mux(_T_2240, io.dec_csr_wrdata_r, _T_2241) @[dec_tlu_ctl.scala 2384:22] - node _T_2242 = bits(mhpmc4h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2385:46] + reg _T_2227 : UInt, rvclkhdr_28.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2227 <= mhpmc4_ns @[lib.scala 374:16] + mhpmc4 <= _T_2227 @[dec_tlu_ctl.scala 2362:9] + node _T_2228 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2364:66] + node _T_2229 = eq(_T_2228, UInt<12>("h0b84")) @[dec_tlu_ctl.scala 2364:73] + node mhpmc4h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2229) @[dec_tlu_ctl.scala 2364:44] + node mhpmc4h_wr_en = or(mhpmc4h_wr_en0, mhpmc4_wr_en1) @[dec_tlu_ctl.scala 2365:38] + node _T_2230 = bits(mhpmc4h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2366:38] + node _T_2231 = bits(mhpmc4_incr, 63, 32) @[dec_tlu_ctl.scala 2366:78] + node mhpmc4h_ns = mux(_T_2230, io.dec_csr_wrdata_r, _T_2231) @[dec_tlu_ctl.scala 2366:22] + node _T_2232 = bits(mhpmc4h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2367:46] inst rvclkhdr_29 of rvclkhdr_749 @[lib.scala 368:23] rvclkhdr_29.clock <= clock rvclkhdr_29.reset <= reset rvclkhdr_29.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_29.io.en <= _T_2242 @[lib.scala 371:17] + rvclkhdr_29.io.en <= _T_2232 @[lib.scala 371:17] rvclkhdr_29.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2243 : UInt, rvclkhdr_29.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2243 <= mhpmc4h_ns @[lib.scala 374:16] - mhpmc4h <= _T_2243 @[dec_tlu_ctl.scala 2385:10] - node _T_2244 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2391:65] - node _T_2245 = eq(_T_2244, UInt<12>("h0b05")) @[dec_tlu_ctl.scala 2391:72] - node mhpmc5_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2245) @[dec_tlu_ctl.scala 2391:43] - node _T_2246 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2392:23] - node _T_2247 = bits(perfcnt_during_sleep, 2, 2) @[dec_tlu_ctl.scala 2392:61] - node _T_2248 = or(_T_2246, _T_2247) @[dec_tlu_ctl.scala 2392:39] - node _T_2249 = orr(mhpmc_inc_r[2]) @[dec_tlu_ctl.scala 2392:86] - node mhpmc5_wr_en1 = and(_T_2248, _T_2249) @[dec_tlu_ctl.scala 2392:66] - node mhpmc5_wr_en = or(mhpmc5_wr_en0, mhpmc5_wr_en1) @[dec_tlu_ctl.scala 2393:36] - node _T_2250 = bits(mhpmc5h, 31, 0) @[dec_tlu_ctl.scala 2395:28] - node _T_2251 = bits(mhpmc5, 31, 0) @[dec_tlu_ctl.scala 2395:41] - node _T_2252 = cat(_T_2250, _T_2251) @[Cat.scala 29:58] - node _T_2253 = cat(UInt<63>("h00"), mhpmc_inc_r[2]) @[Cat.scala 29:58] - node _T_2254 = add(_T_2252, _T_2253) @[dec_tlu_ctl.scala 2395:49] - node _T_2255 = tail(_T_2254, 1) @[dec_tlu_ctl.scala 2395:49] - mhpmc5_incr <= _T_2255 @[dec_tlu_ctl.scala 2395:14] - node _T_2256 = bits(mhpmc5_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2396:36] - node _T_2257 = bits(mhpmc5_incr, 31, 0) @[dec_tlu_ctl.scala 2396:76] - node mhpmc5_ns = mux(_T_2256, io.dec_csr_wrdata_r, _T_2257) @[dec_tlu_ctl.scala 2396:21] - node _T_2258 = bits(mhpmc5_wr_en, 0, 0) @[dec_tlu_ctl.scala 2398:43] + reg _T_2233 : UInt, rvclkhdr_29.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2233 <= mhpmc4h_ns @[lib.scala 374:16] + mhpmc4h <= _T_2233 @[dec_tlu_ctl.scala 2367:10] + node _T_2234 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2373:65] + node _T_2235 = eq(_T_2234, UInt<12>("h0b05")) @[dec_tlu_ctl.scala 2373:72] + node mhpmc5_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2235) @[dec_tlu_ctl.scala 2373:43] + node _T_2236 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2374:23] + node _T_2237 = bits(perfcnt_during_sleep, 2, 2) @[dec_tlu_ctl.scala 2374:61] + node _T_2238 = or(_T_2236, _T_2237) @[dec_tlu_ctl.scala 2374:39] + node _T_2239 = orr(mhpmc_inc_r[2]) @[dec_tlu_ctl.scala 2374:86] + node mhpmc5_wr_en1 = and(_T_2238, _T_2239) @[dec_tlu_ctl.scala 2374:66] + node mhpmc5_wr_en = or(mhpmc5_wr_en0, mhpmc5_wr_en1) @[dec_tlu_ctl.scala 2375:36] + node _T_2240 = bits(mhpmc5h, 31, 0) @[dec_tlu_ctl.scala 2377:28] + node _T_2241 = bits(mhpmc5, 31, 0) @[dec_tlu_ctl.scala 2377:41] + node _T_2242 = cat(_T_2240, _T_2241) @[Cat.scala 29:58] + node _T_2243 = cat(UInt<63>("h00"), mhpmc_inc_r[2]) @[Cat.scala 29:58] + node _T_2244 = add(_T_2242, _T_2243) @[dec_tlu_ctl.scala 2377:49] + node _T_2245 = tail(_T_2244, 1) @[dec_tlu_ctl.scala 2377:49] + mhpmc5_incr <= _T_2245 @[dec_tlu_ctl.scala 2377:14] + node _T_2246 = bits(mhpmc5_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2378:36] + node _T_2247 = bits(mhpmc5_incr, 31, 0) @[dec_tlu_ctl.scala 2378:76] + node mhpmc5_ns = mux(_T_2246, io.dec_csr_wrdata_r, _T_2247) @[dec_tlu_ctl.scala 2378:21] + node _T_2248 = bits(mhpmc5_wr_en, 0, 0) @[dec_tlu_ctl.scala 2380:43] inst rvclkhdr_30 of rvclkhdr_750 @[lib.scala 368:23] rvclkhdr_30.clock <= clock rvclkhdr_30.reset <= reset rvclkhdr_30.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_30.io.en <= _T_2258 @[lib.scala 371:17] + rvclkhdr_30.io.en <= _T_2248 @[lib.scala 371:17] rvclkhdr_30.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2259 : UInt, rvclkhdr_30.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2259 <= mhpmc5_ns @[lib.scala 374:16] - mhpmc5 <= _T_2259 @[dec_tlu_ctl.scala 2398:9] - node _T_2260 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2400:66] - node _T_2261 = eq(_T_2260, UInt<12>("h0b85")) @[dec_tlu_ctl.scala 2400:73] - node mhpmc5h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2261) @[dec_tlu_ctl.scala 2400:44] - node mhpmc5h_wr_en = or(mhpmc5h_wr_en0, mhpmc5_wr_en1) @[dec_tlu_ctl.scala 2401:38] - node _T_2262 = bits(mhpmc5h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2402:38] - node _T_2263 = bits(mhpmc5_incr, 63, 32) @[dec_tlu_ctl.scala 2402:78] - node mhpmc5h_ns = mux(_T_2262, io.dec_csr_wrdata_r, _T_2263) @[dec_tlu_ctl.scala 2402:22] - node _T_2264 = bits(mhpmc5h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2404:46] + reg _T_2249 : UInt, rvclkhdr_30.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2249 <= mhpmc5_ns @[lib.scala 374:16] + mhpmc5 <= _T_2249 @[dec_tlu_ctl.scala 2380:9] + node _T_2250 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2382:66] + node _T_2251 = eq(_T_2250, UInt<12>("h0b85")) @[dec_tlu_ctl.scala 2382:73] + node mhpmc5h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2251) @[dec_tlu_ctl.scala 2382:44] + node mhpmc5h_wr_en = or(mhpmc5h_wr_en0, mhpmc5_wr_en1) @[dec_tlu_ctl.scala 2383:38] + node _T_2252 = bits(mhpmc5h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2384:38] + node _T_2253 = bits(mhpmc5_incr, 63, 32) @[dec_tlu_ctl.scala 2384:78] + node mhpmc5h_ns = mux(_T_2252, io.dec_csr_wrdata_r, _T_2253) @[dec_tlu_ctl.scala 2384:22] + node _T_2254 = bits(mhpmc5h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2386:46] inst rvclkhdr_31 of rvclkhdr_751 @[lib.scala 368:23] rvclkhdr_31.clock <= clock rvclkhdr_31.reset <= reset rvclkhdr_31.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_31.io.en <= _T_2264 @[lib.scala 371:17] + rvclkhdr_31.io.en <= _T_2254 @[lib.scala 371:17] rvclkhdr_31.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2265 : UInt, rvclkhdr_31.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2265 <= mhpmc5h_ns @[lib.scala 374:16] - mhpmc5h <= _T_2265 @[dec_tlu_ctl.scala 2404:10] - node _T_2266 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2409:65] - node _T_2267 = eq(_T_2266, UInt<12>("h0b06")) @[dec_tlu_ctl.scala 2409:72] - node mhpmc6_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2267) @[dec_tlu_ctl.scala 2409:43] - node _T_2268 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2410:23] - node _T_2269 = bits(perfcnt_during_sleep, 3, 3) @[dec_tlu_ctl.scala 2410:61] - node _T_2270 = or(_T_2268, _T_2269) @[dec_tlu_ctl.scala 2410:39] - node _T_2271 = orr(mhpmc_inc_r[3]) @[dec_tlu_ctl.scala 2410:86] - node mhpmc6_wr_en1 = and(_T_2270, _T_2271) @[dec_tlu_ctl.scala 2410:66] - node mhpmc6_wr_en = or(mhpmc6_wr_en0, mhpmc6_wr_en1) @[dec_tlu_ctl.scala 2411:36] - node _T_2272 = bits(mhpmc6h, 31, 0) @[dec_tlu_ctl.scala 2413:28] - node _T_2273 = bits(mhpmc6, 31, 0) @[dec_tlu_ctl.scala 2413:41] - node _T_2274 = cat(_T_2272, _T_2273) @[Cat.scala 29:58] - node _T_2275 = cat(UInt<63>("h00"), mhpmc_inc_r[3]) @[Cat.scala 29:58] - node _T_2276 = add(_T_2274, _T_2275) @[dec_tlu_ctl.scala 2413:49] - node _T_2277 = tail(_T_2276, 1) @[dec_tlu_ctl.scala 2413:49] - mhpmc6_incr <= _T_2277 @[dec_tlu_ctl.scala 2413:14] - node _T_2278 = bits(mhpmc6_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2414:36] - node _T_2279 = bits(mhpmc6_incr, 31, 0) @[dec_tlu_ctl.scala 2414:76] - node mhpmc6_ns = mux(_T_2278, io.dec_csr_wrdata_r, _T_2279) @[dec_tlu_ctl.scala 2414:21] - node _T_2280 = bits(mhpmc6_wr_en, 0, 0) @[dec_tlu_ctl.scala 2416:43] + reg _T_2255 : UInt, rvclkhdr_31.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2255 <= mhpmc5h_ns @[lib.scala 374:16] + mhpmc5h <= _T_2255 @[dec_tlu_ctl.scala 2386:10] + node _T_2256 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2391:65] + node _T_2257 = eq(_T_2256, UInt<12>("h0b06")) @[dec_tlu_ctl.scala 2391:72] + node mhpmc6_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2257) @[dec_tlu_ctl.scala 2391:43] + node _T_2258 = not(perfcnt_halted) @[dec_tlu_ctl.scala 2392:23] + node _T_2259 = bits(perfcnt_during_sleep, 3, 3) @[dec_tlu_ctl.scala 2392:61] + node _T_2260 = or(_T_2258, _T_2259) @[dec_tlu_ctl.scala 2392:39] + node _T_2261 = orr(mhpmc_inc_r[3]) @[dec_tlu_ctl.scala 2392:86] + node mhpmc6_wr_en1 = and(_T_2260, _T_2261) @[dec_tlu_ctl.scala 2392:66] + node mhpmc6_wr_en = or(mhpmc6_wr_en0, mhpmc6_wr_en1) @[dec_tlu_ctl.scala 2393:36] + node _T_2262 = bits(mhpmc6h, 31, 0) @[dec_tlu_ctl.scala 2395:28] + node _T_2263 = bits(mhpmc6, 31, 0) @[dec_tlu_ctl.scala 2395:41] + node _T_2264 = cat(_T_2262, _T_2263) @[Cat.scala 29:58] + node _T_2265 = cat(UInt<63>("h00"), mhpmc_inc_r[3]) @[Cat.scala 29:58] + node _T_2266 = add(_T_2264, _T_2265) @[dec_tlu_ctl.scala 2395:49] + node _T_2267 = tail(_T_2266, 1) @[dec_tlu_ctl.scala 2395:49] + mhpmc6_incr <= _T_2267 @[dec_tlu_ctl.scala 2395:14] + node _T_2268 = bits(mhpmc6_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2396:36] + node _T_2269 = bits(mhpmc6_incr, 31, 0) @[dec_tlu_ctl.scala 2396:76] + node mhpmc6_ns = mux(_T_2268, io.dec_csr_wrdata_r, _T_2269) @[dec_tlu_ctl.scala 2396:21] + node _T_2270 = bits(mhpmc6_wr_en, 0, 0) @[dec_tlu_ctl.scala 2398:43] inst rvclkhdr_32 of rvclkhdr_752 @[lib.scala 368:23] rvclkhdr_32.clock <= clock rvclkhdr_32.reset <= reset rvclkhdr_32.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_32.io.en <= _T_2280 @[lib.scala 371:17] + rvclkhdr_32.io.en <= _T_2270 @[lib.scala 371:17] rvclkhdr_32.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2281 : UInt, rvclkhdr_32.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2281 <= mhpmc6_ns @[lib.scala 374:16] - mhpmc6 <= _T_2281 @[dec_tlu_ctl.scala 2416:9] - node _T_2282 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2418:66] - node _T_2283 = eq(_T_2282, UInt<12>("h0b86")) @[dec_tlu_ctl.scala 2418:73] - node mhpmc6h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2283) @[dec_tlu_ctl.scala 2418:44] - node mhpmc6h_wr_en = or(mhpmc6h_wr_en0, mhpmc6_wr_en1) @[dec_tlu_ctl.scala 2419:38] - node _T_2284 = bits(mhpmc6h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2420:38] - node _T_2285 = bits(mhpmc6_incr, 63, 32) @[dec_tlu_ctl.scala 2420:78] - node mhpmc6h_ns = mux(_T_2284, io.dec_csr_wrdata_r, _T_2285) @[dec_tlu_ctl.scala 2420:22] - node _T_2286 = bits(mhpmc6h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2422:46] + reg _T_2271 : UInt, rvclkhdr_32.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2271 <= mhpmc6_ns @[lib.scala 374:16] + mhpmc6 <= _T_2271 @[dec_tlu_ctl.scala 2398:9] + node _T_2272 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2400:66] + node _T_2273 = eq(_T_2272, UInt<12>("h0b86")) @[dec_tlu_ctl.scala 2400:73] + node mhpmc6h_wr_en0 = and(io.dec_csr_wen_r_mod, _T_2273) @[dec_tlu_ctl.scala 2400:44] + node mhpmc6h_wr_en = or(mhpmc6h_wr_en0, mhpmc6_wr_en1) @[dec_tlu_ctl.scala 2401:38] + node _T_2274 = bits(mhpmc6h_wr_en0, 0, 0) @[dec_tlu_ctl.scala 2402:38] + node _T_2275 = bits(mhpmc6_incr, 63, 32) @[dec_tlu_ctl.scala 2402:78] + node mhpmc6h_ns = mux(_T_2274, io.dec_csr_wrdata_r, _T_2275) @[dec_tlu_ctl.scala 2402:22] + node _T_2276 = bits(mhpmc6h_wr_en, 0, 0) @[dec_tlu_ctl.scala 2404:46] inst rvclkhdr_33 of rvclkhdr_753 @[lib.scala 368:23] rvclkhdr_33.clock <= clock rvclkhdr_33.reset <= reset rvclkhdr_33.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_33.io.en <= _T_2286 @[lib.scala 371:17] + rvclkhdr_33.io.en <= _T_2276 @[lib.scala 371:17] rvclkhdr_33.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg _T_2287 : UInt, rvclkhdr_33.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] - _T_2287 <= mhpmc6h_ns @[lib.scala 374:16] - mhpmc6h <= _T_2287 @[dec_tlu_ctl.scala 2422:10] - node _T_2288 = bits(io.dec_csr_wrdata_r, 9, 0) @[dec_tlu_ctl.scala 2429:50] - node _T_2289 = gt(_T_2288, UInt<10>("h0204")) @[dec_tlu_ctl.scala 2429:56] - node _T_2290 = bits(io.dec_csr_wrdata_r, 31, 10) @[dec_tlu_ctl.scala 2429:93] - node _T_2291 = orr(_T_2290) @[dec_tlu_ctl.scala 2429:102] - node _T_2292 = or(_T_2289, _T_2291) @[dec_tlu_ctl.scala 2429:71] - node _T_2293 = bits(io.dec_csr_wrdata_r, 9, 0) @[dec_tlu_ctl.scala 2429:141] - node event_saturate_r = mux(_T_2292, UInt<10>("h0204"), _T_2293) @[dec_tlu_ctl.scala 2429:28] - node _T_2294 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2431:63] - node _T_2295 = eq(_T_2294, UInt<12>("h0323")) @[dec_tlu_ctl.scala 2431:70] - node wr_mhpme3_r = and(io.dec_csr_wen_r_mod, _T_2295) @[dec_tlu_ctl.scala 2431:41] - node _T_2296 = bits(wr_mhpme3_r, 0, 0) @[dec_tlu_ctl.scala 2433:80] - reg _T_2297 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2296 : @[Reg.scala 28:19] - _T_2297 <= event_saturate_r @[Reg.scala 28:23] + reg _T_2277 : UInt, rvclkhdr_33.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_2277 <= mhpmc6h_ns @[lib.scala 374:16] + mhpmc6h <= _T_2277 @[dec_tlu_ctl.scala 2404:10] + node _T_2278 = bits(io.dec_csr_wrdata_r, 9, 0) @[dec_tlu_ctl.scala 2411:50] + node _T_2279 = gt(_T_2278, UInt<10>("h0204")) @[dec_tlu_ctl.scala 2411:56] + node _T_2280 = bits(io.dec_csr_wrdata_r, 31, 10) @[dec_tlu_ctl.scala 2411:93] + node _T_2281 = orr(_T_2280) @[dec_tlu_ctl.scala 2411:102] + node _T_2282 = or(_T_2279, _T_2281) @[dec_tlu_ctl.scala 2411:71] + node _T_2283 = bits(io.dec_csr_wrdata_r, 9, 0) @[dec_tlu_ctl.scala 2411:141] + node event_saturate_r = mux(_T_2282, UInt<10>("h0204"), _T_2283) @[dec_tlu_ctl.scala 2411:28] + node _T_2284 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2413:63] + node _T_2285 = eq(_T_2284, UInt<12>("h0323")) @[dec_tlu_ctl.scala 2413:70] + node wr_mhpme3_r = and(io.dec_csr_wen_r_mod, _T_2285) @[dec_tlu_ctl.scala 2413:41] + node _T_2286 = bits(wr_mhpme3_r, 0, 0) @[dec_tlu_ctl.scala 2415:80] + reg _T_2287 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2286 : @[Reg.scala 28:19] + _T_2287 <= event_saturate_r @[Reg.scala 28:23] skip @[Reg.scala 28:19] - mhpme3 <= _T_2297 @[dec_tlu_ctl.scala 2433:9] - node _T_2298 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2438:63] - node _T_2299 = eq(_T_2298, UInt<12>("h0324")) @[dec_tlu_ctl.scala 2438:70] - node wr_mhpme4_r = and(io.dec_csr_wen_r_mod, _T_2299) @[dec_tlu_ctl.scala 2438:41] - node _T_2300 = bits(wr_mhpme4_r, 0, 0) @[dec_tlu_ctl.scala 2439:80] - reg _T_2301 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2300 : @[Reg.scala 28:19] - _T_2301 <= event_saturate_r @[Reg.scala 28:23] + mhpme3 <= _T_2287 @[dec_tlu_ctl.scala 2415:9] + node _T_2288 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2420:63] + node _T_2289 = eq(_T_2288, UInt<12>("h0324")) @[dec_tlu_ctl.scala 2420:70] + node wr_mhpme4_r = and(io.dec_csr_wen_r_mod, _T_2289) @[dec_tlu_ctl.scala 2420:41] + node _T_2290 = bits(wr_mhpme4_r, 0, 0) @[dec_tlu_ctl.scala 2421:80] + reg _T_2291 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2290 : @[Reg.scala 28:19] + _T_2291 <= event_saturate_r @[Reg.scala 28:23] skip @[Reg.scala 28:19] - mhpme4 <= _T_2301 @[dec_tlu_ctl.scala 2439:9] - node _T_2302 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2445:63] - node _T_2303 = eq(_T_2302, UInt<12>("h0325")) @[dec_tlu_ctl.scala 2445:70] - node wr_mhpme5_r = and(io.dec_csr_wen_r_mod, _T_2303) @[dec_tlu_ctl.scala 2445:41] - node _T_2304 = bits(wr_mhpme5_r, 0, 0) @[dec_tlu_ctl.scala 2446:80] - reg _T_2305 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2304 : @[Reg.scala 28:19] - _T_2305 <= event_saturate_r @[Reg.scala 28:23] + mhpme4 <= _T_2291 @[dec_tlu_ctl.scala 2421:9] + node _T_2292 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2427:63] + node _T_2293 = eq(_T_2292, UInt<12>("h0325")) @[dec_tlu_ctl.scala 2427:70] + node wr_mhpme5_r = and(io.dec_csr_wen_r_mod, _T_2293) @[dec_tlu_ctl.scala 2427:41] + node _T_2294 = bits(wr_mhpme5_r, 0, 0) @[dec_tlu_ctl.scala 2428:80] + reg _T_2295 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2294 : @[Reg.scala 28:19] + _T_2295 <= event_saturate_r @[Reg.scala 28:23] skip @[Reg.scala 28:19] - mhpme5 <= _T_2305 @[dec_tlu_ctl.scala 2446:9] - node _T_2306 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2452:63] - node _T_2307 = eq(_T_2306, UInt<12>("h0326")) @[dec_tlu_ctl.scala 2452:70] - node wr_mhpme6_r = and(io.dec_csr_wen_r_mod, _T_2307) @[dec_tlu_ctl.scala 2452:41] - node _T_2308 = bits(wr_mhpme6_r, 0, 0) @[dec_tlu_ctl.scala 2453:80] - reg _T_2309 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2308 : @[Reg.scala 28:19] - _T_2309 <= event_saturate_r @[Reg.scala 28:23] + mhpme5 <= _T_2295 @[dec_tlu_ctl.scala 2428:9] + node _T_2296 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2434:63] + node _T_2297 = eq(_T_2296, UInt<12>("h0326")) @[dec_tlu_ctl.scala 2434:70] + node wr_mhpme6_r = and(io.dec_csr_wen_r_mod, _T_2297) @[dec_tlu_ctl.scala 2434:41] + node _T_2298 = bits(wr_mhpme6_r, 0, 0) @[dec_tlu_ctl.scala 2435:80] + reg _T_2299 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2298 : @[Reg.scala 28:19] + _T_2299 <= event_saturate_r @[Reg.scala 28:23] skip @[Reg.scala 28:19] - mhpme6 <= _T_2309 @[dec_tlu_ctl.scala 2453:9] - node _T_2310 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2469:70] - node _T_2311 = eq(_T_2310, UInt<12>("h0320")) @[dec_tlu_ctl.scala 2469:77] - node wr_mcountinhibit_r = and(io.dec_csr_wen_r_mod, _T_2311) @[dec_tlu_ctl.scala 2469:48] - node _T_2312 = bits(mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 2471:54] + mhpme6 <= _T_2299 @[dec_tlu_ctl.scala 2435:9] + node _T_2300 = bits(io.dec_csr_wraddr_r, 11, 0) @[dec_tlu_ctl.scala 2451:70] + node _T_2301 = eq(_T_2300, UInt<12>("h0320")) @[dec_tlu_ctl.scala 2451:77] + node wr_mcountinhibit_r = and(io.dec_csr_wen_r_mod, _T_2301) @[dec_tlu_ctl.scala 2451:48] + node _T_2302 = bits(mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 2453:54] wire temp_ncount0 : UInt<1> - temp_ncount0 <= _T_2312 - node _T_2313 = bits(mcountinhibit, 1, 1) @[dec_tlu_ctl.scala 2472:54] + temp_ncount0 <= _T_2302 + node _T_2303 = bits(mcountinhibit, 1, 1) @[dec_tlu_ctl.scala 2454:54] wire temp_ncount1 : UInt<1> - temp_ncount1 <= _T_2313 - node _T_2314 = bits(mcountinhibit, 6, 2) @[dec_tlu_ctl.scala 2473:55] + temp_ncount1 <= _T_2303 + node _T_2304 = bits(mcountinhibit, 6, 2) @[dec_tlu_ctl.scala 2455:55] wire temp_ncount6_2 : UInt<5> - temp_ncount6_2 <= _T_2314 - node _T_2315 = bits(io.dec_csr_wrdata_r, 6, 2) @[dec_tlu_ctl.scala 2474:74] - node _T_2316 = bits(wr_mcountinhibit_r, 0, 0) @[dec_tlu_ctl.scala 2474:103] - reg _T_2317 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2316 : @[Reg.scala 28:19] - _T_2317 <= _T_2315 @[Reg.scala 28:23] + temp_ncount6_2 <= _T_2304 + node _T_2305 = bits(io.dec_csr_wrdata_r, 6, 2) @[dec_tlu_ctl.scala 2456:74] + node _T_2306 = bits(wr_mcountinhibit_r, 0, 0) @[dec_tlu_ctl.scala 2456:103] + reg _T_2307 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2306 : @[Reg.scala 28:19] + _T_2307 <= _T_2305 @[Reg.scala 28:23] skip @[Reg.scala 28:19] - temp_ncount6_2 <= _T_2317 @[dec_tlu_ctl.scala 2474:17] - node _T_2318 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 2476:72] - node _T_2319 = bits(wr_mcountinhibit_r, 0, 0) @[dec_tlu_ctl.scala 2476:99] - reg _T_2320 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_2319 : @[Reg.scala 28:19] - _T_2320 <= _T_2318 @[Reg.scala 28:23] + temp_ncount6_2 <= _T_2307 @[dec_tlu_ctl.scala 2456:17] + node _T_2308 = bits(io.dec_csr_wrdata_r, 0, 0) @[dec_tlu_ctl.scala 2458:72] + node _T_2309 = bits(wr_mcountinhibit_r, 0, 0) @[dec_tlu_ctl.scala 2458:99] + reg _T_2310 : UInt, io.active_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_2309 : @[Reg.scala 28:19] + _T_2310 <= _T_2308 @[Reg.scala 28:23] skip @[Reg.scala 28:19] - temp_ncount0 <= _T_2320 @[dec_tlu_ctl.scala 2476:15] - node _T_2321 = cat(temp_ncount6_2, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_2322 = cat(_T_2321, temp_ncount0) @[Cat.scala 29:58] - mcountinhibit <= _T_2322 @[dec_tlu_ctl.scala 2477:16] - node _T_2323 = or(io.i0_valid_wb, io.exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 2484:51] - node _T_2324 = or(_T_2323, io.interrupt_valid_r_d1) @[dec_tlu_ctl.scala 2484:78] - node _T_2325 = or(_T_2324, io.dec_tlu_i0_valid_wb1) @[dec_tlu_ctl.scala 2484:104] - node _T_2326 = or(_T_2325, io.dec_tlu_i0_exc_valid_wb1) @[dec_tlu_ctl.scala 2484:130] - node _T_2327 = or(_T_2326, io.dec_tlu_int_valid_wb1) @[dec_tlu_ctl.scala 2485:32] - node _T_2328 = or(_T_2327, io.clk_override) @[dec_tlu_ctl.scala 2485:59] - node _T_2329 = bits(_T_2328, 0, 0) @[dec_tlu_ctl.scala 2485:78] + temp_ncount0 <= _T_2310 @[dec_tlu_ctl.scala 2458:15] + node _T_2311 = cat(temp_ncount6_2, UInt<1>("h00")) @[Cat.scala 29:58] + node _T_2312 = cat(_T_2311, temp_ncount0) @[Cat.scala 29:58] + mcountinhibit <= _T_2312 @[dec_tlu_ctl.scala 2459:16] + node _T_2313 = or(io.i0_valid_wb, io.exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 2466:51] + node _T_2314 = or(_T_2313, io.interrupt_valid_r_d1) @[dec_tlu_ctl.scala 2466:78] + node _T_2315 = or(_T_2314, io.dec_tlu_i0_valid_wb1) @[dec_tlu_ctl.scala 2466:104] + node _T_2316 = or(_T_2315, io.dec_tlu_i0_exc_valid_wb1) @[dec_tlu_ctl.scala 2466:130] + node _T_2317 = or(_T_2316, io.dec_tlu_int_valid_wb1) @[dec_tlu_ctl.scala 2467:32] + node _T_2318 = or(_T_2317, io.clk_override) @[dec_tlu_ctl.scala 2467:59] + node _T_2319 = bits(_T_2318, 0, 0) @[dec_tlu_ctl.scala 2467:78] inst rvclkhdr_34 of rvclkhdr_754 @[lib.scala 343:22] rvclkhdr_34.clock <= clock rvclkhdr_34.reset <= reset rvclkhdr_34.io.clk <= clock @[lib.scala 344:17] - rvclkhdr_34.io.en <= _T_2329 @[lib.scala 345:16] + rvclkhdr_34.io.en <= _T_2319 @[lib.scala 345:16] rvclkhdr_34.io.scan_mode <= io.scan_mode @[lib.scala 346:23] - reg _T_2330 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2487:62] - _T_2330 <= io.i0_valid_wb @[dec_tlu_ctl.scala 2487:62] - io.dec_tlu_i0_valid_wb1 <= _T_2330 @[dec_tlu_ctl.scala 2487:30] - node _T_2331 = or(io.i0_exception_valid_r_d1, io.lsu_i0_exc_r_d1) @[dec_tlu_ctl.scala 2488:91] - node _T_2332 = not(io.trigger_hit_dmode_r_d1) @[dec_tlu_ctl.scala 2488:137] - node _T_2333 = and(io.trigger_hit_r_d1, _T_2332) @[dec_tlu_ctl.scala 2488:135] - node _T_2334 = or(_T_2331, _T_2333) @[dec_tlu_ctl.scala 2488:112] - reg _T_2335 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2488:62] - _T_2335 <= _T_2334 @[dec_tlu_ctl.scala 2488:62] - io.dec_tlu_i0_exc_valid_wb1 <= _T_2335 @[dec_tlu_ctl.scala 2488:30] - reg _T_2336 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2489:62] - _T_2336 <= io.exc_cause_wb @[dec_tlu_ctl.scala 2489:62] - io.dec_tlu_exc_cause_wb1 <= _T_2336 @[dec_tlu_ctl.scala 2489:30] - reg _T_2337 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2490:62] - _T_2337 <= io.interrupt_valid_r_d1 @[dec_tlu_ctl.scala 2490:62] - io.dec_tlu_int_valid_wb1 <= _T_2337 @[dec_tlu_ctl.scala 2490:30] - io.dec_tlu_mtval_wb1 <= mtval @[dec_tlu_ctl.scala 2492:24] - node _T_2338 = bits(io.csr_pkt.csr_misa, 0, 0) @[dec_tlu_ctl.scala 2498:61] - node _T_2339 = bits(io.csr_pkt.csr_mvendorid, 0, 0) @[dec_tlu_ctl.scala 2499:42] - node _T_2340 = bits(io.csr_pkt.csr_marchid, 0, 0) @[dec_tlu_ctl.scala 2500:40] - node _T_2341 = bits(io.csr_pkt.csr_mimpid, 0, 0) @[dec_tlu_ctl.scala 2501:39] - node _T_2342 = bits(io.csr_pkt.csr_mhartid, 0, 0) @[dec_tlu_ctl.scala 2502:40] - node _T_2343 = cat(io.core_id, UInt<4>("h00")) @[Cat.scala 29:58] - node _T_2344 = bits(io.csr_pkt.csr_mstatus, 0, 0) @[dec_tlu_ctl.scala 2503:40] - node _T_2345 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 2503:103] - node _T_2346 = bits(io.mstatus, 0, 0) @[dec_tlu_ctl.scala 2503:128] - node _T_2347 = cat(UInt<3>("h00"), _T_2346) @[Cat.scala 29:58] - node _T_2348 = cat(_T_2347, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2349 = cat(UInt<3>("h00"), _T_2345) @[Cat.scala 29:58] - node _T_2350 = cat(UInt<19>("h00"), UInt<2>("h03")) @[Cat.scala 29:58] - node _T_2351 = cat(_T_2350, _T_2349) @[Cat.scala 29:58] - node _T_2352 = cat(_T_2351, _T_2348) @[Cat.scala 29:58] - node _T_2353 = bits(io.csr_pkt.csr_mtvec, 0, 0) @[dec_tlu_ctl.scala 2504:38] - node _T_2354 = bits(io.mtvec, 30, 1) @[dec_tlu_ctl.scala 2504:70] - node _T_2355 = bits(io.mtvec, 0, 0) @[dec_tlu_ctl.scala 2504:96] - node _T_2356 = cat(_T_2354, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_2357 = cat(_T_2356, _T_2355) @[Cat.scala 29:58] - node _T_2358 = bits(io.csr_pkt.csr_mip, 0, 0) @[dec_tlu_ctl.scala 2505:36] - node _T_2359 = bits(io.mip, 5, 3) @[dec_tlu_ctl.scala 2505:78] - node _T_2360 = bits(io.mip, 2, 2) @[dec_tlu_ctl.scala 2505:102] - node _T_2361 = bits(io.mip, 1, 1) @[dec_tlu_ctl.scala 2505:123] - node _T_2362 = bits(io.mip, 0, 0) @[dec_tlu_ctl.scala 2505:144] - node _T_2363 = cat(_T_2362, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2364 = cat(_T_2361, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2365 = cat(_T_2364, _T_2363) @[Cat.scala 29:58] - node _T_2366 = cat(_T_2360, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2367 = cat(UInt<1>("h00"), _T_2359) @[Cat.scala 29:58] - node _T_2368 = cat(_T_2367, UInt<16>("h00")) @[Cat.scala 29:58] - node _T_2369 = cat(_T_2368, _T_2366) @[Cat.scala 29:58] - node _T_2370 = cat(_T_2369, _T_2365) @[Cat.scala 29:58] - node _T_2371 = bits(io.csr_pkt.csr_mie, 0, 0) @[dec_tlu_ctl.scala 2506:36] - node _T_2372 = bits(mie, 5, 3) @[dec_tlu_ctl.scala 2506:75] - node _T_2373 = bits(mie, 2, 2) @[dec_tlu_ctl.scala 2506:96] - node _T_2374 = bits(mie, 1, 1) @[dec_tlu_ctl.scala 2506:114] - node _T_2375 = bits(mie, 0, 0) @[dec_tlu_ctl.scala 2506:132] - node _T_2376 = cat(_T_2375, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2377 = cat(_T_2374, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2378 = cat(_T_2377, _T_2376) @[Cat.scala 29:58] - node _T_2379 = cat(_T_2373, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2380 = cat(UInt<1>("h00"), _T_2372) @[Cat.scala 29:58] - node _T_2381 = cat(_T_2380, UInt<16>("h00")) @[Cat.scala 29:58] - node _T_2382 = cat(_T_2381, _T_2379) @[Cat.scala 29:58] - node _T_2383 = cat(_T_2382, _T_2378) @[Cat.scala 29:58] - node _T_2384 = bits(io.csr_pkt.csr_mcyclel, 0, 0) @[dec_tlu_ctl.scala 2507:40] - node _T_2385 = bits(mcyclel, 31, 0) @[dec_tlu_ctl.scala 2507:65] - node _T_2386 = bits(io.csr_pkt.csr_mcycleh, 0, 0) @[dec_tlu_ctl.scala 2508:40] - node _T_2387 = bits(mcycleh_inc, 31, 0) @[dec_tlu_ctl.scala 2508:69] - node _T_2388 = bits(io.csr_pkt.csr_minstretl, 0, 0) @[dec_tlu_ctl.scala 2509:42] - node _T_2389 = bits(minstretl, 31, 0) @[dec_tlu_ctl.scala 2509:72] - node _T_2390 = bits(io.csr_pkt.csr_minstreth, 0, 0) @[dec_tlu_ctl.scala 2510:42] - node _T_2391 = bits(minstreth_inc, 31, 0) @[dec_tlu_ctl.scala 2510:72] - node _T_2392 = bits(io.csr_pkt.csr_mscratch, 0, 0) @[dec_tlu_ctl.scala 2511:41] - node _T_2393 = bits(mscratch, 31, 0) @[dec_tlu_ctl.scala 2511:66] - node _T_2394 = bits(io.csr_pkt.csr_mepc, 0, 0) @[dec_tlu_ctl.scala 2512:37] - node _T_2395 = cat(io.mepc, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_2396 = bits(io.csr_pkt.csr_mcause, 0, 0) @[dec_tlu_ctl.scala 2513:39] - node _T_2397 = bits(mcause, 31, 0) @[dec_tlu_ctl.scala 2513:64] - node _T_2398 = bits(io.csr_pkt.csr_mscause, 0, 0) @[dec_tlu_ctl.scala 2514:40] - node _T_2399 = bits(mscause, 3, 0) @[dec_tlu_ctl.scala 2514:80] - node _T_2400 = cat(UInt<28>("h00"), _T_2399) @[Cat.scala 29:58] - node _T_2401 = bits(io.csr_pkt.csr_mtval, 0, 0) @[dec_tlu_ctl.scala 2515:38] - node _T_2402 = bits(mtval, 31, 0) @[dec_tlu_ctl.scala 2515:63] - node _T_2403 = bits(io.csr_pkt.csr_mrac, 0, 0) @[dec_tlu_ctl.scala 2516:37] - node _T_2404 = bits(mrac, 31, 0) @[dec_tlu_ctl.scala 2516:62] - node _T_2405 = bits(io.csr_pkt.csr_mdseac, 0, 0) @[dec_tlu_ctl.scala 2517:39] - node _T_2406 = bits(mdseac, 31, 0) @[dec_tlu_ctl.scala 2517:64] - node _T_2407 = bits(io.csr_pkt.csr_meivt, 0, 0) @[dec_tlu_ctl.scala 2518:38] - node _T_2408 = cat(meivt, UInt<10>("h00")) @[Cat.scala 29:58] - node _T_2409 = bits(io.csr_pkt.csr_meihap, 0, 0) @[dec_tlu_ctl.scala 2519:39] - node _T_2410 = cat(meivt, meihap) @[Cat.scala 29:58] - node _T_2411 = cat(_T_2410, UInt<2>("h00")) @[Cat.scala 29:58] - node _T_2412 = bits(io.csr_pkt.csr_meicurpl, 0, 0) @[dec_tlu_ctl.scala 2520:41] - node _T_2413 = bits(meicurpl, 3, 0) @[dec_tlu_ctl.scala 2520:81] - node _T_2414 = cat(UInt<28>("h00"), _T_2413) @[Cat.scala 29:58] - node _T_2415 = bits(io.csr_pkt.csr_meicidpl, 0, 0) @[dec_tlu_ctl.scala 2521:41] - node _T_2416 = bits(meicidpl, 3, 0) @[dec_tlu_ctl.scala 2521:81] - node _T_2417 = cat(UInt<28>("h00"), _T_2416) @[Cat.scala 29:58] - node _T_2418 = bits(io.csr_pkt.csr_meipt, 0, 0) @[dec_tlu_ctl.scala 2522:38] - node _T_2419 = bits(meipt, 3, 0) @[dec_tlu_ctl.scala 2522:78] - node _T_2420 = cat(UInt<28>("h00"), _T_2419) @[Cat.scala 29:58] - node _T_2421 = bits(io.csr_pkt.csr_mcgc, 0, 0) @[dec_tlu_ctl.scala 2523:37] - node _T_2422 = bits(mcgc, 8, 0) @[dec_tlu_ctl.scala 2523:77] - node _T_2423 = cat(UInt<23>("h00"), _T_2422) @[Cat.scala 29:58] - node _T_2424 = bits(io.csr_pkt.csr_mfdc, 0, 0) @[dec_tlu_ctl.scala 2524:37] - node _T_2425 = bits(mfdc, 18, 0) @[dec_tlu_ctl.scala 2524:77] - node _T_2426 = cat(UInt<13>("h00"), _T_2425) @[Cat.scala 29:58] - node _T_2427 = bits(io.csr_pkt.csr_dcsr, 0, 0) @[dec_tlu_ctl.scala 2525:37] - node _T_2428 = bits(io.dcsr, 15, 2) @[dec_tlu_ctl.scala 2525:85] - node _T_2429 = cat(UInt<16>("h04000"), _T_2428) @[Cat.scala 29:58] - node _T_2430 = cat(_T_2429, UInt<2>("h03")) @[Cat.scala 29:58] - node _T_2431 = bits(io.csr_pkt.csr_dpc, 0, 0) @[dec_tlu_ctl.scala 2526:36] - node _T_2432 = cat(io.dpc, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_2433 = bits(io.csr_pkt.csr_dicad0, 0, 0) @[dec_tlu_ctl.scala 2527:39] - node _T_2434 = bits(dicad0, 31, 0) @[dec_tlu_ctl.scala 2527:64] - node _T_2435 = bits(io.csr_pkt.csr_dicad0h, 0, 0) @[dec_tlu_ctl.scala 2528:40] - node _T_2436 = bits(dicad0h, 31, 0) @[dec_tlu_ctl.scala 2528:65] - node _T_2437 = bits(io.csr_pkt.csr_dicad1, 0, 0) @[dec_tlu_ctl.scala 2529:39] - node _T_2438 = bits(dicad1, 31, 0) @[dec_tlu_ctl.scala 2529:64] - node _T_2439 = bits(io.csr_pkt.csr_dicawics, 0, 0) @[dec_tlu_ctl.scala 2530:41] - node _T_2440 = bits(dicawics, 16, 16) @[dec_tlu_ctl.scala 2530:80] - node _T_2441 = bits(dicawics, 15, 14) @[dec_tlu_ctl.scala 2530:104] - node _T_2442 = bits(dicawics, 13, 0) @[dec_tlu_ctl.scala 2530:131] - node _T_2443 = cat(UInt<3>("h00"), _T_2442) @[Cat.scala 29:58] - node _T_2444 = cat(_T_2443, UInt<3>("h00")) @[Cat.scala 29:58] - node _T_2445 = cat(UInt<2>("h00"), _T_2441) @[Cat.scala 29:58] - node _T_2446 = cat(UInt<7>("h00"), _T_2440) @[Cat.scala 29:58] - node _T_2447 = cat(_T_2446, _T_2445) @[Cat.scala 29:58] - node _T_2448 = cat(_T_2447, _T_2444) @[Cat.scala 29:58] - node _T_2449 = bits(io.csr_pkt.csr_mtsel, 0, 0) @[dec_tlu_ctl.scala 2531:38] - node _T_2450 = bits(mtsel, 1, 0) @[dec_tlu_ctl.scala 2531:78] - node _T_2451 = cat(UInt<30>("h00"), _T_2450) @[Cat.scala 29:58] - node _T_2452 = bits(io.csr_pkt.csr_mtdata1, 0, 0) @[dec_tlu_ctl.scala 2532:40] - node _T_2453 = bits(mtdata1_tsel_out, 31, 0) @[dec_tlu_ctl.scala 2532:74] - node _T_2454 = bits(io.csr_pkt.csr_mtdata2, 0, 0) @[dec_tlu_ctl.scala 2533:40] - node _T_2455 = bits(mtdata2_tsel_out, 31, 0) @[dec_tlu_ctl.scala 2533:74] - node _T_2456 = bits(io.csr_pkt.csr_micect, 0, 0) @[dec_tlu_ctl.scala 2534:39] - node _T_2457 = bits(micect, 31, 0) @[dec_tlu_ctl.scala 2534:64] - node _T_2458 = bits(io.csr_pkt.csr_miccmect, 0, 0) @[dec_tlu_ctl.scala 2535:41] - node _T_2459 = bits(miccmect, 31, 0) @[dec_tlu_ctl.scala 2535:66] - node _T_2460 = bits(io.csr_pkt.csr_mdccmect, 0, 0) @[dec_tlu_ctl.scala 2536:41] - node _T_2461 = bits(mdccmect, 31, 0) @[dec_tlu_ctl.scala 2536:66] - node _T_2462 = bits(io.csr_pkt.csr_mhpmc3, 0, 0) @[dec_tlu_ctl.scala 2537:39] - node _T_2463 = bits(mhpmc3, 31, 0) @[dec_tlu_ctl.scala 2537:64] - node _T_2464 = bits(io.csr_pkt.csr_mhpmc4, 0, 0) @[dec_tlu_ctl.scala 2538:39] - node _T_2465 = bits(mhpmc4, 31, 0) @[dec_tlu_ctl.scala 2538:64] - node _T_2466 = bits(io.csr_pkt.csr_mhpmc5, 0, 0) @[dec_tlu_ctl.scala 2539:39] - node _T_2467 = bits(mhpmc5, 31, 0) @[dec_tlu_ctl.scala 2539:64] - node _T_2468 = bits(io.csr_pkt.csr_mhpmc6, 0, 0) @[dec_tlu_ctl.scala 2540:39] - node _T_2469 = bits(mhpmc6, 31, 0) @[dec_tlu_ctl.scala 2540:64] - node _T_2470 = bits(io.csr_pkt.csr_mhpmc3h, 0, 0) @[dec_tlu_ctl.scala 2541:40] - node _T_2471 = bits(mhpmc3h, 31, 0) @[dec_tlu_ctl.scala 2541:65] - node _T_2472 = bits(io.csr_pkt.csr_mhpmc4h, 0, 0) @[dec_tlu_ctl.scala 2542:40] - node _T_2473 = bits(mhpmc4h, 31, 0) @[dec_tlu_ctl.scala 2542:65] - node _T_2474 = bits(io.csr_pkt.csr_mhpmc5h, 0, 0) @[dec_tlu_ctl.scala 2543:40] - node _T_2475 = bits(mhpmc5h, 31, 0) @[dec_tlu_ctl.scala 2543:65] - node _T_2476 = bits(io.csr_pkt.csr_mhpmc6h, 0, 0) @[dec_tlu_ctl.scala 2544:40] - node _T_2477 = bits(mhpmc6h, 31, 0) @[dec_tlu_ctl.scala 2544:65] - node _T_2478 = bits(io.csr_pkt.csr_mfdht, 0, 0) @[dec_tlu_ctl.scala 2545:38] - node _T_2479 = bits(mfdht, 5, 0) @[dec_tlu_ctl.scala 2545:78] - node _T_2480 = cat(UInt<26>("h00"), _T_2479) @[Cat.scala 29:58] - node _T_2481 = bits(io.csr_pkt.csr_mfdhs, 0, 0) @[dec_tlu_ctl.scala 2546:38] - node _T_2482 = bits(mfdhs, 1, 0) @[dec_tlu_ctl.scala 2546:78] - node _T_2483 = cat(UInt<30>("h00"), _T_2482) @[Cat.scala 29:58] - node _T_2484 = bits(io.csr_pkt.csr_mhpme3, 0, 0) @[dec_tlu_ctl.scala 2547:39] - node _T_2485 = bits(mhpme3, 9, 0) @[dec_tlu_ctl.scala 2547:79] - node _T_2486 = cat(UInt<22>("h00"), _T_2485) @[Cat.scala 29:58] - node _T_2487 = bits(io.csr_pkt.csr_mhpme4, 0, 0) @[dec_tlu_ctl.scala 2548:39] - node _T_2488 = bits(mhpme4, 9, 0) @[dec_tlu_ctl.scala 2548:79] - node _T_2489 = cat(UInt<22>("h00"), _T_2488) @[Cat.scala 29:58] - node _T_2490 = bits(io.csr_pkt.csr_mhpme5, 0, 0) @[dec_tlu_ctl.scala 2549:39] - node _T_2491 = bits(mhpme5, 9, 0) @[dec_tlu_ctl.scala 2549:78] - node _T_2492 = cat(UInt<22>("h00"), _T_2491) @[Cat.scala 29:58] - node _T_2493 = bits(io.csr_pkt.csr_mhpme6, 0, 0) @[dec_tlu_ctl.scala 2550:39] - node _T_2494 = bits(mhpme6, 9, 0) @[dec_tlu_ctl.scala 2550:78] - node _T_2495 = cat(UInt<22>("h00"), _T_2494) @[Cat.scala 29:58] - node _T_2496 = bits(io.csr_pkt.csr_mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 2551:46] - node _T_2497 = bits(mcountinhibit, 6, 0) @[dec_tlu_ctl.scala 2551:86] - node _T_2498 = cat(UInt<25>("h00"), _T_2497) @[Cat.scala 29:58] - node _T_2499 = bits(io.csr_pkt.csr_mpmc, 0, 0) @[dec_tlu_ctl.scala 2552:37] - node _T_2500 = cat(UInt<30>("h00"), mpmc) @[Cat.scala 29:58] - node _T_2501 = cat(_T_2500, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_2502 = bits(io.dec_timer_read_d, 0, 0) @[dec_tlu_ctl.scala 2553:37] - node _T_2503 = bits(io.dec_timer_rddata_d, 31, 0) @[dec_tlu_ctl.scala 2553:76] - node _T_2504 = mux(_T_2338, UInt<32>("h040001104"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2505 = mux(_T_2339, UInt<32>("h045"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2506 = mux(_T_2340, UInt<32>("h010"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2507 = mux(_T_2341, UInt<32>("h02"), UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2508 = mux(_T_2342, _T_2343, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2509 = mux(_T_2344, _T_2352, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2510 = mux(_T_2353, _T_2357, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2511 = mux(_T_2358, _T_2370, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2512 = mux(_T_2371, _T_2383, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2513 = mux(_T_2384, _T_2385, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2514 = mux(_T_2386, _T_2387, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2515 = mux(_T_2388, _T_2389, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2516 = mux(_T_2390, _T_2391, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2517 = mux(_T_2392, _T_2393, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2518 = mux(_T_2394, _T_2395, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2519 = mux(_T_2396, _T_2397, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2520 = mux(_T_2398, _T_2400, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2521 = mux(_T_2401, _T_2402, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2522 = mux(_T_2403, _T_2404, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2523 = mux(_T_2405, _T_2406, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2524 = mux(_T_2407, _T_2408, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2525 = mux(_T_2409, _T_2411, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2526 = mux(_T_2412, _T_2414, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2527 = mux(_T_2415, _T_2417, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2528 = mux(_T_2418, _T_2420, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2529 = mux(_T_2421, _T_2423, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2530 = mux(_T_2424, _T_2426, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2531 = mux(_T_2427, _T_2430, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2532 = mux(_T_2431, _T_2432, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2533 = mux(_T_2433, _T_2434, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2534 = mux(_T_2435, _T_2436, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2535 = mux(_T_2437, _T_2438, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2536 = mux(_T_2439, _T_2448, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2537 = mux(_T_2449, _T_2451, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2538 = mux(_T_2452, _T_2453, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2539 = mux(_T_2454, _T_2455, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2540 = mux(_T_2456, _T_2457, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2541 = mux(_T_2458, _T_2459, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2542 = mux(_T_2460, _T_2461, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2543 = mux(_T_2462, _T_2463, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2544 = mux(_T_2464, _T_2465, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2545 = mux(_T_2466, _T_2467, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2546 = mux(_T_2468, _T_2469, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2547 = mux(_T_2470, _T_2471, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2548 = mux(_T_2472, _T_2473, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2549 = mux(_T_2474, _T_2475, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2550 = mux(_T_2476, _T_2477, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2551 = mux(_T_2478, _T_2480, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2552 = mux(_T_2481, _T_2483, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2553 = mux(_T_2484, _T_2486, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2554 = mux(_T_2487, _T_2489, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2555 = mux(_T_2490, _T_2492, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2556 = mux(_T_2493, _T_2495, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2557 = mux(_T_2496, _T_2498, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2558 = mux(_T_2499, _T_2501, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2559 = mux(_T_2502, _T_2503, UInt<1>("h00")) @[Mux.scala 27:72] - node _T_2560 = or(_T_2504, _T_2505) @[Mux.scala 27:72] + reg _T_2320 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2469:62] + _T_2320 <= io.i0_valid_wb @[dec_tlu_ctl.scala 2469:62] + io.dec_tlu_i0_valid_wb1 <= _T_2320 @[dec_tlu_ctl.scala 2469:30] + node _T_2321 = or(io.i0_exception_valid_r_d1, io.lsu_i0_exc_r_d1) @[dec_tlu_ctl.scala 2470:91] + node _T_2322 = not(io.trigger_hit_dmode_r_d1) @[dec_tlu_ctl.scala 2470:137] + node _T_2323 = and(io.trigger_hit_r_d1, _T_2322) @[dec_tlu_ctl.scala 2470:135] + node _T_2324 = or(_T_2321, _T_2323) @[dec_tlu_ctl.scala 2470:112] + reg _T_2325 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2470:62] + _T_2325 <= _T_2324 @[dec_tlu_ctl.scala 2470:62] + io.dec_tlu_i0_exc_valid_wb1 <= _T_2325 @[dec_tlu_ctl.scala 2470:30] + reg _T_2326 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2471:62] + _T_2326 <= io.exc_cause_wb @[dec_tlu_ctl.scala 2471:62] + io.dec_tlu_exc_cause_wb1 <= _T_2326 @[dec_tlu_ctl.scala 2471:30] + reg _T_2327 : UInt, rvclkhdr_34.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 2472:62] + _T_2327 <= io.interrupt_valid_r_d1 @[dec_tlu_ctl.scala 2472:62] + io.dec_tlu_int_valid_wb1 <= _T_2327 @[dec_tlu_ctl.scala 2472:30] + io.dec_tlu_mtval_wb1 <= mtval @[dec_tlu_ctl.scala 2474:24] + node _T_2328 = bits(io.csr_pkt.csr_misa, 0, 0) @[dec_tlu_ctl.scala 2480:61] + node _T_2329 = bits(io.csr_pkt.csr_mvendorid, 0, 0) @[dec_tlu_ctl.scala 2481:42] + node _T_2330 = bits(io.csr_pkt.csr_marchid, 0, 0) @[dec_tlu_ctl.scala 2482:40] + node _T_2331 = bits(io.csr_pkt.csr_mimpid, 0, 0) @[dec_tlu_ctl.scala 2483:39] + node _T_2332 = bits(io.csr_pkt.csr_mhartid, 0, 0) @[dec_tlu_ctl.scala 2484:40] + node _T_2333 = cat(io.core_id, UInt<4>("h00")) @[Cat.scala 29:58] + node _T_2334 = bits(io.csr_pkt.csr_mstatus, 0, 0) @[dec_tlu_ctl.scala 2485:40] + node _T_2335 = bits(io.mstatus, 1, 1) @[dec_tlu_ctl.scala 2485:103] + node _T_2336 = bits(io.mstatus, 0, 0) @[dec_tlu_ctl.scala 2485:128] + node _T_2337 = cat(UInt<3>("h00"), _T_2336) @[Cat.scala 29:58] + node _T_2338 = cat(_T_2337, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2339 = cat(UInt<3>("h00"), _T_2335) @[Cat.scala 29:58] + node _T_2340 = cat(UInt<19>("h00"), UInt<2>("h03")) @[Cat.scala 29:58] + node _T_2341 = cat(_T_2340, _T_2339) @[Cat.scala 29:58] + node _T_2342 = cat(_T_2341, _T_2338) @[Cat.scala 29:58] + node _T_2343 = bits(io.csr_pkt.csr_mtvec, 0, 0) @[dec_tlu_ctl.scala 2486:38] + node _T_2344 = bits(io.mtvec, 30, 1) @[dec_tlu_ctl.scala 2486:70] + node _T_2345 = bits(io.mtvec, 0, 0) @[dec_tlu_ctl.scala 2486:96] + node _T_2346 = cat(_T_2344, UInt<1>("h00")) @[Cat.scala 29:58] + node _T_2347 = cat(_T_2346, _T_2345) @[Cat.scala 29:58] + node _T_2348 = bits(io.csr_pkt.csr_mip, 0, 0) @[dec_tlu_ctl.scala 2487:36] + node _T_2349 = bits(io.mip, 5, 3) @[dec_tlu_ctl.scala 2487:78] + node _T_2350 = bits(io.mip, 2, 2) @[dec_tlu_ctl.scala 2487:102] + node _T_2351 = bits(io.mip, 1, 1) @[dec_tlu_ctl.scala 2487:123] + node _T_2352 = bits(io.mip, 0, 0) @[dec_tlu_ctl.scala 2487:144] + node _T_2353 = cat(_T_2352, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2354 = cat(_T_2351, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2355 = cat(_T_2354, _T_2353) @[Cat.scala 29:58] + node _T_2356 = cat(_T_2350, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2357 = cat(UInt<1>("h00"), _T_2349) @[Cat.scala 29:58] + node _T_2358 = cat(_T_2357, UInt<16>("h00")) @[Cat.scala 29:58] + node _T_2359 = cat(_T_2358, _T_2356) @[Cat.scala 29:58] + node _T_2360 = cat(_T_2359, _T_2355) @[Cat.scala 29:58] + node _T_2361 = bits(io.csr_pkt.csr_mie, 0, 0) @[dec_tlu_ctl.scala 2488:36] + node _T_2362 = bits(mie, 5, 3) @[dec_tlu_ctl.scala 2488:75] + node _T_2363 = bits(mie, 2, 2) @[dec_tlu_ctl.scala 2488:96] + node _T_2364 = bits(mie, 1, 1) @[dec_tlu_ctl.scala 2488:114] + node _T_2365 = bits(mie, 0, 0) @[dec_tlu_ctl.scala 2488:132] + node _T_2366 = cat(_T_2365, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2367 = cat(_T_2364, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2368 = cat(_T_2367, _T_2366) @[Cat.scala 29:58] + node _T_2369 = cat(_T_2363, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2370 = cat(UInt<1>("h00"), _T_2362) @[Cat.scala 29:58] + node _T_2371 = cat(_T_2370, UInt<16>("h00")) @[Cat.scala 29:58] + node _T_2372 = cat(_T_2371, _T_2369) @[Cat.scala 29:58] + node _T_2373 = cat(_T_2372, _T_2368) @[Cat.scala 29:58] + node _T_2374 = bits(io.csr_pkt.csr_mcyclel, 0, 0) @[dec_tlu_ctl.scala 2489:40] + node _T_2375 = bits(mcyclel, 31, 0) @[dec_tlu_ctl.scala 2489:65] + node _T_2376 = bits(io.csr_pkt.csr_mcycleh, 0, 0) @[dec_tlu_ctl.scala 2490:40] + node _T_2377 = bits(mcycleh_inc, 31, 0) @[dec_tlu_ctl.scala 2490:69] + node _T_2378 = bits(io.csr_pkt.csr_minstretl, 0, 0) @[dec_tlu_ctl.scala 2491:42] + node _T_2379 = bits(minstretl, 31, 0) @[dec_tlu_ctl.scala 2491:72] + node _T_2380 = bits(io.csr_pkt.csr_minstreth, 0, 0) @[dec_tlu_ctl.scala 2492:42] + node _T_2381 = bits(minstreth_inc, 31, 0) @[dec_tlu_ctl.scala 2492:72] + node _T_2382 = bits(io.csr_pkt.csr_mscratch, 0, 0) @[dec_tlu_ctl.scala 2493:41] + node _T_2383 = bits(mscratch, 31, 0) @[dec_tlu_ctl.scala 2493:66] + node _T_2384 = bits(io.csr_pkt.csr_mepc, 0, 0) @[dec_tlu_ctl.scala 2494:37] + node _T_2385 = cat(io.mepc, UInt<1>("h00")) @[Cat.scala 29:58] + node _T_2386 = bits(io.csr_pkt.csr_mcause, 0, 0) @[dec_tlu_ctl.scala 2495:39] + node _T_2387 = bits(mcause, 31, 0) @[dec_tlu_ctl.scala 2495:64] + node _T_2388 = bits(io.csr_pkt.csr_mscause, 0, 0) @[dec_tlu_ctl.scala 2496:40] + node _T_2389 = bits(mscause, 3, 0) @[dec_tlu_ctl.scala 2496:80] + node _T_2390 = cat(UInt<28>("h00"), _T_2389) @[Cat.scala 29:58] + node _T_2391 = bits(io.csr_pkt.csr_mtval, 0, 0) @[dec_tlu_ctl.scala 2497:38] + node _T_2392 = bits(mtval, 31, 0) @[dec_tlu_ctl.scala 2497:63] + node _T_2393 = bits(io.csr_pkt.csr_mrac, 0, 0) @[dec_tlu_ctl.scala 2498:37] + node _T_2394 = bits(mrac, 31, 0) @[dec_tlu_ctl.scala 2498:62] + node _T_2395 = bits(io.csr_pkt.csr_mdseac, 0, 0) @[dec_tlu_ctl.scala 2499:39] + node _T_2396 = bits(mdseac, 31, 0) @[dec_tlu_ctl.scala 2499:64] + node _T_2397 = bits(io.csr_pkt.csr_meivt, 0, 0) @[dec_tlu_ctl.scala 2500:38] + node _T_2398 = cat(meivt, UInt<10>("h00")) @[Cat.scala 29:58] + node _T_2399 = bits(io.csr_pkt.csr_meihap, 0, 0) @[dec_tlu_ctl.scala 2501:39] + node _T_2400 = cat(meivt, meihap) @[Cat.scala 29:58] + node _T_2401 = cat(_T_2400, UInt<2>("h00")) @[Cat.scala 29:58] + node _T_2402 = bits(io.csr_pkt.csr_meicurpl, 0, 0) @[dec_tlu_ctl.scala 2502:41] + node _T_2403 = bits(meicurpl, 3, 0) @[dec_tlu_ctl.scala 2502:81] + node _T_2404 = cat(UInt<28>("h00"), _T_2403) @[Cat.scala 29:58] + node _T_2405 = bits(io.csr_pkt.csr_meicidpl, 0, 0) @[dec_tlu_ctl.scala 2503:41] + node _T_2406 = bits(meicidpl, 3, 0) @[dec_tlu_ctl.scala 2503:81] + node _T_2407 = cat(UInt<28>("h00"), _T_2406) @[Cat.scala 29:58] + node _T_2408 = bits(io.csr_pkt.csr_meipt, 0, 0) @[dec_tlu_ctl.scala 2504:38] + node _T_2409 = bits(meipt, 3, 0) @[dec_tlu_ctl.scala 2504:78] + node _T_2410 = cat(UInt<28>("h00"), _T_2409) @[Cat.scala 29:58] + node _T_2411 = bits(io.csr_pkt.csr_mcgc, 0, 0) @[dec_tlu_ctl.scala 2505:37] + node _T_2412 = bits(mcgc, 8, 0) @[dec_tlu_ctl.scala 2505:77] + node _T_2413 = cat(UInt<23>("h00"), _T_2412) @[Cat.scala 29:58] + node _T_2414 = bits(io.csr_pkt.csr_mfdc, 0, 0) @[dec_tlu_ctl.scala 2506:37] + node _T_2415 = bits(mfdc, 18, 0) @[dec_tlu_ctl.scala 2506:77] + node _T_2416 = cat(UInt<13>("h00"), _T_2415) @[Cat.scala 29:58] + node _T_2417 = bits(io.csr_pkt.csr_dcsr, 0, 0) @[dec_tlu_ctl.scala 2507:37] + node _T_2418 = bits(io.dcsr, 15, 2) @[dec_tlu_ctl.scala 2507:85] + node _T_2419 = cat(UInt<16>("h04000"), _T_2418) @[Cat.scala 29:58] + node _T_2420 = cat(_T_2419, UInt<2>("h03")) @[Cat.scala 29:58] + node _T_2421 = bits(io.csr_pkt.csr_dpc, 0, 0) @[dec_tlu_ctl.scala 2508:36] + node _T_2422 = cat(io.dpc, UInt<1>("h00")) @[Cat.scala 29:58] + node _T_2423 = bits(io.csr_pkt.csr_dicad0, 0, 0) @[dec_tlu_ctl.scala 2509:39] + node _T_2424 = bits(dicad0, 31, 0) @[dec_tlu_ctl.scala 2509:64] + node _T_2425 = bits(io.csr_pkt.csr_dicad0h, 0, 0) @[dec_tlu_ctl.scala 2510:40] + node _T_2426 = bits(dicad0h, 31, 0) @[dec_tlu_ctl.scala 2510:65] + node _T_2427 = bits(io.csr_pkt.csr_dicad1, 0, 0) @[dec_tlu_ctl.scala 2511:39] + node _T_2428 = bits(dicad1, 31, 0) @[dec_tlu_ctl.scala 2511:64] + node _T_2429 = bits(io.csr_pkt.csr_dicawics, 0, 0) @[dec_tlu_ctl.scala 2512:41] + node _T_2430 = bits(dicawics, 16, 16) @[dec_tlu_ctl.scala 2512:80] + node _T_2431 = bits(dicawics, 15, 14) @[dec_tlu_ctl.scala 2512:104] + node _T_2432 = bits(dicawics, 13, 0) @[dec_tlu_ctl.scala 2512:131] + node _T_2433 = cat(UInt<3>("h00"), _T_2432) @[Cat.scala 29:58] + node _T_2434 = cat(_T_2433, UInt<3>("h00")) @[Cat.scala 29:58] + node _T_2435 = cat(UInt<2>("h00"), _T_2431) @[Cat.scala 29:58] + node _T_2436 = cat(UInt<7>("h00"), _T_2430) @[Cat.scala 29:58] + node _T_2437 = cat(_T_2436, _T_2435) @[Cat.scala 29:58] + node _T_2438 = cat(_T_2437, _T_2434) @[Cat.scala 29:58] + node _T_2439 = bits(io.csr_pkt.csr_mtsel, 0, 0) @[dec_tlu_ctl.scala 2513:38] + node _T_2440 = bits(mtsel, 1, 0) @[dec_tlu_ctl.scala 2513:78] + node _T_2441 = cat(UInt<30>("h00"), _T_2440) @[Cat.scala 29:58] + node _T_2442 = bits(io.csr_pkt.csr_mtdata1, 0, 0) @[dec_tlu_ctl.scala 2514:40] + node _T_2443 = bits(mtdata1_tsel_out, 31, 0) @[dec_tlu_ctl.scala 2514:74] + node _T_2444 = bits(io.csr_pkt.csr_mtdata2, 0, 0) @[dec_tlu_ctl.scala 2515:40] + node _T_2445 = bits(mtdata2_tsel_out, 31, 0) @[dec_tlu_ctl.scala 2515:74] + node _T_2446 = bits(io.csr_pkt.csr_micect, 0, 0) @[dec_tlu_ctl.scala 2516:39] + node _T_2447 = bits(micect, 31, 0) @[dec_tlu_ctl.scala 2516:64] + node _T_2448 = bits(io.csr_pkt.csr_miccmect, 0, 0) @[dec_tlu_ctl.scala 2517:41] + node _T_2449 = bits(miccmect, 31, 0) @[dec_tlu_ctl.scala 2517:66] + node _T_2450 = bits(io.csr_pkt.csr_mdccmect, 0, 0) @[dec_tlu_ctl.scala 2518:41] + node _T_2451 = bits(mdccmect, 31, 0) @[dec_tlu_ctl.scala 2518:66] + node _T_2452 = bits(io.csr_pkt.csr_mhpmc3, 0, 0) @[dec_tlu_ctl.scala 2519:39] + node _T_2453 = bits(mhpmc3, 31, 0) @[dec_tlu_ctl.scala 2519:64] + node _T_2454 = bits(io.csr_pkt.csr_mhpmc4, 0, 0) @[dec_tlu_ctl.scala 2520:39] + node _T_2455 = bits(mhpmc4, 31, 0) @[dec_tlu_ctl.scala 2520:64] + node _T_2456 = bits(io.csr_pkt.csr_mhpmc5, 0, 0) @[dec_tlu_ctl.scala 2521:39] + node _T_2457 = bits(mhpmc5, 31, 0) @[dec_tlu_ctl.scala 2521:64] + node _T_2458 = bits(io.csr_pkt.csr_mhpmc6, 0, 0) @[dec_tlu_ctl.scala 2522:39] + node _T_2459 = bits(mhpmc6, 31, 0) @[dec_tlu_ctl.scala 2522:64] + node _T_2460 = bits(io.csr_pkt.csr_mhpmc3h, 0, 0) @[dec_tlu_ctl.scala 2523:40] + node _T_2461 = bits(mhpmc3h, 31, 0) @[dec_tlu_ctl.scala 2523:65] + node _T_2462 = bits(io.csr_pkt.csr_mhpmc4h, 0, 0) @[dec_tlu_ctl.scala 2524:40] + node _T_2463 = bits(mhpmc4h, 31, 0) @[dec_tlu_ctl.scala 2524:65] + node _T_2464 = bits(io.csr_pkt.csr_mhpmc5h, 0, 0) @[dec_tlu_ctl.scala 2525:40] + node _T_2465 = bits(mhpmc5h, 31, 0) @[dec_tlu_ctl.scala 2525:65] + node _T_2466 = bits(io.csr_pkt.csr_mhpmc6h, 0, 0) @[dec_tlu_ctl.scala 2526:40] + node _T_2467 = bits(mhpmc6h, 31, 0) @[dec_tlu_ctl.scala 2526:65] + node _T_2468 = bits(io.csr_pkt.csr_mfdht, 0, 0) @[dec_tlu_ctl.scala 2527:38] + node _T_2469 = bits(mfdht, 5, 0) @[dec_tlu_ctl.scala 2527:78] + node _T_2470 = cat(UInt<26>("h00"), _T_2469) @[Cat.scala 29:58] + node _T_2471 = bits(io.csr_pkt.csr_mfdhs, 0, 0) @[dec_tlu_ctl.scala 2528:38] + node _T_2472 = bits(mfdhs, 1, 0) @[dec_tlu_ctl.scala 2528:78] + node _T_2473 = cat(UInt<30>("h00"), _T_2472) @[Cat.scala 29:58] + node _T_2474 = bits(io.csr_pkt.csr_mhpme3, 0, 0) @[dec_tlu_ctl.scala 2529:39] + node _T_2475 = bits(mhpme3, 9, 0) @[dec_tlu_ctl.scala 2529:79] + node _T_2476 = cat(UInt<22>("h00"), _T_2475) @[Cat.scala 29:58] + node _T_2477 = bits(io.csr_pkt.csr_mhpme4, 0, 0) @[dec_tlu_ctl.scala 2530:39] + node _T_2478 = bits(mhpme4, 9, 0) @[dec_tlu_ctl.scala 2530:79] + node _T_2479 = cat(UInt<22>("h00"), _T_2478) @[Cat.scala 29:58] + node _T_2480 = bits(io.csr_pkt.csr_mhpme5, 0, 0) @[dec_tlu_ctl.scala 2531:39] + node _T_2481 = bits(mhpme5, 9, 0) @[dec_tlu_ctl.scala 2531:78] + node _T_2482 = cat(UInt<22>("h00"), _T_2481) @[Cat.scala 29:58] + node _T_2483 = bits(io.csr_pkt.csr_mhpme6, 0, 0) @[dec_tlu_ctl.scala 2532:39] + node _T_2484 = bits(mhpme6, 9, 0) @[dec_tlu_ctl.scala 2532:78] + node _T_2485 = cat(UInt<22>("h00"), _T_2484) @[Cat.scala 29:58] + node _T_2486 = bits(io.csr_pkt.csr_mcountinhibit, 0, 0) @[dec_tlu_ctl.scala 2533:46] + node _T_2487 = bits(mcountinhibit, 6, 0) @[dec_tlu_ctl.scala 2533:86] + node _T_2488 = cat(UInt<25>("h00"), _T_2487) @[Cat.scala 29:58] + node _T_2489 = bits(io.csr_pkt.csr_mpmc, 0, 0) @[dec_tlu_ctl.scala 2534:37] + node _T_2490 = cat(UInt<30>("h00"), mpmc) @[Cat.scala 29:58] + node _T_2491 = cat(_T_2490, UInt<1>("h00")) @[Cat.scala 29:58] + node _T_2492 = bits(io.dec_timer_read_d, 0, 0) @[dec_tlu_ctl.scala 2535:37] + node _T_2493 = bits(io.dec_timer_rddata_d, 31, 0) @[dec_tlu_ctl.scala 2535:76] + node _T_2494 = mux(_T_2328, UInt<32>("h040001104"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2495 = mux(_T_2329, UInt<32>("h045"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2496 = mux(_T_2330, UInt<32>("h010"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2497 = mux(_T_2331, UInt<32>("h02"), UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2498 = mux(_T_2332, _T_2333, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2499 = mux(_T_2334, _T_2342, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2500 = mux(_T_2343, _T_2347, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2501 = mux(_T_2348, _T_2360, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2502 = mux(_T_2361, _T_2373, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2503 = mux(_T_2374, _T_2375, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2504 = mux(_T_2376, _T_2377, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2505 = mux(_T_2378, _T_2379, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2506 = mux(_T_2380, _T_2381, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2507 = mux(_T_2382, _T_2383, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2508 = mux(_T_2384, _T_2385, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2509 = mux(_T_2386, _T_2387, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2510 = mux(_T_2388, _T_2390, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2511 = mux(_T_2391, _T_2392, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2512 = mux(_T_2393, _T_2394, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2513 = mux(_T_2395, _T_2396, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2514 = mux(_T_2397, _T_2398, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2515 = mux(_T_2399, _T_2401, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2516 = mux(_T_2402, _T_2404, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2517 = mux(_T_2405, _T_2407, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2518 = mux(_T_2408, _T_2410, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2519 = mux(_T_2411, _T_2413, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2520 = mux(_T_2414, _T_2416, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2521 = mux(_T_2417, _T_2420, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2522 = mux(_T_2421, _T_2422, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2523 = mux(_T_2423, _T_2424, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2524 = mux(_T_2425, _T_2426, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2525 = mux(_T_2427, _T_2428, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2526 = mux(_T_2429, _T_2438, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2527 = mux(_T_2439, _T_2441, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2528 = mux(_T_2442, _T_2443, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2529 = mux(_T_2444, _T_2445, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2530 = mux(_T_2446, _T_2447, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2531 = mux(_T_2448, _T_2449, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2532 = mux(_T_2450, _T_2451, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2533 = mux(_T_2452, _T_2453, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2534 = mux(_T_2454, _T_2455, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2535 = mux(_T_2456, _T_2457, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2536 = mux(_T_2458, _T_2459, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2537 = mux(_T_2460, _T_2461, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2538 = mux(_T_2462, _T_2463, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2539 = mux(_T_2464, _T_2465, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2540 = mux(_T_2466, _T_2467, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2541 = mux(_T_2468, _T_2470, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2542 = mux(_T_2471, _T_2473, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2543 = mux(_T_2474, _T_2476, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2544 = mux(_T_2477, _T_2479, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2545 = mux(_T_2480, _T_2482, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2546 = mux(_T_2483, _T_2485, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2547 = mux(_T_2486, _T_2488, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2548 = mux(_T_2489, _T_2491, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2549 = mux(_T_2492, _T_2493, UInt<1>("h00")) @[Mux.scala 27:72] + node _T_2550 = or(_T_2494, _T_2495) @[Mux.scala 27:72] + node _T_2551 = or(_T_2550, _T_2496) @[Mux.scala 27:72] + node _T_2552 = or(_T_2551, _T_2497) @[Mux.scala 27:72] + node _T_2553 = or(_T_2552, _T_2498) @[Mux.scala 27:72] + node _T_2554 = or(_T_2553, _T_2499) @[Mux.scala 27:72] + node _T_2555 = or(_T_2554, _T_2500) @[Mux.scala 27:72] + node _T_2556 = or(_T_2555, _T_2501) @[Mux.scala 27:72] + node _T_2557 = or(_T_2556, _T_2502) @[Mux.scala 27:72] + node _T_2558 = or(_T_2557, _T_2503) @[Mux.scala 27:72] + node _T_2559 = or(_T_2558, _T_2504) @[Mux.scala 27:72] + node _T_2560 = or(_T_2559, _T_2505) @[Mux.scala 27:72] node _T_2561 = or(_T_2560, _T_2506) @[Mux.scala 27:72] node _T_2562 = or(_T_2561, _T_2507) @[Mux.scala 27:72] node _T_2563 = or(_T_2562, _T_2508) @[Mux.scala 27:72] @@ -76103,1700 +76103,1690 @@ circuit quasar : node _T_2602 = or(_T_2601, _T_2547) @[Mux.scala 27:72] node _T_2603 = or(_T_2602, _T_2548) @[Mux.scala 27:72] node _T_2604 = or(_T_2603, _T_2549) @[Mux.scala 27:72] - node _T_2605 = or(_T_2604, _T_2550) @[Mux.scala 27:72] - node _T_2606 = or(_T_2605, _T_2551) @[Mux.scala 27:72] - node _T_2607 = or(_T_2606, _T_2552) @[Mux.scala 27:72] - node _T_2608 = or(_T_2607, _T_2553) @[Mux.scala 27:72] - node _T_2609 = or(_T_2608, _T_2554) @[Mux.scala 27:72] - node _T_2610 = or(_T_2609, _T_2555) @[Mux.scala 27:72] - node _T_2611 = or(_T_2610, _T_2556) @[Mux.scala 27:72] - node _T_2612 = or(_T_2611, _T_2557) @[Mux.scala 27:72] - node _T_2613 = or(_T_2612, _T_2558) @[Mux.scala 27:72] - node _T_2614 = or(_T_2613, _T_2559) @[Mux.scala 27:72] - wire _T_2615 : UInt @[Mux.scala 27:72] - _T_2615 <= _T_2614 @[Mux.scala 27:72] - io.dec_csr_rddata_d <= _T_2615 @[dec_tlu_ctl.scala 2497:21] + wire _T_2605 : UInt @[Mux.scala 27:72] + _T_2605 <= _T_2604 @[Mux.scala 27:72] + io.dec_csr_rddata_d <= _T_2605 @[dec_tlu_ctl.scala 2479:21] module dec_decode_csr_read : input clock : Clock input reset : AsyncReset output io : {flip dec_csr_rdaddr_d : UInt<12>, csr_pkt : {csr_misa : UInt<1>, csr_mvendorid : UInt<1>, csr_marchid : UInt<1>, csr_mimpid : UInt<1>, csr_mhartid : UInt<1>, csr_mstatus : UInt<1>, csr_mtvec : UInt<1>, csr_mip : UInt<1>, csr_mie : UInt<1>, csr_mcyclel : UInt<1>, csr_mcycleh : UInt<1>, csr_minstretl : UInt<1>, csr_minstreth : UInt<1>, csr_mscratch : UInt<1>, csr_mepc : UInt<1>, csr_mcause : UInt<1>, csr_mscause : UInt<1>, csr_mtval : UInt<1>, csr_mrac : UInt<1>, csr_dmst : UInt<1>, csr_mdseac : UInt<1>, csr_meihap : UInt<1>, csr_meivt : UInt<1>, csr_meipt : UInt<1>, csr_meicurpl : UInt<1>, csr_meicidpl : UInt<1>, csr_dcsr : UInt<1>, csr_mcgc : UInt<1>, csr_mfdc : UInt<1>, csr_dpc : UInt<1>, csr_mtsel : UInt<1>, csr_mtdata1 : UInt<1>, csr_mtdata2 : UInt<1>, csr_mhpmc3 : UInt<1>, csr_mhpmc4 : UInt<1>, csr_mhpmc5 : UInt<1>, csr_mhpmc6 : UInt<1>, csr_mhpmc3h : UInt<1>, csr_mhpmc4h : UInt<1>, csr_mhpmc5h : UInt<1>, csr_mhpmc6h : UInt<1>, csr_mhpme3 : UInt<1>, csr_mhpme4 : UInt<1>, csr_mhpme5 : UInt<1>, csr_mhpme6 : UInt<1>, csr_mcountinhibit : UInt<1>, csr_mitctl0 : UInt<1>, csr_mitctl1 : UInt<1>, csr_mitb0 : UInt<1>, csr_mitb1 : UInt<1>, csr_mitcnt0 : UInt<1>, csr_mitcnt1 : UInt<1>, csr_mpmc : UInt<1>, csr_mcpc : UInt<1>, csr_meicpct : UInt<1>, csr_mdeau : UInt<1>, csr_micect : UInt<1>, csr_miccmect : UInt<1>, csr_mdccmect : UInt<1>, csr_mfdht : UInt<1>, csr_mfdhs : UInt<1>, csr_dicawics : UInt<1>, csr_dicad0h : UInt<1>, csr_dicad0 : UInt<1>, csr_dicad1 : UInt<1>, csr_dicago : UInt<1>, presync : UInt<1>, postsync : UInt<1>, legal : UInt<1>}} - node _T = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1 = eq(_T, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_2 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_3 = eq(_T_2, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_4 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_5 = eq(_T_4, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_6 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_7 = eq(_T_6, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_8 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_9 = and(_T_1, _T_3) @[dec_tlu_ctl.scala 2569:198] - node _T_10 = and(_T_9, _T_5) @[dec_tlu_ctl.scala 2569:198] - node _T_11 = and(_T_10, _T_7) @[dec_tlu_ctl.scala 2569:198] - node _T_12 = and(_T_11, _T_8) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_misa <= _T_12 @[dec_tlu_ctl.scala 2571:57] - node _T_13 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_14 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_15 = eq(_T_14, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_16 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_17 = eq(_T_16, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_18 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_19 = and(_T_13, _T_15) @[dec_tlu_ctl.scala 2569:198] - node _T_20 = and(_T_19, _T_17) @[dec_tlu_ctl.scala 2569:198] - node _T_21 = and(_T_20, _T_18) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mvendorid <= _T_21 @[dec_tlu_ctl.scala 2572:57] - node _T_22 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_23 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_24 = eq(_T_23, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_25 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_26 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_27 = eq(_T_26, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_28 = and(_T_22, _T_24) @[dec_tlu_ctl.scala 2569:198] - node _T_29 = and(_T_28, _T_25) @[dec_tlu_ctl.scala 2569:198] - node _T_30 = and(_T_29, _T_27) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_marchid <= _T_30 @[dec_tlu_ctl.scala 2573:57] - node _T_31 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_32 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_33 = eq(_T_32, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_34 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_35 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_36 = and(_T_31, _T_33) @[dec_tlu_ctl.scala 2569:198] - node _T_37 = and(_T_36, _T_34) @[dec_tlu_ctl.scala 2569:198] - node _T_38 = and(_T_37, _T_35) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mimpid <= _T_38 @[dec_tlu_ctl.scala 2574:57] - node _T_39 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_40 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_41 = eq(_T_40, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_42 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_43 = and(_T_39, _T_41) @[dec_tlu_ctl.scala 2569:198] - node _T_44 = and(_T_43, _T_42) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhartid <= _T_44 @[dec_tlu_ctl.scala 2575:57] - node _T_45 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_46 = eq(_T_45, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_47 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_48 = eq(_T_47, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_49 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_50 = eq(_T_49, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_51 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_52 = eq(_T_51, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_53 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_54 = eq(_T_53, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_55 = and(_T_46, _T_48) @[dec_tlu_ctl.scala 2569:198] - node _T_56 = and(_T_55, _T_50) @[dec_tlu_ctl.scala 2569:198] - node _T_57 = and(_T_56, _T_52) @[dec_tlu_ctl.scala 2569:198] - node _T_58 = and(_T_57, _T_54) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mstatus <= _T_58 @[dec_tlu_ctl.scala 2576:57] - node _T_59 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_60 = eq(_T_59, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_61 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_62 = eq(_T_61, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_63 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_64 = eq(_T_63, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_65 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_66 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_67 = and(_T_60, _T_62) @[dec_tlu_ctl.scala 2569:198] - node _T_68 = and(_T_67, _T_64) @[dec_tlu_ctl.scala 2569:198] - node _T_69 = and(_T_68, _T_65) @[dec_tlu_ctl.scala 2569:198] - node _T_70 = and(_T_69, _T_66) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mtvec <= _T_70 @[dec_tlu_ctl.scala 2577:57] - node _T_71 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_72 = eq(_T_71, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_73 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_74 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_75 = and(_T_72, _T_73) @[dec_tlu_ctl.scala 2569:198] - node _T_76 = and(_T_75, _T_74) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mip <= _T_76 @[dec_tlu_ctl.scala 2578:65] - node _T_77 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_78 = eq(_T_77, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_79 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_80 = eq(_T_79, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_81 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_82 = eq(_T_81, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_83 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_84 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_85 = eq(_T_84, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_86 = and(_T_78, _T_80) @[dec_tlu_ctl.scala 2569:198] - node _T_87 = and(_T_86, _T_82) @[dec_tlu_ctl.scala 2569:198] - node _T_88 = and(_T_87, _T_83) @[dec_tlu_ctl.scala 2569:198] - node _T_89 = and(_T_88, _T_85) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mie <= _T_89 @[dec_tlu_ctl.scala 2579:65] - node _T_90 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_91 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_92 = eq(_T_91, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_93 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_94 = eq(_T_93, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_95 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_96 = eq(_T_95, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_97 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_98 = eq(_T_97, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_99 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_100 = eq(_T_99, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_101 = and(_T_90, _T_92) @[dec_tlu_ctl.scala 2569:198] - node _T_102 = and(_T_101, _T_94) @[dec_tlu_ctl.scala 2569:198] - node _T_103 = and(_T_102, _T_96) @[dec_tlu_ctl.scala 2569:198] - node _T_104 = and(_T_103, _T_98) @[dec_tlu_ctl.scala 2569:198] - node _T_105 = and(_T_104, _T_100) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcyclel <= _T_105 @[dec_tlu_ctl.scala 2580:57] - node _T_106 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_107 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_108 = eq(_T_107, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_109 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_110 = eq(_T_109, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_111 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_112 = eq(_T_111, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_113 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_114 = eq(_T_113, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_115 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_116 = eq(_T_115, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_117 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_118 = eq(_T_117, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_119 = and(_T_106, _T_108) @[dec_tlu_ctl.scala 2569:198] - node _T_120 = and(_T_119, _T_110) @[dec_tlu_ctl.scala 2569:198] - node _T_121 = and(_T_120, _T_112) @[dec_tlu_ctl.scala 2569:198] - node _T_122 = and(_T_121, _T_114) @[dec_tlu_ctl.scala 2569:198] - node _T_123 = and(_T_122, _T_116) @[dec_tlu_ctl.scala 2569:198] - node _T_124 = and(_T_123, _T_118) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcycleh <= _T_124 @[dec_tlu_ctl.scala 2581:57] - node _T_125 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_126 = eq(_T_125, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_127 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_128 = eq(_T_127, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_129 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_130 = eq(_T_129, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_131 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_132 = eq(_T_131, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_133 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_134 = eq(_T_133, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_135 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_136 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_137 = eq(_T_136, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_138 = and(_T_126, _T_128) @[dec_tlu_ctl.scala 2569:198] - node _T_139 = and(_T_138, _T_130) @[dec_tlu_ctl.scala 2569:198] - node _T_140 = and(_T_139, _T_132) @[dec_tlu_ctl.scala 2569:198] - node _T_141 = and(_T_140, _T_134) @[dec_tlu_ctl.scala 2569:198] - node _T_142 = and(_T_141, _T_135) @[dec_tlu_ctl.scala 2569:198] - node _T_143 = and(_T_142, _T_137) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_minstretl <= _T_143 @[dec_tlu_ctl.scala 2582:57] - node _T_144 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_145 = eq(_T_144, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_146 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_147 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_148 = eq(_T_147, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_149 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_150 = eq(_T_149, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_151 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_152 = eq(_T_151, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_153 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_154 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_155 = eq(_T_154, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_156 = and(_T_145, _T_146) @[dec_tlu_ctl.scala 2569:198] - node _T_157 = and(_T_156, _T_148) @[dec_tlu_ctl.scala 2569:198] - node _T_158 = and(_T_157, _T_150) @[dec_tlu_ctl.scala 2569:198] - node _T_159 = and(_T_158, _T_152) @[dec_tlu_ctl.scala 2569:198] - node _T_160 = and(_T_159, _T_153) @[dec_tlu_ctl.scala 2569:198] - node _T_161 = and(_T_160, _T_155) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_minstreth <= _T_161 @[dec_tlu_ctl.scala 2583:57] - node _T_162 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_163 = eq(_T_162, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_164 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_165 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_166 = eq(_T_165, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_167 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_168 = eq(_T_167, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_169 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_170 = eq(_T_169, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_171 = and(_T_163, _T_164) @[dec_tlu_ctl.scala 2569:198] - node _T_172 = and(_T_171, _T_166) @[dec_tlu_ctl.scala 2569:198] - node _T_173 = and(_T_172, _T_168) @[dec_tlu_ctl.scala 2569:198] - node _T_174 = and(_T_173, _T_170) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mscratch <= _T_174 @[dec_tlu_ctl.scala 2584:57] - node _T_175 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_176 = eq(_T_175, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_177 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_178 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_179 = eq(_T_178, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_180 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_181 = and(_T_176, _T_177) @[dec_tlu_ctl.scala 2569:198] - node _T_182 = and(_T_181, _T_179) @[dec_tlu_ctl.scala 2569:198] - node _T_183 = and(_T_182, _T_180) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mepc <= _T_183 @[dec_tlu_ctl.scala 2585:57] - node _T_184 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_185 = eq(_T_184, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_186 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_187 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_188 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_189 = eq(_T_188, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_190 = and(_T_185, _T_186) @[dec_tlu_ctl.scala 2569:198] - node _T_191 = and(_T_190, _T_187) @[dec_tlu_ctl.scala 2569:198] - node _T_192 = and(_T_191, _T_189) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcause <= _T_192 @[dec_tlu_ctl.scala 2586:57] - node _T_193 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_194 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_195 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_196 = and(_T_193, _T_194) @[dec_tlu_ctl.scala 2569:198] - node _T_197 = and(_T_196, _T_195) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mscause <= _T_197 @[dec_tlu_ctl.scala 2587:57] - node _T_198 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_199 = eq(_T_198, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_200 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_201 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_202 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_203 = and(_T_199, _T_200) @[dec_tlu_ctl.scala 2569:198] - node _T_204 = and(_T_203, _T_201) @[dec_tlu_ctl.scala 2569:198] - node _T_205 = and(_T_204, _T_202) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mtval <= _T_205 @[dec_tlu_ctl.scala 2588:57] - node _T_206 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_207 = eq(_T_206, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_208 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_209 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_210 = eq(_T_209, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_211 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_212 = eq(_T_211, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_213 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_214 = eq(_T_213, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_215 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_216 = eq(_T_215, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_217 = and(_T_207, _T_208) @[dec_tlu_ctl.scala 2569:198] - node _T_218 = and(_T_217, _T_210) @[dec_tlu_ctl.scala 2569:198] - node _T_219 = and(_T_218, _T_212) @[dec_tlu_ctl.scala 2569:198] - node _T_220 = and(_T_219, _T_214) @[dec_tlu_ctl.scala 2569:198] - node _T_221 = and(_T_220, _T_216) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mrac <= _T_221 @[dec_tlu_ctl.scala 2589:57] - node _T_222 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_223 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_224 = eq(_T_223, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_225 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_226 = eq(_T_225, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_227 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_228 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_229 = eq(_T_228, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_230 = and(_T_222, _T_224) @[dec_tlu_ctl.scala 2569:198] - node _T_231 = and(_T_230, _T_226) @[dec_tlu_ctl.scala 2569:198] - node _T_232 = and(_T_231, _T_227) @[dec_tlu_ctl.scala 2569:198] - node _T_233 = and(_T_232, _T_229) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dmst <= _T_233 @[dec_tlu_ctl.scala 2590:57] - node _T_234 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_235 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_236 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_237 = eq(_T_236, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_238 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_239 = eq(_T_238, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_240 = and(_T_234, _T_235) @[dec_tlu_ctl.scala 2569:198] - node _T_241 = and(_T_240, _T_237) @[dec_tlu_ctl.scala 2569:198] - node _T_242 = and(_T_241, _T_239) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mdseac <= _T_242 @[dec_tlu_ctl.scala 2591:57] - node _T_243 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_244 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_245 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_246 = and(_T_243, _T_244) @[dec_tlu_ctl.scala 2569:198] - node _T_247 = and(_T_246, _T_245) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meihap <= _T_247 @[dec_tlu_ctl.scala 2592:57] - node _T_248 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_249 = eq(_T_248, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_250 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_251 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_252 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_253 = eq(_T_252, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_254 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_255 = eq(_T_254, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_256 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_257 = eq(_T_256, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_258 = and(_T_249, _T_250) @[dec_tlu_ctl.scala 2569:198] - node _T_259 = and(_T_258, _T_251) @[dec_tlu_ctl.scala 2569:198] - node _T_260 = and(_T_259, _T_253) @[dec_tlu_ctl.scala 2569:198] - node _T_261 = and(_T_260, _T_255) @[dec_tlu_ctl.scala 2569:198] - node _T_262 = and(_T_261, _T_257) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meivt <= _T_262 @[dec_tlu_ctl.scala 2593:57] - node _T_263 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_264 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_265 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_266 = eq(_T_265, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_267 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_268 = and(_T_263, _T_264) @[dec_tlu_ctl.scala 2569:198] - node _T_269 = and(_T_268, _T_266) @[dec_tlu_ctl.scala 2569:198] - node _T_270 = and(_T_269, _T_267) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meipt <= _T_270 @[dec_tlu_ctl.scala 2594:57] - node _T_271 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_272 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_273 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_274 = and(_T_271, _T_272) @[dec_tlu_ctl.scala 2569:198] - node _T_275 = and(_T_274, _T_273) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meicurpl <= _T_275 @[dec_tlu_ctl.scala 2595:57] - node _T_276 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_277 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_278 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_279 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_280 = and(_T_276, _T_277) @[dec_tlu_ctl.scala 2569:198] - node _T_281 = and(_T_280, _T_278) @[dec_tlu_ctl.scala 2569:198] - node _T_282 = and(_T_281, _T_279) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meicidpl <= _T_282 @[dec_tlu_ctl.scala 2596:57] - node _T_283 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_284 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_285 = eq(_T_284, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_286 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_287 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_288 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_289 = eq(_T_288, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_290 = and(_T_283, _T_285) @[dec_tlu_ctl.scala 2569:198] - node _T_291 = and(_T_290, _T_286) @[dec_tlu_ctl.scala 2569:198] - node _T_292 = and(_T_291, _T_287) @[dec_tlu_ctl.scala 2569:198] - node _T_293 = and(_T_292, _T_289) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dcsr <= _T_293 @[dec_tlu_ctl.scala 2597:57] - node _T_294 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_295 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_296 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_297 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_298 = eq(_T_297, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_299 = and(_T_294, _T_295) @[dec_tlu_ctl.scala 2569:198] - node _T_300 = and(_T_299, _T_296) @[dec_tlu_ctl.scala 2569:198] - node _T_301 = and(_T_300, _T_298) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcgc <= _T_301 @[dec_tlu_ctl.scala 2598:57] - node _T_302 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_303 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_304 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_305 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_306 = eq(_T_305, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_307 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_308 = and(_T_302, _T_303) @[dec_tlu_ctl.scala 2569:198] - node _T_309 = and(_T_308, _T_304) @[dec_tlu_ctl.scala 2569:198] - node _T_310 = and(_T_309, _T_306) @[dec_tlu_ctl.scala 2569:198] - node _T_311 = and(_T_310, _T_307) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mfdc <= _T_311 @[dec_tlu_ctl.scala 2599:57] - node _T_312 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_313 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_314 = eq(_T_313, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_315 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_316 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_317 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_318 = and(_T_312, _T_314) @[dec_tlu_ctl.scala 2569:198] - node _T_319 = and(_T_318, _T_315) @[dec_tlu_ctl.scala 2569:198] - node _T_320 = and(_T_319, _T_316) @[dec_tlu_ctl.scala 2569:198] - node _T_321 = and(_T_320, _T_317) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dpc <= _T_321 @[dec_tlu_ctl.scala 2600:65] - node _T_322 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_323 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_324 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_325 = eq(_T_324, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_326 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_327 = eq(_T_326, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_328 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_329 = eq(_T_328, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_330 = and(_T_322, _T_323) @[dec_tlu_ctl.scala 2569:198] - node _T_331 = and(_T_330, _T_325) @[dec_tlu_ctl.scala 2569:198] - node _T_332 = and(_T_331, _T_327) @[dec_tlu_ctl.scala 2569:198] - node _T_333 = and(_T_332, _T_329) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mtsel <= _T_333 @[dec_tlu_ctl.scala 2601:57] - node _T_334 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_335 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_336 = eq(_T_335, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_337 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_338 = eq(_T_337, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_339 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_340 = and(_T_334, _T_336) @[dec_tlu_ctl.scala 2569:198] - node _T_341 = and(_T_340, _T_338) @[dec_tlu_ctl.scala 2569:198] - node _T_342 = and(_T_341, _T_339) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mtdata1 <= _T_342 @[dec_tlu_ctl.scala 2602:57] - node _T_343 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_344 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_345 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_346 = eq(_T_345, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_347 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_348 = and(_T_343, _T_344) @[dec_tlu_ctl.scala 2569:198] - node _T_349 = and(_T_348, _T_346) @[dec_tlu_ctl.scala 2569:198] - node _T_350 = and(_T_349, _T_347) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mtdata2 <= _T_350 @[dec_tlu_ctl.scala 2603:57] - node _T_351 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_352 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_353 = eq(_T_352, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_354 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_355 = eq(_T_354, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_356 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_357 = eq(_T_356, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_358 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_359 = eq(_T_358, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_360 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_361 = and(_T_351, _T_353) @[dec_tlu_ctl.scala 2569:198] - node _T_362 = and(_T_361, _T_355) @[dec_tlu_ctl.scala 2569:198] - node _T_363 = and(_T_362, _T_357) @[dec_tlu_ctl.scala 2569:198] - node _T_364 = and(_T_363, _T_359) @[dec_tlu_ctl.scala 2569:198] - node _T_365 = and(_T_364, _T_360) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc3 <= _T_365 @[dec_tlu_ctl.scala 2604:57] - node _T_366 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_367 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_368 = eq(_T_367, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_369 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_370 = eq(_T_369, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_371 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_372 = eq(_T_371, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_373 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_374 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_375 = eq(_T_374, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_376 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_377 = eq(_T_376, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_378 = and(_T_366, _T_368) @[dec_tlu_ctl.scala 2569:198] - node _T_379 = and(_T_378, _T_370) @[dec_tlu_ctl.scala 2569:198] - node _T_380 = and(_T_379, _T_372) @[dec_tlu_ctl.scala 2569:198] - node _T_381 = and(_T_380, _T_373) @[dec_tlu_ctl.scala 2569:198] - node _T_382 = and(_T_381, _T_375) @[dec_tlu_ctl.scala 2569:198] - node _T_383 = and(_T_382, _T_377) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc4 <= _T_383 @[dec_tlu_ctl.scala 2605:57] - node _T_384 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_385 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_386 = eq(_T_385, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_387 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_388 = eq(_T_387, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_389 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_390 = eq(_T_389, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_391 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_392 = eq(_T_391, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_393 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_394 = and(_T_384, _T_386) @[dec_tlu_ctl.scala 2569:198] - node _T_395 = and(_T_394, _T_388) @[dec_tlu_ctl.scala 2569:198] - node _T_396 = and(_T_395, _T_390) @[dec_tlu_ctl.scala 2569:198] - node _T_397 = and(_T_396, _T_392) @[dec_tlu_ctl.scala 2569:198] - node _T_398 = and(_T_397, _T_393) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc5 <= _T_398 @[dec_tlu_ctl.scala 2606:57] - node _T_399 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_400 = eq(_T_399, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_401 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_402 = eq(_T_401, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_403 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_404 = eq(_T_403, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_405 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_406 = eq(_T_405, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_407 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_408 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_409 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_410 = eq(_T_409, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_411 = and(_T_400, _T_402) @[dec_tlu_ctl.scala 2569:198] - node _T_412 = and(_T_411, _T_404) @[dec_tlu_ctl.scala 2569:198] - node _T_413 = and(_T_412, _T_406) @[dec_tlu_ctl.scala 2569:198] - node _T_414 = and(_T_413, _T_407) @[dec_tlu_ctl.scala 2569:198] - node _T_415 = and(_T_414, _T_408) @[dec_tlu_ctl.scala 2569:198] - node _T_416 = and(_T_415, _T_410) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc6 <= _T_416 @[dec_tlu_ctl.scala 2607:57] - node _T_417 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_418 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_419 = eq(_T_418, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_420 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_421 = eq(_T_420, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_422 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_423 = eq(_T_422, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_424 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_425 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_426 = and(_T_417, _T_419) @[dec_tlu_ctl.scala 2569:198] - node _T_427 = and(_T_426, _T_421) @[dec_tlu_ctl.scala 2569:198] - node _T_428 = and(_T_427, _T_423) @[dec_tlu_ctl.scala 2569:198] - node _T_429 = and(_T_428, _T_424) @[dec_tlu_ctl.scala 2569:198] - node _T_430 = and(_T_429, _T_425) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc3h <= _T_430 @[dec_tlu_ctl.scala 2608:57] - node _T_431 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_432 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_433 = eq(_T_432, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_434 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_435 = eq(_T_434, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_436 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_437 = eq(_T_436, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_438 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_439 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_440 = eq(_T_439, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_441 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_442 = eq(_T_441, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_443 = and(_T_431, _T_433) @[dec_tlu_ctl.scala 2569:198] - node _T_444 = and(_T_443, _T_435) @[dec_tlu_ctl.scala 2569:198] - node _T_445 = and(_T_444, _T_437) @[dec_tlu_ctl.scala 2569:198] - node _T_446 = and(_T_445, _T_438) @[dec_tlu_ctl.scala 2569:198] - node _T_447 = and(_T_446, _T_440) @[dec_tlu_ctl.scala 2569:198] - node _T_448 = and(_T_447, _T_442) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc4h <= _T_448 @[dec_tlu_ctl.scala 2609:57] - node _T_449 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_450 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_451 = eq(_T_450, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_452 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_453 = eq(_T_452, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_454 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_455 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_456 = eq(_T_455, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_457 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_458 = and(_T_449, _T_451) @[dec_tlu_ctl.scala 2569:198] - node _T_459 = and(_T_458, _T_453) @[dec_tlu_ctl.scala 2569:198] - node _T_460 = and(_T_459, _T_454) @[dec_tlu_ctl.scala 2569:198] - node _T_461 = and(_T_460, _T_456) @[dec_tlu_ctl.scala 2569:198] - node _T_462 = and(_T_461, _T_457) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc5h <= _T_462 @[dec_tlu_ctl.scala 2610:57] - node _T_463 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_464 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_465 = eq(_T_464, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_466 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_467 = eq(_T_466, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_468 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_469 = eq(_T_468, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_470 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_471 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_472 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_473 = eq(_T_472, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_474 = and(_T_463, _T_465) @[dec_tlu_ctl.scala 2569:198] - node _T_475 = and(_T_474, _T_467) @[dec_tlu_ctl.scala 2569:198] - node _T_476 = and(_T_475, _T_469) @[dec_tlu_ctl.scala 2569:198] - node _T_477 = and(_T_476, _T_470) @[dec_tlu_ctl.scala 2569:198] - node _T_478 = and(_T_477, _T_471) @[dec_tlu_ctl.scala 2569:198] - node _T_479 = and(_T_478, _T_473) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpmc6h <= _T_479 @[dec_tlu_ctl.scala 2611:57] - node _T_480 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_481 = eq(_T_480, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_482 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_483 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_484 = eq(_T_483, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_485 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_486 = eq(_T_485, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_487 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_488 = eq(_T_487, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_489 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_490 = and(_T_481, _T_482) @[dec_tlu_ctl.scala 2569:198] - node _T_491 = and(_T_490, _T_484) @[dec_tlu_ctl.scala 2569:198] - node _T_492 = and(_T_491, _T_486) @[dec_tlu_ctl.scala 2569:198] - node _T_493 = and(_T_492, _T_488) @[dec_tlu_ctl.scala 2569:198] - node _T_494 = and(_T_493, _T_489) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpme3 <= _T_494 @[dec_tlu_ctl.scala 2612:57] - node _T_495 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_496 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_497 = eq(_T_496, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_498 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_499 = eq(_T_498, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_500 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_501 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_502 = eq(_T_501, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_503 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_504 = eq(_T_503, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_505 = and(_T_495, _T_497) @[dec_tlu_ctl.scala 2569:198] - node _T_506 = and(_T_505, _T_499) @[dec_tlu_ctl.scala 2569:198] - node _T_507 = and(_T_506, _T_500) @[dec_tlu_ctl.scala 2569:198] - node _T_508 = and(_T_507, _T_502) @[dec_tlu_ctl.scala 2569:198] - node _T_509 = and(_T_508, _T_504) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpme4 <= _T_509 @[dec_tlu_ctl.scala 2613:57] - node _T_510 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_511 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_512 = eq(_T_511, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_513 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_514 = eq(_T_513, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_515 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_516 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_517 = eq(_T_516, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_518 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_519 = and(_T_510, _T_512) @[dec_tlu_ctl.scala 2569:198] - node _T_520 = and(_T_519, _T_514) @[dec_tlu_ctl.scala 2569:198] - node _T_521 = and(_T_520, _T_515) @[dec_tlu_ctl.scala 2569:198] - node _T_522 = and(_T_521, _T_517) @[dec_tlu_ctl.scala 2569:198] - node _T_523 = and(_T_522, _T_518) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpme5 <= _T_523 @[dec_tlu_ctl.scala 2614:57] - node _T_524 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_525 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_526 = eq(_T_525, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_527 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_528 = eq(_T_527, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_529 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_530 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_531 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_532 = eq(_T_531, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_533 = and(_T_524, _T_526) @[dec_tlu_ctl.scala 2569:198] - node _T_534 = and(_T_533, _T_528) @[dec_tlu_ctl.scala 2569:198] - node _T_535 = and(_T_534, _T_529) @[dec_tlu_ctl.scala 2569:198] - node _T_536 = and(_T_535, _T_530) @[dec_tlu_ctl.scala 2569:198] - node _T_537 = and(_T_536, _T_532) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mhpme6 <= _T_537 @[dec_tlu_ctl.scala 2615:57] - node _T_538 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_539 = eq(_T_538, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_540 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_541 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_542 = eq(_T_541, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_543 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_544 = eq(_T_543, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_545 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_546 = eq(_T_545, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_547 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_548 = eq(_T_547, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_549 = and(_T_539, _T_540) @[dec_tlu_ctl.scala 2569:198] - node _T_550 = and(_T_549, _T_542) @[dec_tlu_ctl.scala 2569:198] - node _T_551 = and(_T_550, _T_544) @[dec_tlu_ctl.scala 2569:198] - node _T_552 = and(_T_551, _T_546) @[dec_tlu_ctl.scala 2569:198] - node _T_553 = and(_T_552, _T_548) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcountinhibit <= _T_553 @[dec_tlu_ctl.scala 2616:49] - node _T_554 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_555 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_556 = eq(_T_555, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_557 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_558 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_559 = eq(_T_558, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_560 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_561 = eq(_T_560, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_562 = and(_T_554, _T_556) @[dec_tlu_ctl.scala 2569:198] - node _T_563 = and(_T_562, _T_557) @[dec_tlu_ctl.scala 2569:198] - node _T_564 = and(_T_563, _T_559) @[dec_tlu_ctl.scala 2569:198] - node _T_565 = and(_T_564, _T_561) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitctl0 <= _T_565 @[dec_tlu_ctl.scala 2617:57] - node _T_566 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_567 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_568 = eq(_T_567, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_569 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_570 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_571 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_572 = and(_T_566, _T_568) @[dec_tlu_ctl.scala 2569:198] - node _T_573 = and(_T_572, _T_569) @[dec_tlu_ctl.scala 2569:198] - node _T_574 = and(_T_573, _T_570) @[dec_tlu_ctl.scala 2569:198] - node _T_575 = and(_T_574, _T_571) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitctl1 <= _T_575 @[dec_tlu_ctl.scala 2618:57] - node _T_576 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_577 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_578 = eq(_T_577, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_579 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_580 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_581 = eq(_T_580, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_582 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_583 = and(_T_576, _T_578) @[dec_tlu_ctl.scala 2569:198] - node _T_584 = and(_T_583, _T_579) @[dec_tlu_ctl.scala 2569:198] - node _T_585 = and(_T_584, _T_581) @[dec_tlu_ctl.scala 2569:198] - node _T_586 = and(_T_585, _T_582) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitb0 <= _T_586 @[dec_tlu_ctl.scala 2619:57] - node _T_587 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_588 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_589 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_590 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_591 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_592 = eq(_T_591, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_593 = and(_T_587, _T_588) @[dec_tlu_ctl.scala 2569:198] - node _T_594 = and(_T_593, _T_589) @[dec_tlu_ctl.scala 2569:198] - node _T_595 = and(_T_594, _T_590) @[dec_tlu_ctl.scala 2569:198] - node _T_596 = and(_T_595, _T_592) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitb1 <= _T_596 @[dec_tlu_ctl.scala 2620:57] - node _T_597 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_598 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_599 = eq(_T_598, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_600 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_601 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_602 = eq(_T_601, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_603 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_604 = eq(_T_603, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_605 = and(_T_597, _T_599) @[dec_tlu_ctl.scala 2569:198] - node _T_606 = and(_T_605, _T_600) @[dec_tlu_ctl.scala 2569:198] - node _T_607 = and(_T_606, _T_602) @[dec_tlu_ctl.scala 2569:198] - node _T_608 = and(_T_607, _T_604) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitcnt0 <= _T_608 @[dec_tlu_ctl.scala 2621:57] - node _T_609 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_610 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_611 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_612 = eq(_T_611, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_613 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_614 = and(_T_609, _T_610) @[dec_tlu_ctl.scala 2569:198] - node _T_615 = and(_T_614, _T_612) @[dec_tlu_ctl.scala 2569:198] - node _T_616 = and(_T_615, _T_613) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mitcnt1 <= _T_616 @[dec_tlu_ctl.scala 2622:57] - node _T_617 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_618 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_619 = eq(_T_618, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_620 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_621 = eq(_T_620, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_622 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_623 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_624 = and(_T_617, _T_619) @[dec_tlu_ctl.scala 2569:198] - node _T_625 = and(_T_624, _T_621) @[dec_tlu_ctl.scala 2569:198] - node _T_626 = and(_T_625, _T_622) @[dec_tlu_ctl.scala 2569:198] - node _T_627 = and(_T_626, _T_623) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mpmc <= _T_627 @[dec_tlu_ctl.scala 2623:57] - node _T_628 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_629 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_630 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_631 = eq(_T_630, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_632 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_633 = eq(_T_632, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_634 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_635 = eq(_T_634, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_636 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_637 = and(_T_628, _T_629) @[dec_tlu_ctl.scala 2569:198] - node _T_638 = and(_T_637, _T_631) @[dec_tlu_ctl.scala 2569:198] - node _T_639 = and(_T_638, _T_633) @[dec_tlu_ctl.scala 2569:198] - node _T_640 = and(_T_639, _T_635) @[dec_tlu_ctl.scala 2569:198] - node _T_641 = and(_T_640, _T_636) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mcpc <= _T_641 @[dec_tlu_ctl.scala 2624:57] - node _T_642 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_643 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_644 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_645 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_646 = eq(_T_645, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_647 = and(_T_642, _T_643) @[dec_tlu_ctl.scala 2569:198] - node _T_648 = and(_T_647, _T_644) @[dec_tlu_ctl.scala 2569:198] - node _T_649 = and(_T_648, _T_646) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_meicpct <= _T_649 @[dec_tlu_ctl.scala 2625:57] - node _T_650 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_651 = eq(_T_650, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_652 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_653 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_654 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_655 = eq(_T_654, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_656 = and(_T_651, _T_652) @[dec_tlu_ctl.scala 2569:198] - node _T_657 = and(_T_656, _T_653) @[dec_tlu_ctl.scala 2569:198] - node _T_658 = and(_T_657, _T_655) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mdeau <= _T_658 @[dec_tlu_ctl.scala 2626:57] - node _T_659 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_660 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_661 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_662 = eq(_T_661, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_663 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_664 = eq(_T_663, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_665 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_666 = eq(_T_665, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_667 = and(_T_659, _T_660) @[dec_tlu_ctl.scala 2569:198] - node _T_668 = and(_T_667, _T_662) @[dec_tlu_ctl.scala 2569:198] - node _T_669 = and(_T_668, _T_664) @[dec_tlu_ctl.scala 2569:198] - node _T_670 = and(_T_669, _T_666) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_micect <= _T_670 @[dec_tlu_ctl.scala 2627:57] - node _T_671 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_672 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_673 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_674 = eq(_T_673, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_675 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_676 = and(_T_671, _T_672) @[dec_tlu_ctl.scala 2569:198] - node _T_677 = and(_T_676, _T_674) @[dec_tlu_ctl.scala 2569:198] - node _T_678 = and(_T_677, _T_675) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_miccmect <= _T_678 @[dec_tlu_ctl.scala 2628:57] - node _T_679 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_680 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_681 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_682 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_683 = eq(_T_682, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_684 = and(_T_679, _T_680) @[dec_tlu_ctl.scala 2569:198] - node _T_685 = and(_T_684, _T_681) @[dec_tlu_ctl.scala 2569:198] - node _T_686 = and(_T_685, _T_683) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mdccmect <= _T_686 @[dec_tlu_ctl.scala 2629:57] - node _T_687 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_688 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_689 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_690 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_691 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_692 = eq(_T_691, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_693 = and(_T_687, _T_688) @[dec_tlu_ctl.scala 2569:198] - node _T_694 = and(_T_693, _T_689) @[dec_tlu_ctl.scala 2569:198] - node _T_695 = and(_T_694, _T_690) @[dec_tlu_ctl.scala 2569:198] - node _T_696 = and(_T_695, _T_692) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mfdht <= _T_696 @[dec_tlu_ctl.scala 2630:57] - node _T_697 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_698 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_699 = eq(_T_698, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_700 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_701 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_702 = and(_T_697, _T_699) @[dec_tlu_ctl.scala 2569:198] - node _T_703 = and(_T_702, _T_700) @[dec_tlu_ctl.scala 2569:198] - node _T_704 = and(_T_703, _T_701) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_mfdhs <= _T_704 @[dec_tlu_ctl.scala 2631:57] - node _T_705 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_706 = eq(_T_705, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_707 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_708 = eq(_T_707, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_709 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_710 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_711 = eq(_T_710, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_712 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_713 = eq(_T_712, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_714 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_715 = eq(_T_714, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_716 = and(_T_706, _T_708) @[dec_tlu_ctl.scala 2569:198] - node _T_717 = and(_T_716, _T_709) @[dec_tlu_ctl.scala 2569:198] - node _T_718 = and(_T_717, _T_711) @[dec_tlu_ctl.scala 2569:198] - node _T_719 = and(_T_718, _T_713) @[dec_tlu_ctl.scala 2569:198] - node _T_720 = and(_T_719, _T_715) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dicawics <= _T_720 @[dec_tlu_ctl.scala 2632:57] - node _T_721 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_722 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_723 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_724 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_725 = eq(_T_724, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_726 = and(_T_721, _T_722) @[dec_tlu_ctl.scala 2569:198] - node _T_727 = and(_T_726, _T_723) @[dec_tlu_ctl.scala 2569:198] - node _T_728 = and(_T_727, _T_725) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dicad0h <= _T_728 @[dec_tlu_ctl.scala 2633:57] - node _T_729 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_730 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_731 = eq(_T_730, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_732 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_733 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_734 = eq(_T_733, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_735 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_736 = and(_T_729, _T_731) @[dec_tlu_ctl.scala 2569:198] - node _T_737 = and(_T_736, _T_732) @[dec_tlu_ctl.scala 2569:198] - node _T_738 = and(_T_737, _T_734) @[dec_tlu_ctl.scala 2569:198] - node _T_739 = and(_T_738, _T_735) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dicad0 <= _T_739 @[dec_tlu_ctl.scala 2634:57] - node _T_740 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_741 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_742 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_743 = eq(_T_742, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_744 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_745 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_746 = eq(_T_745, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_747 = and(_T_740, _T_741) @[dec_tlu_ctl.scala 2569:198] - node _T_748 = and(_T_747, _T_743) @[dec_tlu_ctl.scala 2569:198] - node _T_749 = and(_T_748, _T_744) @[dec_tlu_ctl.scala 2569:198] - node _T_750 = and(_T_749, _T_746) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dicad1 <= _T_750 @[dec_tlu_ctl.scala 2635:57] - node _T_751 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_752 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_753 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_754 = eq(_T_753, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_755 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_756 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_757 = and(_T_751, _T_752) @[dec_tlu_ctl.scala 2569:198] - node _T_758 = and(_T_757, _T_754) @[dec_tlu_ctl.scala 2569:198] - node _T_759 = and(_T_758, _T_755) @[dec_tlu_ctl.scala 2569:198] - node _T_760 = and(_T_759, _T_756) @[dec_tlu_ctl.scala 2569:198] - io.csr_pkt.csr_dicago <= _T_760 @[dec_tlu_ctl.scala 2636:57] - node _T_761 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_762 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_763 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_764 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_765 = eq(_T_764, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_766 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_767 = and(_T_761, _T_762) @[dec_tlu_ctl.scala 2569:198] - node _T_768 = and(_T_767, _T_763) @[dec_tlu_ctl.scala 2569:198] - node _T_769 = and(_T_768, _T_765) @[dec_tlu_ctl.scala 2569:198] - node _T_770 = and(_T_769, _T_766) @[dec_tlu_ctl.scala 2569:198] - node _T_771 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_772 = eq(_T_771, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_773 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_774 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_775 = eq(_T_774, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_776 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_777 = eq(_T_776, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_778 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_779 = eq(_T_778, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_780 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_781 = eq(_T_780, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_782 = and(_T_772, _T_773) @[dec_tlu_ctl.scala 2569:198] - node _T_783 = and(_T_782, _T_775) @[dec_tlu_ctl.scala 2569:198] - node _T_784 = and(_T_783, _T_777) @[dec_tlu_ctl.scala 2569:198] - node _T_785 = and(_T_784, _T_779) @[dec_tlu_ctl.scala 2569:198] - node _T_786 = and(_T_785, _T_781) @[dec_tlu_ctl.scala 2569:198] - node _T_787 = or(_T_770, _T_786) @[dec_tlu_ctl.scala 2637:81] - node _T_788 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_789 = eq(_T_788, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_790 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_791 = eq(_T_790, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_792 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_793 = eq(_T_792, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_794 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_795 = eq(_T_794, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_796 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_797 = eq(_T_796, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_798 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_799 = and(_T_789, _T_791) @[dec_tlu_ctl.scala 2569:198] - node _T_800 = and(_T_799, _T_793) @[dec_tlu_ctl.scala 2569:198] - node _T_801 = and(_T_800, _T_795) @[dec_tlu_ctl.scala 2569:198] - node _T_802 = and(_T_801, _T_797) @[dec_tlu_ctl.scala 2569:198] - node _T_803 = and(_T_802, _T_798) @[dec_tlu_ctl.scala 2569:198] - node _T_804 = or(_T_787, _T_803) @[dec_tlu_ctl.scala 2637:121] - node _T_805 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_806 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_807 = eq(_T_806, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_808 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_809 = eq(_T_808, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_810 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_811 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_812 = eq(_T_811, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_813 = and(_T_805, _T_807) @[dec_tlu_ctl.scala 2569:198] - node _T_814 = and(_T_813, _T_809) @[dec_tlu_ctl.scala 2569:198] - node _T_815 = and(_T_814, _T_810) @[dec_tlu_ctl.scala 2569:198] - node _T_816 = and(_T_815, _T_812) @[dec_tlu_ctl.scala 2569:198] - node _T_817 = or(_T_804, _T_816) @[dec_tlu_ctl.scala 2637:155] - node _T_818 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_819 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_820 = eq(_T_819, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_821 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_822 = eq(_T_821, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_823 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_824 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_825 = eq(_T_824, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_826 = and(_T_818, _T_820) @[dec_tlu_ctl.scala 2569:198] - node _T_827 = and(_T_826, _T_822) @[dec_tlu_ctl.scala 2569:198] - node _T_828 = and(_T_827, _T_823) @[dec_tlu_ctl.scala 2569:198] - node _T_829 = and(_T_828, _T_825) @[dec_tlu_ctl.scala 2569:198] - node _T_830 = or(_T_817, _T_829) @[dec_tlu_ctl.scala 2638:97] - node _T_831 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_832 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_833 = eq(_T_832, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_834 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_835 = eq(_T_834, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_836 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_837 = eq(_T_836, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_838 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_839 = eq(_T_838, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_840 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_841 = and(_T_831, _T_833) @[dec_tlu_ctl.scala 2569:198] - node _T_842 = and(_T_841, _T_835) @[dec_tlu_ctl.scala 2569:198] - node _T_843 = and(_T_842, _T_837) @[dec_tlu_ctl.scala 2569:198] - node _T_844 = and(_T_843, _T_839) @[dec_tlu_ctl.scala 2569:198] - node _T_845 = and(_T_844, _T_840) @[dec_tlu_ctl.scala 2569:198] - node _T_846 = or(_T_830, _T_845) @[dec_tlu_ctl.scala 2638:137] - io.csr_pkt.presync <= _T_846 @[dec_tlu_ctl.scala 2637:34] - node _T_847 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_848 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_849 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_850 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_851 = eq(_T_850, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_852 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_853 = and(_T_847, _T_848) @[dec_tlu_ctl.scala 2569:198] - node _T_854 = and(_T_853, _T_849) @[dec_tlu_ctl.scala 2569:198] - node _T_855 = and(_T_854, _T_851) @[dec_tlu_ctl.scala 2569:198] - node _T_856 = and(_T_855, _T_852) @[dec_tlu_ctl.scala 2569:198] - node _T_857 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_858 = eq(_T_857, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_859 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_860 = eq(_T_859, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_861 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_862 = eq(_T_861, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_863 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_864 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_865 = and(_T_858, _T_860) @[dec_tlu_ctl.scala 2569:198] - node _T_866 = and(_T_865, _T_862) @[dec_tlu_ctl.scala 2569:198] - node _T_867 = and(_T_866, _T_863) @[dec_tlu_ctl.scala 2569:198] - node _T_868 = and(_T_867, _T_864) @[dec_tlu_ctl.scala 2569:198] - node _T_869 = or(_T_856, _T_868) @[dec_tlu_ctl.scala 2639:81] - node _T_870 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_871 = eq(_T_870, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_872 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_873 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_874 = eq(_T_873, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_875 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_876 = and(_T_871, _T_872) @[dec_tlu_ctl.scala 2569:198] - node _T_877 = and(_T_876, _T_874) @[dec_tlu_ctl.scala 2569:198] - node _T_878 = and(_T_877, _T_875) @[dec_tlu_ctl.scala 2569:198] - node _T_879 = or(_T_869, _T_878) @[dec_tlu_ctl.scala 2639:121] - node _T_880 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_881 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_882 = eq(_T_881, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_883 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_884 = eq(_T_883, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_885 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_886 = and(_T_880, _T_882) @[dec_tlu_ctl.scala 2569:198] - node _T_887 = and(_T_886, _T_884) @[dec_tlu_ctl.scala 2569:198] - node _T_888 = and(_T_887, _T_885) @[dec_tlu_ctl.scala 2569:198] - node _T_889 = or(_T_879, _T_888) @[dec_tlu_ctl.scala 2639:162] - node _T_890 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_891 = eq(_T_890, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_892 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_893 = eq(_T_892, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_894 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_895 = eq(_T_894, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_896 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_897 = eq(_T_896, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_898 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_899 = eq(_T_898, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_900 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_901 = eq(_T_900, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_902 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_903 = eq(_T_902, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_904 = and(_T_891, _T_893) @[dec_tlu_ctl.scala 2569:198] - node _T_905 = and(_T_904, _T_895) @[dec_tlu_ctl.scala 2569:198] - node _T_906 = and(_T_905, _T_897) @[dec_tlu_ctl.scala 2569:198] - node _T_907 = and(_T_906, _T_899) @[dec_tlu_ctl.scala 2569:198] - node _T_908 = and(_T_907, _T_901) @[dec_tlu_ctl.scala 2569:198] - node _T_909 = and(_T_908, _T_903) @[dec_tlu_ctl.scala 2569:198] - node _T_910 = or(_T_889, _T_909) @[dec_tlu_ctl.scala 2640:105] - node _T_911 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_912 = eq(_T_911, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_913 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_914 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_915 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_916 = eq(_T_915, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_917 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_918 = eq(_T_917, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_919 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_920 = eq(_T_919, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_921 = and(_T_912, _T_913) @[dec_tlu_ctl.scala 2569:198] - node _T_922 = and(_T_921, _T_914) @[dec_tlu_ctl.scala 2569:198] - node _T_923 = and(_T_922, _T_916) @[dec_tlu_ctl.scala 2569:198] - node _T_924 = and(_T_923, _T_918) @[dec_tlu_ctl.scala 2569:198] - node _T_925 = and(_T_924, _T_920) @[dec_tlu_ctl.scala 2569:198] - node _T_926 = or(_T_910, _T_925) @[dec_tlu_ctl.scala 2640:145] - node _T_927 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_928 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_929 = eq(_T_928, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_930 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_931 = eq(_T_930, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_932 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_933 = eq(_T_932, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_934 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_935 = and(_T_927, _T_929) @[dec_tlu_ctl.scala 2569:198] - node _T_936 = and(_T_935, _T_931) @[dec_tlu_ctl.scala 2569:198] - node _T_937 = and(_T_936, _T_933) @[dec_tlu_ctl.scala 2569:198] - node _T_938 = and(_T_937, _T_934) @[dec_tlu_ctl.scala 2569:198] - node _T_939 = or(_T_926, _T_938) @[dec_tlu_ctl.scala 2640:178] - io.csr_pkt.postsync <= _T_939 @[dec_tlu_ctl.scala 2639:30] - node _T_940 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_941 = eq(_T_940, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_942 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_943 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_944 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_945 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_946 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_947 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_948 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_949 = eq(_T_948, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_950 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_951 = eq(_T_950, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_952 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_953 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_954 = eq(_T_953, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_955 = and(_T_941, _T_942) @[dec_tlu_ctl.scala 2569:198] - node _T_956 = and(_T_955, _T_943) @[dec_tlu_ctl.scala 2569:198] - node _T_957 = and(_T_956, _T_944) @[dec_tlu_ctl.scala 2569:198] - node _T_958 = and(_T_957, _T_945) @[dec_tlu_ctl.scala 2569:198] - node _T_959 = and(_T_958, _T_946) @[dec_tlu_ctl.scala 2569:198] - node _T_960 = and(_T_959, _T_947) @[dec_tlu_ctl.scala 2569:198] - node _T_961 = and(_T_960, _T_949) @[dec_tlu_ctl.scala 2569:198] - node _T_962 = and(_T_961, _T_951) @[dec_tlu_ctl.scala 2569:198] - node _T_963 = and(_T_962, _T_952) @[dec_tlu_ctl.scala 2569:198] - node _T_964 = and(_T_963, _T_954) @[dec_tlu_ctl.scala 2569:198] - node _T_965 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_966 = eq(_T_965, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_967 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_968 = eq(_T_967, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_969 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_970 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_971 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_972 = eq(_T_971, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_973 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_974 = eq(_T_973, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_975 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_976 = eq(_T_975, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_977 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_978 = eq(_T_977, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_979 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_980 = eq(_T_979, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_981 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_982 = eq(_T_981, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_983 = and(_T_966, _T_968) @[dec_tlu_ctl.scala 2569:198] - node _T_984 = and(_T_983, _T_969) @[dec_tlu_ctl.scala 2569:198] - node _T_985 = and(_T_984, _T_970) @[dec_tlu_ctl.scala 2569:198] - node _T_986 = and(_T_985, _T_972) @[dec_tlu_ctl.scala 2569:198] - node _T_987 = and(_T_986, _T_974) @[dec_tlu_ctl.scala 2569:198] - node _T_988 = and(_T_987, _T_976) @[dec_tlu_ctl.scala 2569:198] - node _T_989 = and(_T_988, _T_978) @[dec_tlu_ctl.scala 2569:198] - node _T_990 = and(_T_989, _T_980) @[dec_tlu_ctl.scala 2569:198] - node _T_991 = and(_T_990, _T_982) @[dec_tlu_ctl.scala 2569:198] - node _T_992 = or(_T_964, _T_991) @[dec_tlu_ctl.scala 2642:81] - node _T_993 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_994 = eq(_T_993, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_995 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_996 = eq(_T_995, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_997 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_998 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_999 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1000 = eq(_T_999, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1001 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1002 = eq(_T_1001, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1003 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1004 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1005 = eq(_T_1004, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1006 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1007 = eq(_T_1006, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1008 = and(_T_994, _T_996) @[dec_tlu_ctl.scala 2569:198] - node _T_1009 = and(_T_1008, _T_997) @[dec_tlu_ctl.scala 2569:198] - node _T_1010 = and(_T_1009, _T_998) @[dec_tlu_ctl.scala 2569:198] - node _T_1011 = and(_T_1010, _T_1000) @[dec_tlu_ctl.scala 2569:198] - node _T_1012 = and(_T_1011, _T_1002) @[dec_tlu_ctl.scala 2569:198] - node _T_1013 = and(_T_1012, _T_1003) @[dec_tlu_ctl.scala 2569:198] - node _T_1014 = and(_T_1013, _T_1005) @[dec_tlu_ctl.scala 2569:198] - node _T_1015 = and(_T_1014, _T_1007) @[dec_tlu_ctl.scala 2569:198] - node _T_1016 = or(_T_992, _T_1015) @[dec_tlu_ctl.scala 2642:129] - node _T_1017 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1018 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1019 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1020 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1021 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1022 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1023 = eq(_T_1022, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1024 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1025 = eq(_T_1024, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1026 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1027 = eq(_T_1026, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1028 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1029 = eq(_T_1028, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1030 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1031 = eq(_T_1030, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1032 = and(_T_1017, _T_1018) @[dec_tlu_ctl.scala 2569:198] - node _T_1033 = and(_T_1032, _T_1019) @[dec_tlu_ctl.scala 2569:198] - node _T_1034 = and(_T_1033, _T_1020) @[dec_tlu_ctl.scala 2569:198] - node _T_1035 = and(_T_1034, _T_1021) @[dec_tlu_ctl.scala 2569:198] - node _T_1036 = and(_T_1035, _T_1023) @[dec_tlu_ctl.scala 2569:198] - node _T_1037 = and(_T_1036, _T_1025) @[dec_tlu_ctl.scala 2569:198] - node _T_1038 = and(_T_1037, _T_1027) @[dec_tlu_ctl.scala 2569:198] - node _T_1039 = and(_T_1038, _T_1029) @[dec_tlu_ctl.scala 2569:198] - node _T_1040 = and(_T_1039, _T_1031) @[dec_tlu_ctl.scala 2569:198] - node _T_1041 = or(_T_1016, _T_1040) @[dec_tlu_ctl.scala 2643:105] - node _T_1042 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1043 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1044 = eq(_T_1043, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1045 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1046 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1047 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1048 = eq(_T_1047, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1049 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1050 = eq(_T_1049, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1051 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1052 = eq(_T_1051, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1053 = and(_T_1042, _T_1044) @[dec_tlu_ctl.scala 2569:198] - node _T_1054 = and(_T_1053, _T_1045) @[dec_tlu_ctl.scala 2569:198] - node _T_1055 = and(_T_1054, _T_1046) @[dec_tlu_ctl.scala 2569:198] - node _T_1056 = and(_T_1055, _T_1048) @[dec_tlu_ctl.scala 2569:198] - node _T_1057 = and(_T_1056, _T_1050) @[dec_tlu_ctl.scala 2569:198] - node _T_1058 = and(_T_1057, _T_1052) @[dec_tlu_ctl.scala 2569:198] - node _T_1059 = or(_T_1041, _T_1058) @[dec_tlu_ctl.scala 2643:153] - node _T_1060 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1061 = eq(_T_1060, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1062 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1063 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1064 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1065 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1066 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1067 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1068 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1069 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1070 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_1071 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1072 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_1073 = and(_T_1061, _T_1062) @[dec_tlu_ctl.scala 2569:198] - node _T_1074 = and(_T_1073, _T_1063) @[dec_tlu_ctl.scala 2569:198] - node _T_1075 = and(_T_1074, _T_1064) @[dec_tlu_ctl.scala 2569:198] - node _T_1076 = and(_T_1075, _T_1065) @[dec_tlu_ctl.scala 2569:198] - node _T_1077 = and(_T_1076, _T_1066) @[dec_tlu_ctl.scala 2569:198] - node _T_1078 = and(_T_1077, _T_1067) @[dec_tlu_ctl.scala 2569:198] - node _T_1079 = and(_T_1078, _T_1068) @[dec_tlu_ctl.scala 2569:198] - node _T_1080 = and(_T_1079, _T_1069) @[dec_tlu_ctl.scala 2569:198] - node _T_1081 = and(_T_1080, _T_1070) @[dec_tlu_ctl.scala 2569:198] - node _T_1082 = and(_T_1081, _T_1071) @[dec_tlu_ctl.scala 2569:198] - node _T_1083 = and(_T_1082, _T_1072) @[dec_tlu_ctl.scala 2569:198] - node _T_1084 = or(_T_1059, _T_1083) @[dec_tlu_ctl.scala 2644:105] - node _T_1085 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1086 = eq(_T_1085, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1087 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1088 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1089 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1090 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1091 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1092 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1093 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1094 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1095 = eq(_T_1094, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1096 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1097 = eq(_T_1096, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1098 = and(_T_1086, _T_1087) @[dec_tlu_ctl.scala 2569:198] - node _T_1099 = and(_T_1098, _T_1088) @[dec_tlu_ctl.scala 2569:198] - node _T_1100 = and(_T_1099, _T_1089) @[dec_tlu_ctl.scala 2569:198] - node _T_1101 = and(_T_1100, _T_1090) @[dec_tlu_ctl.scala 2569:198] - node _T_1102 = and(_T_1101, _T_1091) @[dec_tlu_ctl.scala 2569:198] - node _T_1103 = and(_T_1102, _T_1092) @[dec_tlu_ctl.scala 2569:198] - node _T_1104 = and(_T_1103, _T_1093) @[dec_tlu_ctl.scala 2569:198] - node _T_1105 = and(_T_1104, _T_1095) @[dec_tlu_ctl.scala 2569:198] - node _T_1106 = and(_T_1105, _T_1097) @[dec_tlu_ctl.scala 2569:198] - node _T_1107 = or(_T_1084, _T_1106) @[dec_tlu_ctl.scala 2644:153] - node _T_1108 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1109 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1110 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1111 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1112 = eq(_T_1111, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1113 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1114 = eq(_T_1113, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1115 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1116 = eq(_T_1115, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1117 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1118 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1119 = eq(_T_1118, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1120 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1121 = eq(_T_1120, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1122 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_1123 = and(_T_1108, _T_1109) @[dec_tlu_ctl.scala 2569:198] - node _T_1124 = and(_T_1123, _T_1110) @[dec_tlu_ctl.scala 2569:198] - node _T_1125 = and(_T_1124, _T_1112) @[dec_tlu_ctl.scala 2569:198] - node _T_1126 = and(_T_1125, _T_1114) @[dec_tlu_ctl.scala 2569:198] - node _T_1127 = and(_T_1126, _T_1116) @[dec_tlu_ctl.scala 2569:198] - node _T_1128 = and(_T_1127, _T_1117) @[dec_tlu_ctl.scala 2569:198] - node _T_1129 = and(_T_1128, _T_1119) @[dec_tlu_ctl.scala 2569:198] - node _T_1130 = and(_T_1129, _T_1121) @[dec_tlu_ctl.scala 2569:198] - node _T_1131 = and(_T_1130, _T_1122) @[dec_tlu_ctl.scala 2569:198] - node _T_1132 = or(_T_1107, _T_1131) @[dec_tlu_ctl.scala 2645:105] - node _T_1133 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1134 = eq(_T_1133, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1135 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1136 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1137 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1138 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1139 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1140 = eq(_T_1139, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1141 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1142 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1143 = eq(_T_1142, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1144 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1145 = eq(_T_1144, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1146 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1147 = eq(_T_1146, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1148 = and(_T_1134, _T_1135) @[dec_tlu_ctl.scala 2569:198] - node _T_1149 = and(_T_1148, _T_1136) @[dec_tlu_ctl.scala 2569:198] - node _T_1150 = and(_T_1149, _T_1137) @[dec_tlu_ctl.scala 2569:198] - node _T_1151 = and(_T_1150, _T_1138) @[dec_tlu_ctl.scala 2569:198] - node _T_1152 = and(_T_1151, _T_1140) @[dec_tlu_ctl.scala 2569:198] - node _T_1153 = and(_T_1152, _T_1141) @[dec_tlu_ctl.scala 2569:198] - node _T_1154 = and(_T_1153, _T_1143) @[dec_tlu_ctl.scala 2569:198] - node _T_1155 = and(_T_1154, _T_1145) @[dec_tlu_ctl.scala 2569:198] - node _T_1156 = and(_T_1155, _T_1147) @[dec_tlu_ctl.scala 2569:198] - node _T_1157 = or(_T_1132, _T_1156) @[dec_tlu_ctl.scala 2645:161] - node _T_1158 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1159 = eq(_T_1158, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1160 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1161 = eq(_T_1160, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1162 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1163 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1164 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1165 = eq(_T_1164, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1166 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1167 = eq(_T_1166, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1168 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1169 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_1170 = and(_T_1159, _T_1161) @[dec_tlu_ctl.scala 2569:198] - node _T_1171 = and(_T_1170, _T_1162) @[dec_tlu_ctl.scala 2569:198] - node _T_1172 = and(_T_1171, _T_1163) @[dec_tlu_ctl.scala 2569:198] - node _T_1173 = and(_T_1172, _T_1165) @[dec_tlu_ctl.scala 2569:198] - node _T_1174 = and(_T_1173, _T_1167) @[dec_tlu_ctl.scala 2569:198] - node _T_1175 = and(_T_1174, _T_1168) @[dec_tlu_ctl.scala 2569:198] - node _T_1176 = and(_T_1175, _T_1169) @[dec_tlu_ctl.scala 2569:198] - node _T_1177 = or(_T_1157, _T_1176) @[dec_tlu_ctl.scala 2646:105] - node _T_1178 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1179 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1180 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1181 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1182 = eq(_T_1181, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1183 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1184 = eq(_T_1183, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1185 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1186 = eq(_T_1185, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1187 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1188 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1189 = eq(_T_1188, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1190 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_1191 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1192 = eq(_T_1191, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1193 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1194 = eq(_T_1193, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1195 = and(_T_1178, _T_1179) @[dec_tlu_ctl.scala 2569:198] - node _T_1196 = and(_T_1195, _T_1180) @[dec_tlu_ctl.scala 2569:198] - node _T_1197 = and(_T_1196, _T_1182) @[dec_tlu_ctl.scala 2569:198] - node _T_1198 = and(_T_1197, _T_1184) @[dec_tlu_ctl.scala 2569:198] - node _T_1199 = and(_T_1198, _T_1186) @[dec_tlu_ctl.scala 2569:198] - node _T_1200 = and(_T_1199, _T_1187) @[dec_tlu_ctl.scala 2569:198] - node _T_1201 = and(_T_1200, _T_1189) @[dec_tlu_ctl.scala 2569:198] - node _T_1202 = and(_T_1201, _T_1190) @[dec_tlu_ctl.scala 2569:198] - node _T_1203 = and(_T_1202, _T_1192) @[dec_tlu_ctl.scala 2569:198] - node _T_1204 = and(_T_1203, _T_1194) @[dec_tlu_ctl.scala 2569:198] - node _T_1205 = or(_T_1177, _T_1204) @[dec_tlu_ctl.scala 2646:161] - node _T_1206 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1207 = eq(_T_1206, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1208 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1209 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1210 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1211 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1212 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1213 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1214 = eq(_T_1213, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1215 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1216 = eq(_T_1215, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1217 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1218 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1219 = and(_T_1207, _T_1208) @[dec_tlu_ctl.scala 2569:198] - node _T_1220 = and(_T_1219, _T_1209) @[dec_tlu_ctl.scala 2569:198] - node _T_1221 = and(_T_1220, _T_1210) @[dec_tlu_ctl.scala 2569:198] - node _T_1222 = and(_T_1221, _T_1211) @[dec_tlu_ctl.scala 2569:198] - node _T_1223 = and(_T_1222, _T_1212) @[dec_tlu_ctl.scala 2569:198] - node _T_1224 = and(_T_1223, _T_1214) @[dec_tlu_ctl.scala 2569:198] - node _T_1225 = and(_T_1224, _T_1216) @[dec_tlu_ctl.scala 2569:198] - node _T_1226 = and(_T_1225, _T_1217) @[dec_tlu_ctl.scala 2569:198] - node _T_1227 = and(_T_1226, _T_1218) @[dec_tlu_ctl.scala 2569:198] - node _T_1228 = or(_T_1205, _T_1227) @[dec_tlu_ctl.scala 2647:97] - node _T_1229 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1230 = eq(_T_1229, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1231 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1232 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1233 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1234 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1235 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1236 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1237 = eq(_T_1236, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1238 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1239 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1240 = eq(_T_1239, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1241 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_1242 = and(_T_1230, _T_1231) @[dec_tlu_ctl.scala 2569:198] - node _T_1243 = and(_T_1242, _T_1232) @[dec_tlu_ctl.scala 2569:198] - node _T_1244 = and(_T_1243, _T_1233) @[dec_tlu_ctl.scala 2569:198] - node _T_1245 = and(_T_1244, _T_1234) @[dec_tlu_ctl.scala 2569:198] - node _T_1246 = and(_T_1245, _T_1235) @[dec_tlu_ctl.scala 2569:198] - node _T_1247 = and(_T_1246, _T_1237) @[dec_tlu_ctl.scala 2569:198] - node _T_1248 = and(_T_1247, _T_1238) @[dec_tlu_ctl.scala 2569:198] - node _T_1249 = and(_T_1248, _T_1240) @[dec_tlu_ctl.scala 2569:198] - node _T_1250 = and(_T_1249, _T_1241) @[dec_tlu_ctl.scala 2569:198] - node _T_1251 = or(_T_1228, _T_1250) @[dec_tlu_ctl.scala 2647:153] - node _T_1252 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1253 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1254 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1255 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1256 = eq(_T_1255, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1257 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1258 = eq(_T_1257, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1259 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1260 = eq(_T_1259, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1261 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1262 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1263 = eq(_T_1262, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1264 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1265 = eq(_T_1264, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1266 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1267 = and(_T_1252, _T_1253) @[dec_tlu_ctl.scala 2569:198] - node _T_1268 = and(_T_1267, _T_1254) @[dec_tlu_ctl.scala 2569:198] - node _T_1269 = and(_T_1268, _T_1256) @[dec_tlu_ctl.scala 2569:198] - node _T_1270 = and(_T_1269, _T_1258) @[dec_tlu_ctl.scala 2569:198] - node _T_1271 = and(_T_1270, _T_1260) @[dec_tlu_ctl.scala 2569:198] - node _T_1272 = and(_T_1271, _T_1261) @[dec_tlu_ctl.scala 2569:198] - node _T_1273 = and(_T_1272, _T_1263) @[dec_tlu_ctl.scala 2569:198] - node _T_1274 = and(_T_1273, _T_1265) @[dec_tlu_ctl.scala 2569:198] - node _T_1275 = and(_T_1274, _T_1266) @[dec_tlu_ctl.scala 2569:198] - node _T_1276 = or(_T_1251, _T_1275) @[dec_tlu_ctl.scala 2648:105] - node _T_1277 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1278 = eq(_T_1277, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1279 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1280 = eq(_T_1279, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1281 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1282 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1283 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1284 = eq(_T_1283, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1285 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1286 = eq(_T_1285, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1287 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1288 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1289 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:106] - node _T_1290 = and(_T_1278, _T_1280) @[dec_tlu_ctl.scala 2569:198] - node _T_1291 = and(_T_1290, _T_1281) @[dec_tlu_ctl.scala 2569:198] - node _T_1292 = and(_T_1291, _T_1282) @[dec_tlu_ctl.scala 2569:198] - node _T_1293 = and(_T_1292, _T_1284) @[dec_tlu_ctl.scala 2569:198] - node _T_1294 = and(_T_1293, _T_1286) @[dec_tlu_ctl.scala 2569:198] - node _T_1295 = and(_T_1294, _T_1287) @[dec_tlu_ctl.scala 2569:198] - node _T_1296 = and(_T_1295, _T_1288) @[dec_tlu_ctl.scala 2569:198] - node _T_1297 = and(_T_1296, _T_1289) @[dec_tlu_ctl.scala 2569:198] - node _T_1298 = or(_T_1276, _T_1297) @[dec_tlu_ctl.scala 2648:161] - node _T_1299 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1300 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1301 = eq(_T_1300, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1302 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1303 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1304 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1305 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1306 = eq(_T_1305, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1307 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1308 = eq(_T_1307, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1309 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1310 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1311 = eq(_T_1310, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1312 = and(_T_1299, _T_1301) @[dec_tlu_ctl.scala 2569:198] - node _T_1313 = and(_T_1312, _T_1302) @[dec_tlu_ctl.scala 2569:198] - node _T_1314 = and(_T_1313, _T_1303) @[dec_tlu_ctl.scala 2569:198] - node _T_1315 = and(_T_1314, _T_1304) @[dec_tlu_ctl.scala 2569:198] - node _T_1316 = and(_T_1315, _T_1306) @[dec_tlu_ctl.scala 2569:198] - node _T_1317 = and(_T_1316, _T_1308) @[dec_tlu_ctl.scala 2569:198] - node _T_1318 = and(_T_1317, _T_1309) @[dec_tlu_ctl.scala 2569:198] - node _T_1319 = and(_T_1318, _T_1311) @[dec_tlu_ctl.scala 2569:198] - node _T_1320 = or(_T_1298, _T_1319) @[dec_tlu_ctl.scala 2649:105] - node _T_1321 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1322 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1323 = eq(_T_1322, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1324 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1325 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1326 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1327 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1328 = eq(_T_1327, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1329 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1330 = eq(_T_1329, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1331 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1332 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1333 = eq(_T_1332, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1334 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1335 = eq(_T_1334, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1336 = and(_T_1321, _T_1323) @[dec_tlu_ctl.scala 2569:198] - node _T_1337 = and(_T_1336, _T_1324) @[dec_tlu_ctl.scala 2569:198] - node _T_1338 = and(_T_1337, _T_1325) @[dec_tlu_ctl.scala 2569:198] - node _T_1339 = and(_T_1338, _T_1326) @[dec_tlu_ctl.scala 2569:198] - node _T_1340 = and(_T_1339, _T_1328) @[dec_tlu_ctl.scala 2569:198] - node _T_1341 = and(_T_1340, _T_1330) @[dec_tlu_ctl.scala 2569:198] - node _T_1342 = and(_T_1341, _T_1331) @[dec_tlu_ctl.scala 2569:198] - node _T_1343 = and(_T_1342, _T_1333) @[dec_tlu_ctl.scala 2569:198] - node _T_1344 = and(_T_1343, _T_1335) @[dec_tlu_ctl.scala 2569:198] - node _T_1345 = or(_T_1320, _T_1344) @[dec_tlu_ctl.scala 2649:161] - node _T_1346 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1347 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1348 = eq(_T_1347, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1349 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1350 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1351 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1352 = eq(_T_1351, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1353 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1354 = eq(_T_1353, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1355 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:106] - node _T_1356 = and(_T_1346, _T_1348) @[dec_tlu_ctl.scala 2569:198] - node _T_1357 = and(_T_1356, _T_1349) @[dec_tlu_ctl.scala 2569:198] - node _T_1358 = and(_T_1357, _T_1350) @[dec_tlu_ctl.scala 2569:198] - node _T_1359 = and(_T_1358, _T_1352) @[dec_tlu_ctl.scala 2569:198] - node _T_1360 = and(_T_1359, _T_1354) @[dec_tlu_ctl.scala 2569:198] - node _T_1361 = and(_T_1360, _T_1355) @[dec_tlu_ctl.scala 2569:198] - node _T_1362 = or(_T_1345, _T_1361) @[dec_tlu_ctl.scala 2650:105] - node _T_1363 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1364 = eq(_T_1363, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1365 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1366 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1367 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1368 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1369 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1370 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1371 = eq(_T_1370, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1372 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1373 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1374 = eq(_T_1373, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1375 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1376 = and(_T_1364, _T_1365) @[dec_tlu_ctl.scala 2569:198] - node _T_1377 = and(_T_1376, _T_1366) @[dec_tlu_ctl.scala 2569:198] - node _T_1378 = and(_T_1377, _T_1367) @[dec_tlu_ctl.scala 2569:198] - node _T_1379 = and(_T_1378, _T_1368) @[dec_tlu_ctl.scala 2569:198] - node _T_1380 = and(_T_1379, _T_1369) @[dec_tlu_ctl.scala 2569:198] - node _T_1381 = and(_T_1380, _T_1371) @[dec_tlu_ctl.scala 2569:198] - node _T_1382 = and(_T_1381, _T_1372) @[dec_tlu_ctl.scala 2569:198] - node _T_1383 = and(_T_1382, _T_1374) @[dec_tlu_ctl.scala 2569:198] - node _T_1384 = and(_T_1383, _T_1375) @[dec_tlu_ctl.scala 2569:198] - node _T_1385 = or(_T_1362, _T_1384) @[dec_tlu_ctl.scala 2650:161] - node _T_1386 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1387 = eq(_T_1386, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1388 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1389 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1390 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1391 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1392 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1393 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1394 = eq(_T_1393, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1395 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1396 = eq(_T_1395, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1397 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1398 = eq(_T_1397, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1399 = and(_T_1387, _T_1388) @[dec_tlu_ctl.scala 2569:198] - node _T_1400 = and(_T_1399, _T_1389) @[dec_tlu_ctl.scala 2569:198] - node _T_1401 = and(_T_1400, _T_1390) @[dec_tlu_ctl.scala 2569:198] - node _T_1402 = and(_T_1401, _T_1391) @[dec_tlu_ctl.scala 2569:198] - node _T_1403 = and(_T_1402, _T_1392) @[dec_tlu_ctl.scala 2569:198] - node _T_1404 = and(_T_1403, _T_1394) @[dec_tlu_ctl.scala 2569:198] - node _T_1405 = and(_T_1404, _T_1396) @[dec_tlu_ctl.scala 2569:198] - node _T_1406 = and(_T_1405, _T_1398) @[dec_tlu_ctl.scala 2569:198] - node _T_1407 = or(_T_1385, _T_1406) @[dec_tlu_ctl.scala 2651:105] - node _T_1408 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1409 = eq(_T_1408, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1410 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1411 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1412 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1413 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1414 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1415 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1416 = eq(_T_1415, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1417 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1418 = eq(_T_1417, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1419 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1420 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1421 = eq(_T_1420, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1422 = and(_T_1409, _T_1410) @[dec_tlu_ctl.scala 2569:198] - node _T_1423 = and(_T_1422, _T_1411) @[dec_tlu_ctl.scala 2569:198] - node _T_1424 = and(_T_1423, _T_1412) @[dec_tlu_ctl.scala 2569:198] - node _T_1425 = and(_T_1424, _T_1413) @[dec_tlu_ctl.scala 2569:198] - node _T_1426 = and(_T_1425, _T_1414) @[dec_tlu_ctl.scala 2569:198] - node _T_1427 = and(_T_1426, _T_1416) @[dec_tlu_ctl.scala 2569:198] - node _T_1428 = and(_T_1427, _T_1418) @[dec_tlu_ctl.scala 2569:198] - node _T_1429 = and(_T_1428, _T_1419) @[dec_tlu_ctl.scala 2569:198] - node _T_1430 = and(_T_1429, _T_1421) @[dec_tlu_ctl.scala 2569:198] - node _T_1431 = or(_T_1407, _T_1430) @[dec_tlu_ctl.scala 2651:161] - node _T_1432 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1433 = eq(_T_1432, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1434 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:106] - node _T_1435 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1436 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1437 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:106] - node _T_1438 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1439 = eq(_T_1438, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1440 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1441 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1442 = eq(_T_1441, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1443 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1444 = eq(_T_1443, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1445 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1446 = eq(_T_1445, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1447 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1448 = eq(_T_1447, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1449 = and(_T_1433, _T_1434) @[dec_tlu_ctl.scala 2569:198] - node _T_1450 = and(_T_1449, _T_1435) @[dec_tlu_ctl.scala 2569:198] - node _T_1451 = and(_T_1450, _T_1436) @[dec_tlu_ctl.scala 2569:198] - node _T_1452 = and(_T_1451, _T_1437) @[dec_tlu_ctl.scala 2569:198] - node _T_1453 = and(_T_1452, _T_1439) @[dec_tlu_ctl.scala 2569:198] - node _T_1454 = and(_T_1453, _T_1440) @[dec_tlu_ctl.scala 2569:198] - node _T_1455 = and(_T_1454, _T_1442) @[dec_tlu_ctl.scala 2569:198] - node _T_1456 = and(_T_1455, _T_1444) @[dec_tlu_ctl.scala 2569:198] - node _T_1457 = and(_T_1456, _T_1446) @[dec_tlu_ctl.scala 2569:198] - node _T_1458 = and(_T_1457, _T_1448) @[dec_tlu_ctl.scala 2569:198] - node _T_1459 = or(_T_1431, _T_1458) @[dec_tlu_ctl.scala 2652:105] - node _T_1460 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1461 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1462 = eq(_T_1461, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1463 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1464 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1465 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1466 = eq(_T_1465, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1467 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1468 = eq(_T_1467, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1469 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:106] - node _T_1470 = and(_T_1460, _T_1462) @[dec_tlu_ctl.scala 2569:198] - node _T_1471 = and(_T_1470, _T_1463) @[dec_tlu_ctl.scala 2569:198] - node _T_1472 = and(_T_1471, _T_1464) @[dec_tlu_ctl.scala 2569:198] - node _T_1473 = and(_T_1472, _T_1466) @[dec_tlu_ctl.scala 2569:198] - node _T_1474 = and(_T_1473, _T_1468) @[dec_tlu_ctl.scala 2569:198] - node _T_1475 = and(_T_1474, _T_1469) @[dec_tlu_ctl.scala 2569:198] - node _T_1476 = or(_T_1459, _T_1475) @[dec_tlu_ctl.scala 2652:153] - node _T_1477 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1478 = eq(_T_1477, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1479 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1480 = eq(_T_1479, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1481 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1482 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1483 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1484 = eq(_T_1483, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1485 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:106] - node _T_1486 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1487 = eq(_T_1486, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1488 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1489 = eq(_T_1488, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1490 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1491 = eq(_T_1490, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1492 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2569:149] - node _T_1493 = eq(_T_1492, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1494 = and(_T_1478, _T_1480) @[dec_tlu_ctl.scala 2569:198] - node _T_1495 = and(_T_1494, _T_1481) @[dec_tlu_ctl.scala 2569:198] - node _T_1496 = and(_T_1495, _T_1482) @[dec_tlu_ctl.scala 2569:198] - node _T_1497 = and(_T_1496, _T_1484) @[dec_tlu_ctl.scala 2569:198] - node _T_1498 = and(_T_1497, _T_1485) @[dec_tlu_ctl.scala 2569:198] - node _T_1499 = and(_T_1498, _T_1487) @[dec_tlu_ctl.scala 2569:198] - node _T_1500 = and(_T_1499, _T_1489) @[dec_tlu_ctl.scala 2569:198] - node _T_1501 = and(_T_1500, _T_1491) @[dec_tlu_ctl.scala 2569:198] - node _T_1502 = and(_T_1501, _T_1493) @[dec_tlu_ctl.scala 2569:198] - node _T_1503 = or(_T_1476, _T_1502) @[dec_tlu_ctl.scala 2653:113] - node _T_1504 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1505 = eq(_T_1504, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1506 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1507 = eq(_T_1506, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1508 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1509 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1510 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1511 = eq(_T_1510, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1512 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1513 = eq(_T_1512, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1514 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:149] - node _T_1515 = eq(_T_1514, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1516 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:149] - node _T_1517 = eq(_T_1516, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1518 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2569:149] - node _T_1519 = eq(_T_1518, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1520 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2569:185] - node _T_1521 = eq(_T_1520, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:165] - node _T_1522 = and(_T_1505, _T_1507) @[dec_tlu_ctl.scala 2569:198] - node _T_1523 = and(_T_1522, _T_1508) @[dec_tlu_ctl.scala 2569:198] - node _T_1524 = and(_T_1523, _T_1509) @[dec_tlu_ctl.scala 2569:198] - node _T_1525 = and(_T_1524, _T_1511) @[dec_tlu_ctl.scala 2569:198] - node _T_1526 = and(_T_1525, _T_1513) @[dec_tlu_ctl.scala 2569:198] - node _T_1527 = and(_T_1526, _T_1515) @[dec_tlu_ctl.scala 2569:198] - node _T_1528 = and(_T_1527, _T_1517) @[dec_tlu_ctl.scala 2569:198] - node _T_1529 = and(_T_1528, _T_1519) @[dec_tlu_ctl.scala 2569:198] - node _T_1530 = and(_T_1529, _T_1521) @[dec_tlu_ctl.scala 2569:198] - node _T_1531 = or(_T_1503, _T_1530) @[dec_tlu_ctl.scala 2653:161] - node _T_1532 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1533 = eq(_T_1532, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1534 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1535 = eq(_T_1534, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1536 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1537 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1538 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1539 = eq(_T_1538, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1540 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1541 = eq(_T_1540, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1542 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1543 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1544 = and(_T_1533, _T_1535) @[dec_tlu_ctl.scala 2569:198] - node _T_1545 = and(_T_1544, _T_1536) @[dec_tlu_ctl.scala 2569:198] - node _T_1546 = and(_T_1545, _T_1537) @[dec_tlu_ctl.scala 2569:198] - node _T_1547 = and(_T_1546, _T_1539) @[dec_tlu_ctl.scala 2569:198] - node _T_1548 = and(_T_1547, _T_1541) @[dec_tlu_ctl.scala 2569:198] - node _T_1549 = and(_T_1548, _T_1542) @[dec_tlu_ctl.scala 2569:198] - node _T_1550 = and(_T_1549, _T_1543) @[dec_tlu_ctl.scala 2569:198] - node _T_1551 = or(_T_1531, _T_1550) @[dec_tlu_ctl.scala 2654:97] - node _T_1552 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1553 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1554 = eq(_T_1553, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1555 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1556 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1557 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1558 = eq(_T_1557, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1559 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1560 = eq(_T_1559, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1561 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2569:106] - node _T_1562 = and(_T_1552, _T_1554) @[dec_tlu_ctl.scala 2569:198] - node _T_1563 = and(_T_1562, _T_1555) @[dec_tlu_ctl.scala 2569:198] - node _T_1564 = and(_T_1563, _T_1556) @[dec_tlu_ctl.scala 2569:198] - node _T_1565 = and(_T_1564, _T_1558) @[dec_tlu_ctl.scala 2569:198] - node _T_1566 = and(_T_1565, _T_1560) @[dec_tlu_ctl.scala 2569:198] - node _T_1567 = and(_T_1566, _T_1561) @[dec_tlu_ctl.scala 2569:198] - node _T_1568 = or(_T_1551, _T_1567) @[dec_tlu_ctl.scala 2654:153] - node _T_1569 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:149] - node _T_1570 = eq(_T_1569, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1571 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1572 = eq(_T_1571, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1573 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1574 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1575 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2569:149] - node _T_1576 = eq(_T_1575, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1577 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1578 = eq(_T_1577, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1579 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:106] - node _T_1580 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1581 = and(_T_1570, _T_1572) @[dec_tlu_ctl.scala 2569:198] - node _T_1582 = and(_T_1581, _T_1573) @[dec_tlu_ctl.scala 2569:198] - node _T_1583 = and(_T_1582, _T_1574) @[dec_tlu_ctl.scala 2569:198] - node _T_1584 = and(_T_1583, _T_1576) @[dec_tlu_ctl.scala 2569:198] - node _T_1585 = and(_T_1584, _T_1578) @[dec_tlu_ctl.scala 2569:198] - node _T_1586 = and(_T_1585, _T_1579) @[dec_tlu_ctl.scala 2569:198] - node _T_1587 = and(_T_1586, _T_1580) @[dec_tlu_ctl.scala 2569:198] - node _T_1588 = or(_T_1568, _T_1587) @[dec_tlu_ctl.scala 2655:113] - node _T_1589 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2569:106] - node _T_1590 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2569:149] - node _T_1591 = eq(_T_1590, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1592 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2569:106] - node _T_1593 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2569:106] - node _T_1594 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2569:149] - node _T_1595 = eq(_T_1594, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1596 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2569:149] - node _T_1597 = eq(_T_1596, UInt<1>("h00")) @[dec_tlu_ctl.scala 2569:129] - node _T_1598 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2569:106] - node _T_1599 = and(_T_1589, _T_1591) @[dec_tlu_ctl.scala 2569:198] - node _T_1600 = and(_T_1599, _T_1592) @[dec_tlu_ctl.scala 2569:198] - node _T_1601 = and(_T_1600, _T_1593) @[dec_tlu_ctl.scala 2569:198] - node _T_1602 = and(_T_1601, _T_1595) @[dec_tlu_ctl.scala 2569:198] - node _T_1603 = and(_T_1602, _T_1597) @[dec_tlu_ctl.scala 2569:198] - node _T_1604 = and(_T_1603, _T_1598) @[dec_tlu_ctl.scala 2569:198] - node _T_1605 = or(_T_1588, _T_1604) @[dec_tlu_ctl.scala 2655:169] - io.csr_pkt.legal <= _T_1605 @[dec_tlu_ctl.scala 2642:26] + node _T = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1 = eq(_T, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_2 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_3 = eq(_T_2, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_4 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_5 = eq(_T_4, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_6 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_7 = eq(_T_6, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_8 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_9 = and(_T_1, _T_3) @[dec_tlu_ctl.scala 2551:198] + node _T_10 = and(_T_9, _T_5) @[dec_tlu_ctl.scala 2551:198] + node _T_11 = and(_T_10, _T_7) @[dec_tlu_ctl.scala 2551:198] + node _T_12 = and(_T_11, _T_8) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_misa <= _T_12 @[dec_tlu_ctl.scala 2553:57] + node _T_13 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_14 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_15 = eq(_T_14, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_16 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_17 = eq(_T_16, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_18 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_19 = and(_T_13, _T_15) @[dec_tlu_ctl.scala 2551:198] + node _T_20 = and(_T_19, _T_17) @[dec_tlu_ctl.scala 2551:198] + node _T_21 = and(_T_20, _T_18) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mvendorid <= _T_21 @[dec_tlu_ctl.scala 2554:57] + node _T_22 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_23 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_24 = eq(_T_23, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_25 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_26 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_27 = eq(_T_26, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_28 = and(_T_22, _T_24) @[dec_tlu_ctl.scala 2551:198] + node _T_29 = and(_T_28, _T_25) @[dec_tlu_ctl.scala 2551:198] + node _T_30 = and(_T_29, _T_27) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_marchid <= _T_30 @[dec_tlu_ctl.scala 2555:57] + node _T_31 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_32 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_33 = eq(_T_32, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_34 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_35 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_36 = and(_T_31, _T_33) @[dec_tlu_ctl.scala 2551:198] + node _T_37 = and(_T_36, _T_34) @[dec_tlu_ctl.scala 2551:198] + node _T_38 = and(_T_37, _T_35) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mimpid <= _T_38 @[dec_tlu_ctl.scala 2556:57] + node _T_39 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_40 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_41 = eq(_T_40, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_42 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_43 = and(_T_39, _T_41) @[dec_tlu_ctl.scala 2551:198] + node _T_44 = and(_T_43, _T_42) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhartid <= _T_44 @[dec_tlu_ctl.scala 2557:57] + node _T_45 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_46 = eq(_T_45, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_47 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_48 = eq(_T_47, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_49 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_50 = eq(_T_49, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_51 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_52 = eq(_T_51, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_53 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_54 = eq(_T_53, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_55 = and(_T_46, _T_48) @[dec_tlu_ctl.scala 2551:198] + node _T_56 = and(_T_55, _T_50) @[dec_tlu_ctl.scala 2551:198] + node _T_57 = and(_T_56, _T_52) @[dec_tlu_ctl.scala 2551:198] + node _T_58 = and(_T_57, _T_54) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mstatus <= _T_58 @[dec_tlu_ctl.scala 2558:57] + node _T_59 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_60 = eq(_T_59, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_61 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_62 = eq(_T_61, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_63 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_64 = eq(_T_63, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_65 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_66 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_67 = and(_T_60, _T_62) @[dec_tlu_ctl.scala 2551:198] + node _T_68 = and(_T_67, _T_64) @[dec_tlu_ctl.scala 2551:198] + node _T_69 = and(_T_68, _T_65) @[dec_tlu_ctl.scala 2551:198] + node _T_70 = and(_T_69, _T_66) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mtvec <= _T_70 @[dec_tlu_ctl.scala 2559:57] + node _T_71 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_72 = eq(_T_71, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_73 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_74 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_75 = and(_T_72, _T_73) @[dec_tlu_ctl.scala 2551:198] + node _T_76 = and(_T_75, _T_74) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mip <= _T_76 @[dec_tlu_ctl.scala 2560:65] + node _T_77 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_78 = eq(_T_77, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_79 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_80 = eq(_T_79, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_81 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_82 = eq(_T_81, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_83 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_84 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_85 = eq(_T_84, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_86 = and(_T_78, _T_80) @[dec_tlu_ctl.scala 2551:198] + node _T_87 = and(_T_86, _T_82) @[dec_tlu_ctl.scala 2551:198] + node _T_88 = and(_T_87, _T_83) @[dec_tlu_ctl.scala 2551:198] + node _T_89 = and(_T_88, _T_85) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mie <= _T_89 @[dec_tlu_ctl.scala 2561:65] + node _T_90 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_91 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_92 = eq(_T_91, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_93 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_94 = eq(_T_93, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_95 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_96 = eq(_T_95, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_97 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_98 = eq(_T_97, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_99 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_100 = eq(_T_99, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_101 = and(_T_90, _T_92) @[dec_tlu_ctl.scala 2551:198] + node _T_102 = and(_T_101, _T_94) @[dec_tlu_ctl.scala 2551:198] + node _T_103 = and(_T_102, _T_96) @[dec_tlu_ctl.scala 2551:198] + node _T_104 = and(_T_103, _T_98) @[dec_tlu_ctl.scala 2551:198] + node _T_105 = and(_T_104, _T_100) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcyclel <= _T_105 @[dec_tlu_ctl.scala 2562:57] + node _T_106 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_107 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_108 = eq(_T_107, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_109 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_110 = eq(_T_109, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_111 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_112 = eq(_T_111, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_113 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_114 = eq(_T_113, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_115 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_116 = eq(_T_115, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_117 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_118 = eq(_T_117, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_119 = and(_T_106, _T_108) @[dec_tlu_ctl.scala 2551:198] + node _T_120 = and(_T_119, _T_110) @[dec_tlu_ctl.scala 2551:198] + node _T_121 = and(_T_120, _T_112) @[dec_tlu_ctl.scala 2551:198] + node _T_122 = and(_T_121, _T_114) @[dec_tlu_ctl.scala 2551:198] + node _T_123 = and(_T_122, _T_116) @[dec_tlu_ctl.scala 2551:198] + node _T_124 = and(_T_123, _T_118) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcycleh <= _T_124 @[dec_tlu_ctl.scala 2563:57] + node _T_125 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_126 = eq(_T_125, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_127 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_128 = eq(_T_127, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_129 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_130 = eq(_T_129, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_131 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_132 = eq(_T_131, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_133 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_134 = eq(_T_133, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_135 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_136 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_137 = eq(_T_136, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_138 = and(_T_126, _T_128) @[dec_tlu_ctl.scala 2551:198] + node _T_139 = and(_T_138, _T_130) @[dec_tlu_ctl.scala 2551:198] + node _T_140 = and(_T_139, _T_132) @[dec_tlu_ctl.scala 2551:198] + node _T_141 = and(_T_140, _T_134) @[dec_tlu_ctl.scala 2551:198] + node _T_142 = and(_T_141, _T_135) @[dec_tlu_ctl.scala 2551:198] + node _T_143 = and(_T_142, _T_137) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_minstretl <= _T_143 @[dec_tlu_ctl.scala 2564:57] + node _T_144 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_145 = eq(_T_144, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_146 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_147 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_148 = eq(_T_147, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_149 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_150 = eq(_T_149, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_151 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_152 = eq(_T_151, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_153 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_154 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_155 = eq(_T_154, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_156 = and(_T_145, _T_146) @[dec_tlu_ctl.scala 2551:198] + node _T_157 = and(_T_156, _T_148) @[dec_tlu_ctl.scala 2551:198] + node _T_158 = and(_T_157, _T_150) @[dec_tlu_ctl.scala 2551:198] + node _T_159 = and(_T_158, _T_152) @[dec_tlu_ctl.scala 2551:198] + node _T_160 = and(_T_159, _T_153) @[dec_tlu_ctl.scala 2551:198] + node _T_161 = and(_T_160, _T_155) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_minstreth <= _T_161 @[dec_tlu_ctl.scala 2565:57] + node _T_162 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_163 = eq(_T_162, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_164 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_165 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_166 = eq(_T_165, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_167 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_168 = eq(_T_167, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_169 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_170 = eq(_T_169, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_171 = and(_T_163, _T_164) @[dec_tlu_ctl.scala 2551:198] + node _T_172 = and(_T_171, _T_166) @[dec_tlu_ctl.scala 2551:198] + node _T_173 = and(_T_172, _T_168) @[dec_tlu_ctl.scala 2551:198] + node _T_174 = and(_T_173, _T_170) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mscratch <= _T_174 @[dec_tlu_ctl.scala 2566:57] + node _T_175 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_176 = eq(_T_175, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_177 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_178 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_179 = eq(_T_178, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_180 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_181 = and(_T_176, _T_177) @[dec_tlu_ctl.scala 2551:198] + node _T_182 = and(_T_181, _T_179) @[dec_tlu_ctl.scala 2551:198] + node _T_183 = and(_T_182, _T_180) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mepc <= _T_183 @[dec_tlu_ctl.scala 2567:57] + node _T_184 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_185 = eq(_T_184, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_186 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_187 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_188 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_189 = eq(_T_188, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_190 = and(_T_185, _T_186) @[dec_tlu_ctl.scala 2551:198] + node _T_191 = and(_T_190, _T_187) @[dec_tlu_ctl.scala 2551:198] + node _T_192 = and(_T_191, _T_189) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcause <= _T_192 @[dec_tlu_ctl.scala 2568:57] + node _T_193 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_194 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_195 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_196 = and(_T_193, _T_194) @[dec_tlu_ctl.scala 2551:198] + node _T_197 = and(_T_196, _T_195) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mscause <= _T_197 @[dec_tlu_ctl.scala 2569:57] + node _T_198 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_199 = eq(_T_198, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_200 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_201 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_202 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_203 = and(_T_199, _T_200) @[dec_tlu_ctl.scala 2551:198] + node _T_204 = and(_T_203, _T_201) @[dec_tlu_ctl.scala 2551:198] + node _T_205 = and(_T_204, _T_202) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mtval <= _T_205 @[dec_tlu_ctl.scala 2570:57] + node _T_206 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_207 = eq(_T_206, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_208 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_209 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_210 = eq(_T_209, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_211 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_212 = eq(_T_211, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_213 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_214 = eq(_T_213, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_215 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_216 = eq(_T_215, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_217 = and(_T_207, _T_208) @[dec_tlu_ctl.scala 2551:198] + node _T_218 = and(_T_217, _T_210) @[dec_tlu_ctl.scala 2551:198] + node _T_219 = and(_T_218, _T_212) @[dec_tlu_ctl.scala 2551:198] + node _T_220 = and(_T_219, _T_214) @[dec_tlu_ctl.scala 2551:198] + node _T_221 = and(_T_220, _T_216) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mrac <= _T_221 @[dec_tlu_ctl.scala 2571:57] + node _T_222 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_223 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_224 = eq(_T_223, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_225 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_226 = eq(_T_225, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_227 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_228 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_229 = eq(_T_228, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_230 = and(_T_222, _T_224) @[dec_tlu_ctl.scala 2551:198] + node _T_231 = and(_T_230, _T_226) @[dec_tlu_ctl.scala 2551:198] + node _T_232 = and(_T_231, _T_227) @[dec_tlu_ctl.scala 2551:198] + node _T_233 = and(_T_232, _T_229) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dmst <= _T_233 @[dec_tlu_ctl.scala 2572:57] + node _T_234 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_235 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_236 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_237 = eq(_T_236, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_238 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_239 = eq(_T_238, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_240 = and(_T_234, _T_235) @[dec_tlu_ctl.scala 2551:198] + node _T_241 = and(_T_240, _T_237) @[dec_tlu_ctl.scala 2551:198] + node _T_242 = and(_T_241, _T_239) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mdseac <= _T_242 @[dec_tlu_ctl.scala 2573:57] + node _T_243 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_244 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_245 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_246 = and(_T_243, _T_244) @[dec_tlu_ctl.scala 2551:198] + node _T_247 = and(_T_246, _T_245) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meihap <= _T_247 @[dec_tlu_ctl.scala 2574:57] + node _T_248 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_249 = eq(_T_248, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_250 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_251 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_252 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_253 = eq(_T_252, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_254 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_255 = eq(_T_254, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_256 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_257 = eq(_T_256, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_258 = and(_T_249, _T_250) @[dec_tlu_ctl.scala 2551:198] + node _T_259 = and(_T_258, _T_251) @[dec_tlu_ctl.scala 2551:198] + node _T_260 = and(_T_259, _T_253) @[dec_tlu_ctl.scala 2551:198] + node _T_261 = and(_T_260, _T_255) @[dec_tlu_ctl.scala 2551:198] + node _T_262 = and(_T_261, _T_257) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meivt <= _T_262 @[dec_tlu_ctl.scala 2575:57] + node _T_263 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_264 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_265 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_266 = eq(_T_265, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_267 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_268 = and(_T_263, _T_264) @[dec_tlu_ctl.scala 2551:198] + node _T_269 = and(_T_268, _T_266) @[dec_tlu_ctl.scala 2551:198] + node _T_270 = and(_T_269, _T_267) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meipt <= _T_270 @[dec_tlu_ctl.scala 2576:57] + node _T_271 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_272 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_273 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_274 = and(_T_271, _T_272) @[dec_tlu_ctl.scala 2551:198] + node _T_275 = and(_T_274, _T_273) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meicurpl <= _T_275 @[dec_tlu_ctl.scala 2577:57] + node _T_276 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_277 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_278 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_279 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_280 = and(_T_276, _T_277) @[dec_tlu_ctl.scala 2551:198] + node _T_281 = and(_T_280, _T_278) @[dec_tlu_ctl.scala 2551:198] + node _T_282 = and(_T_281, _T_279) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meicidpl <= _T_282 @[dec_tlu_ctl.scala 2578:57] + node _T_283 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_284 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_285 = eq(_T_284, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_286 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_287 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_288 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_289 = eq(_T_288, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_290 = and(_T_283, _T_285) @[dec_tlu_ctl.scala 2551:198] + node _T_291 = and(_T_290, _T_286) @[dec_tlu_ctl.scala 2551:198] + node _T_292 = and(_T_291, _T_287) @[dec_tlu_ctl.scala 2551:198] + node _T_293 = and(_T_292, _T_289) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dcsr <= _T_293 @[dec_tlu_ctl.scala 2579:57] + node _T_294 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_295 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_296 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_297 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_298 = eq(_T_297, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_299 = and(_T_294, _T_295) @[dec_tlu_ctl.scala 2551:198] + node _T_300 = and(_T_299, _T_296) @[dec_tlu_ctl.scala 2551:198] + node _T_301 = and(_T_300, _T_298) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcgc <= _T_301 @[dec_tlu_ctl.scala 2580:57] + node _T_302 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_303 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_304 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_305 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_306 = eq(_T_305, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_307 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_308 = and(_T_302, _T_303) @[dec_tlu_ctl.scala 2551:198] + node _T_309 = and(_T_308, _T_304) @[dec_tlu_ctl.scala 2551:198] + node _T_310 = and(_T_309, _T_306) @[dec_tlu_ctl.scala 2551:198] + node _T_311 = and(_T_310, _T_307) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mfdc <= _T_311 @[dec_tlu_ctl.scala 2581:57] + node _T_312 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_313 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_314 = eq(_T_313, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_315 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_316 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_317 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_318 = and(_T_312, _T_314) @[dec_tlu_ctl.scala 2551:198] + node _T_319 = and(_T_318, _T_315) @[dec_tlu_ctl.scala 2551:198] + node _T_320 = and(_T_319, _T_316) @[dec_tlu_ctl.scala 2551:198] + node _T_321 = and(_T_320, _T_317) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dpc <= _T_321 @[dec_tlu_ctl.scala 2582:65] + node _T_322 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_323 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_324 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_325 = eq(_T_324, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_326 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_327 = eq(_T_326, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_328 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_329 = eq(_T_328, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_330 = and(_T_322, _T_323) @[dec_tlu_ctl.scala 2551:198] + node _T_331 = and(_T_330, _T_325) @[dec_tlu_ctl.scala 2551:198] + node _T_332 = and(_T_331, _T_327) @[dec_tlu_ctl.scala 2551:198] + node _T_333 = and(_T_332, _T_329) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mtsel <= _T_333 @[dec_tlu_ctl.scala 2583:57] + node _T_334 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_335 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_336 = eq(_T_335, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_337 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_338 = eq(_T_337, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_339 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_340 = and(_T_334, _T_336) @[dec_tlu_ctl.scala 2551:198] + node _T_341 = and(_T_340, _T_338) @[dec_tlu_ctl.scala 2551:198] + node _T_342 = and(_T_341, _T_339) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mtdata1 <= _T_342 @[dec_tlu_ctl.scala 2584:57] + node _T_343 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_344 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_345 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_346 = eq(_T_345, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_347 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_348 = and(_T_343, _T_344) @[dec_tlu_ctl.scala 2551:198] + node _T_349 = and(_T_348, _T_346) @[dec_tlu_ctl.scala 2551:198] + node _T_350 = and(_T_349, _T_347) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mtdata2 <= _T_350 @[dec_tlu_ctl.scala 2585:57] + node _T_351 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_352 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_353 = eq(_T_352, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_354 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_355 = eq(_T_354, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_356 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_357 = eq(_T_356, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_358 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_359 = eq(_T_358, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_360 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_361 = and(_T_351, _T_353) @[dec_tlu_ctl.scala 2551:198] + node _T_362 = and(_T_361, _T_355) @[dec_tlu_ctl.scala 2551:198] + node _T_363 = and(_T_362, _T_357) @[dec_tlu_ctl.scala 2551:198] + node _T_364 = and(_T_363, _T_359) @[dec_tlu_ctl.scala 2551:198] + node _T_365 = and(_T_364, _T_360) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc3 <= _T_365 @[dec_tlu_ctl.scala 2586:57] + node _T_366 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_367 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_368 = eq(_T_367, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_369 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_370 = eq(_T_369, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_371 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_372 = eq(_T_371, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_373 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_374 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_375 = eq(_T_374, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_376 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_377 = eq(_T_376, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_378 = and(_T_366, _T_368) @[dec_tlu_ctl.scala 2551:198] + node _T_379 = and(_T_378, _T_370) @[dec_tlu_ctl.scala 2551:198] + node _T_380 = and(_T_379, _T_372) @[dec_tlu_ctl.scala 2551:198] + node _T_381 = and(_T_380, _T_373) @[dec_tlu_ctl.scala 2551:198] + node _T_382 = and(_T_381, _T_375) @[dec_tlu_ctl.scala 2551:198] + node _T_383 = and(_T_382, _T_377) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc4 <= _T_383 @[dec_tlu_ctl.scala 2587:57] + node _T_384 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_385 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_386 = eq(_T_385, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_387 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_388 = eq(_T_387, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_389 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_390 = eq(_T_389, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_391 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_392 = eq(_T_391, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_393 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_394 = and(_T_384, _T_386) @[dec_tlu_ctl.scala 2551:198] + node _T_395 = and(_T_394, _T_388) @[dec_tlu_ctl.scala 2551:198] + node _T_396 = and(_T_395, _T_390) @[dec_tlu_ctl.scala 2551:198] + node _T_397 = and(_T_396, _T_392) @[dec_tlu_ctl.scala 2551:198] + node _T_398 = and(_T_397, _T_393) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc5 <= _T_398 @[dec_tlu_ctl.scala 2588:57] + node _T_399 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_400 = eq(_T_399, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_401 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_402 = eq(_T_401, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_403 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_404 = eq(_T_403, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_405 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_406 = eq(_T_405, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_407 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_408 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_409 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_410 = eq(_T_409, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_411 = and(_T_400, _T_402) @[dec_tlu_ctl.scala 2551:198] + node _T_412 = and(_T_411, _T_404) @[dec_tlu_ctl.scala 2551:198] + node _T_413 = and(_T_412, _T_406) @[dec_tlu_ctl.scala 2551:198] + node _T_414 = and(_T_413, _T_407) @[dec_tlu_ctl.scala 2551:198] + node _T_415 = and(_T_414, _T_408) @[dec_tlu_ctl.scala 2551:198] + node _T_416 = and(_T_415, _T_410) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc6 <= _T_416 @[dec_tlu_ctl.scala 2589:57] + node _T_417 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_418 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_419 = eq(_T_418, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_420 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_421 = eq(_T_420, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_422 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_423 = eq(_T_422, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_424 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_425 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_426 = and(_T_417, _T_419) @[dec_tlu_ctl.scala 2551:198] + node _T_427 = and(_T_426, _T_421) @[dec_tlu_ctl.scala 2551:198] + node _T_428 = and(_T_427, _T_423) @[dec_tlu_ctl.scala 2551:198] + node _T_429 = and(_T_428, _T_424) @[dec_tlu_ctl.scala 2551:198] + node _T_430 = and(_T_429, _T_425) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc3h <= _T_430 @[dec_tlu_ctl.scala 2590:57] + node _T_431 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_432 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_433 = eq(_T_432, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_434 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_435 = eq(_T_434, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_436 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_437 = eq(_T_436, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_438 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_439 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_440 = eq(_T_439, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_441 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_442 = eq(_T_441, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_443 = and(_T_431, _T_433) @[dec_tlu_ctl.scala 2551:198] + node _T_444 = and(_T_443, _T_435) @[dec_tlu_ctl.scala 2551:198] + node _T_445 = and(_T_444, _T_437) @[dec_tlu_ctl.scala 2551:198] + node _T_446 = and(_T_445, _T_438) @[dec_tlu_ctl.scala 2551:198] + node _T_447 = and(_T_446, _T_440) @[dec_tlu_ctl.scala 2551:198] + node _T_448 = and(_T_447, _T_442) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc4h <= _T_448 @[dec_tlu_ctl.scala 2591:57] + node _T_449 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_450 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_451 = eq(_T_450, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_452 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_453 = eq(_T_452, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_454 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_455 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_456 = eq(_T_455, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_457 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_458 = and(_T_449, _T_451) @[dec_tlu_ctl.scala 2551:198] + node _T_459 = and(_T_458, _T_453) @[dec_tlu_ctl.scala 2551:198] + node _T_460 = and(_T_459, _T_454) @[dec_tlu_ctl.scala 2551:198] + node _T_461 = and(_T_460, _T_456) @[dec_tlu_ctl.scala 2551:198] + node _T_462 = and(_T_461, _T_457) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc5h <= _T_462 @[dec_tlu_ctl.scala 2592:57] + node _T_463 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_464 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_465 = eq(_T_464, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_466 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_467 = eq(_T_466, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_468 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_469 = eq(_T_468, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_470 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_471 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_472 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_473 = eq(_T_472, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_474 = and(_T_463, _T_465) @[dec_tlu_ctl.scala 2551:198] + node _T_475 = and(_T_474, _T_467) @[dec_tlu_ctl.scala 2551:198] + node _T_476 = and(_T_475, _T_469) @[dec_tlu_ctl.scala 2551:198] + node _T_477 = and(_T_476, _T_470) @[dec_tlu_ctl.scala 2551:198] + node _T_478 = and(_T_477, _T_471) @[dec_tlu_ctl.scala 2551:198] + node _T_479 = and(_T_478, _T_473) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpmc6h <= _T_479 @[dec_tlu_ctl.scala 2593:57] + node _T_480 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_481 = eq(_T_480, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_482 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_483 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_484 = eq(_T_483, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_485 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_486 = eq(_T_485, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_487 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_488 = eq(_T_487, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_489 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_490 = and(_T_481, _T_482) @[dec_tlu_ctl.scala 2551:198] + node _T_491 = and(_T_490, _T_484) @[dec_tlu_ctl.scala 2551:198] + node _T_492 = and(_T_491, _T_486) @[dec_tlu_ctl.scala 2551:198] + node _T_493 = and(_T_492, _T_488) @[dec_tlu_ctl.scala 2551:198] + node _T_494 = and(_T_493, _T_489) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpme3 <= _T_494 @[dec_tlu_ctl.scala 2594:57] + node _T_495 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_496 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_497 = eq(_T_496, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_498 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_499 = eq(_T_498, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_500 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_501 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_502 = eq(_T_501, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_503 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_504 = eq(_T_503, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_505 = and(_T_495, _T_497) @[dec_tlu_ctl.scala 2551:198] + node _T_506 = and(_T_505, _T_499) @[dec_tlu_ctl.scala 2551:198] + node _T_507 = and(_T_506, _T_500) @[dec_tlu_ctl.scala 2551:198] + node _T_508 = and(_T_507, _T_502) @[dec_tlu_ctl.scala 2551:198] + node _T_509 = and(_T_508, _T_504) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpme4 <= _T_509 @[dec_tlu_ctl.scala 2595:57] + node _T_510 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_511 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_512 = eq(_T_511, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_513 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_514 = eq(_T_513, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_515 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_516 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_517 = eq(_T_516, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_518 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_519 = and(_T_510, _T_512) @[dec_tlu_ctl.scala 2551:198] + node _T_520 = and(_T_519, _T_514) @[dec_tlu_ctl.scala 2551:198] + node _T_521 = and(_T_520, _T_515) @[dec_tlu_ctl.scala 2551:198] + node _T_522 = and(_T_521, _T_517) @[dec_tlu_ctl.scala 2551:198] + node _T_523 = and(_T_522, _T_518) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpme5 <= _T_523 @[dec_tlu_ctl.scala 2596:57] + node _T_524 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_525 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_526 = eq(_T_525, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_527 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_528 = eq(_T_527, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_529 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_530 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_531 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_532 = eq(_T_531, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_533 = and(_T_524, _T_526) @[dec_tlu_ctl.scala 2551:198] + node _T_534 = and(_T_533, _T_528) @[dec_tlu_ctl.scala 2551:198] + node _T_535 = and(_T_534, _T_529) @[dec_tlu_ctl.scala 2551:198] + node _T_536 = and(_T_535, _T_530) @[dec_tlu_ctl.scala 2551:198] + node _T_537 = and(_T_536, _T_532) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mhpme6 <= _T_537 @[dec_tlu_ctl.scala 2597:57] + node _T_538 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_539 = eq(_T_538, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_540 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_541 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_542 = eq(_T_541, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_543 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_544 = eq(_T_543, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_545 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_546 = eq(_T_545, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_547 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_548 = eq(_T_547, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_549 = and(_T_539, _T_540) @[dec_tlu_ctl.scala 2551:198] + node _T_550 = and(_T_549, _T_542) @[dec_tlu_ctl.scala 2551:198] + node _T_551 = and(_T_550, _T_544) @[dec_tlu_ctl.scala 2551:198] + node _T_552 = and(_T_551, _T_546) @[dec_tlu_ctl.scala 2551:198] + node _T_553 = and(_T_552, _T_548) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcountinhibit <= _T_553 @[dec_tlu_ctl.scala 2598:49] + node _T_554 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_555 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_556 = eq(_T_555, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_557 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_558 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_559 = eq(_T_558, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_560 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_561 = eq(_T_560, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_562 = and(_T_554, _T_556) @[dec_tlu_ctl.scala 2551:198] + node _T_563 = and(_T_562, _T_557) @[dec_tlu_ctl.scala 2551:198] + node _T_564 = and(_T_563, _T_559) @[dec_tlu_ctl.scala 2551:198] + node _T_565 = and(_T_564, _T_561) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitctl0 <= _T_565 @[dec_tlu_ctl.scala 2599:57] + node _T_566 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_567 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_568 = eq(_T_567, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_569 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_570 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_571 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_572 = and(_T_566, _T_568) @[dec_tlu_ctl.scala 2551:198] + node _T_573 = and(_T_572, _T_569) @[dec_tlu_ctl.scala 2551:198] + node _T_574 = and(_T_573, _T_570) @[dec_tlu_ctl.scala 2551:198] + node _T_575 = and(_T_574, _T_571) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitctl1 <= _T_575 @[dec_tlu_ctl.scala 2600:57] + node _T_576 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_577 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_578 = eq(_T_577, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_579 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_580 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_581 = eq(_T_580, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_582 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_583 = and(_T_576, _T_578) @[dec_tlu_ctl.scala 2551:198] + node _T_584 = and(_T_583, _T_579) @[dec_tlu_ctl.scala 2551:198] + node _T_585 = and(_T_584, _T_581) @[dec_tlu_ctl.scala 2551:198] + node _T_586 = and(_T_585, _T_582) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitb0 <= _T_586 @[dec_tlu_ctl.scala 2601:57] + node _T_587 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_588 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_589 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_590 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_591 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_592 = eq(_T_591, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_593 = and(_T_587, _T_588) @[dec_tlu_ctl.scala 2551:198] + node _T_594 = and(_T_593, _T_589) @[dec_tlu_ctl.scala 2551:198] + node _T_595 = and(_T_594, _T_590) @[dec_tlu_ctl.scala 2551:198] + node _T_596 = and(_T_595, _T_592) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitb1 <= _T_596 @[dec_tlu_ctl.scala 2602:57] + node _T_597 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_598 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_599 = eq(_T_598, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_600 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_601 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_602 = eq(_T_601, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_603 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_604 = eq(_T_603, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_605 = and(_T_597, _T_599) @[dec_tlu_ctl.scala 2551:198] + node _T_606 = and(_T_605, _T_600) @[dec_tlu_ctl.scala 2551:198] + node _T_607 = and(_T_606, _T_602) @[dec_tlu_ctl.scala 2551:198] + node _T_608 = and(_T_607, _T_604) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitcnt0 <= _T_608 @[dec_tlu_ctl.scala 2603:57] + node _T_609 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_610 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_611 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_612 = eq(_T_611, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_613 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_614 = and(_T_609, _T_610) @[dec_tlu_ctl.scala 2551:198] + node _T_615 = and(_T_614, _T_612) @[dec_tlu_ctl.scala 2551:198] + node _T_616 = and(_T_615, _T_613) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mitcnt1 <= _T_616 @[dec_tlu_ctl.scala 2604:57] + node _T_617 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_618 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_619 = eq(_T_618, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_620 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_621 = eq(_T_620, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_622 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_623 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_624 = and(_T_617, _T_619) @[dec_tlu_ctl.scala 2551:198] + node _T_625 = and(_T_624, _T_621) @[dec_tlu_ctl.scala 2551:198] + node _T_626 = and(_T_625, _T_622) @[dec_tlu_ctl.scala 2551:198] + node _T_627 = and(_T_626, _T_623) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mpmc <= _T_627 @[dec_tlu_ctl.scala 2605:57] + node _T_628 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_629 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_630 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_631 = eq(_T_630, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_632 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_633 = eq(_T_632, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_634 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_635 = eq(_T_634, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_636 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_637 = and(_T_628, _T_629) @[dec_tlu_ctl.scala 2551:198] + node _T_638 = and(_T_637, _T_631) @[dec_tlu_ctl.scala 2551:198] + node _T_639 = and(_T_638, _T_633) @[dec_tlu_ctl.scala 2551:198] + node _T_640 = and(_T_639, _T_635) @[dec_tlu_ctl.scala 2551:198] + node _T_641 = and(_T_640, _T_636) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mcpc <= _T_641 @[dec_tlu_ctl.scala 2606:57] + node _T_642 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_643 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_644 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_645 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_646 = eq(_T_645, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_647 = and(_T_642, _T_643) @[dec_tlu_ctl.scala 2551:198] + node _T_648 = and(_T_647, _T_644) @[dec_tlu_ctl.scala 2551:198] + node _T_649 = and(_T_648, _T_646) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_meicpct <= _T_649 @[dec_tlu_ctl.scala 2607:57] + node _T_650 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_651 = eq(_T_650, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_652 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_653 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_654 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_655 = eq(_T_654, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_656 = and(_T_651, _T_652) @[dec_tlu_ctl.scala 2551:198] + node _T_657 = and(_T_656, _T_653) @[dec_tlu_ctl.scala 2551:198] + node _T_658 = and(_T_657, _T_655) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mdeau <= _T_658 @[dec_tlu_ctl.scala 2608:57] + node _T_659 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_660 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_661 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_662 = eq(_T_661, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_663 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_664 = eq(_T_663, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_665 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_666 = eq(_T_665, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_667 = and(_T_659, _T_660) @[dec_tlu_ctl.scala 2551:198] + node _T_668 = and(_T_667, _T_662) @[dec_tlu_ctl.scala 2551:198] + node _T_669 = and(_T_668, _T_664) @[dec_tlu_ctl.scala 2551:198] + node _T_670 = and(_T_669, _T_666) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_micect <= _T_670 @[dec_tlu_ctl.scala 2609:57] + node _T_671 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_672 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_673 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_674 = eq(_T_673, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_675 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_676 = and(_T_671, _T_672) @[dec_tlu_ctl.scala 2551:198] + node _T_677 = and(_T_676, _T_674) @[dec_tlu_ctl.scala 2551:198] + node _T_678 = and(_T_677, _T_675) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_miccmect <= _T_678 @[dec_tlu_ctl.scala 2610:57] + node _T_679 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_680 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_681 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_682 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_683 = eq(_T_682, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_684 = and(_T_679, _T_680) @[dec_tlu_ctl.scala 2551:198] + node _T_685 = and(_T_684, _T_681) @[dec_tlu_ctl.scala 2551:198] + node _T_686 = and(_T_685, _T_683) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mdccmect <= _T_686 @[dec_tlu_ctl.scala 2611:57] + node _T_687 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_688 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_689 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_690 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_691 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_692 = eq(_T_691, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_693 = and(_T_687, _T_688) @[dec_tlu_ctl.scala 2551:198] + node _T_694 = and(_T_693, _T_689) @[dec_tlu_ctl.scala 2551:198] + node _T_695 = and(_T_694, _T_690) @[dec_tlu_ctl.scala 2551:198] + node _T_696 = and(_T_695, _T_692) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mfdht <= _T_696 @[dec_tlu_ctl.scala 2612:57] + node _T_697 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_698 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_699 = eq(_T_698, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_700 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_701 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_702 = and(_T_697, _T_699) @[dec_tlu_ctl.scala 2551:198] + node _T_703 = and(_T_702, _T_700) @[dec_tlu_ctl.scala 2551:198] + node _T_704 = and(_T_703, _T_701) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_mfdhs <= _T_704 @[dec_tlu_ctl.scala 2613:57] + node _T_705 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_706 = eq(_T_705, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_707 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_708 = eq(_T_707, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_709 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_710 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_711 = eq(_T_710, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_712 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_713 = eq(_T_712, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_714 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_715 = eq(_T_714, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_716 = and(_T_706, _T_708) @[dec_tlu_ctl.scala 2551:198] + node _T_717 = and(_T_716, _T_709) @[dec_tlu_ctl.scala 2551:198] + node _T_718 = and(_T_717, _T_711) @[dec_tlu_ctl.scala 2551:198] + node _T_719 = and(_T_718, _T_713) @[dec_tlu_ctl.scala 2551:198] + node _T_720 = and(_T_719, _T_715) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dicawics <= _T_720 @[dec_tlu_ctl.scala 2614:57] + node _T_721 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_722 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_723 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_724 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_725 = eq(_T_724, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_726 = and(_T_721, _T_722) @[dec_tlu_ctl.scala 2551:198] + node _T_727 = and(_T_726, _T_723) @[dec_tlu_ctl.scala 2551:198] + node _T_728 = and(_T_727, _T_725) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dicad0h <= _T_728 @[dec_tlu_ctl.scala 2615:57] + node _T_729 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_730 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_731 = eq(_T_730, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_732 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_733 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_734 = eq(_T_733, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_735 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_736 = and(_T_729, _T_731) @[dec_tlu_ctl.scala 2551:198] + node _T_737 = and(_T_736, _T_732) @[dec_tlu_ctl.scala 2551:198] + node _T_738 = and(_T_737, _T_734) @[dec_tlu_ctl.scala 2551:198] + node _T_739 = and(_T_738, _T_735) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dicad0 <= _T_739 @[dec_tlu_ctl.scala 2616:57] + node _T_740 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_741 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_742 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_743 = eq(_T_742, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_744 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_745 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_746 = eq(_T_745, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_747 = and(_T_740, _T_741) @[dec_tlu_ctl.scala 2551:198] + node _T_748 = and(_T_747, _T_743) @[dec_tlu_ctl.scala 2551:198] + node _T_749 = and(_T_748, _T_744) @[dec_tlu_ctl.scala 2551:198] + node _T_750 = and(_T_749, _T_746) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dicad1 <= _T_750 @[dec_tlu_ctl.scala 2617:57] + node _T_751 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_752 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_753 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_754 = eq(_T_753, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_755 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_756 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_757 = and(_T_751, _T_752) @[dec_tlu_ctl.scala 2551:198] + node _T_758 = and(_T_757, _T_754) @[dec_tlu_ctl.scala 2551:198] + node _T_759 = and(_T_758, _T_755) @[dec_tlu_ctl.scala 2551:198] + node _T_760 = and(_T_759, _T_756) @[dec_tlu_ctl.scala 2551:198] + io.csr_pkt.csr_dicago <= _T_760 @[dec_tlu_ctl.scala 2618:57] + node _T_761 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_762 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_763 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_764 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_765 = eq(_T_764, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_766 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_767 = and(_T_761, _T_762) @[dec_tlu_ctl.scala 2551:198] + node _T_768 = and(_T_767, _T_763) @[dec_tlu_ctl.scala 2551:198] + node _T_769 = and(_T_768, _T_765) @[dec_tlu_ctl.scala 2551:198] + node _T_770 = and(_T_769, _T_766) @[dec_tlu_ctl.scala 2551:198] + node _T_771 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_772 = eq(_T_771, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_773 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_774 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_775 = eq(_T_774, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_776 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_777 = eq(_T_776, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_778 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_779 = eq(_T_778, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_780 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_781 = eq(_T_780, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_782 = and(_T_772, _T_773) @[dec_tlu_ctl.scala 2551:198] + node _T_783 = and(_T_782, _T_775) @[dec_tlu_ctl.scala 2551:198] + node _T_784 = and(_T_783, _T_777) @[dec_tlu_ctl.scala 2551:198] + node _T_785 = and(_T_784, _T_779) @[dec_tlu_ctl.scala 2551:198] + node _T_786 = and(_T_785, _T_781) @[dec_tlu_ctl.scala 2551:198] + node _T_787 = or(_T_770, _T_786) @[dec_tlu_ctl.scala 2619:81] + node _T_788 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_789 = eq(_T_788, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_790 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_791 = eq(_T_790, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_792 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_793 = eq(_T_792, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_794 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_795 = eq(_T_794, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_796 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_797 = eq(_T_796, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_798 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_799 = and(_T_789, _T_791) @[dec_tlu_ctl.scala 2551:198] + node _T_800 = and(_T_799, _T_793) @[dec_tlu_ctl.scala 2551:198] + node _T_801 = and(_T_800, _T_795) @[dec_tlu_ctl.scala 2551:198] + node _T_802 = and(_T_801, _T_797) @[dec_tlu_ctl.scala 2551:198] + node _T_803 = and(_T_802, _T_798) @[dec_tlu_ctl.scala 2551:198] + node _T_804 = or(_T_787, _T_803) @[dec_tlu_ctl.scala 2619:121] + node _T_805 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_806 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_807 = eq(_T_806, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_808 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_809 = eq(_T_808, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_810 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_811 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_812 = eq(_T_811, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_813 = and(_T_805, _T_807) @[dec_tlu_ctl.scala 2551:198] + node _T_814 = and(_T_813, _T_809) @[dec_tlu_ctl.scala 2551:198] + node _T_815 = and(_T_814, _T_810) @[dec_tlu_ctl.scala 2551:198] + node _T_816 = and(_T_815, _T_812) @[dec_tlu_ctl.scala 2551:198] + node _T_817 = or(_T_804, _T_816) @[dec_tlu_ctl.scala 2619:155] + node _T_818 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_819 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_820 = eq(_T_819, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_821 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_822 = eq(_T_821, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_823 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_824 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_825 = eq(_T_824, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_826 = and(_T_818, _T_820) @[dec_tlu_ctl.scala 2551:198] + node _T_827 = and(_T_826, _T_822) @[dec_tlu_ctl.scala 2551:198] + node _T_828 = and(_T_827, _T_823) @[dec_tlu_ctl.scala 2551:198] + node _T_829 = and(_T_828, _T_825) @[dec_tlu_ctl.scala 2551:198] + node _T_830 = or(_T_817, _T_829) @[dec_tlu_ctl.scala 2620:97] + node _T_831 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_832 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_833 = eq(_T_832, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_834 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_835 = eq(_T_834, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_836 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_837 = eq(_T_836, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_838 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_839 = eq(_T_838, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_840 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_841 = and(_T_831, _T_833) @[dec_tlu_ctl.scala 2551:198] + node _T_842 = and(_T_841, _T_835) @[dec_tlu_ctl.scala 2551:198] + node _T_843 = and(_T_842, _T_837) @[dec_tlu_ctl.scala 2551:198] + node _T_844 = and(_T_843, _T_839) @[dec_tlu_ctl.scala 2551:198] + node _T_845 = and(_T_844, _T_840) @[dec_tlu_ctl.scala 2551:198] + node _T_846 = or(_T_830, _T_845) @[dec_tlu_ctl.scala 2620:137] + io.csr_pkt.presync <= _T_846 @[dec_tlu_ctl.scala 2619:34] + node _T_847 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_848 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_849 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_850 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_851 = eq(_T_850, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_852 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_853 = and(_T_847, _T_848) @[dec_tlu_ctl.scala 2551:198] + node _T_854 = and(_T_853, _T_849) @[dec_tlu_ctl.scala 2551:198] + node _T_855 = and(_T_854, _T_851) @[dec_tlu_ctl.scala 2551:198] + node _T_856 = and(_T_855, _T_852) @[dec_tlu_ctl.scala 2551:198] + node _T_857 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_858 = eq(_T_857, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_859 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_860 = eq(_T_859, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_861 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_862 = eq(_T_861, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_863 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_864 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_865 = and(_T_858, _T_860) @[dec_tlu_ctl.scala 2551:198] + node _T_866 = and(_T_865, _T_862) @[dec_tlu_ctl.scala 2551:198] + node _T_867 = and(_T_866, _T_863) @[dec_tlu_ctl.scala 2551:198] + node _T_868 = and(_T_867, _T_864) @[dec_tlu_ctl.scala 2551:198] + node _T_869 = or(_T_856, _T_868) @[dec_tlu_ctl.scala 2621:81] + node _T_870 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_871 = eq(_T_870, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_872 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_873 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_874 = eq(_T_873, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_875 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_876 = and(_T_871, _T_872) @[dec_tlu_ctl.scala 2551:198] + node _T_877 = and(_T_876, _T_874) @[dec_tlu_ctl.scala 2551:198] + node _T_878 = and(_T_877, _T_875) @[dec_tlu_ctl.scala 2551:198] + node _T_879 = or(_T_869, _T_878) @[dec_tlu_ctl.scala 2621:121] + node _T_880 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_881 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_882 = eq(_T_881, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_883 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_884 = eq(_T_883, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_885 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_886 = and(_T_880, _T_882) @[dec_tlu_ctl.scala 2551:198] + node _T_887 = and(_T_886, _T_884) @[dec_tlu_ctl.scala 2551:198] + node _T_888 = and(_T_887, _T_885) @[dec_tlu_ctl.scala 2551:198] + node _T_889 = or(_T_879, _T_888) @[dec_tlu_ctl.scala 2621:162] + node _T_890 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_891 = eq(_T_890, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_892 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_893 = eq(_T_892, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_894 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_895 = eq(_T_894, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_896 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_897 = eq(_T_896, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_898 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_899 = eq(_T_898, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_900 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_901 = eq(_T_900, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_902 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_903 = eq(_T_902, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_904 = and(_T_891, _T_893) @[dec_tlu_ctl.scala 2551:198] + node _T_905 = and(_T_904, _T_895) @[dec_tlu_ctl.scala 2551:198] + node _T_906 = and(_T_905, _T_897) @[dec_tlu_ctl.scala 2551:198] + node _T_907 = and(_T_906, _T_899) @[dec_tlu_ctl.scala 2551:198] + node _T_908 = and(_T_907, _T_901) @[dec_tlu_ctl.scala 2551:198] + node _T_909 = and(_T_908, _T_903) @[dec_tlu_ctl.scala 2551:198] + node _T_910 = or(_T_889, _T_909) @[dec_tlu_ctl.scala 2622:105] + node _T_911 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_912 = eq(_T_911, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_913 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_914 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_915 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_916 = eq(_T_915, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_917 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_918 = eq(_T_917, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_919 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_920 = eq(_T_919, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_921 = and(_T_912, _T_913) @[dec_tlu_ctl.scala 2551:198] + node _T_922 = and(_T_921, _T_914) @[dec_tlu_ctl.scala 2551:198] + node _T_923 = and(_T_922, _T_916) @[dec_tlu_ctl.scala 2551:198] + node _T_924 = and(_T_923, _T_918) @[dec_tlu_ctl.scala 2551:198] + node _T_925 = and(_T_924, _T_920) @[dec_tlu_ctl.scala 2551:198] + node _T_926 = or(_T_910, _T_925) @[dec_tlu_ctl.scala 2622:145] + node _T_927 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_928 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_929 = eq(_T_928, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_930 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_931 = eq(_T_930, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_932 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_933 = eq(_T_932, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_934 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_935 = and(_T_927, _T_929) @[dec_tlu_ctl.scala 2551:198] + node _T_936 = and(_T_935, _T_931) @[dec_tlu_ctl.scala 2551:198] + node _T_937 = and(_T_936, _T_933) @[dec_tlu_ctl.scala 2551:198] + node _T_938 = and(_T_937, _T_934) @[dec_tlu_ctl.scala 2551:198] + node _T_939 = or(_T_926, _T_938) @[dec_tlu_ctl.scala 2622:178] + io.csr_pkt.postsync <= _T_939 @[dec_tlu_ctl.scala 2621:30] + node _T_940 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_941 = eq(_T_940, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_942 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_943 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_944 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_945 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_946 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_947 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_948 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_949 = eq(_T_948, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_950 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_951 = eq(_T_950, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_952 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_953 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_954 = eq(_T_953, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_955 = and(_T_941, _T_942) @[dec_tlu_ctl.scala 2551:198] + node _T_956 = and(_T_955, _T_943) @[dec_tlu_ctl.scala 2551:198] + node _T_957 = and(_T_956, _T_944) @[dec_tlu_ctl.scala 2551:198] + node _T_958 = and(_T_957, _T_945) @[dec_tlu_ctl.scala 2551:198] + node _T_959 = and(_T_958, _T_946) @[dec_tlu_ctl.scala 2551:198] + node _T_960 = and(_T_959, _T_947) @[dec_tlu_ctl.scala 2551:198] + node _T_961 = and(_T_960, _T_949) @[dec_tlu_ctl.scala 2551:198] + node _T_962 = and(_T_961, _T_951) @[dec_tlu_ctl.scala 2551:198] + node _T_963 = and(_T_962, _T_952) @[dec_tlu_ctl.scala 2551:198] + node _T_964 = and(_T_963, _T_954) @[dec_tlu_ctl.scala 2551:198] + node _T_965 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_966 = eq(_T_965, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_967 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_968 = eq(_T_967, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_969 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_970 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_971 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_972 = eq(_T_971, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_973 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_974 = eq(_T_973, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_975 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_976 = eq(_T_975, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_977 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_978 = eq(_T_977, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_979 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_980 = eq(_T_979, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_981 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_982 = eq(_T_981, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_983 = and(_T_966, _T_968) @[dec_tlu_ctl.scala 2551:198] + node _T_984 = and(_T_983, _T_969) @[dec_tlu_ctl.scala 2551:198] + node _T_985 = and(_T_984, _T_970) @[dec_tlu_ctl.scala 2551:198] + node _T_986 = and(_T_985, _T_972) @[dec_tlu_ctl.scala 2551:198] + node _T_987 = and(_T_986, _T_974) @[dec_tlu_ctl.scala 2551:198] + node _T_988 = and(_T_987, _T_976) @[dec_tlu_ctl.scala 2551:198] + node _T_989 = and(_T_988, _T_978) @[dec_tlu_ctl.scala 2551:198] + node _T_990 = and(_T_989, _T_980) @[dec_tlu_ctl.scala 2551:198] + node _T_991 = and(_T_990, _T_982) @[dec_tlu_ctl.scala 2551:198] + node _T_992 = or(_T_964, _T_991) @[dec_tlu_ctl.scala 2624:81] + node _T_993 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_994 = eq(_T_993, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_995 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_996 = eq(_T_995, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_997 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_998 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_999 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1000 = eq(_T_999, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1001 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1002 = eq(_T_1001, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1003 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1004 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1005 = eq(_T_1004, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1006 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1007 = eq(_T_1006, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1008 = and(_T_994, _T_996) @[dec_tlu_ctl.scala 2551:198] + node _T_1009 = and(_T_1008, _T_997) @[dec_tlu_ctl.scala 2551:198] + node _T_1010 = and(_T_1009, _T_998) @[dec_tlu_ctl.scala 2551:198] + node _T_1011 = and(_T_1010, _T_1000) @[dec_tlu_ctl.scala 2551:198] + node _T_1012 = and(_T_1011, _T_1002) @[dec_tlu_ctl.scala 2551:198] + node _T_1013 = and(_T_1012, _T_1003) @[dec_tlu_ctl.scala 2551:198] + node _T_1014 = and(_T_1013, _T_1005) @[dec_tlu_ctl.scala 2551:198] + node _T_1015 = and(_T_1014, _T_1007) @[dec_tlu_ctl.scala 2551:198] + node _T_1016 = or(_T_992, _T_1015) @[dec_tlu_ctl.scala 2624:129] + node _T_1017 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1018 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1019 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1020 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1021 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1022 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1023 = eq(_T_1022, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1024 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1025 = eq(_T_1024, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1026 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1027 = eq(_T_1026, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1028 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1029 = eq(_T_1028, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1030 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1031 = eq(_T_1030, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1032 = and(_T_1017, _T_1018) @[dec_tlu_ctl.scala 2551:198] + node _T_1033 = and(_T_1032, _T_1019) @[dec_tlu_ctl.scala 2551:198] + node _T_1034 = and(_T_1033, _T_1020) @[dec_tlu_ctl.scala 2551:198] + node _T_1035 = and(_T_1034, _T_1021) @[dec_tlu_ctl.scala 2551:198] + node _T_1036 = and(_T_1035, _T_1023) @[dec_tlu_ctl.scala 2551:198] + node _T_1037 = and(_T_1036, _T_1025) @[dec_tlu_ctl.scala 2551:198] + node _T_1038 = and(_T_1037, _T_1027) @[dec_tlu_ctl.scala 2551:198] + node _T_1039 = and(_T_1038, _T_1029) @[dec_tlu_ctl.scala 2551:198] + node _T_1040 = and(_T_1039, _T_1031) @[dec_tlu_ctl.scala 2551:198] + node _T_1041 = or(_T_1016, _T_1040) @[dec_tlu_ctl.scala 2625:105] + node _T_1042 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1043 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1044 = eq(_T_1043, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1045 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1046 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1047 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1048 = eq(_T_1047, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1049 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1050 = eq(_T_1049, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1051 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1052 = eq(_T_1051, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1053 = and(_T_1042, _T_1044) @[dec_tlu_ctl.scala 2551:198] + node _T_1054 = and(_T_1053, _T_1045) @[dec_tlu_ctl.scala 2551:198] + node _T_1055 = and(_T_1054, _T_1046) @[dec_tlu_ctl.scala 2551:198] + node _T_1056 = and(_T_1055, _T_1048) @[dec_tlu_ctl.scala 2551:198] + node _T_1057 = and(_T_1056, _T_1050) @[dec_tlu_ctl.scala 2551:198] + node _T_1058 = and(_T_1057, _T_1052) @[dec_tlu_ctl.scala 2551:198] + node _T_1059 = or(_T_1041, _T_1058) @[dec_tlu_ctl.scala 2625:153] + node _T_1060 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1061 = eq(_T_1060, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1062 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1063 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1064 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1065 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1066 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1067 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1068 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1069 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1070 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_1071 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1072 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_1073 = and(_T_1061, _T_1062) @[dec_tlu_ctl.scala 2551:198] + node _T_1074 = and(_T_1073, _T_1063) @[dec_tlu_ctl.scala 2551:198] + node _T_1075 = and(_T_1074, _T_1064) @[dec_tlu_ctl.scala 2551:198] + node _T_1076 = and(_T_1075, _T_1065) @[dec_tlu_ctl.scala 2551:198] + node _T_1077 = and(_T_1076, _T_1066) @[dec_tlu_ctl.scala 2551:198] + node _T_1078 = and(_T_1077, _T_1067) @[dec_tlu_ctl.scala 2551:198] + node _T_1079 = and(_T_1078, _T_1068) @[dec_tlu_ctl.scala 2551:198] + node _T_1080 = and(_T_1079, _T_1069) @[dec_tlu_ctl.scala 2551:198] + node _T_1081 = and(_T_1080, _T_1070) @[dec_tlu_ctl.scala 2551:198] + node _T_1082 = and(_T_1081, _T_1071) @[dec_tlu_ctl.scala 2551:198] + node _T_1083 = and(_T_1082, _T_1072) @[dec_tlu_ctl.scala 2551:198] + node _T_1084 = or(_T_1059, _T_1083) @[dec_tlu_ctl.scala 2626:105] + node _T_1085 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1086 = eq(_T_1085, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1087 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1088 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1089 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1090 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1091 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1092 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1093 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1094 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1095 = eq(_T_1094, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1096 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1097 = eq(_T_1096, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1098 = and(_T_1086, _T_1087) @[dec_tlu_ctl.scala 2551:198] + node _T_1099 = and(_T_1098, _T_1088) @[dec_tlu_ctl.scala 2551:198] + node _T_1100 = and(_T_1099, _T_1089) @[dec_tlu_ctl.scala 2551:198] + node _T_1101 = and(_T_1100, _T_1090) @[dec_tlu_ctl.scala 2551:198] + node _T_1102 = and(_T_1101, _T_1091) @[dec_tlu_ctl.scala 2551:198] + node _T_1103 = and(_T_1102, _T_1092) @[dec_tlu_ctl.scala 2551:198] + node _T_1104 = and(_T_1103, _T_1093) @[dec_tlu_ctl.scala 2551:198] + node _T_1105 = and(_T_1104, _T_1095) @[dec_tlu_ctl.scala 2551:198] + node _T_1106 = and(_T_1105, _T_1097) @[dec_tlu_ctl.scala 2551:198] + node _T_1107 = or(_T_1084, _T_1106) @[dec_tlu_ctl.scala 2626:153] + node _T_1108 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1109 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1110 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1111 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1112 = eq(_T_1111, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1113 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1114 = eq(_T_1113, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1115 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1116 = eq(_T_1115, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1117 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1118 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1119 = eq(_T_1118, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1120 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1121 = eq(_T_1120, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1122 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_1123 = and(_T_1108, _T_1109) @[dec_tlu_ctl.scala 2551:198] + node _T_1124 = and(_T_1123, _T_1110) @[dec_tlu_ctl.scala 2551:198] + node _T_1125 = and(_T_1124, _T_1112) @[dec_tlu_ctl.scala 2551:198] + node _T_1126 = and(_T_1125, _T_1114) @[dec_tlu_ctl.scala 2551:198] + node _T_1127 = and(_T_1126, _T_1116) @[dec_tlu_ctl.scala 2551:198] + node _T_1128 = and(_T_1127, _T_1117) @[dec_tlu_ctl.scala 2551:198] + node _T_1129 = and(_T_1128, _T_1119) @[dec_tlu_ctl.scala 2551:198] + node _T_1130 = and(_T_1129, _T_1121) @[dec_tlu_ctl.scala 2551:198] + node _T_1131 = and(_T_1130, _T_1122) @[dec_tlu_ctl.scala 2551:198] + node _T_1132 = or(_T_1107, _T_1131) @[dec_tlu_ctl.scala 2627:105] + node _T_1133 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1134 = eq(_T_1133, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1135 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1136 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1137 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1138 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1139 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1140 = eq(_T_1139, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1141 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1142 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1143 = eq(_T_1142, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1144 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1145 = eq(_T_1144, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1146 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1147 = eq(_T_1146, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1148 = and(_T_1134, _T_1135) @[dec_tlu_ctl.scala 2551:198] + node _T_1149 = and(_T_1148, _T_1136) @[dec_tlu_ctl.scala 2551:198] + node _T_1150 = and(_T_1149, _T_1137) @[dec_tlu_ctl.scala 2551:198] + node _T_1151 = and(_T_1150, _T_1138) @[dec_tlu_ctl.scala 2551:198] + node _T_1152 = and(_T_1151, _T_1140) @[dec_tlu_ctl.scala 2551:198] + node _T_1153 = and(_T_1152, _T_1141) @[dec_tlu_ctl.scala 2551:198] + node _T_1154 = and(_T_1153, _T_1143) @[dec_tlu_ctl.scala 2551:198] + node _T_1155 = and(_T_1154, _T_1145) @[dec_tlu_ctl.scala 2551:198] + node _T_1156 = and(_T_1155, _T_1147) @[dec_tlu_ctl.scala 2551:198] + node _T_1157 = or(_T_1132, _T_1156) @[dec_tlu_ctl.scala 2627:161] + node _T_1158 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1159 = eq(_T_1158, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1160 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1161 = eq(_T_1160, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1162 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1163 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1164 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1165 = eq(_T_1164, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1166 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1167 = eq(_T_1166, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1168 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1169 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_1170 = and(_T_1159, _T_1161) @[dec_tlu_ctl.scala 2551:198] + node _T_1171 = and(_T_1170, _T_1162) @[dec_tlu_ctl.scala 2551:198] + node _T_1172 = and(_T_1171, _T_1163) @[dec_tlu_ctl.scala 2551:198] + node _T_1173 = and(_T_1172, _T_1165) @[dec_tlu_ctl.scala 2551:198] + node _T_1174 = and(_T_1173, _T_1167) @[dec_tlu_ctl.scala 2551:198] + node _T_1175 = and(_T_1174, _T_1168) @[dec_tlu_ctl.scala 2551:198] + node _T_1176 = and(_T_1175, _T_1169) @[dec_tlu_ctl.scala 2551:198] + node _T_1177 = or(_T_1157, _T_1176) @[dec_tlu_ctl.scala 2628:105] + node _T_1178 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1179 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1180 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1181 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1182 = eq(_T_1181, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1183 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1184 = eq(_T_1183, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1185 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1186 = eq(_T_1185, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1187 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1188 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1189 = eq(_T_1188, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1190 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_1191 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1192 = eq(_T_1191, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1193 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1194 = eq(_T_1193, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1195 = and(_T_1178, _T_1179) @[dec_tlu_ctl.scala 2551:198] + node _T_1196 = and(_T_1195, _T_1180) @[dec_tlu_ctl.scala 2551:198] + node _T_1197 = and(_T_1196, _T_1182) @[dec_tlu_ctl.scala 2551:198] + node _T_1198 = and(_T_1197, _T_1184) @[dec_tlu_ctl.scala 2551:198] + node _T_1199 = and(_T_1198, _T_1186) @[dec_tlu_ctl.scala 2551:198] + node _T_1200 = and(_T_1199, _T_1187) @[dec_tlu_ctl.scala 2551:198] + node _T_1201 = and(_T_1200, _T_1189) @[dec_tlu_ctl.scala 2551:198] + node _T_1202 = and(_T_1201, _T_1190) @[dec_tlu_ctl.scala 2551:198] + node _T_1203 = and(_T_1202, _T_1192) @[dec_tlu_ctl.scala 2551:198] + node _T_1204 = and(_T_1203, _T_1194) @[dec_tlu_ctl.scala 2551:198] + node _T_1205 = or(_T_1177, _T_1204) @[dec_tlu_ctl.scala 2628:161] + node _T_1206 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1207 = eq(_T_1206, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1208 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1209 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1210 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1211 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1212 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1213 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1214 = eq(_T_1213, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1215 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1216 = eq(_T_1215, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1217 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1218 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1219 = and(_T_1207, _T_1208) @[dec_tlu_ctl.scala 2551:198] + node _T_1220 = and(_T_1219, _T_1209) @[dec_tlu_ctl.scala 2551:198] + node _T_1221 = and(_T_1220, _T_1210) @[dec_tlu_ctl.scala 2551:198] + node _T_1222 = and(_T_1221, _T_1211) @[dec_tlu_ctl.scala 2551:198] + node _T_1223 = and(_T_1222, _T_1212) @[dec_tlu_ctl.scala 2551:198] + node _T_1224 = and(_T_1223, _T_1214) @[dec_tlu_ctl.scala 2551:198] + node _T_1225 = and(_T_1224, _T_1216) @[dec_tlu_ctl.scala 2551:198] + node _T_1226 = and(_T_1225, _T_1217) @[dec_tlu_ctl.scala 2551:198] + node _T_1227 = and(_T_1226, _T_1218) @[dec_tlu_ctl.scala 2551:198] + node _T_1228 = or(_T_1205, _T_1227) @[dec_tlu_ctl.scala 2629:97] + node _T_1229 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1230 = eq(_T_1229, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1231 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1232 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1233 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1234 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1235 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1236 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1237 = eq(_T_1236, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1238 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1239 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1240 = eq(_T_1239, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1241 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_1242 = and(_T_1230, _T_1231) @[dec_tlu_ctl.scala 2551:198] + node _T_1243 = and(_T_1242, _T_1232) @[dec_tlu_ctl.scala 2551:198] + node _T_1244 = and(_T_1243, _T_1233) @[dec_tlu_ctl.scala 2551:198] + node _T_1245 = and(_T_1244, _T_1234) @[dec_tlu_ctl.scala 2551:198] + node _T_1246 = and(_T_1245, _T_1235) @[dec_tlu_ctl.scala 2551:198] + node _T_1247 = and(_T_1246, _T_1237) @[dec_tlu_ctl.scala 2551:198] + node _T_1248 = and(_T_1247, _T_1238) @[dec_tlu_ctl.scala 2551:198] + node _T_1249 = and(_T_1248, _T_1240) @[dec_tlu_ctl.scala 2551:198] + node _T_1250 = and(_T_1249, _T_1241) @[dec_tlu_ctl.scala 2551:198] + node _T_1251 = or(_T_1228, _T_1250) @[dec_tlu_ctl.scala 2629:153] + node _T_1252 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1253 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1254 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1255 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1256 = eq(_T_1255, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1257 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1258 = eq(_T_1257, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1259 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1260 = eq(_T_1259, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1261 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1262 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1263 = eq(_T_1262, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1264 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1265 = eq(_T_1264, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1266 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1267 = and(_T_1252, _T_1253) @[dec_tlu_ctl.scala 2551:198] + node _T_1268 = and(_T_1267, _T_1254) @[dec_tlu_ctl.scala 2551:198] + node _T_1269 = and(_T_1268, _T_1256) @[dec_tlu_ctl.scala 2551:198] + node _T_1270 = and(_T_1269, _T_1258) @[dec_tlu_ctl.scala 2551:198] + node _T_1271 = and(_T_1270, _T_1260) @[dec_tlu_ctl.scala 2551:198] + node _T_1272 = and(_T_1271, _T_1261) @[dec_tlu_ctl.scala 2551:198] + node _T_1273 = and(_T_1272, _T_1263) @[dec_tlu_ctl.scala 2551:198] + node _T_1274 = and(_T_1273, _T_1265) @[dec_tlu_ctl.scala 2551:198] + node _T_1275 = and(_T_1274, _T_1266) @[dec_tlu_ctl.scala 2551:198] + node _T_1276 = or(_T_1251, _T_1275) @[dec_tlu_ctl.scala 2630:105] + node _T_1277 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1278 = eq(_T_1277, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1279 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1280 = eq(_T_1279, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1281 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1282 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1283 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1284 = eq(_T_1283, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1285 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1286 = eq(_T_1285, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1287 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1288 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1289 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:106] + node _T_1290 = and(_T_1278, _T_1280) @[dec_tlu_ctl.scala 2551:198] + node _T_1291 = and(_T_1290, _T_1281) @[dec_tlu_ctl.scala 2551:198] + node _T_1292 = and(_T_1291, _T_1282) @[dec_tlu_ctl.scala 2551:198] + node _T_1293 = and(_T_1292, _T_1284) @[dec_tlu_ctl.scala 2551:198] + node _T_1294 = and(_T_1293, _T_1286) @[dec_tlu_ctl.scala 2551:198] + node _T_1295 = and(_T_1294, _T_1287) @[dec_tlu_ctl.scala 2551:198] + node _T_1296 = and(_T_1295, _T_1288) @[dec_tlu_ctl.scala 2551:198] + node _T_1297 = and(_T_1296, _T_1289) @[dec_tlu_ctl.scala 2551:198] + node _T_1298 = or(_T_1276, _T_1297) @[dec_tlu_ctl.scala 2630:161] + node _T_1299 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1300 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1301 = eq(_T_1300, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1302 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1303 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1304 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1305 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1306 = eq(_T_1305, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1307 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1308 = eq(_T_1307, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1309 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1310 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1311 = eq(_T_1310, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1312 = and(_T_1299, _T_1301) @[dec_tlu_ctl.scala 2551:198] + node _T_1313 = and(_T_1312, _T_1302) @[dec_tlu_ctl.scala 2551:198] + node _T_1314 = and(_T_1313, _T_1303) @[dec_tlu_ctl.scala 2551:198] + node _T_1315 = and(_T_1314, _T_1304) @[dec_tlu_ctl.scala 2551:198] + node _T_1316 = and(_T_1315, _T_1306) @[dec_tlu_ctl.scala 2551:198] + node _T_1317 = and(_T_1316, _T_1308) @[dec_tlu_ctl.scala 2551:198] + node _T_1318 = and(_T_1317, _T_1309) @[dec_tlu_ctl.scala 2551:198] + node _T_1319 = and(_T_1318, _T_1311) @[dec_tlu_ctl.scala 2551:198] + node _T_1320 = or(_T_1298, _T_1319) @[dec_tlu_ctl.scala 2631:105] + node _T_1321 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1322 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1323 = eq(_T_1322, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1324 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1325 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1326 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1327 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1328 = eq(_T_1327, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1329 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1330 = eq(_T_1329, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1331 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1332 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1333 = eq(_T_1332, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1334 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1335 = eq(_T_1334, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1336 = and(_T_1321, _T_1323) @[dec_tlu_ctl.scala 2551:198] + node _T_1337 = and(_T_1336, _T_1324) @[dec_tlu_ctl.scala 2551:198] + node _T_1338 = and(_T_1337, _T_1325) @[dec_tlu_ctl.scala 2551:198] + node _T_1339 = and(_T_1338, _T_1326) @[dec_tlu_ctl.scala 2551:198] + node _T_1340 = and(_T_1339, _T_1328) @[dec_tlu_ctl.scala 2551:198] + node _T_1341 = and(_T_1340, _T_1330) @[dec_tlu_ctl.scala 2551:198] + node _T_1342 = and(_T_1341, _T_1331) @[dec_tlu_ctl.scala 2551:198] + node _T_1343 = and(_T_1342, _T_1333) @[dec_tlu_ctl.scala 2551:198] + node _T_1344 = and(_T_1343, _T_1335) @[dec_tlu_ctl.scala 2551:198] + node _T_1345 = or(_T_1320, _T_1344) @[dec_tlu_ctl.scala 2631:161] + node _T_1346 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1347 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1348 = eq(_T_1347, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1349 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1350 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1351 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1352 = eq(_T_1351, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1353 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1354 = eq(_T_1353, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1355 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:106] + node _T_1356 = and(_T_1346, _T_1348) @[dec_tlu_ctl.scala 2551:198] + node _T_1357 = and(_T_1356, _T_1349) @[dec_tlu_ctl.scala 2551:198] + node _T_1358 = and(_T_1357, _T_1350) @[dec_tlu_ctl.scala 2551:198] + node _T_1359 = and(_T_1358, _T_1352) @[dec_tlu_ctl.scala 2551:198] + node _T_1360 = and(_T_1359, _T_1354) @[dec_tlu_ctl.scala 2551:198] + node _T_1361 = and(_T_1360, _T_1355) @[dec_tlu_ctl.scala 2551:198] + node _T_1362 = or(_T_1345, _T_1361) @[dec_tlu_ctl.scala 2632:105] + node _T_1363 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1364 = eq(_T_1363, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1365 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1366 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1367 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1368 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1369 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1370 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1371 = eq(_T_1370, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1372 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1373 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1374 = eq(_T_1373, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1375 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1376 = and(_T_1364, _T_1365) @[dec_tlu_ctl.scala 2551:198] + node _T_1377 = and(_T_1376, _T_1366) @[dec_tlu_ctl.scala 2551:198] + node _T_1378 = and(_T_1377, _T_1367) @[dec_tlu_ctl.scala 2551:198] + node _T_1379 = and(_T_1378, _T_1368) @[dec_tlu_ctl.scala 2551:198] + node _T_1380 = and(_T_1379, _T_1369) @[dec_tlu_ctl.scala 2551:198] + node _T_1381 = and(_T_1380, _T_1371) @[dec_tlu_ctl.scala 2551:198] + node _T_1382 = and(_T_1381, _T_1372) @[dec_tlu_ctl.scala 2551:198] + node _T_1383 = and(_T_1382, _T_1374) @[dec_tlu_ctl.scala 2551:198] + node _T_1384 = and(_T_1383, _T_1375) @[dec_tlu_ctl.scala 2551:198] + node _T_1385 = or(_T_1362, _T_1384) @[dec_tlu_ctl.scala 2632:161] + node _T_1386 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1387 = eq(_T_1386, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1388 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1389 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1390 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1391 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1392 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1393 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1394 = eq(_T_1393, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1395 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1396 = eq(_T_1395, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1397 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1398 = eq(_T_1397, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1399 = and(_T_1387, _T_1388) @[dec_tlu_ctl.scala 2551:198] + node _T_1400 = and(_T_1399, _T_1389) @[dec_tlu_ctl.scala 2551:198] + node _T_1401 = and(_T_1400, _T_1390) @[dec_tlu_ctl.scala 2551:198] + node _T_1402 = and(_T_1401, _T_1391) @[dec_tlu_ctl.scala 2551:198] + node _T_1403 = and(_T_1402, _T_1392) @[dec_tlu_ctl.scala 2551:198] + node _T_1404 = and(_T_1403, _T_1394) @[dec_tlu_ctl.scala 2551:198] + node _T_1405 = and(_T_1404, _T_1396) @[dec_tlu_ctl.scala 2551:198] + node _T_1406 = and(_T_1405, _T_1398) @[dec_tlu_ctl.scala 2551:198] + node _T_1407 = or(_T_1385, _T_1406) @[dec_tlu_ctl.scala 2633:105] + node _T_1408 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1409 = eq(_T_1408, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1410 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1411 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1412 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1413 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1414 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1415 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1416 = eq(_T_1415, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1417 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1418 = eq(_T_1417, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1419 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1420 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1421 = eq(_T_1420, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1422 = and(_T_1409, _T_1410) @[dec_tlu_ctl.scala 2551:198] + node _T_1423 = and(_T_1422, _T_1411) @[dec_tlu_ctl.scala 2551:198] + node _T_1424 = and(_T_1423, _T_1412) @[dec_tlu_ctl.scala 2551:198] + node _T_1425 = and(_T_1424, _T_1413) @[dec_tlu_ctl.scala 2551:198] + node _T_1426 = and(_T_1425, _T_1414) @[dec_tlu_ctl.scala 2551:198] + node _T_1427 = and(_T_1426, _T_1416) @[dec_tlu_ctl.scala 2551:198] + node _T_1428 = and(_T_1427, _T_1418) @[dec_tlu_ctl.scala 2551:198] + node _T_1429 = and(_T_1428, _T_1419) @[dec_tlu_ctl.scala 2551:198] + node _T_1430 = and(_T_1429, _T_1421) @[dec_tlu_ctl.scala 2551:198] + node _T_1431 = or(_T_1407, _T_1430) @[dec_tlu_ctl.scala 2633:161] + node _T_1432 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1433 = eq(_T_1432, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1434 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:106] + node _T_1435 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1436 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1437 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:106] + node _T_1438 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1439 = eq(_T_1438, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1440 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1441 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1442 = eq(_T_1441, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1443 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1444 = eq(_T_1443, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1445 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1446 = eq(_T_1445, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1447 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1448 = eq(_T_1447, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1449 = and(_T_1433, _T_1434) @[dec_tlu_ctl.scala 2551:198] + node _T_1450 = and(_T_1449, _T_1435) @[dec_tlu_ctl.scala 2551:198] + node _T_1451 = and(_T_1450, _T_1436) @[dec_tlu_ctl.scala 2551:198] + node _T_1452 = and(_T_1451, _T_1437) @[dec_tlu_ctl.scala 2551:198] + node _T_1453 = and(_T_1452, _T_1439) @[dec_tlu_ctl.scala 2551:198] + node _T_1454 = and(_T_1453, _T_1440) @[dec_tlu_ctl.scala 2551:198] + node _T_1455 = and(_T_1454, _T_1442) @[dec_tlu_ctl.scala 2551:198] + node _T_1456 = and(_T_1455, _T_1444) @[dec_tlu_ctl.scala 2551:198] + node _T_1457 = and(_T_1456, _T_1446) @[dec_tlu_ctl.scala 2551:198] + node _T_1458 = and(_T_1457, _T_1448) @[dec_tlu_ctl.scala 2551:198] + node _T_1459 = or(_T_1431, _T_1458) @[dec_tlu_ctl.scala 2634:105] + node _T_1460 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1461 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1462 = eq(_T_1461, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1463 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1464 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1465 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1466 = eq(_T_1465, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1467 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1468 = eq(_T_1467, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1469 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:106] + node _T_1470 = and(_T_1460, _T_1462) @[dec_tlu_ctl.scala 2551:198] + node _T_1471 = and(_T_1470, _T_1463) @[dec_tlu_ctl.scala 2551:198] + node _T_1472 = and(_T_1471, _T_1464) @[dec_tlu_ctl.scala 2551:198] + node _T_1473 = and(_T_1472, _T_1466) @[dec_tlu_ctl.scala 2551:198] + node _T_1474 = and(_T_1473, _T_1468) @[dec_tlu_ctl.scala 2551:198] + node _T_1475 = and(_T_1474, _T_1469) @[dec_tlu_ctl.scala 2551:198] + node _T_1476 = or(_T_1459, _T_1475) @[dec_tlu_ctl.scala 2634:153] + node _T_1477 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1478 = eq(_T_1477, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1479 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1480 = eq(_T_1479, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1481 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1482 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1483 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1484 = eq(_T_1483, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1485 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:106] + node _T_1486 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1487 = eq(_T_1486, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1488 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1489 = eq(_T_1488, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1490 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1491 = eq(_T_1490, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1492 = bits(io.dec_csr_rdaddr_d, 2, 2) @[dec_tlu_ctl.scala 2551:149] + node _T_1493 = eq(_T_1492, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1494 = and(_T_1478, _T_1480) @[dec_tlu_ctl.scala 2551:198] + node _T_1495 = and(_T_1494, _T_1481) @[dec_tlu_ctl.scala 2551:198] + node _T_1496 = and(_T_1495, _T_1482) @[dec_tlu_ctl.scala 2551:198] + node _T_1497 = and(_T_1496, _T_1484) @[dec_tlu_ctl.scala 2551:198] + node _T_1498 = and(_T_1497, _T_1485) @[dec_tlu_ctl.scala 2551:198] + node _T_1499 = and(_T_1498, _T_1487) @[dec_tlu_ctl.scala 2551:198] + node _T_1500 = and(_T_1499, _T_1489) @[dec_tlu_ctl.scala 2551:198] + node _T_1501 = and(_T_1500, _T_1491) @[dec_tlu_ctl.scala 2551:198] + node _T_1502 = and(_T_1501, _T_1493) @[dec_tlu_ctl.scala 2551:198] + node _T_1503 = or(_T_1476, _T_1502) @[dec_tlu_ctl.scala 2635:113] + node _T_1504 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1505 = eq(_T_1504, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1506 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1507 = eq(_T_1506, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1508 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1509 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1510 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1511 = eq(_T_1510, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1512 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1513 = eq(_T_1512, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1514 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:149] + node _T_1515 = eq(_T_1514, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1516 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:149] + node _T_1517 = eq(_T_1516, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1518 = bits(io.dec_csr_rdaddr_d, 1, 1) @[dec_tlu_ctl.scala 2551:149] + node _T_1519 = eq(_T_1518, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1520 = bits(io.dec_csr_rdaddr_d, 0, 0) @[dec_tlu_ctl.scala 2551:185] + node _T_1521 = eq(_T_1520, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:165] + node _T_1522 = and(_T_1505, _T_1507) @[dec_tlu_ctl.scala 2551:198] + node _T_1523 = and(_T_1522, _T_1508) @[dec_tlu_ctl.scala 2551:198] + node _T_1524 = and(_T_1523, _T_1509) @[dec_tlu_ctl.scala 2551:198] + node _T_1525 = and(_T_1524, _T_1511) @[dec_tlu_ctl.scala 2551:198] + node _T_1526 = and(_T_1525, _T_1513) @[dec_tlu_ctl.scala 2551:198] + node _T_1527 = and(_T_1526, _T_1515) @[dec_tlu_ctl.scala 2551:198] + node _T_1528 = and(_T_1527, _T_1517) @[dec_tlu_ctl.scala 2551:198] + node _T_1529 = and(_T_1528, _T_1519) @[dec_tlu_ctl.scala 2551:198] + node _T_1530 = and(_T_1529, _T_1521) @[dec_tlu_ctl.scala 2551:198] + node _T_1531 = or(_T_1503, _T_1530) @[dec_tlu_ctl.scala 2635:161] + node _T_1532 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1533 = eq(_T_1532, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1534 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1535 = eq(_T_1534, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1536 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1537 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1538 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1539 = eq(_T_1538, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1540 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1541 = eq(_T_1540, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1542 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1543 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1544 = and(_T_1533, _T_1535) @[dec_tlu_ctl.scala 2551:198] + node _T_1545 = and(_T_1544, _T_1536) @[dec_tlu_ctl.scala 2551:198] + node _T_1546 = and(_T_1545, _T_1537) @[dec_tlu_ctl.scala 2551:198] + node _T_1547 = and(_T_1546, _T_1539) @[dec_tlu_ctl.scala 2551:198] + node _T_1548 = and(_T_1547, _T_1541) @[dec_tlu_ctl.scala 2551:198] + node _T_1549 = and(_T_1548, _T_1542) @[dec_tlu_ctl.scala 2551:198] + node _T_1550 = and(_T_1549, _T_1543) @[dec_tlu_ctl.scala 2551:198] + node _T_1551 = or(_T_1531, _T_1550) @[dec_tlu_ctl.scala 2636:97] + node _T_1552 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1553 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1554 = eq(_T_1553, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1555 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1556 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1557 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1558 = eq(_T_1557, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1559 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1560 = eq(_T_1559, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1561 = bits(io.dec_csr_rdaddr_d, 3, 3) @[dec_tlu_ctl.scala 2551:106] + node _T_1562 = and(_T_1552, _T_1554) @[dec_tlu_ctl.scala 2551:198] + node _T_1563 = and(_T_1562, _T_1555) @[dec_tlu_ctl.scala 2551:198] + node _T_1564 = and(_T_1563, _T_1556) @[dec_tlu_ctl.scala 2551:198] + node _T_1565 = and(_T_1564, _T_1558) @[dec_tlu_ctl.scala 2551:198] + node _T_1566 = and(_T_1565, _T_1560) @[dec_tlu_ctl.scala 2551:198] + node _T_1567 = and(_T_1566, _T_1561) @[dec_tlu_ctl.scala 2551:198] + node _T_1568 = or(_T_1551, _T_1567) @[dec_tlu_ctl.scala 2636:153] + node _T_1569 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:149] + node _T_1570 = eq(_T_1569, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1571 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1572 = eq(_T_1571, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1573 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1574 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1575 = bits(io.dec_csr_rdaddr_d, 7, 7) @[dec_tlu_ctl.scala 2551:149] + node _T_1576 = eq(_T_1575, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1577 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1578 = eq(_T_1577, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1579 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:106] + node _T_1580 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1581 = and(_T_1570, _T_1572) @[dec_tlu_ctl.scala 2551:198] + node _T_1582 = and(_T_1581, _T_1573) @[dec_tlu_ctl.scala 2551:198] + node _T_1583 = and(_T_1582, _T_1574) @[dec_tlu_ctl.scala 2551:198] + node _T_1584 = and(_T_1583, _T_1576) @[dec_tlu_ctl.scala 2551:198] + node _T_1585 = and(_T_1584, _T_1578) @[dec_tlu_ctl.scala 2551:198] + node _T_1586 = and(_T_1585, _T_1579) @[dec_tlu_ctl.scala 2551:198] + node _T_1587 = and(_T_1586, _T_1580) @[dec_tlu_ctl.scala 2551:198] + node _T_1588 = or(_T_1568, _T_1587) @[dec_tlu_ctl.scala 2637:113] + node _T_1589 = bits(io.dec_csr_rdaddr_d, 11, 11) @[dec_tlu_ctl.scala 2551:106] + node _T_1590 = bits(io.dec_csr_rdaddr_d, 10, 10) @[dec_tlu_ctl.scala 2551:149] + node _T_1591 = eq(_T_1590, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1592 = bits(io.dec_csr_rdaddr_d, 9, 9) @[dec_tlu_ctl.scala 2551:106] + node _T_1593 = bits(io.dec_csr_rdaddr_d, 8, 8) @[dec_tlu_ctl.scala 2551:106] + node _T_1594 = bits(io.dec_csr_rdaddr_d, 6, 6) @[dec_tlu_ctl.scala 2551:149] + node _T_1595 = eq(_T_1594, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1596 = bits(io.dec_csr_rdaddr_d, 5, 5) @[dec_tlu_ctl.scala 2551:149] + node _T_1597 = eq(_T_1596, UInt<1>("h00")) @[dec_tlu_ctl.scala 2551:129] + node _T_1598 = bits(io.dec_csr_rdaddr_d, 4, 4) @[dec_tlu_ctl.scala 2551:106] + node _T_1599 = and(_T_1589, _T_1591) @[dec_tlu_ctl.scala 2551:198] + node _T_1600 = and(_T_1599, _T_1592) @[dec_tlu_ctl.scala 2551:198] + node _T_1601 = and(_T_1600, _T_1593) @[dec_tlu_ctl.scala 2551:198] + node _T_1602 = and(_T_1601, _T_1595) @[dec_tlu_ctl.scala 2551:198] + node _T_1603 = and(_T_1602, _T_1597) @[dec_tlu_ctl.scala 2551:198] + node _T_1604 = and(_T_1603, _T_1598) @[dec_tlu_ctl.scala 2551:198] + node _T_1605 = or(_T_1588, _T_1604) @[dec_tlu_ctl.scala 2637:169] + io.csr_pkt.legal <= _T_1605 @[dec_tlu_ctl.scala 2624:26] module dec_tlu_ctl : input clock : Clock @@ -78036,24 +78026,24 @@ circuit quasar : node _T = not(dbg_halt_state_f) @[dec_tlu_ctl.scala 274:39] node _T_1 = and(_T, mpc_halt_state_f) @[dec_tlu_ctl.scala 274:57] dec_tlu_mpc_halted_only_ns <= _T_1 @[dec_tlu_ctl.scala 274:36] - inst int_timers of dec_timer_ctl @[dec_tlu_ctl.scala 275:30] + inst int_timers of dec_timer_ctl @[dec_tlu_ctl.scala 275:32] int_timers.clock <= clock int_timers.reset <= reset - int_timers.io.free_clk <= io.free_clk @[dec_tlu_ctl.scala 276:57] - int_timers.io.scan_mode <= io.scan_mode @[dec_tlu_ctl.scala 277:57] + int_timers.io.free_clk <= io.free_clk @[dec_tlu_ctl.scala 276:73] + int_timers.io.scan_mode <= io.scan_mode @[dec_tlu_ctl.scala 277:73] int_timers.io.dec_csr_wen_r_mod <= dec_csr_wen_r_mod @[dec_tlu_ctl.scala 278:49] int_timers.io.dec_csr_rdaddr_d <= io.dec_csr_rdaddr_d @[dec_tlu_ctl.scala 279:49] int_timers.io.dec_csr_wraddr_r <= io.dec_csr_wraddr_r @[dec_tlu_ctl.scala 280:49] int_timers.io.dec_csr_wrdata_r <= io.dec_csr_wrdata_r @[dec_tlu_ctl.scala 281:49] - int_timers.io.csr_mitctl0 <= csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 282:57] - int_timers.io.csr_mitctl1 <= csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 283:57] - int_timers.io.csr_mitb0 <= csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 284:57] - int_timers.io.csr_mitb1 <= csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 285:57] - int_timers.io.csr_mitcnt0 <= csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 286:57] - int_timers.io.csr_mitcnt1 <= csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 287:57] - int_timers.io.dec_pause_state <= io.dec_pause_state @[dec_tlu_ctl.scala 288:49] + int_timers.io.csr_mitctl0 <= csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 282:73] + int_timers.io.csr_mitctl1 <= csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 283:73] + int_timers.io.csr_mitb0 <= csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 284:73] + int_timers.io.csr_mitb1 <= csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 285:73] + int_timers.io.csr_mitcnt0 <= csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 286:73] + int_timers.io.csr_mitcnt1 <= csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 287:73] + int_timers.io.dec_pause_state <= io.dec_pause_state @[dec_tlu_ctl.scala 288:57] int_timers.io.dec_tlu_pmu_fw_halted <= dec_tlu_pmu_fw_halted @[dec_tlu_ctl.scala 289:49] - int_timers.io.internal_dbg_halt_timers <= internal_dbg_halt_timers @[dec_tlu_ctl.scala 290:47] + int_timers.io.internal_dbg_halt_timers <= internal_dbg_halt_timers @[dec_tlu_ctl.scala 290:48] node _T_2 = cat(io.i_cpu_run_req, io.mpc_debug_halt_req) @[Cat.scala 29:58] node _T_3 = cat(_T_2, io.mpc_debug_run_req) @[Cat.scala 29:58] node _T_4 = cat(io.soft_int, io.i_cpu_halt_req) @[Cat.scala 29:58] @@ -78064,101 +78054,101 @@ circuit quasar : _T_8 <= _T_7 @[lib.scala 37:81] reg syncro_ff : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 37:58] syncro_ff <= _T_8 @[lib.scala 37:58] - node nmi_int_sync = bits(syncro_ff, 6, 6) @[dec_tlu_ctl.scala 302:67] - node timer_int_sync = bits(syncro_ff, 5, 5) @[dec_tlu_ctl.scala 303:59] - node soft_int_sync = bits(syncro_ff, 4, 4) @[dec_tlu_ctl.scala 304:59] - node i_cpu_halt_req_sync = bits(syncro_ff, 3, 3) @[dec_tlu_ctl.scala 305:59] - node i_cpu_run_req_sync = bits(syncro_ff, 2, 2) @[dec_tlu_ctl.scala 306:59] - node mpc_debug_halt_req_sync_raw = bits(syncro_ff, 1, 1) @[dec_tlu_ctl.scala 307:51] - node mpc_debug_run_req_sync = bits(syncro_ff, 0, 0) @[dec_tlu_ctl.scala 308:51] - node _T_9 = or(dec_csr_wen_r_mod, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 311:58] - node _T_10 = bits(_T_9, 0, 0) @[dec_tlu_ctl.scala 311:74] + node nmi_int_sync = bits(syncro_ff, 6, 6) @[dec_tlu_ctl.scala 302:76] + node timer_int_sync = bits(syncro_ff, 5, 5) @[dec_tlu_ctl.scala 303:68] + node soft_int_sync = bits(syncro_ff, 4, 4) @[dec_tlu_ctl.scala 304:68] + node i_cpu_halt_req_sync = bits(syncro_ff, 3, 3) @[dec_tlu_ctl.scala 305:64] + node i_cpu_run_req_sync = bits(syncro_ff, 2, 2) @[dec_tlu_ctl.scala 306:66] + node mpc_debug_halt_req_sync_raw = bits(syncro_ff, 1, 1) @[dec_tlu_ctl.scala 307:52] + node mpc_debug_run_req_sync = bits(syncro_ff, 0, 0) @[dec_tlu_ctl.scala 308:56] + node _T_9 = or(dec_csr_wen_r_mod, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 311:64] + node _T_10 = bits(_T_9, 0, 0) @[dec_tlu_ctl.scala 311:80] inst rvclkhdr of rvclkhdr_716 @[lib.scala 343:22] rvclkhdr.clock <= clock rvclkhdr.reset <= reset rvclkhdr.io.clk <= clock @[lib.scala 344:17] rvclkhdr.io.en <= _T_10 @[lib.scala 345:16] rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 346:23] - node _T_11 = or(io.lsu_error_pkt_r.valid, lsu_exc_valid_r_d1) @[dec_tlu_ctl.scala 312:67] - node _T_12 = or(_T_11, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 312:88] - node _T_13 = bits(_T_12, 0, 0) @[dec_tlu_ctl.scala 312:104] + node _T_11 = or(io.lsu_error_pkt_r.valid, lsu_exc_valid_r_d1) @[dec_tlu_ctl.scala 312:71] + node _T_12 = or(_T_11, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 312:92] + node _T_13 = bits(_T_12, 0, 0) @[dec_tlu_ctl.scala 312:108] inst rvclkhdr_1 of rvclkhdr_717 @[lib.scala 343:22] rvclkhdr_1.clock <= clock rvclkhdr_1.reset <= reset rvclkhdr_1.io.clk <= clock @[lib.scala 344:17] rvclkhdr_1.io.en <= _T_13 @[lib.scala 345:16] rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 346:23] - node e4e5_valid = or(io.dec_tlu_i0_valid_r, e5_valid) @[dec_tlu_ctl.scala 315:30] - node _T_14 = or(debug_mode_status, i_cpu_run_req_d1) @[dec_tlu_ctl.scala 316:50] - node _T_15 = or(_T_14, interrupt_valid_r) @[dec_tlu_ctl.scala 316:69] - node _T_16 = or(_T_15, interrupt_valid_r_d1) @[dec_tlu_ctl.scala 316:89] - node _T_17 = or(_T_16, reset_delayed) @[dec_tlu_ctl.scala 316:112] - node _T_18 = or(_T_17, pause_expired_r) @[dec_tlu_ctl.scala 316:128] - node _T_19 = or(_T_18, pause_expired_wb) @[dec_tlu_ctl.scala 316:146] - node _T_20 = or(_T_19, ic_perr_r) @[dec_tlu_ctl.scala 316:165] - node _T_21 = or(_T_20, ic_perr_r_d1) @[dec_tlu_ctl.scala 316:177] - node _T_22 = or(_T_21, iccm_sbecc_r) @[dec_tlu_ctl.scala 316:192] - node _T_23 = or(_T_22, iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 316:207] - node flush_clkvalid = or(_T_23, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 316:225] - node _T_24 = or(e4e5_valid, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 318:49] - node _T_25 = bits(_T_24, 0, 0) @[dec_tlu_ctl.scala 318:65] + node e4e5_valid = or(io.dec_tlu_i0_valid_r, e5_valid) @[dec_tlu_ctl.scala 315:39] + node _T_14 = or(debug_mode_status, i_cpu_run_req_d1) @[dec_tlu_ctl.scala 316:55] + node _T_15 = or(_T_14, interrupt_valid_r) @[dec_tlu_ctl.scala 316:74] + node _T_16 = or(_T_15, interrupt_valid_r_d1) @[dec_tlu_ctl.scala 316:94] + node _T_17 = or(_T_16, reset_delayed) @[dec_tlu_ctl.scala 316:117] + node _T_18 = or(_T_17, pause_expired_r) @[dec_tlu_ctl.scala 316:133] + node _T_19 = or(_T_18, pause_expired_wb) @[dec_tlu_ctl.scala 316:151] + node _T_20 = or(_T_19, ic_perr_r) @[dec_tlu_ctl.scala 316:170] + node _T_21 = or(_T_20, ic_perr_r_d1) @[dec_tlu_ctl.scala 316:182] + node _T_22 = or(_T_21, iccm_sbecc_r) @[dec_tlu_ctl.scala 316:197] + node _T_23 = or(_T_22, iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 316:212] + node flush_clkvalid = or(_T_23, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 316:230] + node _T_24 = or(e4e5_valid, io.dec_tlu_dec_clk_override) @[dec_tlu_ctl.scala 318:55] + node _T_25 = bits(_T_24, 0, 0) @[dec_tlu_ctl.scala 318:71] inst rvclkhdr_2 of rvclkhdr_718 @[lib.scala 343:22] rvclkhdr_2.clock <= clock rvclkhdr_2.reset <= reset rvclkhdr_2.io.clk <= clock @[lib.scala 344:17] rvclkhdr_2.io.en <= _T_25 @[lib.scala 345:16] rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 346:23] - node _T_26 = or(e4e5_valid, flush_clkvalid) @[dec_tlu_ctl.scala 319:53] - node _T_27 = bits(_T_26, 0, 0) @[dec_tlu_ctl.scala 319:71] + node _T_26 = or(e4e5_valid, flush_clkvalid) @[dec_tlu_ctl.scala 319:55] + node _T_27 = bits(_T_26, 0, 0) @[dec_tlu_ctl.scala 319:73] inst rvclkhdr_3 of rvclkhdr_719 @[lib.scala 343:22] rvclkhdr_3.clock <= clock rvclkhdr_3.reset <= reset rvclkhdr_3.io.clk <= clock @[lib.scala 344:17] rvclkhdr_3.io.en <= _T_27 @[lib.scala 345:16] rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 346:23] - reg iccm_repair_state_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 321:80] - iccm_repair_state_d1 <= iccm_repair_state_ns @[dec_tlu_ctl.scala 321:80] - reg _T_28 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 322:89] - _T_28 <= ic_perr_r @[dec_tlu_ctl.scala 322:89] - ic_perr_r_d1 <= _T_28 @[dec_tlu_ctl.scala 322:57] - reg _T_29 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 323:89] - _T_29 <= iccm_sbecc_r @[dec_tlu_ctl.scala 323:89] - iccm_sbecc_r_d1 <= _T_29 @[dec_tlu_ctl.scala 323:57] - reg _T_30 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 324:97] - _T_30 <= io.dec_tlu_i0_valid_r @[dec_tlu_ctl.scala 324:97] - e5_valid <= _T_30 @[dec_tlu_ctl.scala 324:65] - reg _T_31 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 325:81] - _T_31 <= internal_dbg_halt_mode @[dec_tlu_ctl.scala 325:81] - debug_mode_status <= _T_31 @[dec_tlu_ctl.scala 325:49] - reg lsu_pmu_load_external_r : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 326:80] - lsu_pmu_load_external_r <= io.lsu_tlu.lsu_pmu_load_external_m @[dec_tlu_ctl.scala 326:80] - reg lsu_pmu_store_external_r : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 327:72] - lsu_pmu_store_external_r <= io.lsu_tlu.lsu_pmu_store_external_m @[dec_tlu_ctl.scala 327:72] - reg tlu_flush_lower_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 328:80] - tlu_flush_lower_r_d1 <= tlu_flush_lower_r @[dec_tlu_ctl.scala 328:80] - reg _T_32 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 329:73] - _T_32 <= tlu_i0_kill_writeb_r @[dec_tlu_ctl.scala 329:73] + reg iccm_repair_state_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 321:90] + iccm_repair_state_d1 <= iccm_repair_state_ns @[dec_tlu_ctl.scala 321:90] + reg _T_28 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 322:122] + _T_28 <= ic_perr_r @[dec_tlu_ctl.scala 322:122] + ic_perr_r_d1 <= _T_28 @[dec_tlu_ctl.scala 322:89] + reg _T_29 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 323:114] + _T_29 <= iccm_sbecc_r @[dec_tlu_ctl.scala 323:114] + iccm_sbecc_r_d1 <= _T_29 @[dec_tlu_ctl.scala 323:81] + reg _T_30 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 324:138] + _T_30 <= io.dec_tlu_i0_valid_r @[dec_tlu_ctl.scala 324:138] + e5_valid <= _T_30 @[dec_tlu_ctl.scala 324:105] + reg _T_31 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 325:90] + _T_31 <= internal_dbg_halt_mode @[dec_tlu_ctl.scala 325:90] + debug_mode_status <= _T_31 @[dec_tlu_ctl.scala 325:57] + reg lsu_pmu_load_external_r : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 326:82] + lsu_pmu_load_external_r <= io.lsu_tlu.lsu_pmu_load_external_m @[dec_tlu_ctl.scala 326:82] + reg lsu_pmu_store_external_r : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 327:74] + lsu_pmu_store_external_r <= io.lsu_tlu.lsu_pmu_store_external_m @[dec_tlu_ctl.scala 327:74] + reg tlu_flush_lower_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 328:90] + tlu_flush_lower_r_d1 <= tlu_flush_lower_r @[dec_tlu_ctl.scala 328:90] + reg _T_32 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 329:74] + _T_32 <= tlu_i0_kill_writeb_r @[dec_tlu_ctl.scala 329:74] io.dec_tlu_i0_kill_writeb_wb <= _T_32 @[dec_tlu_ctl.scala 329:41] - reg internal_dbg_halt_mode_f2 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 330:72] - internal_dbg_halt_mode_f2 <= debug_mode_status @[dec_tlu_ctl.scala 330:72] - reg _T_33 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 331:89] - _T_33 <= force_halt @[dec_tlu_ctl.scala 331:89] - io.tlu_mem.dec_tlu_force_halt <= _T_33 @[dec_tlu_ctl.scala 331:57] - io.dec_tlu_i0_kill_writeb_r <= tlu_i0_kill_writeb_r @[dec_tlu_ctl.scala 333:41] - reg reset_detect : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 334:88] - reset_detect <= UInt<1>("h01") @[dec_tlu_ctl.scala 334:88] - reg reset_detected : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 335:88] - reset_detected <= reset_detect @[dec_tlu_ctl.scala 335:88] - node _T_34 = xor(reset_detect, reset_detected) @[dec_tlu_ctl.scala 336:64] - reset_delayed <= _T_34 @[dec_tlu_ctl.scala 336:49] - reg nmi_int_delayed : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 338:72] - nmi_int_delayed <= nmi_int_sync @[dec_tlu_ctl.scala 338:72] - reg nmi_int_detected_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 339:72] - nmi_int_detected_f <= nmi_int_detected @[dec_tlu_ctl.scala 339:72] - reg nmi_lsu_load_type_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 340:72] - nmi_lsu_load_type_f <= nmi_lsu_load_type @[dec_tlu_ctl.scala 340:72] - reg nmi_lsu_store_type_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 341:72] - nmi_lsu_store_type_f <= nmi_lsu_store_type @[dec_tlu_ctl.scala 341:72] + reg internal_dbg_halt_mode_f2 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 330:74] + internal_dbg_halt_mode_f2 <= debug_mode_status @[dec_tlu_ctl.scala 330:74] + reg _T_33 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 331:74] + _T_33 <= force_halt @[dec_tlu_ctl.scala 331:74] + io.tlu_mem.dec_tlu_force_halt <= _T_33 @[dec_tlu_ctl.scala 331:41] + io.dec_tlu_i0_kill_writeb_r <= tlu_i0_kill_writeb_r @[dec_tlu_ctl.scala 333:37] + reg reset_detect : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 334:106] + reset_detect <= UInt<1>("h01") @[dec_tlu_ctl.scala 334:106] + reg reset_detected : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 335:98] + reset_detected <= reset_detect @[dec_tlu_ctl.scala 335:98] + node _T_34 = xor(reset_detect, reset_detected) @[dec_tlu_ctl.scala 336:89] + reset_delayed <= _T_34 @[dec_tlu_ctl.scala 336:73] + reg nmi_int_delayed : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 338:81] + nmi_int_delayed <= nmi_int_sync @[dec_tlu_ctl.scala 338:81] + reg nmi_int_detected_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 339:73] + nmi_int_detected_f <= nmi_int_detected @[dec_tlu_ctl.scala 339:73] + reg nmi_lsu_load_type_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 340:73] + nmi_lsu_load_type_f <= nmi_lsu_load_type @[dec_tlu_ctl.scala 340:73] + reg nmi_lsu_store_type_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 341:73] + nmi_lsu_store_type_f <= nmi_lsu_store_type @[dec_tlu_ctl.scala 341:73] node _T_35 = not(mdseac_locked_f) @[dec_tlu_ctl.scala 345:32] node _T_36 = or(io.tlu_busbuff.lsu_imprecise_error_load_any, io.tlu_busbuff.lsu_imprecise_error_store_any) @[dec_tlu_ctl.scala 345:96] node nmi_lsu_detected = and(_T_35, _T_36) @[dec_tlu_ctl.scala 345:49] @@ -78190,30 +78180,30 @@ circuit quasar : node _T_60 = and(nmi_lsu_store_type_f, _T_59) @[dec_tlu_ctl.scala 350:162] node _T_61 = or(_T_58, _T_60) @[dec_tlu_ctl.scala 350:138] nmi_lsu_store_type <= _T_61 @[dec_tlu_ctl.scala 350:28] - node _T_62 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 357:69] - node mpc_debug_halt_req_sync = and(mpc_debug_halt_req_sync_raw, _T_62) @[dec_tlu_ctl.scala 357:67] - reg mpc_debug_halt_req_sync_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 358:72] - mpc_debug_halt_req_sync_f <= mpc_debug_halt_req_sync @[dec_tlu_ctl.scala 358:72] - reg mpc_debug_run_req_sync_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 359:72] - mpc_debug_run_req_sync_f <= mpc_debug_run_req_sync @[dec_tlu_ctl.scala 359:72] - reg _T_63 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 360:89] - _T_63 <= mpc_halt_state_ns @[dec_tlu_ctl.scala 360:89] - mpc_halt_state_f <= _T_63 @[dec_tlu_ctl.scala 360:57] - reg mpc_run_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 361:88] - mpc_run_state_f <= mpc_run_state_ns @[dec_tlu_ctl.scala 361:88] - reg debug_brkpt_status_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 362:80] - debug_brkpt_status_f <= debug_brkpt_status_ns @[dec_tlu_ctl.scala 362:80] - reg mpc_debug_halt_ack_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 363:80] - mpc_debug_halt_ack_f <= mpc_debug_halt_ack_ns @[dec_tlu_ctl.scala 363:80] - reg mpc_debug_run_ack_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 364:80] - mpc_debug_run_ack_f <= mpc_debug_run_ack_ns @[dec_tlu_ctl.scala 364:80] - reg _T_64 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 365:89] - _T_64 <= dbg_halt_state_ns @[dec_tlu_ctl.scala 365:89] - dbg_halt_state_f <= _T_64 @[dec_tlu_ctl.scala 365:57] - reg dbg_run_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 366:88] - dbg_run_state_f <= dbg_run_state_ns @[dec_tlu_ctl.scala 366:88] - reg _T_65 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 367:81] - _T_65 <= dec_tlu_mpc_halted_only_ns @[dec_tlu_ctl.scala 367:81] + node _T_62 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 357:72] + node mpc_debug_halt_req_sync = and(mpc_debug_halt_req_sync_raw, _T_62) @[dec_tlu_ctl.scala 357:70] + reg mpc_debug_halt_req_sync_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 358:74] + mpc_debug_halt_req_sync_f <= mpc_debug_halt_req_sync @[dec_tlu_ctl.scala 358:74] + reg mpc_debug_run_req_sync_f : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 359:74] + mpc_debug_run_req_sync_f <= mpc_debug_run_req_sync @[dec_tlu_ctl.scala 359:74] + reg _T_63 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 360:114] + _T_63 <= mpc_halt_state_ns @[dec_tlu_ctl.scala 360:114] + mpc_halt_state_f <= _T_63 @[dec_tlu_ctl.scala 360:81] + reg mpc_run_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 361:106] + mpc_run_state_f <= mpc_run_state_ns @[dec_tlu_ctl.scala 361:106] + reg debug_brkpt_status_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 362:90] + debug_brkpt_status_f <= debug_brkpt_status_ns @[dec_tlu_ctl.scala 362:90] + reg mpc_debug_halt_ack_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 363:90] + mpc_debug_halt_ack_f <= mpc_debug_halt_ack_ns @[dec_tlu_ctl.scala 363:90] + reg mpc_debug_run_ack_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 364:90] + mpc_debug_run_ack_f <= mpc_debug_run_ack_ns @[dec_tlu_ctl.scala 364:90] + reg _T_64 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 365:114] + _T_64 <= dbg_halt_state_ns @[dec_tlu_ctl.scala 365:114] + dbg_halt_state_f <= _T_64 @[dec_tlu_ctl.scala 365:81] + reg dbg_run_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 366:106] + dbg_run_state_f <= dbg_run_state_ns @[dec_tlu_ctl.scala 366:106] + reg _T_65 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 367:82] + _T_65 <= dec_tlu_mpc_halted_only_ns @[dec_tlu_ctl.scala 367:82] io.dec_tlu_mpc_halted_only <= _T_65 @[dec_tlu_ctl.scala 367:49] node _T_66 = not(mpc_debug_halt_req_sync_f) @[dec_tlu_ctl.scala 371:71] node mpc_debug_halt_req_sync_pulse = and(mpc_debug_halt_req_sync, _T_66) @[dec_tlu_ctl.scala 371:69] @@ -78366,58 +78356,58 @@ circuit quasar : node _T_183 = or(request_debug_mode_r_d1, request_debug_mode_done_f) @[dec_tlu_ctl.scala 444:64] node _T_184 = not(dbg_tlu_halted_f) @[dec_tlu_ctl.scala 444:95] node request_debug_mode_done = and(_T_183, _T_184) @[dec_tlu_ctl.scala 444:93] - reg _T_185 : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 447:81] - _T_185 <= io.tlu_ifc.dec_tlu_flush_noredir_wb @[dec_tlu_ctl.scala 447:81] + reg _T_185 : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 447:82] + _T_185 <= io.tlu_ifc.dec_tlu_flush_noredir_wb @[dec_tlu_ctl.scala 447:82] dec_tlu_flush_noredir_r_d1 <= _T_185 @[dec_tlu_ctl.scala 447:49] - reg _T_186 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 448:89] - _T_186 <= halt_taken @[dec_tlu_ctl.scala 448:89] - halt_taken_f <= _T_186 @[dec_tlu_ctl.scala 448:57] - reg _T_187 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 449:89] - _T_187 <= io.lsu_idle_any @[dec_tlu_ctl.scala 449:89] - lsu_idle_any_f <= _T_187 @[dec_tlu_ctl.scala 449:57] - reg _T_188 : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 450:81] - _T_188 <= io.tlu_mem.ifu_miss_state_idle @[dec_tlu_ctl.scala 450:81] - ifu_miss_state_idle_f <= _T_188 @[dec_tlu_ctl.scala 450:49] - reg _T_189 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 451:89] - _T_189 <= dbg_tlu_halted @[dec_tlu_ctl.scala 451:89] - dbg_tlu_halted_f <= _T_189 @[dec_tlu_ctl.scala 451:57] - reg _T_190 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 452:81] - _T_190 <= resume_ack_ns @[dec_tlu_ctl.scala 452:81] - io.dec_tlu_resume_ack <= _T_190 @[dec_tlu_ctl.scala 452:49] - reg _T_191 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 453:89] - _T_191 <= debug_halt_req_ns @[dec_tlu_ctl.scala 453:89] - debug_halt_req_f <= _T_191 @[dec_tlu_ctl.scala 453:57] - reg _T_192 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 454:89] - _T_192 <= debug_resume_req @[dec_tlu_ctl.scala 454:89] - debug_resume_req_f <= _T_192 @[dec_tlu_ctl.scala 454:57] - reg _T_193 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 455:81] - _T_193 <= trigger_hit_dmode_r @[dec_tlu_ctl.scala 455:81] - trigger_hit_dmode_r_d1 <= _T_193 @[dec_tlu_ctl.scala 455:49] - reg _T_194 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 456:81] - _T_194 <= dcsr_single_step_done @[dec_tlu_ctl.scala 456:81] - dcsr_single_step_done_f <= _T_194 @[dec_tlu_ctl.scala 456:49] - reg _T_195 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 457:89] - _T_195 <= debug_halt_req @[dec_tlu_ctl.scala 457:89] - debug_halt_req_d1 <= _T_195 @[dec_tlu_ctl.scala 457:57] - reg dec_tlu_wr_pause_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 458:81] - dec_tlu_wr_pause_r_d1 <= io.dec_tlu_wr_pause_r @[dec_tlu_ctl.scala 458:81] - reg dec_pause_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 459:81] - dec_pause_state_f <= io.dec_pause_state @[dec_tlu_ctl.scala 459:81] - reg _T_196 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 460:81] - _T_196 <= request_debug_mode_r @[dec_tlu_ctl.scala 460:81] + reg _T_186 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 448:122] + _T_186 <= halt_taken @[dec_tlu_ctl.scala 448:122] + halt_taken_f <= _T_186 @[dec_tlu_ctl.scala 448:89] + reg _T_187 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 449:114] + _T_187 <= io.lsu_idle_any @[dec_tlu_ctl.scala 449:114] + lsu_idle_any_f <= _T_187 @[dec_tlu_ctl.scala 449:81] + reg _T_188 : UInt<1>, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 450:98] + _T_188 <= io.tlu_mem.ifu_miss_state_idle @[dec_tlu_ctl.scala 450:98] + ifu_miss_state_idle_f <= _T_188 @[dec_tlu_ctl.scala 450:65] + reg _T_189 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 451:114] + _T_189 <= dbg_tlu_halted @[dec_tlu_ctl.scala 451:114] + dbg_tlu_halted_f <= _T_189 @[dec_tlu_ctl.scala 451:81] + reg _T_190 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 452:98] + _T_190 <= resume_ack_ns @[dec_tlu_ctl.scala 452:98] + io.dec_tlu_resume_ack <= _T_190 @[dec_tlu_ctl.scala 452:65] + reg _T_191 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 453:114] + _T_191 <= debug_halt_req_ns @[dec_tlu_ctl.scala 453:114] + debug_halt_req_f <= _T_191 @[dec_tlu_ctl.scala 453:81] + reg _T_192 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 454:106] + _T_192 <= debug_resume_req @[dec_tlu_ctl.scala 454:106] + debug_resume_req_f <= _T_192 @[dec_tlu_ctl.scala 454:73] + reg _T_193 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 455:90] + _T_193 <= trigger_hit_dmode_r @[dec_tlu_ctl.scala 455:90] + trigger_hit_dmode_r_d1 <= _T_193 @[dec_tlu_ctl.scala 455:57] + reg _T_194 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 456:90] + _T_194 <= dcsr_single_step_done @[dec_tlu_ctl.scala 456:90] + dcsr_single_step_done_f <= _T_194 @[dec_tlu_ctl.scala 456:57] + reg _T_195 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 457:114] + _T_195 <= debug_halt_req @[dec_tlu_ctl.scala 457:114] + debug_halt_req_d1 <= _T_195 @[dec_tlu_ctl.scala 457:81] + reg dec_tlu_wr_pause_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 458:90] + dec_tlu_wr_pause_r_d1 <= io.dec_tlu_wr_pause_r @[dec_tlu_ctl.scala 458:90] + reg dec_pause_state_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 459:98] + dec_pause_state_f <= io.dec_pause_state @[dec_tlu_ctl.scala 459:98] + reg _T_196 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 460:82] + _T_196 <= request_debug_mode_r @[dec_tlu_ctl.scala 460:82] request_debug_mode_r_d1 <= _T_196 @[dec_tlu_ctl.scala 460:49] - reg _T_197 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 461:73] - _T_197 <= request_debug_mode_done @[dec_tlu_ctl.scala 461:73] + reg _T_197 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 461:74] + _T_197 <= request_debug_mode_done @[dec_tlu_ctl.scala 461:74] request_debug_mode_done_f <= _T_197 @[dec_tlu_ctl.scala 461:41] - reg _T_198 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 462:73] - _T_198 <= dcsr_single_step_running @[dec_tlu_ctl.scala 462:73] - dcsr_single_step_running_f <= _T_198 @[dec_tlu_ctl.scala 462:41] - reg _T_199 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 463:73] - _T_199 <= io.dec_tlu_flush_pause_r @[dec_tlu_ctl.scala 463:73] + reg _T_198 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 462:66] + _T_198 <= dcsr_single_step_running @[dec_tlu_ctl.scala 462:66] + dcsr_single_step_running_f <= _T_198 @[dec_tlu_ctl.scala 462:33] + reg _T_199 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 463:74] + _T_199 <= io.dec_tlu_flush_pause_r @[dec_tlu_ctl.scala 463:74] dec_tlu_flush_pause_r_d1 <= _T_199 @[dec_tlu_ctl.scala 463:41] - reg _T_200 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 464:81] - _T_200 <= dbg_halt_req_held_ns @[dec_tlu_ctl.scala 464:81] - dbg_halt_req_held <= _T_200 @[dec_tlu_ctl.scala 464:49] + reg _T_200 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 464:98] + _T_200 <= dbg_halt_req_held_ns @[dec_tlu_ctl.scala 464:98] + dbg_halt_req_held <= _T_200 @[dec_tlu_ctl.scala 464:65] io.dec_tlu_debug_stall <= debug_halt_req_f @[dec_tlu_ctl.scala 467:41] io.dec_tlu_dbg_halted <= dbg_tlu_halted_f @[dec_tlu_ctl.scala 468:41] io.dec_tlu_debug_mode <= debug_mode_status @[dec_tlu_ctl.scala 469:41] @@ -78591,314 +78581,314 @@ circuit quasar : trigger_hit_dmode_r <= _T_344 @[dec_tlu_ctl.scala 538:24] node _T_345 = not(trigger_hit_dmode_r) @[dec_tlu_ctl.scala 540:55] node mepc_trigger_hit_sel_pc_r = and(i0_trigger_hit_r, _T_345) @[dec_tlu_ctl.scala 540:53] - node _T_346 = not(io.dec_tlu_debug_mode) @[dec_tlu_ctl.scala 567:62] - node _T_347 = and(i_cpu_halt_req_sync, _T_346) @[dec_tlu_ctl.scala 567:60] - node _T_348 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 567:87] - node i_cpu_halt_req_sync_qual = and(_T_347, _T_348) @[dec_tlu_ctl.scala 567:85] - node _T_349 = not(io.dec_tlu_debug_mode) @[dec_tlu_ctl.scala 568:60] - node _T_350 = and(i_cpu_run_req_sync, _T_349) @[dec_tlu_ctl.scala 568:58] - node _T_351 = and(_T_350, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 568:83] - node _T_352 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 568:107] - node i_cpu_run_req_sync_qual = and(_T_351, _T_352) @[dec_tlu_ctl.scala 568:105] - reg i_cpu_halt_req_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 570:80] - i_cpu_halt_req_d1 <= i_cpu_halt_req_sync_qual @[dec_tlu_ctl.scala 570:80] - reg i_cpu_run_req_d1_raw : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 571:80] - i_cpu_run_req_d1_raw <= i_cpu_run_req_sync_qual @[dec_tlu_ctl.scala 571:80] - reg _T_353 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 572:81] - _T_353 <= cpu_halt_status @[dec_tlu_ctl.scala 572:81] - io.o_cpu_halt_status <= _T_353 @[dec_tlu_ctl.scala 572:49] - reg _T_354 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 573:81] - _T_354 <= cpu_halt_ack @[dec_tlu_ctl.scala 573:81] - io.o_cpu_halt_ack <= _T_354 @[dec_tlu_ctl.scala 573:49] - reg _T_355 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 574:81] - _T_355 <= cpu_run_ack @[dec_tlu_ctl.scala 574:81] - io.o_cpu_run_ack <= _T_355 @[dec_tlu_ctl.scala 574:49] - reg internal_pmu_fw_halt_mode_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 575:68] - internal_pmu_fw_halt_mode_f <= internal_pmu_fw_halt_mode @[dec_tlu_ctl.scala 575:68] - reg _T_356 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 576:73] - _T_356 <= pmu_fw_halt_req_ns @[dec_tlu_ctl.scala 576:73] - pmu_fw_halt_req_f <= _T_356 @[dec_tlu_ctl.scala 576:41] - reg _T_357 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 577:73] - _T_357 <= pmu_fw_tlu_halted @[dec_tlu_ctl.scala 577:73] - pmu_fw_tlu_halted_f <= _T_357 @[dec_tlu_ctl.scala 577:41] - reg _T_358 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 578:73] - _T_358 <= int_timer0_int_hold @[dec_tlu_ctl.scala 578:73] - int_timer0_int_hold_f <= _T_358 @[dec_tlu_ctl.scala 578:41] - reg _T_359 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 579:73] - _T_359 <= int_timer1_int_hold @[dec_tlu_ctl.scala 579:73] - int_timer1_int_hold_f <= _T_359 @[dec_tlu_ctl.scala 579:41] - node _T_360 = not(i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 583:52] - node ext_halt_pulse = and(i_cpu_halt_req_sync_qual, _T_360) @[dec_tlu_ctl.scala 583:50] - node enter_pmu_fw_halt_req = or(ext_halt_pulse, fw_halt_req) @[dec_tlu_ctl.scala 584:48] - node _T_361 = not(pmu_fw_tlu_halted) @[dec_tlu_ctl.scala 585:72] - node _T_362 = and(pmu_fw_halt_req_f, _T_361) @[dec_tlu_ctl.scala 585:70] - node _T_363 = or(enter_pmu_fw_halt_req, _T_362) @[dec_tlu_ctl.scala 585:49] - node _T_364 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 585:95] - node _T_365 = and(_T_363, _T_364) @[dec_tlu_ctl.scala 585:93] - pmu_fw_halt_req_ns <= _T_365 @[dec_tlu_ctl.scala 585:23] - node _T_366 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 586:85] - node _T_367 = and(internal_pmu_fw_halt_mode_f, _T_366) @[dec_tlu_ctl.scala 586:83] - node _T_368 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 586:105] - node _T_369 = and(_T_367, _T_368) @[dec_tlu_ctl.scala 586:103] - node _T_370 = or(pmu_fw_halt_req_ns, _T_369) @[dec_tlu_ctl.scala 586:52] - internal_pmu_fw_halt_mode <= _T_370 @[dec_tlu_ctl.scala 586:30] - node _T_371 = and(pmu_fw_halt_req_f, core_empty) @[dec_tlu_ctl.scala 589:45] - node _T_372 = and(_T_371, halt_taken) @[dec_tlu_ctl.scala 589:58] - node _T_373 = not(enter_debug_halt_req) @[dec_tlu_ctl.scala 589:73] - node _T_374 = and(_T_372, _T_373) @[dec_tlu_ctl.scala 589:71] - node _T_375 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 589:121] - node _T_376 = and(pmu_fw_tlu_halted_f, _T_375) @[dec_tlu_ctl.scala 589:119] - node _T_377 = or(_T_374, _T_376) @[dec_tlu_ctl.scala 589:96] - node _T_378 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 589:143] - node _T_379 = and(_T_377, _T_378) @[dec_tlu_ctl.scala 589:141] - pmu_fw_tlu_halted <= _T_379 @[dec_tlu_ctl.scala 589:22] - node _T_380 = and(i_cpu_halt_req_d1, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 591:38] - cpu_halt_ack <= _T_380 @[dec_tlu_ctl.scala 591:17] - node _T_381 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 592:46] - node _T_382 = and(pmu_fw_tlu_halted_f, _T_381) @[dec_tlu_ctl.scala 592:44] - node _T_383 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 592:91] - node _T_384 = and(io.o_cpu_halt_status, _T_383) @[dec_tlu_ctl.scala 592:89] - node _T_385 = not(debug_mode_status) @[dec_tlu_ctl.scala 592:111] - node _T_386 = and(_T_384, _T_385) @[dec_tlu_ctl.scala 592:109] - node _T_387 = or(_T_382, _T_386) @[dec_tlu_ctl.scala 592:65] - cpu_halt_status <= _T_387 @[dec_tlu_ctl.scala 592:20] - node _T_388 = and(io.o_cpu_halt_status, i_cpu_run_req_sync_qual) @[dec_tlu_ctl.scala 593:41] - node _T_389 = and(io.o_cpu_run_ack, i_cpu_run_req_sync_qual) @[dec_tlu_ctl.scala 593:88] - node _T_390 = or(_T_388, _T_389) @[dec_tlu_ctl.scala 593:68] - cpu_run_ack <= _T_390 @[dec_tlu_ctl.scala 593:16] - io.o_debug_mode_status <= debug_mode_status @[dec_tlu_ctl.scala 595:27] - node _T_391 = or(nmi_int_detected, timer_int_ready) @[dec_tlu_ctl.scala 598:66] - node _T_392 = or(_T_391, soft_int_ready) @[dec_tlu_ctl.scala 598:84] - node _T_393 = or(_T_392, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 598:101] - node _T_394 = or(_T_393, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 598:125] - node _T_395 = and(io.dec_pic.mhwakeup, mhwakeup_ready) @[dec_tlu_ctl.scala 598:172] - node _T_396 = or(_T_394, _T_395) @[dec_tlu_ctl.scala 598:149] - node _T_397 = and(_T_396, io.o_cpu_halt_status) @[dec_tlu_ctl.scala 598:191] - node _T_398 = not(i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 598:216] - node _T_399 = and(_T_397, _T_398) @[dec_tlu_ctl.scala 598:214] - node _T_400 = or(i_cpu_run_req_d1_raw, _T_399) @[dec_tlu_ctl.scala 598:45] - i_cpu_run_req_d1 <= _T_400 @[dec_tlu_ctl.scala 598:21] - reg _T_401 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 604:89] - _T_401 <= mdseac_locked_ns @[dec_tlu_ctl.scala 604:89] - mdseac_locked_f <= _T_401 @[dec_tlu_ctl.scala 604:57] - reg lsu_single_ecc_error_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 605:72] - lsu_single_ecc_error_r_d1 <= io.lsu_single_ecc_error_incr @[dec_tlu_ctl.scala 605:72] - node _T_402 = not(io.dec_tlu_flush_lower_wb) @[dec_tlu_ctl.scala 607:57] - node lsu_exc_valid_r_raw = and(io.lsu_error_pkt_r.valid, _T_402) @[dec_tlu_ctl.scala 607:55] - lsu_i0_exc_r_raw <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 608:21] - node _T_403 = and(lsu_i0_exc_r_raw, lsu_exc_valid_r_raw) @[dec_tlu_ctl.scala 609:40] - node _T_404 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 609:64] - node _T_405 = and(_T_403, _T_404) @[dec_tlu_ctl.scala 609:62] - node _T_406 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 609:84] - node lsu_exc_valid_r = and(_T_405, _T_406) @[dec_tlu_ctl.scala 609:82] - reg _T_407 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 611:74] - _T_407 <= lsu_exc_valid_r @[dec_tlu_ctl.scala 611:74] - lsu_exc_valid_r_d1 <= _T_407 @[dec_tlu_ctl.scala 611:41] - reg lsu_i0_exc_r_d1 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 612:73] - lsu_i0_exc_r_d1 <= lsu_exc_valid_r @[dec_tlu_ctl.scala 612:73] - node _T_408 = not(io.lsu_error_pkt_r.bits.exc_type) @[dec_tlu_ctl.scala 613:40] - node lsu_exc_ma_r = and(lsu_exc_valid_r, _T_408) @[dec_tlu_ctl.scala 613:38] - node lsu_exc_acc_r = and(lsu_exc_valid_r, io.lsu_error_pkt_r.bits.exc_type) @[dec_tlu_ctl.scala 614:38] - node lsu_exc_st_r = and(lsu_exc_valid_r, io.lsu_error_pkt_r.bits.inst_type) @[dec_tlu_ctl.scala 615:38] - node _T_409 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 619:49] - node _T_410 = and(io.dec_tlu_i0_valid_r, _T_409) @[dec_tlu_ctl.scala 619:47] - node _T_411 = not(io.lsu_error_pkt_r.bits.inst_type) @[dec_tlu_ctl.scala 619:70] - node _T_412 = and(_T_411, io.lsu_error_pkt_r.bits.single_ecc_error) @[dec_tlu_ctl.scala 619:105] - node lsu_i0_rfnpc_r = and(_T_410, _T_412) @[dec_tlu_ctl.scala 619:67] - node _T_413 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 622:52] - node _T_414 = and(io.dec_tlu_i0_valid_r, _T_413) @[dec_tlu_ctl.scala 622:50] - node _T_415 = not(lsu_exc_valid_r) @[dec_tlu_ctl.scala 622:65] - node _T_416 = and(_T_414, _T_415) @[dec_tlu_ctl.scala 622:63] - node _T_417 = not(inst_acc_r) @[dec_tlu_ctl.scala 622:82] - node _T_418 = and(_T_416, _T_417) @[dec_tlu_ctl.scala 622:79] - node _T_419 = not(io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 622:96] - node _T_420 = and(_T_418, _T_419) @[dec_tlu_ctl.scala 622:94] - node _T_421 = not(request_debug_mode_r_d1) @[dec_tlu_ctl.scala 622:121] - node _T_422 = and(_T_420, _T_421) @[dec_tlu_ctl.scala 622:119] - node _T_423 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 622:148] - node tlu_i0_commit_cmt = and(_T_422, _T_423) @[dec_tlu_ctl.scala 622:146] - node _T_424 = or(rfpc_i0_r, lsu_exc_valid_r) @[dec_tlu_ctl.scala 625:38] - node _T_425 = or(_T_424, inst_acc_r) @[dec_tlu_ctl.scala 625:53] - node _T_426 = and(illegal_r, io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 625:79] - node _T_427 = or(_T_425, _T_426) @[dec_tlu_ctl.scala 625:66] - node _T_428 = or(_T_427, i0_trigger_hit_r) @[dec_tlu_ctl.scala 625:104] - tlu_i0_kill_writeb_r <= _T_428 @[dec_tlu_ctl.scala 625:25] - io.tlu_mem.dec_tlu_i0_commit_cmt <= tlu_i0_commit_cmt @[dec_tlu_ctl.scala 626:37] - node _T_429 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 631:44] - node _T_430 = and(io.dec_tlu_i0_valid_r, _T_429) @[dec_tlu_ctl.scala 631:42] - node _T_431 = or(io.tlu_exu.exu_i0_br_error_r, io.tlu_exu.exu_i0_br_start_error_r) @[dec_tlu_ctl.scala 631:98] - node _T_432 = and(_T_430, _T_431) @[dec_tlu_ctl.scala 631:66] - node _T_433 = or(ic_perr_r_d1, iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 631:154] - node _T_434 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 631:175] - node _T_435 = and(_T_433, _T_434) @[dec_tlu_ctl.scala 631:173] - node _T_436 = or(_T_432, _T_435) @[dec_tlu_ctl.scala 631:137] - node _T_437 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 631:199] - node _T_438 = and(_T_436, _T_437) @[dec_tlu_ctl.scala 631:196] - node _T_439 = not(lsu_i0_rfnpc_r) @[dec_tlu_ctl.scala 631:220] - node _T_440 = and(_T_438, _T_439) @[dec_tlu_ctl.scala 631:217] - rfpc_i0_r <= _T_440 @[dec_tlu_ctl.scala 631:14] - node _T_441 = not(io.tlu_exu.dec_tlu_flush_lower_r) @[dec_tlu_ctl.scala 634:70] - node _T_442 = and(iccm_repair_state_d1, _T_441) @[dec_tlu_ctl.scala 634:68] - node _T_443 = or(iccm_sbecc_r_d1, _T_442) @[dec_tlu_ctl.scala 634:44] - iccm_repair_state_ns <= _T_443 @[dec_tlu_ctl.scala 634:25] - node _T_444 = and(tlu_i0_commit_cmt, iccm_repair_state_d1) @[dec_tlu_ctl.scala 640:52] - node _T_445 = or(ebreak_r, ecall_r) @[dec_tlu_ctl.scala 640:88] - node _T_446 = or(_T_445, mret_r) @[dec_tlu_ctl.scala 640:98] - node _T_447 = or(_T_446, take_reset) @[dec_tlu_ctl.scala 640:107] - node _T_448 = or(_T_447, illegal_r) @[dec_tlu_ctl.scala 640:120] - node _T_449 = eq(io.dec_csr_wraddr_r, UInt<12>("h07c2")) @[dec_tlu_ctl.scala 640:176] - node _T_450 = and(dec_csr_wen_r_mod, _T_449) @[dec_tlu_ctl.scala 640:153] - node _T_451 = or(_T_448, _T_450) @[dec_tlu_ctl.scala 640:132] - node _T_452 = not(_T_451) @[dec_tlu_ctl.scala 640:77] - node iccm_repair_state_rfnpc = and(_T_444, _T_452) @[dec_tlu_ctl.scala 640:75] - node _T_453 = and(io.tlu_exu.exu_i0_br_error_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 643:59] - node _T_454 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 643:85] - node dec_tlu_br0_error_r = and(_T_453, _T_454) @[dec_tlu_ctl.scala 643:83] - node _T_455 = and(io.tlu_exu.exu_i0_br_start_error_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 644:71] - node _T_456 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 644:97] - node dec_tlu_br0_start_error_r = and(_T_455, _T_456) @[dec_tlu_ctl.scala 644:95] - node _T_457 = and(io.tlu_exu.exu_i0_br_valid_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 645:55] - node _T_458 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 645:81] - node _T_459 = and(_T_457, _T_458) @[dec_tlu_ctl.scala 645:79] - node _T_460 = not(io.tlu_exu.exu_i0_br_mp_r) @[dec_tlu_ctl.scala 645:106] - node _T_461 = not(io.tlu_exu.exu_pmu_i0_br_ataken) @[dec_tlu_ctl.scala 645:135] - node _T_462 = or(_T_460, _T_461) @[dec_tlu_ctl.scala 645:133] - node dec_tlu_br0_v_r = and(_T_459, _T_462) @[dec_tlu_ctl.scala 645:103] - io.tlu_bp.dec_tlu_br0_r_pkt.bits.hist <= io.tlu_exu.exu_i0_br_hist_r @[dec_tlu_ctl.scala 648:65] - io.tlu_bp.dec_tlu_br0_r_pkt.bits.br_error <= dec_tlu_br0_error_r @[dec_tlu_ctl.scala 649:57] - io.tlu_bp.dec_tlu_br0_r_pkt.bits.br_start_error <= dec_tlu_br0_start_error_r @[dec_tlu_ctl.scala 650:57] - io.tlu_bp.dec_tlu_br0_r_pkt.valid <= dec_tlu_br0_v_r @[dec_tlu_ctl.scala 651:57] - io.tlu_bp.dec_tlu_br0_r_pkt.bits.way <= io.exu_i0_br_way_r @[dec_tlu_ctl.scala 652:65] - io.tlu_bp.dec_tlu_br0_r_pkt.bits.middle <= io.tlu_exu.exu_i0_br_middle_r @[dec_tlu_ctl.scala 653:65] - node _T_463 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h08")) @[dec_tlu_ctl.scala 656:51] - node _T_464 = and(_T_463, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 656:64] - node _T_465 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 656:90] - node _T_466 = and(_T_464, _T_465) @[dec_tlu_ctl.scala 656:88] - node _T_467 = bits(dcsr, 15, 15) @[dec_tlu_ctl.scala 656:115] - node _T_468 = not(_T_467) @[dec_tlu_ctl.scala 656:110] - node _T_469 = and(_T_466, _T_468) @[dec_tlu_ctl.scala 656:108] - node _T_470 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 656:132] - node _T_471 = and(_T_469, _T_470) @[dec_tlu_ctl.scala 656:130] - ebreak_r <= _T_471 @[dec_tlu_ctl.scala 656:13] - node _T_472 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h09")) @[dec_tlu_ctl.scala 657:51] - node _T_473 = and(_T_472, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 657:64] - node _T_474 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 657:90] - node _T_475 = and(_T_473, _T_474) @[dec_tlu_ctl.scala 657:88] - node _T_476 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 657:110] - node _T_477 = and(_T_475, _T_476) @[dec_tlu_ctl.scala 657:108] - ecall_r <= _T_477 @[dec_tlu_ctl.scala 657:13] - node _T_478 = not(io.dec_tlu_packet_r.legal) @[dec_tlu_ctl.scala 658:17] - node _T_479 = and(_T_478, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 658:46] - node _T_480 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 658:72] - node _T_481 = and(_T_479, _T_480) @[dec_tlu_ctl.scala 658:70] - node _T_482 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 658:92] - node _T_483 = and(_T_481, _T_482) @[dec_tlu_ctl.scala 658:90] - illegal_r <= _T_483 @[dec_tlu_ctl.scala 658:13] - node _T_484 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h0c")) @[dec_tlu_ctl.scala 659:51] - node _T_485 = and(_T_484, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 659:64] - node _T_486 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 659:90] - node _T_487 = and(_T_485, _T_486) @[dec_tlu_ctl.scala 659:88] - node _T_488 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 659:110] - node _T_489 = and(_T_487, _T_488) @[dec_tlu_ctl.scala 659:108] - mret_r <= _T_489 @[dec_tlu_ctl.scala 659:13] - node _T_490 = and(io.dec_tlu_packet_r.fence_i, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 661:50] - node _T_491 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 661:76] - node _T_492 = and(_T_490, _T_491) @[dec_tlu_ctl.scala 661:74] - node _T_493 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 661:97] - node _T_494 = and(_T_492, _T_493) @[dec_tlu_ctl.scala 661:95] - fence_i_r <= _T_494 @[dec_tlu_ctl.scala 661:17] - node _T_495 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 662:53] - node _T_496 = and(io.tlu_mem.ifu_ic_error_start, _T_495) @[dec_tlu_ctl.scala 662:51] - node _T_497 = not(debug_mode_status) @[dec_tlu_ctl.scala 662:75] - node _T_498 = or(_T_497, dcsr_single_step_running) @[dec_tlu_ctl.scala 662:101] - node _T_499 = and(_T_496, _T_498) @[dec_tlu_ctl.scala 662:72] - node _T_500 = not(internal_pmu_fw_halt_mode_f) @[dec_tlu_ctl.scala 662:131] - node _T_501 = and(_T_499, _T_500) @[dec_tlu_ctl.scala 662:129] - ic_perr_r <= _T_501 @[dec_tlu_ctl.scala 662:17] - node _T_502 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 663:61] - node _T_503 = and(io.tlu_mem.ifu_iccm_rd_ecc_single_err, _T_502) @[dec_tlu_ctl.scala 663:59] - node _T_504 = not(debug_mode_status) @[dec_tlu_ctl.scala 663:83] - node _T_505 = or(_T_504, dcsr_single_step_running) @[dec_tlu_ctl.scala 663:109] - node _T_506 = and(_T_503, _T_505) @[dec_tlu_ctl.scala 663:80] - node _T_507 = not(internal_pmu_fw_halt_mode_f) @[dec_tlu_ctl.scala 663:139] - node _T_508 = and(_T_506, _T_507) @[dec_tlu_ctl.scala 663:137] - iccm_sbecc_r <= _T_508 @[dec_tlu_ctl.scala 663:17] - node _T_509 = and(io.dec_tlu_packet_r.icaf, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 664:49] - inst_acc_r_raw <= _T_509 @[dec_tlu_ctl.scala 664:20] - node _T_510 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 665:35] - node _T_511 = and(inst_acc_r_raw, _T_510) @[dec_tlu_ctl.scala 665:33] - node _T_512 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 665:48] - node _T_513 = and(_T_511, _T_512) @[dec_tlu_ctl.scala 665:46] - inst_acc_r <= _T_513 @[dec_tlu_ctl.scala 665:15] - node _T_514 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h08")) @[dec_tlu_ctl.scala 668:64] - node _T_515 = and(_T_514, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 668:77] - node _T_516 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 668:103] - node _T_517 = and(_T_515, _T_516) @[dec_tlu_ctl.scala 668:101] - node _T_518 = bits(dcsr, 15, 15) @[dec_tlu_ctl.scala 668:127] - node _T_519 = and(_T_517, _T_518) @[dec_tlu_ctl.scala 668:121] - node _T_520 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 668:144] - node _T_521 = and(_T_519, _T_520) @[dec_tlu_ctl.scala 668:142] - ebreak_to_debug_mode_r <= _T_521 @[dec_tlu_ctl.scala 668:27] - reg _T_522 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 670:64] - _T_522 <= ebreak_to_debug_mode_r @[dec_tlu_ctl.scala 670:64] - ebreak_to_debug_mode_r_d1 <= _T_522 @[dec_tlu_ctl.scala 670:34] - io.tlu_mem.dec_tlu_fence_i_wb <= fence_i_r @[dec_tlu_ctl.scala 671:39] - node _T_523 = or(ebreak_r, ecall_r) @[dec_tlu_ctl.scala 684:41] - node _T_524 = or(_T_523, illegal_r) @[dec_tlu_ctl.scala 684:51] - node _T_525 = or(_T_524, inst_acc_r) @[dec_tlu_ctl.scala 684:63] - node _T_526 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 684:79] - node _T_527 = and(_T_525, _T_526) @[dec_tlu_ctl.scala 684:77] - node _T_528 = not(io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 684:92] - node i0_exception_valid_r = and(_T_527, _T_528) @[dec_tlu_ctl.scala 684:90] - node _T_529 = not(take_nmi) @[dec_tlu_ctl.scala 693:33] - node _T_530 = and(take_ext_int, _T_529) @[dec_tlu_ctl.scala 693:31] - node _T_531 = bits(_T_530, 0, 0) @[dec_tlu_ctl.scala 693:44] - node _T_532 = not(take_nmi) @[dec_tlu_ctl.scala 694:27] - node _T_533 = and(take_timer_int, _T_532) @[dec_tlu_ctl.scala 694:25] - node _T_534 = bits(_T_533, 0, 0) @[dec_tlu_ctl.scala 694:38] - node _T_535 = not(take_nmi) @[dec_tlu_ctl.scala 695:26] - node _T_536 = and(take_soft_int, _T_535) @[dec_tlu_ctl.scala 695:24] - node _T_537 = bits(_T_536, 0, 0) @[dec_tlu_ctl.scala 695:37] - node _T_538 = not(take_nmi) @[dec_tlu_ctl.scala 696:32] - node _T_539 = and(take_int_timer0_int, _T_538) @[dec_tlu_ctl.scala 696:30] - node _T_540 = bits(_T_539, 0, 0) @[dec_tlu_ctl.scala 696:43] - node _T_541 = not(take_nmi) @[dec_tlu_ctl.scala 697:32] - node _T_542 = and(take_int_timer1_int, _T_541) @[dec_tlu_ctl.scala 697:30] - node _T_543 = bits(_T_542, 0, 0) @[dec_tlu_ctl.scala 697:43] - node _T_544 = not(take_nmi) @[dec_tlu_ctl.scala 698:24] - node _T_545 = and(take_ce_int, _T_544) @[dec_tlu_ctl.scala 698:22] - node _T_546 = bits(_T_545, 0, 0) @[dec_tlu_ctl.scala 698:35] - node _T_547 = not(take_nmi) @[dec_tlu_ctl.scala 699:22] - node _T_548 = and(illegal_r, _T_547) @[dec_tlu_ctl.scala 699:20] - node _T_549 = bits(_T_548, 0, 0) @[dec_tlu_ctl.scala 699:33] - node _T_550 = not(take_nmi) @[dec_tlu_ctl.scala 700:21] - node _T_551 = and(ecall_r, _T_550) @[dec_tlu_ctl.scala 700:19] - node _T_552 = bits(_T_551, 0, 0) @[dec_tlu_ctl.scala 700:32] - node _T_553 = not(take_nmi) @[dec_tlu_ctl.scala 701:24] - node _T_554 = and(inst_acc_r, _T_553) @[dec_tlu_ctl.scala 701:22] - node _T_555 = bits(_T_554, 0, 0) @[dec_tlu_ctl.scala 701:35] - node _T_556 = or(ebreak_r, i0_trigger_hit_r) @[dec_tlu_ctl.scala 702:20] - node _T_557 = not(take_nmi) @[dec_tlu_ctl.scala 702:42] - node _T_558 = and(_T_556, _T_557) @[dec_tlu_ctl.scala 702:40] - node _T_559 = bits(_T_558, 0, 0) @[dec_tlu_ctl.scala 702:53] - node _T_560 = not(lsu_exc_st_r) @[dec_tlu_ctl.scala 703:25] - node _T_561 = and(lsu_exc_ma_r, _T_560) @[dec_tlu_ctl.scala 703:23] - node _T_562 = not(take_nmi) @[dec_tlu_ctl.scala 703:41] - node _T_563 = and(_T_561, _T_562) @[dec_tlu_ctl.scala 703:39] - node _T_564 = bits(_T_563, 0, 0) @[dec_tlu_ctl.scala 703:52] - node _T_565 = not(lsu_exc_st_r) @[dec_tlu_ctl.scala 704:26] - node _T_566 = and(lsu_exc_acc_r, _T_565) @[dec_tlu_ctl.scala 704:24] - node _T_567 = not(take_nmi) @[dec_tlu_ctl.scala 704:42] - node _T_568 = and(_T_566, _T_567) @[dec_tlu_ctl.scala 704:40] - node _T_569 = bits(_T_568, 0, 0) @[dec_tlu_ctl.scala 704:53] - node _T_570 = and(lsu_exc_ma_r, lsu_exc_st_r) @[dec_tlu_ctl.scala 705:23] - node _T_571 = not(take_nmi) @[dec_tlu_ctl.scala 705:40] - node _T_572 = and(_T_570, _T_571) @[dec_tlu_ctl.scala 705:38] - node _T_573 = bits(_T_572, 0, 0) @[dec_tlu_ctl.scala 705:51] - node _T_574 = and(lsu_exc_acc_r, lsu_exc_st_r) @[dec_tlu_ctl.scala 706:24] - node _T_575 = not(take_nmi) @[dec_tlu_ctl.scala 706:41] - node _T_576 = and(_T_574, _T_575) @[dec_tlu_ctl.scala 706:39] - node _T_577 = bits(_T_576, 0, 0) @[dec_tlu_ctl.scala 706:52] + node _T_346 = not(io.dec_tlu_debug_mode) @[dec_tlu_ctl.scala 565:62] + node _T_347 = and(i_cpu_halt_req_sync, _T_346) @[dec_tlu_ctl.scala 565:60] + node _T_348 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 565:87] + node i_cpu_halt_req_sync_qual = and(_T_347, _T_348) @[dec_tlu_ctl.scala 565:85] + node _T_349 = not(io.dec_tlu_debug_mode) @[dec_tlu_ctl.scala 566:60] + node _T_350 = and(i_cpu_run_req_sync, _T_349) @[dec_tlu_ctl.scala 566:58] + node _T_351 = and(_T_350, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 566:83] + node _T_352 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 566:107] + node i_cpu_run_req_sync_qual = and(_T_351, _T_352) @[dec_tlu_ctl.scala 566:105] + reg i_cpu_halt_req_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 568:81] + i_cpu_halt_req_d1 <= i_cpu_halt_req_sync_qual @[dec_tlu_ctl.scala 568:81] + reg i_cpu_run_req_d1_raw : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 569:81] + i_cpu_run_req_d1_raw <= i_cpu_run_req_sync_qual @[dec_tlu_ctl.scala 569:81] + reg _T_353 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 570:82] + _T_353 <= cpu_halt_status @[dec_tlu_ctl.scala 570:82] + io.o_cpu_halt_status <= _T_353 @[dec_tlu_ctl.scala 570:49] + reg _T_354 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 571:82] + _T_354 <= cpu_halt_ack @[dec_tlu_ctl.scala 571:82] + io.o_cpu_halt_ack <= _T_354 @[dec_tlu_ctl.scala 571:49] + reg _T_355 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 572:82] + _T_355 <= cpu_run_ack @[dec_tlu_ctl.scala 572:82] + io.o_cpu_run_ack <= _T_355 @[dec_tlu_ctl.scala 572:49] + reg internal_pmu_fw_halt_mode_f : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 573:70] + internal_pmu_fw_halt_mode_f <= internal_pmu_fw_halt_mode @[dec_tlu_ctl.scala 573:70] + reg _T_356 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 574:82] + _T_356 <= pmu_fw_halt_req_ns @[dec_tlu_ctl.scala 574:82] + pmu_fw_halt_req_f <= _T_356 @[dec_tlu_ctl.scala 574:49] + reg _T_357 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 575:74] + _T_357 <= pmu_fw_tlu_halted @[dec_tlu_ctl.scala 575:74] + pmu_fw_tlu_halted_f <= _T_357 @[dec_tlu_ctl.scala 575:41] + reg _T_358 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 576:74] + _T_358 <= int_timer0_int_hold @[dec_tlu_ctl.scala 576:74] + int_timer0_int_hold_f <= _T_358 @[dec_tlu_ctl.scala 576:41] + reg _T_359 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 577:74] + _T_359 <= int_timer1_int_hold @[dec_tlu_ctl.scala 577:74] + int_timer1_int_hold_f <= _T_359 @[dec_tlu_ctl.scala 577:41] + node _T_360 = not(i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 581:52] + node ext_halt_pulse = and(i_cpu_halt_req_sync_qual, _T_360) @[dec_tlu_ctl.scala 581:50] + node enter_pmu_fw_halt_req = or(ext_halt_pulse, fw_halt_req) @[dec_tlu_ctl.scala 582:48] + node _T_361 = not(pmu_fw_tlu_halted) @[dec_tlu_ctl.scala 583:72] + node _T_362 = and(pmu_fw_halt_req_f, _T_361) @[dec_tlu_ctl.scala 583:70] + node _T_363 = or(enter_pmu_fw_halt_req, _T_362) @[dec_tlu_ctl.scala 583:49] + node _T_364 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 583:95] + node _T_365 = and(_T_363, _T_364) @[dec_tlu_ctl.scala 583:93] + pmu_fw_halt_req_ns <= _T_365 @[dec_tlu_ctl.scala 583:23] + node _T_366 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 584:85] + node _T_367 = and(internal_pmu_fw_halt_mode_f, _T_366) @[dec_tlu_ctl.scala 584:83] + node _T_368 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 584:105] + node _T_369 = and(_T_367, _T_368) @[dec_tlu_ctl.scala 584:103] + node _T_370 = or(pmu_fw_halt_req_ns, _T_369) @[dec_tlu_ctl.scala 584:52] + internal_pmu_fw_halt_mode <= _T_370 @[dec_tlu_ctl.scala 584:30] + node _T_371 = and(pmu_fw_halt_req_f, core_empty) @[dec_tlu_ctl.scala 587:45] + node _T_372 = and(_T_371, halt_taken) @[dec_tlu_ctl.scala 587:58] + node _T_373 = not(enter_debug_halt_req) @[dec_tlu_ctl.scala 587:73] + node _T_374 = and(_T_372, _T_373) @[dec_tlu_ctl.scala 587:71] + node _T_375 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 587:121] + node _T_376 = and(pmu_fw_tlu_halted_f, _T_375) @[dec_tlu_ctl.scala 587:119] + node _T_377 = or(_T_374, _T_376) @[dec_tlu_ctl.scala 587:96] + node _T_378 = not(debug_halt_req_f) @[dec_tlu_ctl.scala 587:143] + node _T_379 = and(_T_377, _T_378) @[dec_tlu_ctl.scala 587:141] + pmu_fw_tlu_halted <= _T_379 @[dec_tlu_ctl.scala 587:22] + node _T_380 = and(i_cpu_halt_req_d1, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 589:38] + cpu_halt_ack <= _T_380 @[dec_tlu_ctl.scala 589:17] + node _T_381 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 590:46] + node _T_382 = and(pmu_fw_tlu_halted_f, _T_381) @[dec_tlu_ctl.scala 590:44] + node _T_383 = not(i_cpu_run_req_d1) @[dec_tlu_ctl.scala 590:91] + node _T_384 = and(io.o_cpu_halt_status, _T_383) @[dec_tlu_ctl.scala 590:89] + node _T_385 = not(debug_mode_status) @[dec_tlu_ctl.scala 590:111] + node _T_386 = and(_T_384, _T_385) @[dec_tlu_ctl.scala 590:109] + node _T_387 = or(_T_382, _T_386) @[dec_tlu_ctl.scala 590:65] + cpu_halt_status <= _T_387 @[dec_tlu_ctl.scala 590:20] + node _T_388 = and(io.o_cpu_halt_status, i_cpu_run_req_sync_qual) @[dec_tlu_ctl.scala 591:41] + node _T_389 = and(io.o_cpu_run_ack, i_cpu_run_req_sync_qual) @[dec_tlu_ctl.scala 591:88] + node _T_390 = or(_T_388, _T_389) @[dec_tlu_ctl.scala 591:68] + cpu_run_ack <= _T_390 @[dec_tlu_ctl.scala 591:16] + io.o_debug_mode_status <= debug_mode_status @[dec_tlu_ctl.scala 593:27] + node _T_391 = or(nmi_int_detected, timer_int_ready) @[dec_tlu_ctl.scala 596:66] + node _T_392 = or(_T_391, soft_int_ready) @[dec_tlu_ctl.scala 596:84] + node _T_393 = or(_T_392, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 596:101] + node _T_394 = or(_T_393, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 596:125] + node _T_395 = and(io.dec_pic.mhwakeup, mhwakeup_ready) @[dec_tlu_ctl.scala 596:172] + node _T_396 = or(_T_394, _T_395) @[dec_tlu_ctl.scala 596:149] + node _T_397 = and(_T_396, io.o_cpu_halt_status) @[dec_tlu_ctl.scala 596:191] + node _T_398 = not(i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 596:216] + node _T_399 = and(_T_397, _T_398) @[dec_tlu_ctl.scala 596:214] + node _T_400 = or(i_cpu_run_req_d1_raw, _T_399) @[dec_tlu_ctl.scala 596:45] + i_cpu_run_req_d1 <= _T_400 @[dec_tlu_ctl.scala 596:21] + reg _T_401 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 602:89] + _T_401 <= mdseac_locked_ns @[dec_tlu_ctl.scala 602:89] + mdseac_locked_f <= _T_401 @[dec_tlu_ctl.scala 602:57] + reg lsu_single_ecc_error_r_d1 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 603:72] + lsu_single_ecc_error_r_d1 <= io.lsu_single_ecc_error_incr @[dec_tlu_ctl.scala 603:72] + node _T_402 = not(io.dec_tlu_flush_lower_wb) @[dec_tlu_ctl.scala 605:57] + node lsu_exc_valid_r_raw = and(io.lsu_error_pkt_r.valid, _T_402) @[dec_tlu_ctl.scala 605:55] + lsu_i0_exc_r_raw <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 606:21] + node _T_403 = and(lsu_i0_exc_r_raw, lsu_exc_valid_r_raw) @[dec_tlu_ctl.scala 607:40] + node _T_404 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 607:64] + node _T_405 = and(_T_403, _T_404) @[dec_tlu_ctl.scala 607:62] + node _T_406 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 607:84] + node lsu_exc_valid_r = and(_T_405, _T_406) @[dec_tlu_ctl.scala 607:82] + reg _T_407 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 609:74] + _T_407 <= lsu_exc_valid_r @[dec_tlu_ctl.scala 609:74] + lsu_exc_valid_r_d1 <= _T_407 @[dec_tlu_ctl.scala 609:41] + reg lsu_i0_exc_r_d1 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 610:73] + lsu_i0_exc_r_d1 <= lsu_exc_valid_r @[dec_tlu_ctl.scala 610:73] + node _T_408 = not(io.lsu_error_pkt_r.bits.exc_type) @[dec_tlu_ctl.scala 611:40] + node lsu_exc_ma_r = and(lsu_exc_valid_r, _T_408) @[dec_tlu_ctl.scala 611:38] + node lsu_exc_acc_r = and(lsu_exc_valid_r, io.lsu_error_pkt_r.bits.exc_type) @[dec_tlu_ctl.scala 612:38] + node lsu_exc_st_r = and(lsu_exc_valid_r, io.lsu_error_pkt_r.bits.inst_type) @[dec_tlu_ctl.scala 613:38] + node _T_409 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 617:49] + node _T_410 = and(io.dec_tlu_i0_valid_r, _T_409) @[dec_tlu_ctl.scala 617:47] + node _T_411 = not(io.lsu_error_pkt_r.bits.inst_type) @[dec_tlu_ctl.scala 617:70] + node _T_412 = and(_T_411, io.lsu_error_pkt_r.bits.single_ecc_error) @[dec_tlu_ctl.scala 617:105] + node lsu_i0_rfnpc_r = and(_T_410, _T_412) @[dec_tlu_ctl.scala 617:67] + node _T_413 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 620:52] + node _T_414 = and(io.dec_tlu_i0_valid_r, _T_413) @[dec_tlu_ctl.scala 620:50] + node _T_415 = not(lsu_exc_valid_r) @[dec_tlu_ctl.scala 620:65] + node _T_416 = and(_T_414, _T_415) @[dec_tlu_ctl.scala 620:63] + node _T_417 = not(inst_acc_r) @[dec_tlu_ctl.scala 620:82] + node _T_418 = and(_T_416, _T_417) @[dec_tlu_ctl.scala 620:79] + node _T_419 = not(io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 620:96] + node _T_420 = and(_T_418, _T_419) @[dec_tlu_ctl.scala 620:94] + node _T_421 = not(request_debug_mode_r_d1) @[dec_tlu_ctl.scala 620:121] + node _T_422 = and(_T_420, _T_421) @[dec_tlu_ctl.scala 620:119] + node _T_423 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 620:148] + node tlu_i0_commit_cmt = and(_T_422, _T_423) @[dec_tlu_ctl.scala 620:146] + node _T_424 = or(rfpc_i0_r, lsu_exc_valid_r) @[dec_tlu_ctl.scala 623:38] + node _T_425 = or(_T_424, inst_acc_r) @[dec_tlu_ctl.scala 623:53] + node _T_426 = and(illegal_r, io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 623:79] + node _T_427 = or(_T_425, _T_426) @[dec_tlu_ctl.scala 623:66] + node _T_428 = or(_T_427, i0_trigger_hit_r) @[dec_tlu_ctl.scala 623:104] + tlu_i0_kill_writeb_r <= _T_428 @[dec_tlu_ctl.scala 623:25] + io.tlu_mem.dec_tlu_i0_commit_cmt <= tlu_i0_commit_cmt @[dec_tlu_ctl.scala 624:37] + node _T_429 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 629:44] + node _T_430 = and(io.dec_tlu_i0_valid_r, _T_429) @[dec_tlu_ctl.scala 629:42] + node _T_431 = or(io.tlu_exu.exu_i0_br_error_r, io.tlu_exu.exu_i0_br_start_error_r) @[dec_tlu_ctl.scala 629:98] + node _T_432 = and(_T_430, _T_431) @[dec_tlu_ctl.scala 629:66] + node _T_433 = or(ic_perr_r_d1, iccm_sbecc_r_d1) @[dec_tlu_ctl.scala 629:154] + node _T_434 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 629:175] + node _T_435 = and(_T_433, _T_434) @[dec_tlu_ctl.scala 629:173] + node _T_436 = or(_T_432, _T_435) @[dec_tlu_ctl.scala 629:137] + node _T_437 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 629:199] + node _T_438 = and(_T_436, _T_437) @[dec_tlu_ctl.scala 629:196] + node _T_439 = not(lsu_i0_rfnpc_r) @[dec_tlu_ctl.scala 629:220] + node _T_440 = and(_T_438, _T_439) @[dec_tlu_ctl.scala 629:217] + rfpc_i0_r <= _T_440 @[dec_tlu_ctl.scala 629:14] + node _T_441 = not(io.tlu_exu.dec_tlu_flush_lower_r) @[dec_tlu_ctl.scala 632:70] + node _T_442 = and(iccm_repair_state_d1, _T_441) @[dec_tlu_ctl.scala 632:68] + node _T_443 = or(iccm_sbecc_r_d1, _T_442) @[dec_tlu_ctl.scala 632:44] + iccm_repair_state_ns <= _T_443 @[dec_tlu_ctl.scala 632:25] + node _T_444 = and(tlu_i0_commit_cmt, iccm_repair_state_d1) @[dec_tlu_ctl.scala 638:52] + node _T_445 = or(ebreak_r, ecall_r) @[dec_tlu_ctl.scala 638:88] + node _T_446 = or(_T_445, mret_r) @[dec_tlu_ctl.scala 638:98] + node _T_447 = or(_T_446, take_reset) @[dec_tlu_ctl.scala 638:107] + node _T_448 = or(_T_447, illegal_r) @[dec_tlu_ctl.scala 638:120] + node _T_449 = eq(io.dec_csr_wraddr_r, UInt<12>("h07c2")) @[dec_tlu_ctl.scala 638:176] + node _T_450 = and(dec_csr_wen_r_mod, _T_449) @[dec_tlu_ctl.scala 638:153] + node _T_451 = or(_T_448, _T_450) @[dec_tlu_ctl.scala 638:132] + node _T_452 = not(_T_451) @[dec_tlu_ctl.scala 638:77] + node iccm_repair_state_rfnpc = and(_T_444, _T_452) @[dec_tlu_ctl.scala 638:75] + node _T_453 = and(io.tlu_exu.exu_i0_br_error_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 641:59] + node _T_454 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 641:85] + node dec_tlu_br0_error_r = and(_T_453, _T_454) @[dec_tlu_ctl.scala 641:83] + node _T_455 = and(io.tlu_exu.exu_i0_br_start_error_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 642:71] + node _T_456 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 642:97] + node dec_tlu_br0_start_error_r = and(_T_455, _T_456) @[dec_tlu_ctl.scala 642:95] + node _T_457 = and(io.tlu_exu.exu_i0_br_valid_r, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 643:55] + node _T_458 = not(tlu_flush_lower_r_d1) @[dec_tlu_ctl.scala 643:81] + node _T_459 = and(_T_457, _T_458) @[dec_tlu_ctl.scala 643:79] + node _T_460 = not(io.tlu_exu.exu_i0_br_mp_r) @[dec_tlu_ctl.scala 643:106] + node _T_461 = not(io.tlu_exu.exu_pmu_i0_br_ataken) @[dec_tlu_ctl.scala 643:135] + node _T_462 = or(_T_460, _T_461) @[dec_tlu_ctl.scala 643:133] + node dec_tlu_br0_v_r = and(_T_459, _T_462) @[dec_tlu_ctl.scala 643:103] + io.tlu_bp.dec_tlu_br0_r_pkt.bits.hist <= io.tlu_exu.exu_i0_br_hist_r @[dec_tlu_ctl.scala 646:65] + io.tlu_bp.dec_tlu_br0_r_pkt.bits.br_error <= dec_tlu_br0_error_r @[dec_tlu_ctl.scala 647:57] + io.tlu_bp.dec_tlu_br0_r_pkt.bits.br_start_error <= dec_tlu_br0_start_error_r @[dec_tlu_ctl.scala 648:57] + io.tlu_bp.dec_tlu_br0_r_pkt.valid <= dec_tlu_br0_v_r @[dec_tlu_ctl.scala 649:57] + io.tlu_bp.dec_tlu_br0_r_pkt.bits.way <= io.exu_i0_br_way_r @[dec_tlu_ctl.scala 650:65] + io.tlu_bp.dec_tlu_br0_r_pkt.bits.middle <= io.tlu_exu.exu_i0_br_middle_r @[dec_tlu_ctl.scala 651:65] + node _T_463 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h08")) @[dec_tlu_ctl.scala 654:52] + node _T_464 = and(_T_463, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 654:65] + node _T_465 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 654:91] + node _T_466 = and(_T_464, _T_465) @[dec_tlu_ctl.scala 654:89] + node _T_467 = bits(dcsr, 15, 15) @[dec_tlu_ctl.scala 654:116] + node _T_468 = not(_T_467) @[dec_tlu_ctl.scala 654:111] + node _T_469 = and(_T_466, _T_468) @[dec_tlu_ctl.scala 654:109] + node _T_470 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 654:133] + node _T_471 = and(_T_469, _T_470) @[dec_tlu_ctl.scala 654:131] + ebreak_r <= _T_471 @[dec_tlu_ctl.scala 654:14] + node _T_472 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h09")) @[dec_tlu_ctl.scala 655:52] + node _T_473 = and(_T_472, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 655:65] + node _T_474 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 655:91] + node _T_475 = and(_T_473, _T_474) @[dec_tlu_ctl.scala 655:89] + node _T_476 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 655:111] + node _T_477 = and(_T_475, _T_476) @[dec_tlu_ctl.scala 655:109] + ecall_r <= _T_477 @[dec_tlu_ctl.scala 655:14] + node _T_478 = not(io.dec_tlu_packet_r.legal) @[dec_tlu_ctl.scala 656:18] + node _T_479 = and(_T_478, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 656:47] + node _T_480 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 656:73] + node _T_481 = and(_T_479, _T_480) @[dec_tlu_ctl.scala 656:71] + node _T_482 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 656:93] + node _T_483 = and(_T_481, _T_482) @[dec_tlu_ctl.scala 656:91] + illegal_r <= _T_483 @[dec_tlu_ctl.scala 656:14] + node _T_484 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h0c")) @[dec_tlu_ctl.scala 657:58] + node _T_485 = and(_T_484, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 657:71] + node _T_486 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 657:97] + node _T_487 = and(_T_485, _T_486) @[dec_tlu_ctl.scala 657:95] + node _T_488 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 657:117] + node _T_489 = and(_T_487, _T_488) @[dec_tlu_ctl.scala 657:115] + mret_r <= _T_489 @[dec_tlu_ctl.scala 657:20] + node _T_490 = and(io.dec_tlu_packet_r.fence_i, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 659:50] + node _T_491 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 659:76] + node _T_492 = and(_T_490, _T_491) @[dec_tlu_ctl.scala 659:74] + node _T_493 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 659:97] + node _T_494 = and(_T_492, _T_493) @[dec_tlu_ctl.scala 659:95] + fence_i_r <= _T_494 @[dec_tlu_ctl.scala 659:17] + node _T_495 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 660:53] + node _T_496 = and(io.tlu_mem.ifu_ic_error_start, _T_495) @[dec_tlu_ctl.scala 660:51] + node _T_497 = not(debug_mode_status) @[dec_tlu_ctl.scala 660:75] + node _T_498 = or(_T_497, dcsr_single_step_running) @[dec_tlu_ctl.scala 660:101] + node _T_499 = and(_T_496, _T_498) @[dec_tlu_ctl.scala 660:72] + node _T_500 = not(internal_pmu_fw_halt_mode_f) @[dec_tlu_ctl.scala 660:131] + node _T_501 = and(_T_499, _T_500) @[dec_tlu_ctl.scala 660:129] + ic_perr_r <= _T_501 @[dec_tlu_ctl.scala 660:17] + node _T_502 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 661:61] + node _T_503 = and(io.tlu_mem.ifu_iccm_rd_ecc_single_err, _T_502) @[dec_tlu_ctl.scala 661:59] + node _T_504 = not(debug_mode_status) @[dec_tlu_ctl.scala 661:83] + node _T_505 = or(_T_504, dcsr_single_step_running) @[dec_tlu_ctl.scala 661:109] + node _T_506 = and(_T_503, _T_505) @[dec_tlu_ctl.scala 661:80] + node _T_507 = not(internal_pmu_fw_halt_mode_f) @[dec_tlu_ctl.scala 661:139] + node _T_508 = and(_T_506, _T_507) @[dec_tlu_ctl.scala 661:137] + iccm_sbecc_r <= _T_508 @[dec_tlu_ctl.scala 661:17] + node _T_509 = and(io.dec_tlu_packet_r.icaf, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 662:49] + inst_acc_r_raw <= _T_509 @[dec_tlu_ctl.scala 662:20] + node _T_510 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 663:35] + node _T_511 = and(inst_acc_r_raw, _T_510) @[dec_tlu_ctl.scala 663:33] + node _T_512 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 663:48] + node _T_513 = and(_T_511, _T_512) @[dec_tlu_ctl.scala 663:46] + inst_acc_r <= _T_513 @[dec_tlu_ctl.scala 663:15] + node _T_514 = eq(io.dec_tlu_packet_r.pmu_i0_itype, UInt<4>("h08")) @[dec_tlu_ctl.scala 666:64] + node _T_515 = and(_T_514, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 666:77] + node _T_516 = not(i0_trigger_hit_r) @[dec_tlu_ctl.scala 666:103] + node _T_517 = and(_T_515, _T_516) @[dec_tlu_ctl.scala 666:101] + node _T_518 = bits(dcsr, 15, 15) @[dec_tlu_ctl.scala 666:127] + node _T_519 = and(_T_517, _T_518) @[dec_tlu_ctl.scala 666:121] + node _T_520 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 666:144] + node _T_521 = and(_T_519, _T_520) @[dec_tlu_ctl.scala 666:142] + ebreak_to_debug_mode_r <= _T_521 @[dec_tlu_ctl.scala 666:27] + reg _T_522 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 668:64] + _T_522 <= ebreak_to_debug_mode_r @[dec_tlu_ctl.scala 668:64] + ebreak_to_debug_mode_r_d1 <= _T_522 @[dec_tlu_ctl.scala 668:34] + io.tlu_mem.dec_tlu_fence_i_wb <= fence_i_r @[dec_tlu_ctl.scala 669:39] + node _T_523 = or(ebreak_r, ecall_r) @[dec_tlu_ctl.scala 682:41] + node _T_524 = or(_T_523, illegal_r) @[dec_tlu_ctl.scala 682:51] + node _T_525 = or(_T_524, inst_acc_r) @[dec_tlu_ctl.scala 682:63] + node _T_526 = not(rfpc_i0_r) @[dec_tlu_ctl.scala 682:79] + node _T_527 = and(_T_525, _T_526) @[dec_tlu_ctl.scala 682:77] + node _T_528 = not(io.dec_tlu_dbg_halted) @[dec_tlu_ctl.scala 682:92] + node i0_exception_valid_r = and(_T_527, _T_528) @[dec_tlu_ctl.scala 682:90] + node _T_529 = not(take_nmi) @[dec_tlu_ctl.scala 691:33] + node _T_530 = and(take_ext_int, _T_529) @[dec_tlu_ctl.scala 691:31] + node _T_531 = bits(_T_530, 0, 0) @[dec_tlu_ctl.scala 691:44] + node _T_532 = not(take_nmi) @[dec_tlu_ctl.scala 692:27] + node _T_533 = and(take_timer_int, _T_532) @[dec_tlu_ctl.scala 692:25] + node _T_534 = bits(_T_533, 0, 0) @[dec_tlu_ctl.scala 692:38] + node _T_535 = not(take_nmi) @[dec_tlu_ctl.scala 693:26] + node _T_536 = and(take_soft_int, _T_535) @[dec_tlu_ctl.scala 693:24] + node _T_537 = bits(_T_536, 0, 0) @[dec_tlu_ctl.scala 693:37] + node _T_538 = not(take_nmi) @[dec_tlu_ctl.scala 694:32] + node _T_539 = and(take_int_timer0_int, _T_538) @[dec_tlu_ctl.scala 694:30] + node _T_540 = bits(_T_539, 0, 0) @[dec_tlu_ctl.scala 694:43] + node _T_541 = not(take_nmi) @[dec_tlu_ctl.scala 695:32] + node _T_542 = and(take_int_timer1_int, _T_541) @[dec_tlu_ctl.scala 695:30] + node _T_543 = bits(_T_542, 0, 0) @[dec_tlu_ctl.scala 695:43] + node _T_544 = not(take_nmi) @[dec_tlu_ctl.scala 696:24] + node _T_545 = and(take_ce_int, _T_544) @[dec_tlu_ctl.scala 696:22] + node _T_546 = bits(_T_545, 0, 0) @[dec_tlu_ctl.scala 696:35] + node _T_547 = not(take_nmi) @[dec_tlu_ctl.scala 697:22] + node _T_548 = and(illegal_r, _T_547) @[dec_tlu_ctl.scala 697:20] + node _T_549 = bits(_T_548, 0, 0) @[dec_tlu_ctl.scala 697:33] + node _T_550 = not(take_nmi) @[dec_tlu_ctl.scala 698:21] + node _T_551 = and(ecall_r, _T_550) @[dec_tlu_ctl.scala 698:19] + node _T_552 = bits(_T_551, 0, 0) @[dec_tlu_ctl.scala 698:32] + node _T_553 = not(take_nmi) @[dec_tlu_ctl.scala 699:24] + node _T_554 = and(inst_acc_r, _T_553) @[dec_tlu_ctl.scala 699:22] + node _T_555 = bits(_T_554, 0, 0) @[dec_tlu_ctl.scala 699:35] + node _T_556 = or(ebreak_r, i0_trigger_hit_r) @[dec_tlu_ctl.scala 700:20] + node _T_557 = not(take_nmi) @[dec_tlu_ctl.scala 700:42] + node _T_558 = and(_T_556, _T_557) @[dec_tlu_ctl.scala 700:40] + node _T_559 = bits(_T_558, 0, 0) @[dec_tlu_ctl.scala 700:53] + node _T_560 = not(lsu_exc_st_r) @[dec_tlu_ctl.scala 701:25] + node _T_561 = and(lsu_exc_ma_r, _T_560) @[dec_tlu_ctl.scala 701:23] + node _T_562 = not(take_nmi) @[dec_tlu_ctl.scala 701:41] + node _T_563 = and(_T_561, _T_562) @[dec_tlu_ctl.scala 701:39] + node _T_564 = bits(_T_563, 0, 0) @[dec_tlu_ctl.scala 701:52] + node _T_565 = not(lsu_exc_st_r) @[dec_tlu_ctl.scala 702:26] + node _T_566 = and(lsu_exc_acc_r, _T_565) @[dec_tlu_ctl.scala 702:24] + node _T_567 = not(take_nmi) @[dec_tlu_ctl.scala 702:42] + node _T_568 = and(_T_566, _T_567) @[dec_tlu_ctl.scala 702:40] + node _T_569 = bits(_T_568, 0, 0) @[dec_tlu_ctl.scala 702:53] + node _T_570 = and(lsu_exc_ma_r, lsu_exc_st_r) @[dec_tlu_ctl.scala 703:23] + node _T_571 = not(take_nmi) @[dec_tlu_ctl.scala 703:40] + node _T_572 = and(_T_570, _T_571) @[dec_tlu_ctl.scala 703:38] + node _T_573 = bits(_T_572, 0, 0) @[dec_tlu_ctl.scala 703:51] + node _T_574 = and(lsu_exc_acc_r, lsu_exc_st_r) @[dec_tlu_ctl.scala 704:24] + node _T_575 = not(take_nmi) @[dec_tlu_ctl.scala 704:41] + node _T_576 = and(_T_574, _T_575) @[dec_tlu_ctl.scala 704:39] + node _T_577 = bits(_T_576, 0, 0) @[dec_tlu_ctl.scala 704:52] node _T_578 = mux(_T_531, UInt<5>("h0b"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_579 = mux(_T_534, UInt<5>("h07"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_580 = mux(_T_537, UInt<5>("h03"), UInt<1>("h00")) @[Mux.scala 27:72] @@ -78928,281 +78918,281 @@ circuit quasar : node _T_604 = or(_T_603, _T_591) @[Mux.scala 27:72] wire exc_cause_r : UInt<5> @[Mux.scala 27:72] exc_cause_r <= _T_604 @[Mux.scala 27:72] - node _T_605 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 717:24] - node _T_606 = and(_T_605, mstatus_mie_ns) @[dec_tlu_ctl.scala 717:49] - node _T_607 = bits(mip, 2, 2) @[dec_tlu_ctl.scala 717:71] - node _T_608 = and(_T_606, _T_607) @[dec_tlu_ctl.scala 717:66] - node _T_609 = bits(mie_ns, 2, 2) @[dec_tlu_ctl.scala 717:92] - node _T_610 = and(_T_608, _T_609) @[dec_tlu_ctl.scala 717:84] - mhwakeup_ready <= _T_610 @[dec_tlu_ctl.scala 717:20] - node _T_611 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 718:23] - node _T_612 = and(_T_611, mstatus_mie_ns) @[dec_tlu_ctl.scala 718:48] - node _T_613 = bits(mip, 2, 2) @[dec_tlu_ctl.scala 718:70] - node _T_614 = and(_T_612, _T_613) @[dec_tlu_ctl.scala 718:65] - node _T_615 = bits(mie_ns, 2, 2) @[dec_tlu_ctl.scala 718:91] - node _T_616 = and(_T_614, _T_615) @[dec_tlu_ctl.scala 718:83] - node _T_617 = not(ignore_ext_int_due_to_lsu_stall) @[dec_tlu_ctl.scala 718:104] - node _T_618 = and(_T_616, _T_617) @[dec_tlu_ctl.scala 718:102] - ext_int_ready <= _T_618 @[dec_tlu_ctl.scala 718:20] - node _T_619 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 719:23] - node _T_620 = and(_T_619, mstatus_mie_ns) @[dec_tlu_ctl.scala 719:48] - node _T_621 = bits(mip, 5, 5) @[dec_tlu_ctl.scala 719:70] - node _T_622 = and(_T_620, _T_621) @[dec_tlu_ctl.scala 719:65] - node _T_623 = bits(mie_ns, 5, 5) @[dec_tlu_ctl.scala 719:91] - node _T_624 = and(_T_622, _T_623) @[dec_tlu_ctl.scala 719:83] - ce_int_ready <= _T_624 @[dec_tlu_ctl.scala 719:20] - node _T_625 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 720:23] - node _T_626 = and(_T_625, mstatus_mie_ns) @[dec_tlu_ctl.scala 720:48] - node _T_627 = bits(mip, 0, 0) @[dec_tlu_ctl.scala 720:70] - node _T_628 = and(_T_626, _T_627) @[dec_tlu_ctl.scala 720:65] - node _T_629 = bits(mie_ns, 0, 0) @[dec_tlu_ctl.scala 720:91] - node _T_630 = and(_T_628, _T_629) @[dec_tlu_ctl.scala 720:83] - soft_int_ready <= _T_630 @[dec_tlu_ctl.scala 720:20] - node _T_631 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 721:23] - node _T_632 = and(_T_631, mstatus_mie_ns) @[dec_tlu_ctl.scala 721:48] - node _T_633 = bits(mip, 1, 1) @[dec_tlu_ctl.scala 721:70] - node _T_634 = and(_T_632, _T_633) @[dec_tlu_ctl.scala 721:65] - node _T_635 = bits(mie_ns, 1, 1) @[dec_tlu_ctl.scala 721:91] - node _T_636 = and(_T_634, _T_635) @[dec_tlu_ctl.scala 721:83] - timer_int_ready <= _T_636 @[dec_tlu_ctl.scala 721:20] - node _T_637 = bits(mie_ns, 4, 4) @[dec_tlu_ctl.scala 724:57] - node int_timer0_int_possible = and(mstatus_mie_ns, _T_637) @[dec_tlu_ctl.scala 724:49] - node _T_638 = bits(mip, 4, 4) @[dec_tlu_ctl.scala 725:34] - node int_timer0_int_ready = and(_T_638, int_timer0_int_possible) @[dec_tlu_ctl.scala 725:47] - node _T_639 = bits(mie_ns, 3, 3) @[dec_tlu_ctl.scala 726:57] - node int_timer1_int_possible = and(mstatus_mie_ns, _T_639) @[dec_tlu_ctl.scala 726:49] - node _T_640 = bits(mip, 3, 3) @[dec_tlu_ctl.scala 727:34] - node int_timer1_int_ready = and(_T_640, int_timer1_int_possible) @[dec_tlu_ctl.scala 727:47] - node _T_641 = or(io.dec_csr_stall_int_ff, synchronous_flush_r) @[dec_tlu_ctl.scala 731:52] - node _T_642 = or(_T_641, exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 731:74] - node int_timer_stalled = or(_T_642, mret_r) @[dec_tlu_ctl.scala 731:98] - node _T_643 = or(pmu_fw_tlu_halted_f, int_timer_stalled) @[dec_tlu_ctl.scala 733:72] - node _T_644 = and(int_timer0_int_ready, _T_643) @[dec_tlu_ctl.scala 733:49] - node _T_645 = and(int_timer0_int_possible, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 733:121] - node _T_646 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 733:147] - node _T_647 = and(_T_645, _T_646) @[dec_tlu_ctl.scala 733:145] - node _T_648 = not(take_ext_int_start) @[dec_tlu_ctl.scala 733:168] - node _T_649 = and(_T_647, _T_648) @[dec_tlu_ctl.scala 733:166] - node _T_650 = not(debug_mode_status) @[dec_tlu_ctl.scala 733:190] - node _T_651 = and(_T_649, _T_650) @[dec_tlu_ctl.scala 733:188] - node _T_652 = or(_T_644, _T_651) @[dec_tlu_ctl.scala 733:94] - int_timer0_int_hold <= _T_652 @[dec_tlu_ctl.scala 733:24] - node _T_653 = or(pmu_fw_tlu_halted_f, int_timer_stalled) @[dec_tlu_ctl.scala 734:72] - node _T_654 = and(int_timer1_int_ready, _T_653) @[dec_tlu_ctl.scala 734:49] - node _T_655 = and(int_timer1_int_possible, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 734:121] - node _T_656 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 734:147] - node _T_657 = and(_T_655, _T_656) @[dec_tlu_ctl.scala 734:145] - node _T_658 = not(take_ext_int_start) @[dec_tlu_ctl.scala 734:168] - node _T_659 = and(_T_657, _T_658) @[dec_tlu_ctl.scala 734:166] - node _T_660 = not(debug_mode_status) @[dec_tlu_ctl.scala 734:190] - node _T_661 = and(_T_659, _T_660) @[dec_tlu_ctl.scala 734:188] - node _T_662 = or(_T_654, _T_661) @[dec_tlu_ctl.scala 734:94] - int_timer1_int_hold <= _T_662 @[dec_tlu_ctl.scala 734:24] - node _T_663 = not(dcsr_single_step_running) @[dec_tlu_ctl.scala 736:59] - node _T_664 = and(debug_mode_status, _T_663) @[dec_tlu_ctl.scala 736:57] - internal_dbg_halt_timers <= _T_664 @[dec_tlu_ctl.scala 736:29] - node _T_665 = not(dcsr_single_step_running) @[dec_tlu_ctl.scala 738:55] - node _T_666 = or(_T_665, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 738:81] - node _T_667 = and(internal_dbg_halt_mode, _T_666) @[dec_tlu_ctl.scala 738:52] - node _T_668 = or(_T_667, internal_pmu_fw_halt_mode) @[dec_tlu_ctl.scala 738:107] - node _T_669 = or(_T_668, i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 738:135] - node _T_670 = or(_T_669, take_nmi) @[dec_tlu_ctl.scala 738:155] - node _T_671 = or(_T_670, ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 738:166] - node _T_672 = or(_T_671, synchronous_flush_r) @[dec_tlu_ctl.scala 738:191] - node _T_673 = or(_T_672, exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 738:214] - node _T_674 = or(_T_673, mret_r) @[dec_tlu_ctl.scala 738:238] - node block_interrupts = or(_T_674, ext_int_freeze_d1) @[dec_tlu_ctl.scala 738:247] - reg _T_675 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 742:62] - _T_675 <= take_ext_int_start @[dec_tlu_ctl.scala 742:62] - take_ext_int_start_d1 <= _T_675 @[dec_tlu_ctl.scala 742:30] - reg _T_676 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 743:62] - _T_676 <= take_ext_int_start_d1 @[dec_tlu_ctl.scala 743:62] - take_ext_int_start_d2 <= _T_676 @[dec_tlu_ctl.scala 743:30] - reg _T_677 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 744:62] - _T_677 <= take_ext_int_start_d2 @[dec_tlu_ctl.scala 744:62] - take_ext_int_start_d3 <= _T_677 @[dec_tlu_ctl.scala 744:30] - reg _T_678 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 745:66] - _T_678 <= ext_int_freeze @[dec_tlu_ctl.scala 745:66] - ext_int_freeze_d1 <= _T_678 @[dec_tlu_ctl.scala 745:34] - node _T_679 = not(block_interrupts) @[dec_tlu_ctl.scala 746:47] - node _T_680 = and(ext_int_ready, _T_679) @[dec_tlu_ctl.scala 746:45] - take_ext_int_start <= _T_680 @[dec_tlu_ctl.scala 746:28] - node _T_681 = or(take_ext_int_start, take_ext_int_start_d1) @[dec_tlu_ctl.scala 748:46] - node _T_682 = or(_T_681, take_ext_int_start_d2) @[dec_tlu_ctl.scala 748:70] - node _T_683 = or(_T_682, take_ext_int_start_d3) @[dec_tlu_ctl.scala 748:94] - ext_int_freeze <= _T_683 @[dec_tlu_ctl.scala 748:24] - node _T_684 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 749:67] - node _T_685 = not(_T_684) @[dec_tlu_ctl.scala 749:49] - node _T_686 = and(take_ext_int_start_d3, _T_685) @[dec_tlu_ctl.scala 749:47] - take_ext_int <= _T_686 @[dec_tlu_ctl.scala 749:22] - node _T_687 = and(csr_pkt.csr_meicpct, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 750:49] - fast_int_meicpct <= _T_687 @[dec_tlu_ctl.scala 750:26] - ignore_ext_int_due_to_lsu_stall <= io.lsu_fastint_stall_any @[dec_tlu_ctl.scala 751:41] - node _T_688 = not(ext_int_ready) @[dec_tlu_ctl.scala 764:35] - node _T_689 = and(ce_int_ready, _T_688) @[dec_tlu_ctl.scala 764:33] - node _T_690 = not(block_interrupts) @[dec_tlu_ctl.scala 764:52] - node _T_691 = and(_T_689, _T_690) @[dec_tlu_ctl.scala 764:50] - take_ce_int <= _T_691 @[dec_tlu_ctl.scala 764:17] - node _T_692 = not(ext_int_ready) @[dec_tlu_ctl.scala 765:38] - node _T_693 = and(soft_int_ready, _T_692) @[dec_tlu_ctl.scala 765:36] - node _T_694 = not(ce_int_ready) @[dec_tlu_ctl.scala 765:55] - node _T_695 = and(_T_693, _T_694) @[dec_tlu_ctl.scala 765:53] - node _T_696 = not(block_interrupts) @[dec_tlu_ctl.scala 765:71] - node _T_697 = and(_T_695, _T_696) @[dec_tlu_ctl.scala 765:69] - take_soft_int <= _T_697 @[dec_tlu_ctl.scala 765:18] - node _T_698 = not(soft_int_ready) @[dec_tlu_ctl.scala 766:40] - node _T_699 = and(timer_int_ready, _T_698) @[dec_tlu_ctl.scala 766:38] - node _T_700 = not(ext_int_ready) @[dec_tlu_ctl.scala 766:58] - node _T_701 = and(_T_699, _T_700) @[dec_tlu_ctl.scala 766:56] - node _T_702 = not(ce_int_ready) @[dec_tlu_ctl.scala 766:75] - node _T_703 = and(_T_701, _T_702) @[dec_tlu_ctl.scala 766:73] - node _T_704 = not(block_interrupts) @[dec_tlu_ctl.scala 766:91] - node _T_705 = and(_T_703, _T_704) @[dec_tlu_ctl.scala 766:89] - take_timer_int <= _T_705 @[dec_tlu_ctl.scala 766:19] - node _T_706 = or(int_timer0_int_ready, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 767:49] - node _T_707 = and(_T_706, int_timer0_int_possible) @[dec_tlu_ctl.scala 767:74] - node _T_708 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 767:102] - node _T_709 = and(_T_707, _T_708) @[dec_tlu_ctl.scala 767:100] - node _T_710 = not(timer_int_ready) @[dec_tlu_ctl.scala 767:129] - node _T_711 = and(_T_709, _T_710) @[dec_tlu_ctl.scala 767:127] - node _T_712 = not(soft_int_ready) @[dec_tlu_ctl.scala 767:148] - node _T_713 = and(_T_711, _T_712) @[dec_tlu_ctl.scala 767:146] - node _T_714 = not(ext_int_ready) @[dec_tlu_ctl.scala 767:166] - node _T_715 = and(_T_713, _T_714) @[dec_tlu_ctl.scala 767:164] - node _T_716 = not(ce_int_ready) @[dec_tlu_ctl.scala 767:183] - node _T_717 = and(_T_715, _T_716) @[dec_tlu_ctl.scala 767:181] - node _T_718 = not(block_interrupts) @[dec_tlu_ctl.scala 767:199] - node _T_719 = and(_T_717, _T_718) @[dec_tlu_ctl.scala 767:197] - take_int_timer0_int <= _T_719 @[dec_tlu_ctl.scala 767:24] - node _T_720 = or(int_timer1_int_ready, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 768:49] - node _T_721 = and(_T_720, int_timer1_int_possible) @[dec_tlu_ctl.scala 768:74] - node _T_722 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 768:102] - node _T_723 = and(_T_721, _T_722) @[dec_tlu_ctl.scala 768:100] - node _T_724 = or(int_timer0_int_ready, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 768:152] - node _T_725 = not(_T_724) @[dec_tlu_ctl.scala 768:129] - node _T_726 = and(_T_723, _T_725) @[dec_tlu_ctl.scala 768:127] - node _T_727 = not(timer_int_ready) @[dec_tlu_ctl.scala 768:179] - node _T_728 = and(_T_726, _T_727) @[dec_tlu_ctl.scala 768:177] - node _T_729 = not(soft_int_ready) @[dec_tlu_ctl.scala 768:198] - node _T_730 = and(_T_728, _T_729) @[dec_tlu_ctl.scala 768:196] - node _T_731 = not(ext_int_ready) @[dec_tlu_ctl.scala 768:216] - node _T_732 = and(_T_730, _T_731) @[dec_tlu_ctl.scala 768:214] - node _T_733 = not(ce_int_ready) @[dec_tlu_ctl.scala 768:233] - node _T_734 = and(_T_732, _T_733) @[dec_tlu_ctl.scala 768:231] - node _T_735 = not(block_interrupts) @[dec_tlu_ctl.scala 768:249] - node _T_736 = and(_T_734, _T_735) @[dec_tlu_ctl.scala 768:247] - take_int_timer1_int <= _T_736 @[dec_tlu_ctl.scala 768:24] - node _T_737 = and(reset_delayed, io.mpc_reset_run_req) @[dec_tlu_ctl.scala 769:32] - take_reset <= _T_737 @[dec_tlu_ctl.scala 769:15] - node _T_738 = not(internal_pmu_fw_halt_mode) @[dec_tlu_ctl.scala 770:35] - node _T_739 = and(nmi_int_detected, _T_738) @[dec_tlu_ctl.scala 770:33] - node _T_740 = not(internal_dbg_halt_mode) @[dec_tlu_ctl.scala 770:65] - node _T_741 = bits(dcsr, 11, 11) @[dec_tlu_ctl.scala 770:125] - node _T_742 = and(dcsr_single_step_running_f, _T_741) @[dec_tlu_ctl.scala 770:119] - node _T_743 = not(io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 770:141] - node _T_744 = and(_T_742, _T_743) @[dec_tlu_ctl.scala 770:139] - node _T_745 = not(dcsr_single_step_done_f) @[dec_tlu_ctl.scala 770:166] - node _T_746 = and(_T_744, _T_745) @[dec_tlu_ctl.scala 770:164] - node _T_747 = or(_T_740, _T_746) @[dec_tlu_ctl.scala 770:89] - node _T_748 = and(_T_739, _T_747) @[dec_tlu_ctl.scala 770:62] - node _T_749 = not(synchronous_flush_r) @[dec_tlu_ctl.scala 770:195] - node _T_750 = and(_T_748, _T_749) @[dec_tlu_ctl.scala 770:193] - node _T_751 = not(mret_r) @[dec_tlu_ctl.scala 770:218] - node _T_752 = and(_T_750, _T_751) @[dec_tlu_ctl.scala 770:216] - node _T_753 = not(take_reset) @[dec_tlu_ctl.scala 770:228] - node _T_754 = and(_T_752, _T_753) @[dec_tlu_ctl.scala 770:226] - node _T_755 = not(ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 770:242] - node _T_756 = and(_T_754, _T_755) @[dec_tlu_ctl.scala 770:240] - node _T_757 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 770:269] - node _T_758 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 770:332] - node _T_759 = and(take_ext_int_start_d3, _T_758) @[dec_tlu_ctl.scala 770:313] - node _T_760 = or(_T_757, _T_759) @[dec_tlu_ctl.scala 770:288] - node _T_761 = and(_T_756, _T_760) @[dec_tlu_ctl.scala 770:266] - take_nmi <= _T_761 @[dec_tlu_ctl.scala 770:13] - node _T_762 = or(take_ext_int, take_timer_int) @[dec_tlu_ctl.scala 773:38] - node _T_763 = or(_T_762, take_soft_int) @[dec_tlu_ctl.scala 773:55] - node _T_764 = or(_T_763, take_nmi) @[dec_tlu_ctl.scala 773:71] - node _T_765 = or(_T_764, take_ce_int) @[dec_tlu_ctl.scala 773:82] - node _T_766 = or(_T_765, take_int_timer0_int) @[dec_tlu_ctl.scala 773:96] - node _T_767 = or(_T_766, take_int_timer1_int) @[dec_tlu_ctl.scala 773:118] - interrupt_valid_r <= _T_767 @[dec_tlu_ctl.scala 773:22] - node _T_768 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 778:34] + node _T_605 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 715:23] + node _T_606 = and(_T_605, mstatus_mie_ns) @[dec_tlu_ctl.scala 715:48] + node _T_607 = bits(mip, 2, 2) @[dec_tlu_ctl.scala 715:70] + node _T_608 = and(_T_606, _T_607) @[dec_tlu_ctl.scala 715:65] + node _T_609 = bits(mie_ns, 2, 2) @[dec_tlu_ctl.scala 715:91] + node _T_610 = and(_T_608, _T_609) @[dec_tlu_ctl.scala 715:83] + mhwakeup_ready <= _T_610 @[dec_tlu_ctl.scala 715:20] + node _T_611 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 716:23] + node _T_612 = and(_T_611, mstatus_mie_ns) @[dec_tlu_ctl.scala 716:48] + node _T_613 = bits(mip, 2, 2) @[dec_tlu_ctl.scala 716:70] + node _T_614 = and(_T_612, _T_613) @[dec_tlu_ctl.scala 716:65] + node _T_615 = bits(mie_ns, 2, 2) @[dec_tlu_ctl.scala 716:91] + node _T_616 = and(_T_614, _T_615) @[dec_tlu_ctl.scala 716:83] + node _T_617 = not(ignore_ext_int_due_to_lsu_stall) @[dec_tlu_ctl.scala 716:104] + node _T_618 = and(_T_616, _T_617) @[dec_tlu_ctl.scala 716:102] + ext_int_ready <= _T_618 @[dec_tlu_ctl.scala 716:20] + node _T_619 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 717:23] + node _T_620 = and(_T_619, mstatus_mie_ns) @[dec_tlu_ctl.scala 717:48] + node _T_621 = bits(mip, 5, 5) @[dec_tlu_ctl.scala 717:70] + node _T_622 = and(_T_620, _T_621) @[dec_tlu_ctl.scala 717:65] + node _T_623 = bits(mie_ns, 5, 5) @[dec_tlu_ctl.scala 717:91] + node _T_624 = and(_T_622, _T_623) @[dec_tlu_ctl.scala 717:83] + ce_int_ready <= _T_624 @[dec_tlu_ctl.scala 717:20] + node _T_625 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 718:23] + node _T_626 = and(_T_625, mstatus_mie_ns) @[dec_tlu_ctl.scala 718:48] + node _T_627 = bits(mip, 0, 0) @[dec_tlu_ctl.scala 718:70] + node _T_628 = and(_T_626, _T_627) @[dec_tlu_ctl.scala 718:65] + node _T_629 = bits(mie_ns, 0, 0) @[dec_tlu_ctl.scala 718:91] + node _T_630 = and(_T_628, _T_629) @[dec_tlu_ctl.scala 718:83] + soft_int_ready <= _T_630 @[dec_tlu_ctl.scala 718:20] + node _T_631 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 719:23] + node _T_632 = and(_T_631, mstatus_mie_ns) @[dec_tlu_ctl.scala 719:48] + node _T_633 = bits(mip, 1, 1) @[dec_tlu_ctl.scala 719:70] + node _T_634 = and(_T_632, _T_633) @[dec_tlu_ctl.scala 719:65] + node _T_635 = bits(mie_ns, 1, 1) @[dec_tlu_ctl.scala 719:91] + node _T_636 = and(_T_634, _T_635) @[dec_tlu_ctl.scala 719:83] + timer_int_ready <= _T_636 @[dec_tlu_ctl.scala 719:20] + node _T_637 = bits(mie_ns, 4, 4) @[dec_tlu_ctl.scala 722:57] + node int_timer0_int_possible = and(mstatus_mie_ns, _T_637) @[dec_tlu_ctl.scala 722:49] + node _T_638 = bits(mip, 4, 4) @[dec_tlu_ctl.scala 723:34] + node int_timer0_int_ready = and(_T_638, int_timer0_int_possible) @[dec_tlu_ctl.scala 723:47] + node _T_639 = bits(mie_ns, 3, 3) @[dec_tlu_ctl.scala 724:57] + node int_timer1_int_possible = and(mstatus_mie_ns, _T_639) @[dec_tlu_ctl.scala 724:49] + node _T_640 = bits(mip, 3, 3) @[dec_tlu_ctl.scala 725:34] + node int_timer1_int_ready = and(_T_640, int_timer1_int_possible) @[dec_tlu_ctl.scala 725:47] + node _T_641 = or(io.dec_csr_stall_int_ff, synchronous_flush_r) @[dec_tlu_ctl.scala 729:52] + node _T_642 = or(_T_641, exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 729:74] + node int_timer_stalled = or(_T_642, mret_r) @[dec_tlu_ctl.scala 729:98] + node _T_643 = or(pmu_fw_tlu_halted_f, int_timer_stalled) @[dec_tlu_ctl.scala 731:72] + node _T_644 = and(int_timer0_int_ready, _T_643) @[dec_tlu_ctl.scala 731:49] + node _T_645 = and(int_timer0_int_possible, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 731:121] + node _T_646 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 731:147] + node _T_647 = and(_T_645, _T_646) @[dec_tlu_ctl.scala 731:145] + node _T_648 = not(take_ext_int_start) @[dec_tlu_ctl.scala 731:168] + node _T_649 = and(_T_647, _T_648) @[dec_tlu_ctl.scala 731:166] + node _T_650 = not(debug_mode_status) @[dec_tlu_ctl.scala 731:190] + node _T_651 = and(_T_649, _T_650) @[dec_tlu_ctl.scala 731:188] + node _T_652 = or(_T_644, _T_651) @[dec_tlu_ctl.scala 731:94] + int_timer0_int_hold <= _T_652 @[dec_tlu_ctl.scala 731:24] + node _T_653 = or(pmu_fw_tlu_halted_f, int_timer_stalled) @[dec_tlu_ctl.scala 732:72] + node _T_654 = and(int_timer1_int_ready, _T_653) @[dec_tlu_ctl.scala 732:49] + node _T_655 = and(int_timer1_int_possible, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 732:121] + node _T_656 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 732:147] + node _T_657 = and(_T_655, _T_656) @[dec_tlu_ctl.scala 732:145] + node _T_658 = not(take_ext_int_start) @[dec_tlu_ctl.scala 732:168] + node _T_659 = and(_T_657, _T_658) @[dec_tlu_ctl.scala 732:166] + node _T_660 = not(debug_mode_status) @[dec_tlu_ctl.scala 732:190] + node _T_661 = and(_T_659, _T_660) @[dec_tlu_ctl.scala 732:188] + node _T_662 = or(_T_654, _T_661) @[dec_tlu_ctl.scala 732:94] + int_timer1_int_hold <= _T_662 @[dec_tlu_ctl.scala 732:24] + node _T_663 = not(dcsr_single_step_running) @[dec_tlu_ctl.scala 734:59] + node _T_664 = and(debug_mode_status, _T_663) @[dec_tlu_ctl.scala 734:57] + internal_dbg_halt_timers <= _T_664 @[dec_tlu_ctl.scala 734:29] + node _T_665 = not(dcsr_single_step_running) @[dec_tlu_ctl.scala 736:55] + node _T_666 = or(_T_665, io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 736:81] + node _T_667 = and(internal_dbg_halt_mode, _T_666) @[dec_tlu_ctl.scala 736:52] + node _T_668 = or(_T_667, internal_pmu_fw_halt_mode) @[dec_tlu_ctl.scala 736:107] + node _T_669 = or(_T_668, i_cpu_halt_req_d1) @[dec_tlu_ctl.scala 736:135] + node _T_670 = or(_T_669, take_nmi) @[dec_tlu_ctl.scala 736:155] + node _T_671 = or(_T_670, ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 736:166] + node _T_672 = or(_T_671, synchronous_flush_r) @[dec_tlu_ctl.scala 736:191] + node _T_673 = or(_T_672, exc_or_int_valid_r_d1) @[dec_tlu_ctl.scala 736:214] + node _T_674 = or(_T_673, mret_r) @[dec_tlu_ctl.scala 736:238] + node block_interrupts = or(_T_674, ext_int_freeze_d1) @[dec_tlu_ctl.scala 736:247] + reg _T_675 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 740:74] + _T_675 <= take_ext_int_start @[dec_tlu_ctl.scala 740:74] + take_ext_int_start_d1 <= _T_675 @[dec_tlu_ctl.scala 740:41] + reg _T_676 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 741:74] + _T_676 <= take_ext_int_start_d1 @[dec_tlu_ctl.scala 741:74] + take_ext_int_start_d2 <= _T_676 @[dec_tlu_ctl.scala 741:41] + reg _T_677 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 742:74] + _T_677 <= take_ext_int_start_d2 @[dec_tlu_ctl.scala 742:74] + take_ext_int_start_d3 <= _T_677 @[dec_tlu_ctl.scala 742:41] + reg _T_678 : UInt, io.free_clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 743:90] + _T_678 <= ext_int_freeze @[dec_tlu_ctl.scala 743:90] + ext_int_freeze_d1 <= _T_678 @[dec_tlu_ctl.scala 743:57] + node _T_679 = not(block_interrupts) @[dec_tlu_ctl.scala 744:68] + node _T_680 = and(ext_int_ready, _T_679) @[dec_tlu_ctl.scala 744:66] + take_ext_int_start <= _T_680 @[dec_tlu_ctl.scala 744:49] + node _T_681 = or(take_ext_int_start, take_ext_int_start_d1) @[dec_tlu_ctl.scala 746:46] + node _T_682 = or(_T_681, take_ext_int_start_d2) @[dec_tlu_ctl.scala 746:70] + node _T_683 = or(_T_682, take_ext_int_start_d3) @[dec_tlu_ctl.scala 746:94] + ext_int_freeze <= _T_683 @[dec_tlu_ctl.scala 746:24] + node _T_684 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 747:67] + node _T_685 = not(_T_684) @[dec_tlu_ctl.scala 747:49] + node _T_686 = and(take_ext_int_start_d3, _T_685) @[dec_tlu_ctl.scala 747:47] + take_ext_int <= _T_686 @[dec_tlu_ctl.scala 747:22] + node _T_687 = and(csr_pkt.csr_meicpct, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 748:49] + fast_int_meicpct <= _T_687 @[dec_tlu_ctl.scala 748:26] + ignore_ext_int_due_to_lsu_stall <= io.lsu_fastint_stall_any @[dec_tlu_ctl.scala 749:41] + node _T_688 = not(ext_int_ready) @[dec_tlu_ctl.scala 762:35] + node _T_689 = and(ce_int_ready, _T_688) @[dec_tlu_ctl.scala 762:33] + node _T_690 = not(block_interrupts) @[dec_tlu_ctl.scala 762:52] + node _T_691 = and(_T_689, _T_690) @[dec_tlu_ctl.scala 762:50] + take_ce_int <= _T_691 @[dec_tlu_ctl.scala 762:17] + node _T_692 = not(ext_int_ready) @[dec_tlu_ctl.scala 763:38] + node _T_693 = and(soft_int_ready, _T_692) @[dec_tlu_ctl.scala 763:36] + node _T_694 = not(ce_int_ready) @[dec_tlu_ctl.scala 763:55] + node _T_695 = and(_T_693, _T_694) @[dec_tlu_ctl.scala 763:53] + node _T_696 = not(block_interrupts) @[dec_tlu_ctl.scala 763:71] + node _T_697 = and(_T_695, _T_696) @[dec_tlu_ctl.scala 763:69] + take_soft_int <= _T_697 @[dec_tlu_ctl.scala 763:18] + node _T_698 = not(soft_int_ready) @[dec_tlu_ctl.scala 764:40] + node _T_699 = and(timer_int_ready, _T_698) @[dec_tlu_ctl.scala 764:38] + node _T_700 = not(ext_int_ready) @[dec_tlu_ctl.scala 764:58] + node _T_701 = and(_T_699, _T_700) @[dec_tlu_ctl.scala 764:56] + node _T_702 = not(ce_int_ready) @[dec_tlu_ctl.scala 764:75] + node _T_703 = and(_T_701, _T_702) @[dec_tlu_ctl.scala 764:73] + node _T_704 = not(block_interrupts) @[dec_tlu_ctl.scala 764:91] + node _T_705 = and(_T_703, _T_704) @[dec_tlu_ctl.scala 764:89] + take_timer_int <= _T_705 @[dec_tlu_ctl.scala 764:19] + node _T_706 = or(int_timer0_int_ready, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 765:49] + node _T_707 = and(_T_706, int_timer0_int_possible) @[dec_tlu_ctl.scala 765:74] + node _T_708 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 765:102] + node _T_709 = and(_T_707, _T_708) @[dec_tlu_ctl.scala 765:100] + node _T_710 = not(timer_int_ready) @[dec_tlu_ctl.scala 765:129] + node _T_711 = and(_T_709, _T_710) @[dec_tlu_ctl.scala 765:127] + node _T_712 = not(soft_int_ready) @[dec_tlu_ctl.scala 765:148] + node _T_713 = and(_T_711, _T_712) @[dec_tlu_ctl.scala 765:146] + node _T_714 = not(ext_int_ready) @[dec_tlu_ctl.scala 765:166] + node _T_715 = and(_T_713, _T_714) @[dec_tlu_ctl.scala 765:164] + node _T_716 = not(ce_int_ready) @[dec_tlu_ctl.scala 765:183] + node _T_717 = and(_T_715, _T_716) @[dec_tlu_ctl.scala 765:181] + node _T_718 = not(block_interrupts) @[dec_tlu_ctl.scala 765:199] + node _T_719 = and(_T_717, _T_718) @[dec_tlu_ctl.scala 765:197] + take_int_timer0_int <= _T_719 @[dec_tlu_ctl.scala 765:24] + node _T_720 = or(int_timer1_int_ready, int_timer1_int_hold_f) @[dec_tlu_ctl.scala 766:49] + node _T_721 = and(_T_720, int_timer1_int_possible) @[dec_tlu_ctl.scala 766:74] + node _T_722 = not(io.dec_csr_stall_int_ff) @[dec_tlu_ctl.scala 766:102] + node _T_723 = and(_T_721, _T_722) @[dec_tlu_ctl.scala 766:100] + node _T_724 = or(int_timer0_int_ready, int_timer0_int_hold_f) @[dec_tlu_ctl.scala 766:152] + node _T_725 = not(_T_724) @[dec_tlu_ctl.scala 766:129] + node _T_726 = and(_T_723, _T_725) @[dec_tlu_ctl.scala 766:127] + node _T_727 = not(timer_int_ready) @[dec_tlu_ctl.scala 766:179] + node _T_728 = and(_T_726, _T_727) @[dec_tlu_ctl.scala 766:177] + node _T_729 = not(soft_int_ready) @[dec_tlu_ctl.scala 766:198] + node _T_730 = and(_T_728, _T_729) @[dec_tlu_ctl.scala 766:196] + node _T_731 = not(ext_int_ready) @[dec_tlu_ctl.scala 766:216] + node _T_732 = and(_T_730, _T_731) @[dec_tlu_ctl.scala 766:214] + node _T_733 = not(ce_int_ready) @[dec_tlu_ctl.scala 766:233] + node _T_734 = and(_T_732, _T_733) @[dec_tlu_ctl.scala 766:231] + node _T_735 = not(block_interrupts) @[dec_tlu_ctl.scala 766:249] + node _T_736 = and(_T_734, _T_735) @[dec_tlu_ctl.scala 766:247] + take_int_timer1_int <= _T_736 @[dec_tlu_ctl.scala 766:24] + node _T_737 = and(reset_delayed, io.mpc_reset_run_req) @[dec_tlu_ctl.scala 767:32] + take_reset <= _T_737 @[dec_tlu_ctl.scala 767:15] + node _T_738 = not(internal_pmu_fw_halt_mode) @[dec_tlu_ctl.scala 768:35] + node _T_739 = and(nmi_int_detected, _T_738) @[dec_tlu_ctl.scala 768:33] + node _T_740 = not(internal_dbg_halt_mode) @[dec_tlu_ctl.scala 768:65] + node _T_741 = bits(dcsr, 11, 11) @[dec_tlu_ctl.scala 768:125] + node _T_742 = and(dcsr_single_step_running_f, _T_741) @[dec_tlu_ctl.scala 768:119] + node _T_743 = not(io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 768:141] + node _T_744 = and(_T_742, _T_743) @[dec_tlu_ctl.scala 768:139] + node _T_745 = not(dcsr_single_step_done_f) @[dec_tlu_ctl.scala 768:166] + node _T_746 = and(_T_744, _T_745) @[dec_tlu_ctl.scala 768:164] + node _T_747 = or(_T_740, _T_746) @[dec_tlu_ctl.scala 768:89] + node _T_748 = and(_T_739, _T_747) @[dec_tlu_ctl.scala 768:62] + node _T_749 = not(synchronous_flush_r) @[dec_tlu_ctl.scala 768:195] + node _T_750 = and(_T_748, _T_749) @[dec_tlu_ctl.scala 768:193] + node _T_751 = not(mret_r) @[dec_tlu_ctl.scala 768:218] + node _T_752 = and(_T_750, _T_751) @[dec_tlu_ctl.scala 768:216] + node _T_753 = not(take_reset) @[dec_tlu_ctl.scala 768:228] + node _T_754 = and(_T_752, _T_753) @[dec_tlu_ctl.scala 768:226] + node _T_755 = not(ebreak_to_debug_mode_r) @[dec_tlu_ctl.scala 768:242] + node _T_756 = and(_T_754, _T_755) @[dec_tlu_ctl.scala 768:240] + node _T_757 = not(ext_int_freeze_d1) @[dec_tlu_ctl.scala 768:269] + node _T_758 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 768:332] + node _T_759 = and(take_ext_int_start_d3, _T_758) @[dec_tlu_ctl.scala 768:313] + node _T_760 = or(_T_757, _T_759) @[dec_tlu_ctl.scala 768:288] + node _T_761 = and(_T_756, _T_760) @[dec_tlu_ctl.scala 768:266] + take_nmi <= _T_761 @[dec_tlu_ctl.scala 768:13] + node _T_762 = or(take_ext_int, take_timer_int) @[dec_tlu_ctl.scala 771:38] + node _T_763 = or(_T_762, take_soft_int) @[dec_tlu_ctl.scala 771:55] + node _T_764 = or(_T_763, take_nmi) @[dec_tlu_ctl.scala 771:71] + node _T_765 = or(_T_764, take_ce_int) @[dec_tlu_ctl.scala 771:82] + node _T_766 = or(_T_765, take_int_timer0_int) @[dec_tlu_ctl.scala 771:96] + node _T_767 = or(_T_766, take_int_timer1_int) @[dec_tlu_ctl.scala 771:118] + interrupt_valid_r <= _T_767 @[dec_tlu_ctl.scala 771:22] + node _T_768 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 776:34] node _T_769 = cat(_T_768, UInt<1>("h00")) @[Cat.scala 29:58] node _T_770 = cat(UInt<25>("h00"), exc_cause_r) @[Cat.scala 29:58] node _T_771 = cat(_T_770, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_772 = add(_T_769, _T_771) @[dec_tlu_ctl.scala 778:51] - node vectored_path = tail(_T_772, 1) @[dec_tlu_ctl.scala 778:51] - node _T_773 = bits(take_nmi, 0, 0) @[dec_tlu_ctl.scala 779:38] - node _T_774 = bits(mtvec, 0, 0) @[dec_tlu_ctl.scala 779:67] - node _T_775 = eq(_T_774, UInt<1>("h01")) @[dec_tlu_ctl.scala 779:71] - node _T_776 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 779:104] + node _T_772 = add(_T_769, _T_771) @[dec_tlu_ctl.scala 776:51] + node vectored_path = tail(_T_772, 1) @[dec_tlu_ctl.scala 776:51] + node _T_773 = bits(take_nmi, 0, 0) @[dec_tlu_ctl.scala 777:38] + node _T_774 = bits(mtvec, 0, 0) @[dec_tlu_ctl.scala 777:67] + node _T_775 = eq(_T_774, UInt<1>("h01")) @[dec_tlu_ctl.scala 777:71] + node _T_776 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 777:104] node _T_777 = cat(_T_776, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_778 = mux(_T_775, vectored_path, _T_777) @[dec_tlu_ctl.scala 779:61] - node interrupt_path = mux(_T_773, io.nmi_vec, _T_778) @[dec_tlu_ctl.scala 779:28] - node _T_779 = or(lsu_i0_rfnpc_r, fence_i_r) @[dec_tlu_ctl.scala 780:36] - node _T_780 = or(_T_779, iccm_repair_state_rfnpc) @[dec_tlu_ctl.scala 780:48] - node _T_781 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 780:96] - node _T_782 = and(i_cpu_run_req_d1, _T_781) @[dec_tlu_ctl.scala 780:94] - node _T_783 = or(_T_780, _T_782) @[dec_tlu_ctl.scala 780:74] - node _T_784 = not(io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 780:131] - node _T_785 = and(rfpc_i0_r, _T_784) @[dec_tlu_ctl.scala 780:129] - node sel_npc_r = or(_T_783, _T_785) @[dec_tlu_ctl.scala 780:116] - node _T_786 = and(i_cpu_run_req_d1, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 781:43] - node sel_npc_resume = or(_T_786, pause_expired_r) @[dec_tlu_ctl.scala 781:66] - node _T_787 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 782:65] - node _T_788 = not(_T_787) @[dec_tlu_ctl.scala 782:47] - node sel_fir_addr = and(take_ext_int_start_d3, _T_788) @[dec_tlu_ctl.scala 782:45] - node _T_789 = or(i0_exception_valid_r, rfpc_i0_r) @[dec_tlu_ctl.scala 783:49] - node _T_790 = or(_T_789, lsu_exc_valid_r) @[dec_tlu_ctl.scala 783:61] - node _T_791 = or(_T_790, fence_i_r) @[dec_tlu_ctl.scala 783:79] - node _T_792 = or(_T_791, lsu_i0_rfnpc_r) @[dec_tlu_ctl.scala 783:91] - node _T_793 = or(_T_792, iccm_repair_state_rfnpc) @[dec_tlu_ctl.scala 783:108] - node _T_794 = or(_T_793, debug_resume_req_f) @[dec_tlu_ctl.scala 783:135] - node _T_795 = or(_T_794, sel_npc_resume) @[dec_tlu_ctl.scala 783:157] - node _T_796 = or(_T_795, dec_tlu_wr_pause_r_d1) @[dec_tlu_ctl.scala 783:175] - node _T_797 = or(_T_796, i0_trigger_hit_r) @[dec_tlu_ctl.scala 783:201] - synchronous_flush_r <= _T_797 @[dec_tlu_ctl.scala 783:25] - node _T_798 = or(interrupt_valid_r, mret_r) @[dec_tlu_ctl.scala 784:43] - node _T_799 = or(_T_798, synchronous_flush_r) @[dec_tlu_ctl.scala 784:52] - node _T_800 = or(_T_799, take_halt) @[dec_tlu_ctl.scala 784:74] - node _T_801 = or(_T_800, take_reset) @[dec_tlu_ctl.scala 784:86] - node _T_802 = or(_T_801, take_ext_int_start) @[dec_tlu_ctl.scala 784:99] - tlu_flush_lower_r <= _T_802 @[dec_tlu_ctl.scala 784:22] - node _T_803 = bits(take_reset, 0, 0) @[dec_tlu_ctl.scala 786:42] - node _T_804 = bits(sel_fir_addr, 0, 0) @[dec_tlu_ctl.scala 787:72] - node _T_805 = eq(take_nmi, UInt<1>("h00")) @[dec_tlu_ctl.scala 788:66] - node _T_806 = eq(sel_npc_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 788:84] - node _T_807 = and(_T_805, _T_806) @[dec_tlu_ctl.scala 788:73] - node _T_808 = eq(take_nmi, UInt<1>("h00")) @[dec_tlu_ctl.scala 789:66] - node _T_809 = eq(rfpc_i0_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 789:84] - node _T_810 = and(_T_808, _T_809) @[dec_tlu_ctl.scala 789:73] - node _T_811 = eq(io.dec_tlu_i0_valid_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 789:114] - node _T_812 = and(_T_810, _T_811) @[dec_tlu_ctl.scala 789:91] - node _T_813 = eq(sel_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 789:132] - node _T_814 = and(_T_812, _T_813) @[dec_tlu_ctl.scala 789:121] - node _T_815 = eq(interrupt_valid_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 790:75] - node _T_816 = eq(sel_fir_addr, UInt<1>("h00")) @[dec_tlu_ctl.scala 790:96] - node _T_817 = and(_T_815, _T_816) @[dec_tlu_ctl.scala 790:82] - node _T_818 = or(i0_exception_valid_r, lsu_exc_valid_r) @[dec_tlu_ctl.scala 791:80] - node _T_819 = not(trigger_hit_dmode_r) @[dec_tlu_ctl.scala 791:120] - node _T_820 = and(i0_trigger_hit_r, _T_819) @[dec_tlu_ctl.scala 791:118] - node _T_821 = or(_T_818, _T_820) @[dec_tlu_ctl.scala 791:98] - node _T_822 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 791:145] - node _T_823 = and(_T_821, _T_822) @[dec_tlu_ctl.scala 791:143] - node _T_824 = not(sel_fir_addr) @[dec_tlu_ctl.scala 791:166] - node _T_825 = and(_T_823, _T_824) @[dec_tlu_ctl.scala 791:164] - node _T_826 = bits(_T_825, 0, 0) @[dec_tlu_ctl.scala 791:181] - node _T_827 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 791:205] + node _T_778 = mux(_T_775, vectored_path, _T_777) @[dec_tlu_ctl.scala 777:61] + node interrupt_path = mux(_T_773, io.nmi_vec, _T_778) @[dec_tlu_ctl.scala 777:28] + node _T_779 = or(lsu_i0_rfnpc_r, fence_i_r) @[dec_tlu_ctl.scala 778:36] + node _T_780 = or(_T_779, iccm_repair_state_rfnpc) @[dec_tlu_ctl.scala 778:48] + node _T_781 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 778:96] + node _T_782 = and(i_cpu_run_req_d1, _T_781) @[dec_tlu_ctl.scala 778:94] + node _T_783 = or(_T_780, _T_782) @[dec_tlu_ctl.scala 778:74] + node _T_784 = not(io.dec_tlu_i0_valid_r) @[dec_tlu_ctl.scala 778:131] + node _T_785 = and(rfpc_i0_r, _T_784) @[dec_tlu_ctl.scala 778:129] + node sel_npc_r = or(_T_783, _T_785) @[dec_tlu_ctl.scala 778:116] + node _T_786 = and(i_cpu_run_req_d1, pmu_fw_tlu_halted_f) @[dec_tlu_ctl.scala 779:43] + node sel_npc_resume = or(_T_786, pause_expired_r) @[dec_tlu_ctl.scala 779:66] + node _T_787 = orr(io.lsu_fir_error) @[dec_tlu_ctl.scala 780:65] + node _T_788 = not(_T_787) @[dec_tlu_ctl.scala 780:47] + node sel_fir_addr = and(take_ext_int_start_d3, _T_788) @[dec_tlu_ctl.scala 780:45] + node _T_789 = or(i0_exception_valid_r, rfpc_i0_r) @[dec_tlu_ctl.scala 781:49] + node _T_790 = or(_T_789, lsu_exc_valid_r) @[dec_tlu_ctl.scala 781:61] + node _T_791 = or(_T_790, fence_i_r) @[dec_tlu_ctl.scala 781:79] + node _T_792 = or(_T_791, lsu_i0_rfnpc_r) @[dec_tlu_ctl.scala 781:91] + node _T_793 = or(_T_792, iccm_repair_state_rfnpc) @[dec_tlu_ctl.scala 781:108] + node _T_794 = or(_T_793, debug_resume_req_f) @[dec_tlu_ctl.scala 781:135] + node _T_795 = or(_T_794, sel_npc_resume) @[dec_tlu_ctl.scala 781:157] + node _T_796 = or(_T_795, dec_tlu_wr_pause_r_d1) @[dec_tlu_ctl.scala 781:175] + node _T_797 = or(_T_796, i0_trigger_hit_r) @[dec_tlu_ctl.scala 781:201] + synchronous_flush_r <= _T_797 @[dec_tlu_ctl.scala 781:25] + node _T_798 = or(interrupt_valid_r, mret_r) @[dec_tlu_ctl.scala 782:43] + node _T_799 = or(_T_798, synchronous_flush_r) @[dec_tlu_ctl.scala 782:52] + node _T_800 = or(_T_799, take_halt) @[dec_tlu_ctl.scala 782:74] + node _T_801 = or(_T_800, take_reset) @[dec_tlu_ctl.scala 782:86] + node _T_802 = or(_T_801, take_ext_int_start) @[dec_tlu_ctl.scala 782:99] + tlu_flush_lower_r <= _T_802 @[dec_tlu_ctl.scala 782:22] + node _T_803 = bits(take_reset, 0, 0) @[dec_tlu_ctl.scala 784:42] + node _T_804 = bits(sel_fir_addr, 0, 0) @[dec_tlu_ctl.scala 785:72] + node _T_805 = eq(take_nmi, UInt<1>("h00")) @[dec_tlu_ctl.scala 786:66] + node _T_806 = eq(sel_npc_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 786:84] + node _T_807 = and(_T_805, _T_806) @[dec_tlu_ctl.scala 786:73] + node _T_808 = eq(take_nmi, UInt<1>("h00")) @[dec_tlu_ctl.scala 787:66] + node _T_809 = eq(rfpc_i0_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 787:84] + node _T_810 = and(_T_808, _T_809) @[dec_tlu_ctl.scala 787:73] + node _T_811 = eq(io.dec_tlu_i0_valid_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 787:114] + node _T_812 = and(_T_810, _T_811) @[dec_tlu_ctl.scala 787:91] + node _T_813 = eq(sel_npc_r, UInt<1>("h00")) @[dec_tlu_ctl.scala 787:132] + node _T_814 = and(_T_812, _T_813) @[dec_tlu_ctl.scala 787:121] + node _T_815 = eq(interrupt_valid_r, UInt<1>("h01")) @[dec_tlu_ctl.scala 788:75] + node _T_816 = eq(sel_fir_addr, UInt<1>("h00")) @[dec_tlu_ctl.scala 788:96] + node _T_817 = and(_T_815, _T_816) @[dec_tlu_ctl.scala 788:82] + node _T_818 = or(i0_exception_valid_r, lsu_exc_valid_r) @[dec_tlu_ctl.scala 789:80] + node _T_819 = not(trigger_hit_dmode_r) @[dec_tlu_ctl.scala 789:120] + node _T_820 = and(i0_trigger_hit_r, _T_819) @[dec_tlu_ctl.scala 789:118] + node _T_821 = or(_T_818, _T_820) @[dec_tlu_ctl.scala 789:98] + node _T_822 = not(interrupt_valid_r) @[dec_tlu_ctl.scala 789:145] + node _T_823 = and(_T_821, _T_822) @[dec_tlu_ctl.scala 789:143] + node _T_824 = not(sel_fir_addr) @[dec_tlu_ctl.scala 789:166] + node _T_825 = and(_T_823, _T_824) @[dec_tlu_ctl.scala 789:164] + node _T_826 = bits(_T_825, 0, 0) @[dec_tlu_ctl.scala 789:181] + node _T_827 = bits(mtvec, 30, 1) @[dec_tlu_ctl.scala 789:205] node _T_828 = cat(_T_827, UInt<1>("h00")) @[Cat.scala 29:58] - node _T_829 = not(take_nmi) @[dec_tlu_ctl.scala 792:58] - node _T_830 = and(_T_829, mret_r) @[dec_tlu_ctl.scala 792:68] - node _T_831 = bits(_T_830, 0, 0) @[dec_tlu_ctl.scala 792:78] - node _T_832 = not(take_nmi) @[dec_tlu_ctl.scala 793:58] - node _T_833 = and(_T_832, debug_resume_req_f) @[dec_tlu_ctl.scala 793:68] - node _T_834 = bits(_T_833, 0, 0) @[dec_tlu_ctl.scala 793:90] - node _T_835 = not(take_nmi) @[dec_tlu_ctl.scala 794:58] - node _T_836 = and(_T_835, sel_npc_resume) @[dec_tlu_ctl.scala 794:68] - node _T_837 = bits(_T_836, 0, 0) @[dec_tlu_ctl.scala 794:86] + node _T_829 = not(take_nmi) @[dec_tlu_ctl.scala 790:58] + node _T_830 = and(_T_829, mret_r) @[dec_tlu_ctl.scala 790:68] + node _T_831 = bits(_T_830, 0, 0) @[dec_tlu_ctl.scala 790:78] + node _T_832 = not(take_nmi) @[dec_tlu_ctl.scala 791:58] + node _T_833 = and(_T_832, debug_resume_req_f) @[dec_tlu_ctl.scala 791:68] + node _T_834 = bits(_T_833, 0, 0) @[dec_tlu_ctl.scala 791:90] + node _T_835 = not(take_nmi) @[dec_tlu_ctl.scala 792:58] + node _T_836 = and(_T_835, sel_npc_resume) @[dec_tlu_ctl.scala 792:68] + node _T_837 = bits(_T_836, 0, 0) @[dec_tlu_ctl.scala 792:86] node _T_838 = mux(_T_804, io.lsu_fir_addr, UInt<1>("h00")) @[Mux.scala 27:72] node _T_839 = mux(_T_807, npc_r, UInt<1>("h00")) @[Mux.scala 27:72] node _T_840 = mux(_T_814, io.dec_tlu_i0_pc_r, UInt<1>("h00")) @[Mux.scala 27:72] @@ -79220,461 +79210,461 @@ circuit quasar : node _T_852 = or(_T_851, _T_845) @[Mux.scala 27:72] wire _T_853 : UInt<31> @[Mux.scala 27:72] _T_853 <= _T_852 @[Mux.scala 27:72] - node tlu_flush_path_r = mux(_T_803, io.rst_vec, _T_853) @[dec_tlu_ctl.scala 786:30] - reg tlu_flush_path_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 797:64] - tlu_flush_path_r_d1 <= tlu_flush_path_r @[dec_tlu_ctl.scala 797:64] - io.dec_tlu_flush_lower_wb <= tlu_flush_lower_r_d1 @[dec_tlu_ctl.scala 799:41] - io.tlu_exu.dec_tlu_flush_lower_r <= tlu_flush_lower_r @[dec_tlu_ctl.scala 801:49] - io.tlu_exu.dec_tlu_flush_path_r <= tlu_flush_path_r @[dec_tlu_ctl.scala 802:49] - node _T_854 = or(lsu_exc_valid_r, i0_exception_valid_r) @[dec_tlu_ctl.scala 805:45] - node _T_855 = or(_T_854, interrupt_valid_r) @[dec_tlu_ctl.scala 805:68] - node _T_856 = not(trigger_hit_dmode_r) @[dec_tlu_ctl.scala 805:110] - node _T_857 = and(i0_trigger_hit_r, _T_856) @[dec_tlu_ctl.scala 805:108] - node exc_or_int_valid_r = or(_T_855, _T_857) @[dec_tlu_ctl.scala 805:88] - reg _T_858 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 807:90] - _T_858 <= interrupt_valid_r @[dec_tlu_ctl.scala 807:90] - interrupt_valid_r_d1 <= _T_858 @[dec_tlu_ctl.scala 807:57] - reg i0_exception_valid_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 808:89] - i0_exception_valid_r_d1 <= i0_exception_valid_r @[dec_tlu_ctl.scala 808:89] - reg _T_859 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 809:90] - _T_859 <= exc_or_int_valid_r @[dec_tlu_ctl.scala 809:90] - exc_or_int_valid_r_d1 <= _T_859 @[dec_tlu_ctl.scala 809:57] - reg exc_cause_wb : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 810:89] - exc_cause_wb <= exc_cause_r @[dec_tlu_ctl.scala 810:89] - node _T_860 = not(illegal_r) @[dec_tlu_ctl.scala 811:119] - node _T_861 = and(tlu_i0_commit_cmt, _T_860) @[dec_tlu_ctl.scala 811:117] - reg i0_valid_wb : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 811:97] - i0_valid_wb <= _T_861 @[dec_tlu_ctl.scala 811:97] - reg trigger_hit_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 812:89] - trigger_hit_r_d1 <= i0_trigger_hit_r @[dec_tlu_ctl.scala 812:89] - reg _T_862 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 813:98] - _T_862 <= take_nmi @[dec_tlu_ctl.scala 813:98] - take_nmi_r_d1 <= _T_862 @[dec_tlu_ctl.scala 813:65] - reg _T_863 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 814:90] - _T_863 <= pause_expired_r @[dec_tlu_ctl.scala 814:90] - pause_expired_wb <= _T_863 @[dec_tlu_ctl.scala 814:57] - inst csr of csr_tlu @[dec_tlu_ctl.scala 816:15] + node tlu_flush_path_r = mux(_T_803, io.rst_vec, _T_853) @[dec_tlu_ctl.scala 784:30] + reg tlu_flush_path_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 795:64] + tlu_flush_path_r_d1 <= tlu_flush_path_r @[dec_tlu_ctl.scala 795:64] + io.dec_tlu_flush_lower_wb <= tlu_flush_lower_r_d1 @[dec_tlu_ctl.scala 797:41] + io.tlu_exu.dec_tlu_flush_lower_r <= tlu_flush_lower_r @[dec_tlu_ctl.scala 798:49] + io.tlu_exu.dec_tlu_flush_path_r <= tlu_flush_path_r @[dec_tlu_ctl.scala 799:49] + node _T_854 = or(lsu_exc_valid_r, i0_exception_valid_r) @[dec_tlu_ctl.scala 802:45] + node _T_855 = or(_T_854, interrupt_valid_r) @[dec_tlu_ctl.scala 802:68] + node _T_856 = not(trigger_hit_dmode_r) @[dec_tlu_ctl.scala 802:110] + node _T_857 = and(i0_trigger_hit_r, _T_856) @[dec_tlu_ctl.scala 802:108] + node exc_or_int_valid_r = or(_T_855, _T_857) @[dec_tlu_ctl.scala 802:88] + reg _T_858 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 804:91] + _T_858 <= interrupt_valid_r @[dec_tlu_ctl.scala 804:91] + interrupt_valid_r_d1 <= _T_858 @[dec_tlu_ctl.scala 804:57] + reg i0_exception_valid_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 805:75] + i0_exception_valid_r_d1 <= i0_exception_valid_r @[dec_tlu_ctl.scala 805:75] + reg _T_859 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 806:91] + _T_859 <= exc_or_int_valid_r @[dec_tlu_ctl.scala 806:91] + exc_or_int_valid_r_d1 <= _T_859 @[dec_tlu_ctl.scala 806:57] + reg exc_cause_wb : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 807:91] + exc_cause_wb <= exc_cause_r @[dec_tlu_ctl.scala 807:91] + node _T_860 = not(illegal_r) @[dec_tlu_ctl.scala 808:121] + node _T_861 = and(tlu_i0_commit_cmt, _T_860) @[dec_tlu_ctl.scala 808:119] + reg i0_valid_wb : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 808:99] + i0_valid_wb <= _T_861 @[dec_tlu_ctl.scala 808:99] + reg trigger_hit_r_d1 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 809:83] + trigger_hit_r_d1 <= i0_trigger_hit_r @[dec_tlu_ctl.scala 809:83] + reg _T_862 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 810:107] + _T_862 <= take_nmi @[dec_tlu_ctl.scala 810:107] + take_nmi_r_d1 <= _T_862 @[dec_tlu_ctl.scala 810:73] + reg _T_863 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[dec_tlu_ctl.scala 811:91] + _T_863 <= pause_expired_r @[dec_tlu_ctl.scala 811:91] + pause_expired_wb <= _T_863 @[dec_tlu_ctl.scala 811:57] + inst csr of csr_tlu @[dec_tlu_ctl.scala 813:15] csr.clock <= clock csr.reset <= reset - csr.io.free_clk <= io.free_clk @[dec_tlu_ctl.scala 817:44] - csr.io.active_clk <= io.active_clk @[dec_tlu_ctl.scala 818:44] - csr.io.scan_mode <= io.scan_mode @[dec_tlu_ctl.scala 819:44] - csr.io.dec_csr_wrdata_r <= io.dec_csr_wrdata_r @[dec_tlu_ctl.scala 820:44] - csr.io.dec_csr_wraddr_r <= io.dec_csr_wraddr_r @[dec_tlu_ctl.scala 821:44] - csr.io.dec_csr_rdaddr_d <= io.dec_csr_rdaddr_d @[dec_tlu_ctl.scala 822:44] - csr.io.dec_csr_wen_unq_d <= io.dec_csr_wen_unq_d @[dec_tlu_ctl.scala 823:44] - csr.io.dec_i0_decode_d <= io.dec_i0_decode_d @[dec_tlu_ctl.scala 824:44] - csr.io.ifu_ic_debug_rd_data_valid <= io.tlu_mem.ifu_ic_debug_rd_data_valid @[dec_tlu_ctl.scala 825:44] - csr.io.ifu_pmu_bus_trxn <= io.tlu_mem.ifu_pmu_bus_trxn @[dec_tlu_ctl.scala 826:44] - csr.io.dma_iccm_stall_any <= io.tlu_dma.dma_iccm_stall_any @[dec_tlu_ctl.scala 827:44] - csr.io.dma_dccm_stall_any <= io.tlu_dma.dma_dccm_stall_any @[dec_tlu_ctl.scala 828:44] - csr.io.lsu_store_stall_any <= io.lsu_store_stall_any @[dec_tlu_ctl.scala 829:44] - csr.io.dec_pmu_presync_stall <= io.dec_pmu_presync_stall @[dec_tlu_ctl.scala 830:44] - csr.io.dec_pmu_postsync_stall <= io.dec_pmu_postsync_stall @[dec_tlu_ctl.scala 831:44] - csr.io.dec_pmu_decode_stall <= io.dec_pmu_decode_stall @[dec_tlu_ctl.scala 832:44] - csr.io.ifu_pmu_fetch_stall <= io.tlu_ifc.ifu_pmu_fetch_stall @[dec_tlu_ctl.scala 833:44] - csr.io.dec_tlu_packet_r.pmu_lsu_misaligned <= io.dec_tlu_packet_r.pmu_lsu_misaligned @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.pmu_divide <= io.dec_tlu_packet_r.pmu_divide @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.pmu_i0_br_unpred <= io.dec_tlu_packet_r.pmu_i0_br_unpred @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.pmu_i0_itype <= io.dec_tlu_packet_r.pmu_i0_itype @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.i0trigger <= io.dec_tlu_packet_r.i0trigger @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.fence_i <= io.dec_tlu_packet_r.fence_i @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.icaf_type <= io.dec_tlu_packet_r.icaf_type @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.icaf_f1 <= io.dec_tlu_packet_r.icaf_f1 @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.icaf <= io.dec_tlu_packet_r.icaf @[dec_tlu_ctl.scala 834:44] - csr.io.dec_tlu_packet_r.legal <= io.dec_tlu_packet_r.legal @[dec_tlu_ctl.scala 834:44] - csr.io.exu_pmu_i0_br_ataken <= io.tlu_exu.exu_pmu_i0_br_ataken @[dec_tlu_ctl.scala 835:44] - csr.io.exu_pmu_i0_br_misp <= io.tlu_exu.exu_pmu_i0_br_misp @[dec_tlu_ctl.scala 836:44] - csr.io.dec_pmu_instr_decoded <= io.dec_pmu_instr_decoded @[dec_tlu_ctl.scala 837:44] - csr.io.ifu_pmu_instr_aligned <= io.ifu_pmu_instr_aligned @[dec_tlu_ctl.scala 838:44] - csr.io.exu_pmu_i0_pc4 <= io.tlu_exu.exu_pmu_i0_pc4 @[dec_tlu_ctl.scala 839:44] - csr.io.ifu_pmu_ic_miss <= io.tlu_mem.ifu_pmu_ic_miss @[dec_tlu_ctl.scala 840:44] - csr.io.ifu_pmu_ic_hit <= io.tlu_mem.ifu_pmu_ic_hit @[dec_tlu_ctl.scala 841:44] - csr.io.dec_csr_wen_r <= io.dec_csr_wen_r @[dec_tlu_ctl.scala 842:44] - csr.io.dec_tlu_dbg_halted <= io.dec_tlu_dbg_halted @[dec_tlu_ctl.scala 843:44] - csr.io.dma_pmu_dccm_write <= io.tlu_dma.dma_pmu_dccm_write @[dec_tlu_ctl.scala 844:44] - csr.io.dma_pmu_dccm_read <= io.tlu_dma.dma_pmu_dccm_read @[dec_tlu_ctl.scala 845:44] - csr.io.dma_pmu_any_write <= io.tlu_dma.dma_pmu_any_write @[dec_tlu_ctl.scala 846:44] - csr.io.dma_pmu_any_read <= io.tlu_dma.dma_pmu_any_read @[dec_tlu_ctl.scala 847:44] - csr.io.lsu_pmu_bus_busy <= io.tlu_busbuff.lsu_pmu_bus_busy @[dec_tlu_ctl.scala 848:44] - csr.io.dec_tlu_i0_pc_r <= io.dec_tlu_i0_pc_r @[dec_tlu_ctl.scala 849:44] - csr.io.dec_tlu_i0_valid_r <= io.dec_tlu_i0_valid_r @[dec_tlu_ctl.scala 850:44] - csr.io.dec_csr_stall_int_ff <= io.dec_csr_stall_int_ff @[dec_tlu_ctl.scala 851:44] - csr.io.dec_csr_any_unq_d <= io.dec_csr_any_unq_d @[dec_tlu_ctl.scala 852:44] - csr.io.ifu_pmu_bus_busy <= io.tlu_mem.ifu_pmu_bus_busy @[dec_tlu_ctl.scala 853:44] - csr.io.lsu_pmu_bus_error <= io.tlu_busbuff.lsu_pmu_bus_error @[dec_tlu_ctl.scala 854:44] - csr.io.ifu_pmu_bus_error <= io.tlu_mem.ifu_pmu_bus_error @[dec_tlu_ctl.scala 855:44] - csr.io.lsu_pmu_bus_misaligned <= io.tlu_busbuff.lsu_pmu_bus_misaligned @[dec_tlu_ctl.scala 856:44] - csr.io.lsu_pmu_bus_trxn <= io.tlu_busbuff.lsu_pmu_bus_trxn @[dec_tlu_ctl.scala 857:44] - csr.io.ifu_ic_debug_rd_data <= io.tlu_mem.ifu_ic_debug_rd_data @[dec_tlu_ctl.scala 858:44] - csr.io.pic_pl <= io.dec_pic.pic_pl @[dec_tlu_ctl.scala 859:44] - csr.io.pic_claimid <= io.dec_pic.pic_claimid @[dec_tlu_ctl.scala 860:44] - csr.io.iccm_dma_sb_error <= io.iccm_dma_sb_error @[dec_tlu_ctl.scala 861:44] - csr.io.lsu_imprecise_error_addr_any <= io.tlu_busbuff.lsu_imprecise_error_addr_any @[dec_tlu_ctl.scala 862:44] - csr.io.lsu_imprecise_error_load_any <= io.tlu_busbuff.lsu_imprecise_error_load_any @[dec_tlu_ctl.scala 863:44] - csr.io.lsu_imprecise_error_store_any <= io.tlu_busbuff.lsu_imprecise_error_store_any @[dec_tlu_ctl.scala 864:44] - csr.io.dec_illegal_inst <= io.dec_illegal_inst @[dec_tlu_ctl.scala 865:44] - csr.io.lsu_error_pkt_r.bits.addr <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 866:44] - csr.io.lsu_error_pkt_r.bits.mscause <= io.lsu_error_pkt_r.bits.mscause @[dec_tlu_ctl.scala 866:44] - csr.io.lsu_error_pkt_r.bits.exc_type <= io.lsu_error_pkt_r.bits.exc_type @[dec_tlu_ctl.scala 866:44] - csr.io.lsu_error_pkt_r.bits.inst_type <= io.lsu_error_pkt_r.bits.inst_type @[dec_tlu_ctl.scala 866:44] - csr.io.lsu_error_pkt_r.bits.single_ecc_error <= io.lsu_error_pkt_r.bits.single_ecc_error @[dec_tlu_ctl.scala 866:44] - csr.io.lsu_error_pkt_r.valid <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 866:44] - csr.io.mexintpend <= io.dec_pic.mexintpend @[dec_tlu_ctl.scala 867:44] - csr.io.exu_npc_r <= io.tlu_exu.exu_npc_r @[dec_tlu_ctl.scala 868:44] - csr.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec_tlu_ctl.scala 869:44] - csr.io.rst_vec <= io.rst_vec @[dec_tlu_ctl.scala 870:44] - csr.io.core_id <= io.core_id @[dec_tlu_ctl.scala 871:44] - csr.io.dec_timer_rddata_d <= int_timers.io.dec_timer_rddata_d @[dec_tlu_ctl.scala 872:44] - csr.io.dec_timer_read_d <= int_timers.io.dec_timer_read_d @[dec_tlu_ctl.scala 873:44] - io.dec_pic.dec_tlu_meicurpl <= csr.io.dec_tlu_meicurpl @[dec_tlu_ctl.scala 874:52] - io.tlu_exu.dec_tlu_meihap <= csr.io.dec_tlu_meihap @[dec_tlu_ctl.scala 875:52] - io.dec_pic.dec_tlu_meipt <= csr.io.dec_tlu_meipt @[dec_tlu_ctl.scala 876:52] - io.dec_tlu_int_valid_wb1 <= csr.io.dec_tlu_int_valid_wb1 @[dec_tlu_ctl.scala 877:44] - io.dec_tlu_i0_exc_valid_wb1 <= csr.io.dec_tlu_i0_exc_valid_wb1 @[dec_tlu_ctl.scala 878:44] - io.dec_tlu_i0_valid_wb1 <= csr.io.dec_tlu_i0_valid_wb1 @[dec_tlu_ctl.scala 879:44] - io.tlu_mem.dec_tlu_ic_diag_pkt.icache_wr_valid <= csr.io.dec_tlu_ic_diag_pkt.icache_wr_valid @[dec_tlu_ctl.scala 880:52] - io.tlu_mem.dec_tlu_ic_diag_pkt.icache_rd_valid <= csr.io.dec_tlu_ic_diag_pkt.icache_rd_valid @[dec_tlu_ctl.scala 880:52] - io.tlu_mem.dec_tlu_ic_diag_pkt.icache_dicawics <= csr.io.dec_tlu_ic_diag_pkt.icache_dicawics @[dec_tlu_ctl.scala 880:52] - io.tlu_mem.dec_tlu_ic_diag_pkt.icache_wrdata <= csr.io.dec_tlu_ic_diag_pkt.icache_wrdata @[dec_tlu_ctl.scala 880:52] - io.trigger_pkt_any[0].tdata2 <= csr.io.trigger_pkt_any[0].tdata2 @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].m <= csr.io.trigger_pkt_any[0].m @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].execute <= csr.io.trigger_pkt_any[0].execute @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].load <= csr.io.trigger_pkt_any[0].load @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].store <= csr.io.trigger_pkt_any[0].store @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].match_pkt <= csr.io.trigger_pkt_any[0].match_pkt @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[0].select <= csr.io.trigger_pkt_any[0].select @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].tdata2 <= csr.io.trigger_pkt_any[1].tdata2 @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].m <= csr.io.trigger_pkt_any[1].m @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].execute <= csr.io.trigger_pkt_any[1].execute @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].load <= csr.io.trigger_pkt_any[1].load @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].store <= csr.io.trigger_pkt_any[1].store @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].match_pkt <= csr.io.trigger_pkt_any[1].match_pkt @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[1].select <= csr.io.trigger_pkt_any[1].select @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].tdata2 <= csr.io.trigger_pkt_any[2].tdata2 @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].m <= csr.io.trigger_pkt_any[2].m @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].execute <= csr.io.trigger_pkt_any[2].execute @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].load <= csr.io.trigger_pkt_any[2].load @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].store <= csr.io.trigger_pkt_any[2].store @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].match_pkt <= csr.io.trigger_pkt_any[2].match_pkt @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[2].select <= csr.io.trigger_pkt_any[2].select @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].tdata2 <= csr.io.trigger_pkt_any[3].tdata2 @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].m <= csr.io.trigger_pkt_any[3].m @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].execute <= csr.io.trigger_pkt_any[3].execute @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].load <= csr.io.trigger_pkt_any[3].load @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].store <= csr.io.trigger_pkt_any[3].store @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].match_pkt <= csr.io.trigger_pkt_any[3].match_pkt @[dec_tlu_ctl.scala 881:40] - io.trigger_pkt_any[3].select <= csr.io.trigger_pkt_any[3].select @[dec_tlu_ctl.scala 881:40] - io.dec_tlu_mtval_wb1 <= csr.io.dec_tlu_mtval_wb1 @[dec_tlu_ctl.scala 882:40] - io.dec_tlu_exc_cause_wb1 <= csr.io.dec_tlu_exc_cause_wb1 @[dec_tlu_ctl.scala 883:40] - io.dec_tlu_perfcnt0 <= csr.io.dec_tlu_perfcnt0 @[dec_tlu_ctl.scala 884:40] - io.dec_tlu_perfcnt1 <= csr.io.dec_tlu_perfcnt1 @[dec_tlu_ctl.scala 885:40] - io.dec_tlu_perfcnt2 <= csr.io.dec_tlu_perfcnt2 @[dec_tlu_ctl.scala 886:40] - io.dec_tlu_perfcnt3 <= csr.io.dec_tlu_perfcnt3 @[dec_tlu_ctl.scala 887:40] - io.dec_tlu_misc_clk_override <= csr.io.dec_tlu_misc_clk_override @[dec_tlu_ctl.scala 888:40] - io.dec_tlu_dec_clk_override <= csr.io.dec_tlu_dec_clk_override @[dec_tlu_ctl.scala 889:40] - io.dec_tlu_ifu_clk_override <= csr.io.dec_tlu_ifu_clk_override @[dec_tlu_ctl.scala 890:40] - io.dec_tlu_lsu_clk_override <= csr.io.dec_tlu_lsu_clk_override @[dec_tlu_ctl.scala 891:40] - io.dec_tlu_bus_clk_override <= csr.io.dec_tlu_bus_clk_override @[dec_tlu_ctl.scala 892:40] - io.dec_tlu_pic_clk_override <= csr.io.dec_tlu_pic_clk_override @[dec_tlu_ctl.scala 893:40] - io.dec_tlu_dccm_clk_override <= csr.io.dec_tlu_dccm_clk_override @[dec_tlu_ctl.scala 894:40] - io.dec_tlu_icm_clk_override <= csr.io.dec_tlu_icm_clk_override @[dec_tlu_ctl.scala 895:40] - io.dec_csr_rddata_d <= csr.io.dec_csr_rddata_d @[dec_tlu_ctl.scala 896:40] - io.dec_tlu_pipelining_disable <= csr.io.dec_tlu_pipelining_disable @[dec_tlu_ctl.scala 897:40] - io.dec_tlu_wr_pause_r <= csr.io.dec_tlu_wr_pause_r @[dec_tlu_ctl.scala 898:40] - io.tlu_ifc.dec_tlu_mrac_ff <= csr.io.dec_tlu_mrac_ff @[dec_tlu_ctl.scala 899:48] - io.tlu_busbuff.dec_tlu_wb_coalescing_disable <= csr.io.dec_tlu_wb_coalescing_disable @[dec_tlu_ctl.scala 900:52] - io.tlu_bp.dec_tlu_bpred_disable <= csr.io.dec_tlu_bpred_disable @[dec_tlu_ctl.scala 901:47] - io.tlu_busbuff.dec_tlu_sideeffect_posted_disable <= csr.io.dec_tlu_sideeffect_posted_disable @[dec_tlu_ctl.scala 902:52] - io.tlu_mem.dec_tlu_core_ecc_disable <= csr.io.dec_tlu_core_ecc_disable @[dec_tlu_ctl.scala 903:48] - io.tlu_busbuff.dec_tlu_external_ldfwd_disable <= csr.io.dec_tlu_external_ldfwd_disable @[dec_tlu_ctl.scala 904:52] - io.tlu_dma.dec_tlu_dma_qos_prty <= csr.io.dec_tlu_dma_qos_prty @[dec_tlu_ctl.scala 905:48] - csr.io.dec_illegal_inst <= io.dec_illegal_inst @[dec_tlu_ctl.scala 906:44] - csr.io.lsu_error_pkt_r.bits.addr <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 907:44] - csr.io.lsu_error_pkt_r.bits.mscause <= io.lsu_error_pkt_r.bits.mscause @[dec_tlu_ctl.scala 907:44] - csr.io.lsu_error_pkt_r.bits.exc_type <= io.lsu_error_pkt_r.bits.exc_type @[dec_tlu_ctl.scala 907:44] - csr.io.lsu_error_pkt_r.bits.inst_type <= io.lsu_error_pkt_r.bits.inst_type @[dec_tlu_ctl.scala 907:44] - csr.io.lsu_error_pkt_r.bits.single_ecc_error <= io.lsu_error_pkt_r.bits.single_ecc_error @[dec_tlu_ctl.scala 907:44] - csr.io.lsu_error_pkt_r.valid <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 907:44] - csr.io.mexintpend <= io.dec_pic.mexintpend @[dec_tlu_ctl.scala 908:44] - csr.io.exu_npc_r <= io.tlu_exu.exu_npc_r @[dec_tlu_ctl.scala 909:44] - csr.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec_tlu_ctl.scala 910:44] - csr.io.rst_vec <= io.rst_vec @[dec_tlu_ctl.scala 911:44] - csr.io.core_id <= io.core_id @[dec_tlu_ctl.scala 912:44] - csr.io.dec_timer_rddata_d <= int_timers.io.dec_timer_rddata_d @[dec_tlu_ctl.scala 913:44] - csr.io.dec_timer_read_d <= int_timers.io.dec_timer_read_d @[dec_tlu_ctl.scala 914:44] - csr.io.rfpc_i0_r <= rfpc_i0_r @[dec_tlu_ctl.scala 917:39] - csr.io.i0_trigger_hit_r <= i0_trigger_hit_r @[dec_tlu_ctl.scala 918:39] - csr.io.exc_or_int_valid_r <= exc_or_int_valid_r @[dec_tlu_ctl.scala 919:39] - csr.io.mret_r <= mret_r @[dec_tlu_ctl.scala 920:39] - csr.io.dcsr_single_step_running_f <= dcsr_single_step_running_f @[dec_tlu_ctl.scala 921:39] - csr.io.dec_timer_t0_pulse <= int_timers.io.dec_timer_t0_pulse @[dec_tlu_ctl.scala 922:39] - csr.io.dec_timer_t1_pulse <= int_timers.io.dec_timer_t1_pulse @[dec_tlu_ctl.scala 923:39] - csr.io.timer_int_sync <= timer_int_sync @[dec_tlu_ctl.scala 924:39] - csr.io.soft_int_sync <= soft_int_sync @[dec_tlu_ctl.scala 925:39] - csr.io.csr_wr_clk <= rvclkhdr.io.l1clk @[dec_tlu_ctl.scala 926:39] - csr.io.ebreak_to_debug_mode_r <= ebreak_to_debug_mode_r @[dec_tlu_ctl.scala 927:39] - csr.io.dec_tlu_pmu_fw_halted <= dec_tlu_pmu_fw_halted @[dec_tlu_ctl.scala 928:39] - csr.io.lsu_fir_error <= io.lsu_fir_error @[dec_tlu_ctl.scala 929:39] - csr.io.tlu_flush_lower_r_d1 <= tlu_flush_lower_r_d1 @[dec_tlu_ctl.scala 930:39] - csr.io.dec_tlu_flush_noredir_r_d1 <= dec_tlu_flush_noredir_r_d1 @[dec_tlu_ctl.scala 931:39] - csr.io.tlu_flush_path_r_d1 <= tlu_flush_path_r_d1 @[dec_tlu_ctl.scala 932:39] - csr.io.reset_delayed <= reset_delayed @[dec_tlu_ctl.scala 933:39] - csr.io.interrupt_valid_r <= interrupt_valid_r @[dec_tlu_ctl.scala 934:39] - csr.io.i0_exception_valid_r <= i0_exception_valid_r @[dec_tlu_ctl.scala 935:39] - csr.io.lsu_exc_valid_r <= lsu_exc_valid_r @[dec_tlu_ctl.scala 936:39] - csr.io.mepc_trigger_hit_sel_pc_r <= mepc_trigger_hit_sel_pc_r @[dec_tlu_ctl.scala 937:39] - csr.io.e4e5_int_clk <= rvclkhdr_3.io.l1clk @[dec_tlu_ctl.scala 938:39] - csr.io.lsu_i0_exc_r <= lsu_exc_valid_r @[dec_tlu_ctl.scala 939:39] - csr.io.inst_acc_r <= inst_acc_r @[dec_tlu_ctl.scala 940:39] - csr.io.inst_acc_second_r <= io.dec_tlu_packet_r.icaf_f1 @[dec_tlu_ctl.scala 941:39] - csr.io.take_nmi <= take_nmi @[dec_tlu_ctl.scala 942:39] - csr.io.lsu_error_pkt_addr_r <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 943:39] - csr.io.exc_cause_r <= exc_cause_r @[dec_tlu_ctl.scala 944:39] - csr.io.i0_valid_wb <= i0_valid_wb @[dec_tlu_ctl.scala 945:39] - csr.io.exc_or_int_valid_r_d1 <= exc_or_int_valid_r_d1 @[dec_tlu_ctl.scala 946:39] - csr.io.interrupt_valid_r_d1 <= interrupt_valid_r_d1 @[dec_tlu_ctl.scala 947:39] - csr.io.clk_override <= io.dec_tlu_dec_clk_override @[dec_tlu_ctl.scala 948:39] - csr.io.i0_exception_valid_r_d1 <= i0_exception_valid_r_d1 @[dec_tlu_ctl.scala 949:39] - csr.io.lsu_i0_exc_r_d1 <= lsu_i0_exc_r_d1 @[dec_tlu_ctl.scala 950:39] - csr.io.exc_cause_wb <= exc_cause_wb @[dec_tlu_ctl.scala 951:39] - csr.io.nmi_lsu_store_type <= nmi_lsu_store_type @[dec_tlu_ctl.scala 952:39] - csr.io.nmi_lsu_load_type <= nmi_lsu_load_type @[dec_tlu_ctl.scala 953:39] - csr.io.tlu_i0_commit_cmt <= tlu_i0_commit_cmt @[dec_tlu_ctl.scala 954:39] - csr.io.ebreak_r <= ebreak_r @[dec_tlu_ctl.scala 955:39] - csr.io.ecall_r <= ecall_r @[dec_tlu_ctl.scala 956:39] - csr.io.illegal_r <= illegal_r @[dec_tlu_ctl.scala 957:39] - csr.io.mdseac_locked_f <= mdseac_locked_f @[dec_tlu_ctl.scala 958:39] - csr.io.nmi_int_detected_f <= nmi_int_detected_f @[dec_tlu_ctl.scala 959:39] - csr.io.internal_dbg_halt_mode_f2 <= internal_dbg_halt_mode_f2 @[dec_tlu_ctl.scala 960:39] - csr.io.ext_int_freeze_d1 <= ext_int_freeze_d1 @[dec_tlu_ctl.scala 961:39] - csr.io.ic_perr_r_d1 <= ic_perr_r_d1 @[dec_tlu_ctl.scala 962:39] - csr.io.iccm_sbecc_r_d1 <= iccm_sbecc_r_d1 @[dec_tlu_ctl.scala 963:39] - csr.io.lsu_single_ecc_error_r_d1 <= lsu_single_ecc_error_r_d1 @[dec_tlu_ctl.scala 964:39] - csr.io.ifu_miss_state_idle_f <= ifu_miss_state_idle_f @[dec_tlu_ctl.scala 965:39] - csr.io.lsu_idle_any_f <= lsu_idle_any_f @[dec_tlu_ctl.scala 966:39] - csr.io.dbg_tlu_halted_f <= dbg_tlu_halted_f @[dec_tlu_ctl.scala 967:39] - csr.io.dbg_tlu_halted <= dbg_tlu_halted @[dec_tlu_ctl.scala 968:39] - csr.io.debug_halt_req_f <= debug_halt_req_f @[dec_tlu_ctl.scala 969:51] - csr.io.take_ext_int_start <= take_ext_int_start @[dec_tlu_ctl.scala 970:47] - csr.io.trigger_hit_dmode_r_d1 <= trigger_hit_dmode_r_d1 @[dec_tlu_ctl.scala 971:43] - csr.io.trigger_hit_r_d1 <= trigger_hit_r_d1 @[dec_tlu_ctl.scala 972:43] - csr.io.dcsr_single_step_done_f <= dcsr_single_step_done_f @[dec_tlu_ctl.scala 973:43] - csr.io.ebreak_to_debug_mode_r_d1 <= ebreak_to_debug_mode_r_d1 @[dec_tlu_ctl.scala 974:39] - csr.io.debug_halt_req <= debug_halt_req @[dec_tlu_ctl.scala 975:51] - csr.io.allow_dbg_halt_csr_write <= allow_dbg_halt_csr_write @[dec_tlu_ctl.scala 976:39] - csr.io.internal_dbg_halt_mode_f <= debug_mode_status @[dec_tlu_ctl.scala 977:39] - csr.io.enter_debug_halt_req <= enter_debug_halt_req @[dec_tlu_ctl.scala 978:39] - csr.io.internal_dbg_halt_mode <= internal_dbg_halt_mode @[dec_tlu_ctl.scala 979:39] - csr.io.request_debug_mode_done <= request_debug_mode_done @[dec_tlu_ctl.scala 980:39] - csr.io.request_debug_mode_r <= request_debug_mode_r @[dec_tlu_ctl.scala 981:39] - csr.io.update_hit_bit_r <= update_hit_bit_r @[dec_tlu_ctl.scala 982:39] - csr.io.take_timer_int <= take_timer_int @[dec_tlu_ctl.scala 983:39] - csr.io.take_int_timer0_int <= take_int_timer0_int @[dec_tlu_ctl.scala 984:39] - csr.io.take_int_timer1_int <= take_int_timer1_int @[dec_tlu_ctl.scala 985:39] - csr.io.take_ext_int <= take_ext_int @[dec_tlu_ctl.scala 986:39] - csr.io.tlu_flush_lower_r <= tlu_flush_lower_r @[dec_tlu_ctl.scala 987:39] - csr.io.dec_tlu_br0_error_r <= dec_tlu_br0_error_r @[dec_tlu_ctl.scala 988:39] - csr.io.dec_tlu_br0_start_error_r <= dec_tlu_br0_start_error_r @[dec_tlu_ctl.scala 989:39] - csr.io.lsu_pmu_load_external_r <= lsu_pmu_load_external_r @[dec_tlu_ctl.scala 990:39] - csr.io.lsu_pmu_store_external_r <= lsu_pmu_store_external_r @[dec_tlu_ctl.scala 991:39] - csr.io.csr_pkt.legal <= csr_pkt.legal @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.postsync <= csr_pkt.postsync @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.presync <= csr_pkt.presync @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dicago <= csr_pkt.csr_dicago @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dicad1 <= csr_pkt.csr_dicad1 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dicad0 <= csr_pkt.csr_dicad0 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dicad0h <= csr_pkt.csr_dicad0h @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dicawics <= csr_pkt.csr_dicawics @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mfdhs <= csr_pkt.csr_mfdhs @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mfdht <= csr_pkt.csr_mfdht @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mdccmect <= csr_pkt.csr_mdccmect @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_miccmect <= csr_pkt.csr_miccmect @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_micect <= csr_pkt.csr_micect @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mdeau <= csr_pkt.csr_mdeau @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meicpct <= csr_pkt.csr_meicpct @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcpc <= csr_pkt.csr_mcpc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mpmc <= csr_pkt.csr_mpmc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitcnt1 <= csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitcnt0 <= csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitb1 <= csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitb0 <= csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitctl1 <= csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mitctl0 <= csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcountinhibit <= csr_pkt.csr_mcountinhibit @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpme6 <= csr_pkt.csr_mhpme6 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpme5 <= csr_pkt.csr_mhpme5 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpme4 <= csr_pkt.csr_mhpme4 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpme3 <= csr_pkt.csr_mhpme3 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc6h <= csr_pkt.csr_mhpmc6h @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc5h <= csr_pkt.csr_mhpmc5h @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc4h <= csr_pkt.csr_mhpmc4h @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc3h <= csr_pkt.csr_mhpmc3h @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc6 <= csr_pkt.csr_mhpmc6 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc5 <= csr_pkt.csr_mhpmc5 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc4 <= csr_pkt.csr_mhpmc4 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhpmc3 <= csr_pkt.csr_mhpmc3 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mtdata2 <= csr_pkt.csr_mtdata2 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mtdata1 <= csr_pkt.csr_mtdata1 @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mtsel <= csr_pkt.csr_mtsel @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dpc <= csr_pkt.csr_dpc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mfdc <= csr_pkt.csr_mfdc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcgc <= csr_pkt.csr_mcgc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dcsr <= csr_pkt.csr_dcsr @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meicidpl <= csr_pkt.csr_meicidpl @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meicurpl <= csr_pkt.csr_meicurpl @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meipt <= csr_pkt.csr_meipt @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meivt <= csr_pkt.csr_meivt @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_meihap <= csr_pkt.csr_meihap @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mdseac <= csr_pkt.csr_mdseac @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_dmst <= csr_pkt.csr_dmst @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mrac <= csr_pkt.csr_mrac @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mtval <= csr_pkt.csr_mtval @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mscause <= csr_pkt.csr_mscause @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcause <= csr_pkt.csr_mcause @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mepc <= csr_pkt.csr_mepc @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mscratch <= csr_pkt.csr_mscratch @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_minstreth <= csr_pkt.csr_minstreth @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_minstretl <= csr_pkt.csr_minstretl @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcycleh <= csr_pkt.csr_mcycleh @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mcyclel <= csr_pkt.csr_mcyclel @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mie <= csr_pkt.csr_mie @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mip <= csr_pkt.csr_mip @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mtvec <= csr_pkt.csr_mtvec @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mstatus <= csr_pkt.csr_mstatus @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mhartid <= csr_pkt.csr_mhartid @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mimpid <= csr_pkt.csr_mimpid @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_marchid <= csr_pkt.csr_marchid @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_mvendorid <= csr_pkt.csr_mvendorid @[dec_tlu_ctl.scala 992:39] - csr.io.csr_pkt.csr_misa <= csr_pkt.csr_misa @[dec_tlu_ctl.scala 992:39] - npc_r <= csr.io.npc_r @[dec_tlu_ctl.scala 994:31] - npc_r_d1 <= csr.io.npc_r_d1 @[dec_tlu_ctl.scala 995:31] - mie_ns <= csr.io.mie_ns @[dec_tlu_ctl.scala 996:31] - mepc <= csr.io.mepc @[dec_tlu_ctl.scala 997:31] - mdseac_locked_ns <= csr.io.mdseac_locked_ns @[dec_tlu_ctl.scala 998:31] - force_halt <= csr.io.force_halt @[dec_tlu_ctl.scala 999:31] - dpc <= csr.io.dpc @[dec_tlu_ctl.scala 1000:31] - mstatus_mie_ns <= csr.io.mstatus_mie_ns @[dec_tlu_ctl.scala 1001:31] - dec_csr_wen_r_mod <= csr.io.dec_csr_wen_r_mod @[dec_tlu_ctl.scala 1002:31] - fw_halt_req <= csr.io.fw_halt_req @[dec_tlu_ctl.scala 1003:31] - mstatus <= csr.io.mstatus @[dec_tlu_ctl.scala 1004:31] - dcsr <= csr.io.dcsr @[dec_tlu_ctl.scala 1005:31] - mtvec <= csr.io.mtvec @[dec_tlu_ctl.scala 1006:31] - mip <= csr.io.mip @[dec_tlu_ctl.scala 1007:31] - mtdata1_t[0] <= csr.io.mtdata1_t[0] @[dec_tlu_ctl.scala 1008:33] - mtdata1_t[1] <= csr.io.mtdata1_t[1] @[dec_tlu_ctl.scala 1008:33] - mtdata1_t[2] <= csr.io.mtdata1_t[2] @[dec_tlu_ctl.scala 1008:33] - mtdata1_t[3] <= csr.io.mtdata1_t[3] @[dec_tlu_ctl.scala 1008:33] - inst csr_read of dec_decode_csr_read @[dec_tlu_ctl.scala 1009:22] + csr.io.free_clk <= io.free_clk @[dec_tlu_ctl.scala 814:44] + csr.io.active_clk <= io.active_clk @[dec_tlu_ctl.scala 815:44] + csr.io.scan_mode <= io.scan_mode @[dec_tlu_ctl.scala 816:44] + csr.io.dec_csr_wrdata_r <= io.dec_csr_wrdata_r @[dec_tlu_ctl.scala 817:44] + csr.io.dec_csr_wraddr_r <= io.dec_csr_wraddr_r @[dec_tlu_ctl.scala 818:44] + csr.io.dec_csr_rdaddr_d <= io.dec_csr_rdaddr_d @[dec_tlu_ctl.scala 819:44] + csr.io.dec_csr_wen_unq_d <= io.dec_csr_wen_unq_d @[dec_tlu_ctl.scala 820:44] + csr.io.dec_i0_decode_d <= io.dec_i0_decode_d @[dec_tlu_ctl.scala 821:44] + csr.io.ifu_ic_debug_rd_data_valid <= io.tlu_mem.ifu_ic_debug_rd_data_valid @[dec_tlu_ctl.scala 822:44] + csr.io.ifu_pmu_bus_trxn <= io.tlu_mem.ifu_pmu_bus_trxn @[dec_tlu_ctl.scala 823:44] + csr.io.dma_iccm_stall_any <= io.tlu_dma.dma_iccm_stall_any @[dec_tlu_ctl.scala 824:44] + csr.io.dma_dccm_stall_any <= io.tlu_dma.dma_dccm_stall_any @[dec_tlu_ctl.scala 825:44] + csr.io.lsu_store_stall_any <= io.lsu_store_stall_any @[dec_tlu_ctl.scala 826:44] + csr.io.dec_pmu_presync_stall <= io.dec_pmu_presync_stall @[dec_tlu_ctl.scala 827:44] + csr.io.dec_pmu_postsync_stall <= io.dec_pmu_postsync_stall @[dec_tlu_ctl.scala 828:44] + csr.io.dec_pmu_decode_stall <= io.dec_pmu_decode_stall @[dec_tlu_ctl.scala 829:44] + csr.io.ifu_pmu_fetch_stall <= io.tlu_ifc.ifu_pmu_fetch_stall @[dec_tlu_ctl.scala 830:44] + csr.io.dec_tlu_packet_r.pmu_lsu_misaligned <= io.dec_tlu_packet_r.pmu_lsu_misaligned @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.pmu_divide <= io.dec_tlu_packet_r.pmu_divide @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.pmu_i0_br_unpred <= io.dec_tlu_packet_r.pmu_i0_br_unpred @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.pmu_i0_itype <= io.dec_tlu_packet_r.pmu_i0_itype @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.i0trigger <= io.dec_tlu_packet_r.i0trigger @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.fence_i <= io.dec_tlu_packet_r.fence_i @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.icaf_type <= io.dec_tlu_packet_r.icaf_type @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.icaf_f1 <= io.dec_tlu_packet_r.icaf_f1 @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.icaf <= io.dec_tlu_packet_r.icaf @[dec_tlu_ctl.scala 831:44] + csr.io.dec_tlu_packet_r.legal <= io.dec_tlu_packet_r.legal @[dec_tlu_ctl.scala 831:44] + csr.io.exu_pmu_i0_br_ataken <= io.tlu_exu.exu_pmu_i0_br_ataken @[dec_tlu_ctl.scala 832:44] + csr.io.exu_pmu_i0_br_misp <= io.tlu_exu.exu_pmu_i0_br_misp @[dec_tlu_ctl.scala 833:44] + csr.io.dec_pmu_instr_decoded <= io.dec_pmu_instr_decoded @[dec_tlu_ctl.scala 834:44] + csr.io.ifu_pmu_instr_aligned <= io.ifu_pmu_instr_aligned @[dec_tlu_ctl.scala 835:44] + csr.io.exu_pmu_i0_pc4 <= io.tlu_exu.exu_pmu_i0_pc4 @[dec_tlu_ctl.scala 836:44] + csr.io.ifu_pmu_ic_miss <= io.tlu_mem.ifu_pmu_ic_miss @[dec_tlu_ctl.scala 837:44] + csr.io.ifu_pmu_ic_hit <= io.tlu_mem.ifu_pmu_ic_hit @[dec_tlu_ctl.scala 838:44] + csr.io.dec_csr_wen_r <= io.dec_csr_wen_r @[dec_tlu_ctl.scala 839:44] + csr.io.dec_tlu_dbg_halted <= io.dec_tlu_dbg_halted @[dec_tlu_ctl.scala 840:44] + csr.io.dma_pmu_dccm_write <= io.tlu_dma.dma_pmu_dccm_write @[dec_tlu_ctl.scala 841:44] + csr.io.dma_pmu_dccm_read <= io.tlu_dma.dma_pmu_dccm_read @[dec_tlu_ctl.scala 842:44] + csr.io.dma_pmu_any_write <= io.tlu_dma.dma_pmu_any_write @[dec_tlu_ctl.scala 843:44] + csr.io.dma_pmu_any_read <= io.tlu_dma.dma_pmu_any_read @[dec_tlu_ctl.scala 844:44] + csr.io.lsu_pmu_bus_busy <= io.tlu_busbuff.lsu_pmu_bus_busy @[dec_tlu_ctl.scala 845:44] + csr.io.dec_tlu_i0_pc_r <= io.dec_tlu_i0_pc_r @[dec_tlu_ctl.scala 846:44] + csr.io.dec_tlu_i0_valid_r <= io.dec_tlu_i0_valid_r @[dec_tlu_ctl.scala 847:44] + csr.io.dec_csr_stall_int_ff <= io.dec_csr_stall_int_ff @[dec_tlu_ctl.scala 848:44] + csr.io.dec_csr_any_unq_d <= io.dec_csr_any_unq_d @[dec_tlu_ctl.scala 849:44] + csr.io.ifu_pmu_bus_busy <= io.tlu_mem.ifu_pmu_bus_busy @[dec_tlu_ctl.scala 850:44] + csr.io.lsu_pmu_bus_error <= io.tlu_busbuff.lsu_pmu_bus_error @[dec_tlu_ctl.scala 851:44] + csr.io.ifu_pmu_bus_error <= io.tlu_mem.ifu_pmu_bus_error @[dec_tlu_ctl.scala 852:44] + csr.io.lsu_pmu_bus_misaligned <= io.tlu_busbuff.lsu_pmu_bus_misaligned @[dec_tlu_ctl.scala 853:44] + csr.io.lsu_pmu_bus_trxn <= io.tlu_busbuff.lsu_pmu_bus_trxn @[dec_tlu_ctl.scala 854:44] + csr.io.ifu_ic_debug_rd_data <= io.tlu_mem.ifu_ic_debug_rd_data @[dec_tlu_ctl.scala 855:44] + csr.io.pic_pl <= io.dec_pic.pic_pl @[dec_tlu_ctl.scala 856:44] + csr.io.pic_claimid <= io.dec_pic.pic_claimid @[dec_tlu_ctl.scala 857:44] + csr.io.iccm_dma_sb_error <= io.iccm_dma_sb_error @[dec_tlu_ctl.scala 858:44] + csr.io.lsu_imprecise_error_addr_any <= io.tlu_busbuff.lsu_imprecise_error_addr_any @[dec_tlu_ctl.scala 859:44] + csr.io.lsu_imprecise_error_load_any <= io.tlu_busbuff.lsu_imprecise_error_load_any @[dec_tlu_ctl.scala 860:44] + csr.io.lsu_imprecise_error_store_any <= io.tlu_busbuff.lsu_imprecise_error_store_any @[dec_tlu_ctl.scala 861:44] + csr.io.dec_illegal_inst <= io.dec_illegal_inst @[dec_tlu_ctl.scala 862:44] + csr.io.lsu_error_pkt_r.bits.addr <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 863:44] + csr.io.lsu_error_pkt_r.bits.mscause <= io.lsu_error_pkt_r.bits.mscause @[dec_tlu_ctl.scala 863:44] + csr.io.lsu_error_pkt_r.bits.exc_type <= io.lsu_error_pkt_r.bits.exc_type @[dec_tlu_ctl.scala 863:44] + csr.io.lsu_error_pkt_r.bits.inst_type <= io.lsu_error_pkt_r.bits.inst_type @[dec_tlu_ctl.scala 863:44] + csr.io.lsu_error_pkt_r.bits.single_ecc_error <= io.lsu_error_pkt_r.bits.single_ecc_error @[dec_tlu_ctl.scala 863:44] + csr.io.lsu_error_pkt_r.valid <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 863:44] + csr.io.mexintpend <= io.dec_pic.mexintpend @[dec_tlu_ctl.scala 864:44] + csr.io.exu_npc_r <= io.tlu_exu.exu_npc_r @[dec_tlu_ctl.scala 865:44] + csr.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec_tlu_ctl.scala 866:44] + csr.io.rst_vec <= io.rst_vec @[dec_tlu_ctl.scala 867:44] + csr.io.core_id <= io.core_id @[dec_tlu_ctl.scala 868:44] + csr.io.dec_timer_rddata_d <= int_timers.io.dec_timer_rddata_d @[dec_tlu_ctl.scala 869:44] + csr.io.dec_timer_read_d <= int_timers.io.dec_timer_read_d @[dec_tlu_ctl.scala 870:44] + io.dec_pic.dec_tlu_meicurpl <= csr.io.dec_tlu_meicurpl @[dec_tlu_ctl.scala 871:44] + io.tlu_exu.dec_tlu_meihap <= csr.io.dec_tlu_meihap @[dec_tlu_ctl.scala 872:44] + io.dec_pic.dec_tlu_meipt <= csr.io.dec_tlu_meipt @[dec_tlu_ctl.scala 873:44] + io.dec_tlu_int_valid_wb1 <= csr.io.dec_tlu_int_valid_wb1 @[dec_tlu_ctl.scala 874:44] + io.dec_tlu_i0_exc_valid_wb1 <= csr.io.dec_tlu_i0_exc_valid_wb1 @[dec_tlu_ctl.scala 875:44] + io.dec_tlu_i0_valid_wb1 <= csr.io.dec_tlu_i0_valid_wb1 @[dec_tlu_ctl.scala 876:44] + io.tlu_mem.dec_tlu_ic_diag_pkt.icache_wr_valid <= csr.io.dec_tlu_ic_diag_pkt.icache_wr_valid @[dec_tlu_ctl.scala 877:44] + io.tlu_mem.dec_tlu_ic_diag_pkt.icache_rd_valid <= csr.io.dec_tlu_ic_diag_pkt.icache_rd_valid @[dec_tlu_ctl.scala 877:44] + io.tlu_mem.dec_tlu_ic_diag_pkt.icache_dicawics <= csr.io.dec_tlu_ic_diag_pkt.icache_dicawics @[dec_tlu_ctl.scala 877:44] + io.tlu_mem.dec_tlu_ic_diag_pkt.icache_wrdata <= csr.io.dec_tlu_ic_diag_pkt.icache_wrdata @[dec_tlu_ctl.scala 877:44] + io.trigger_pkt_any[0].tdata2 <= csr.io.trigger_pkt_any[0].tdata2 @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].m <= csr.io.trigger_pkt_any[0].m @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].execute <= csr.io.trigger_pkt_any[0].execute @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].load <= csr.io.trigger_pkt_any[0].load @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].store <= csr.io.trigger_pkt_any[0].store @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].match_pkt <= csr.io.trigger_pkt_any[0].match_pkt @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[0].select <= csr.io.trigger_pkt_any[0].select @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].tdata2 <= csr.io.trigger_pkt_any[1].tdata2 @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].m <= csr.io.trigger_pkt_any[1].m @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].execute <= csr.io.trigger_pkt_any[1].execute @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].load <= csr.io.trigger_pkt_any[1].load @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].store <= csr.io.trigger_pkt_any[1].store @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].match_pkt <= csr.io.trigger_pkt_any[1].match_pkt @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[1].select <= csr.io.trigger_pkt_any[1].select @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].tdata2 <= csr.io.trigger_pkt_any[2].tdata2 @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].m <= csr.io.trigger_pkt_any[2].m @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].execute <= csr.io.trigger_pkt_any[2].execute @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].load <= csr.io.trigger_pkt_any[2].load @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].store <= csr.io.trigger_pkt_any[2].store @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].match_pkt <= csr.io.trigger_pkt_any[2].match_pkt @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[2].select <= csr.io.trigger_pkt_any[2].select @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].tdata2 <= csr.io.trigger_pkt_any[3].tdata2 @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].m <= csr.io.trigger_pkt_any[3].m @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].execute <= csr.io.trigger_pkt_any[3].execute @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].load <= csr.io.trigger_pkt_any[3].load @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].store <= csr.io.trigger_pkt_any[3].store @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].match_pkt <= csr.io.trigger_pkt_any[3].match_pkt @[dec_tlu_ctl.scala 878:40] + io.trigger_pkt_any[3].select <= csr.io.trigger_pkt_any[3].select @[dec_tlu_ctl.scala 878:40] + io.dec_tlu_mtval_wb1 <= csr.io.dec_tlu_mtval_wb1 @[dec_tlu_ctl.scala 879:40] + io.dec_tlu_exc_cause_wb1 <= csr.io.dec_tlu_exc_cause_wb1 @[dec_tlu_ctl.scala 880:40] + io.dec_tlu_perfcnt0 <= csr.io.dec_tlu_perfcnt0 @[dec_tlu_ctl.scala 881:40] + io.dec_tlu_perfcnt1 <= csr.io.dec_tlu_perfcnt1 @[dec_tlu_ctl.scala 882:40] + io.dec_tlu_perfcnt2 <= csr.io.dec_tlu_perfcnt2 @[dec_tlu_ctl.scala 883:40] + io.dec_tlu_perfcnt3 <= csr.io.dec_tlu_perfcnt3 @[dec_tlu_ctl.scala 884:40] + io.dec_tlu_misc_clk_override <= csr.io.dec_tlu_misc_clk_override @[dec_tlu_ctl.scala 885:40] + io.dec_tlu_dec_clk_override <= csr.io.dec_tlu_dec_clk_override @[dec_tlu_ctl.scala 886:40] + io.dec_tlu_ifu_clk_override <= csr.io.dec_tlu_ifu_clk_override @[dec_tlu_ctl.scala 887:40] + io.dec_tlu_lsu_clk_override <= csr.io.dec_tlu_lsu_clk_override @[dec_tlu_ctl.scala 888:40] + io.dec_tlu_bus_clk_override <= csr.io.dec_tlu_bus_clk_override @[dec_tlu_ctl.scala 889:40] + io.dec_tlu_pic_clk_override <= csr.io.dec_tlu_pic_clk_override @[dec_tlu_ctl.scala 890:40] + io.dec_tlu_dccm_clk_override <= csr.io.dec_tlu_dccm_clk_override @[dec_tlu_ctl.scala 891:40] + io.dec_tlu_icm_clk_override <= csr.io.dec_tlu_icm_clk_override @[dec_tlu_ctl.scala 892:40] + io.dec_csr_rddata_d <= csr.io.dec_csr_rddata_d @[dec_tlu_ctl.scala 893:40] + io.dec_tlu_pipelining_disable <= csr.io.dec_tlu_pipelining_disable @[dec_tlu_ctl.scala 894:40] + io.dec_tlu_wr_pause_r <= csr.io.dec_tlu_wr_pause_r @[dec_tlu_ctl.scala 895:40] + io.tlu_ifc.dec_tlu_mrac_ff <= csr.io.dec_tlu_mrac_ff @[dec_tlu_ctl.scala 896:48] + io.tlu_busbuff.dec_tlu_wb_coalescing_disable <= csr.io.dec_tlu_wb_coalescing_disable @[dec_tlu_ctl.scala 897:52] + io.tlu_bp.dec_tlu_bpred_disable <= csr.io.dec_tlu_bpred_disable @[dec_tlu_ctl.scala 898:47] + io.tlu_busbuff.dec_tlu_sideeffect_posted_disable <= csr.io.dec_tlu_sideeffect_posted_disable @[dec_tlu_ctl.scala 899:52] + io.tlu_mem.dec_tlu_core_ecc_disable <= csr.io.dec_tlu_core_ecc_disable @[dec_tlu_ctl.scala 900:48] + io.tlu_busbuff.dec_tlu_external_ldfwd_disable <= csr.io.dec_tlu_external_ldfwd_disable @[dec_tlu_ctl.scala 901:52] + io.tlu_dma.dec_tlu_dma_qos_prty <= csr.io.dec_tlu_dma_qos_prty @[dec_tlu_ctl.scala 902:48] + csr.io.dec_illegal_inst <= io.dec_illegal_inst @[dec_tlu_ctl.scala 903:44] + csr.io.lsu_error_pkt_r.bits.addr <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 904:44] + csr.io.lsu_error_pkt_r.bits.mscause <= io.lsu_error_pkt_r.bits.mscause @[dec_tlu_ctl.scala 904:44] + csr.io.lsu_error_pkt_r.bits.exc_type <= io.lsu_error_pkt_r.bits.exc_type @[dec_tlu_ctl.scala 904:44] + csr.io.lsu_error_pkt_r.bits.inst_type <= io.lsu_error_pkt_r.bits.inst_type @[dec_tlu_ctl.scala 904:44] + csr.io.lsu_error_pkt_r.bits.single_ecc_error <= io.lsu_error_pkt_r.bits.single_ecc_error @[dec_tlu_ctl.scala 904:44] + csr.io.lsu_error_pkt_r.valid <= io.lsu_error_pkt_r.valid @[dec_tlu_ctl.scala 904:44] + csr.io.mexintpend <= io.dec_pic.mexintpend @[dec_tlu_ctl.scala 905:44] + csr.io.exu_npc_r <= io.tlu_exu.exu_npc_r @[dec_tlu_ctl.scala 906:44] + csr.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec_tlu_ctl.scala 907:44] + csr.io.rst_vec <= io.rst_vec @[dec_tlu_ctl.scala 908:44] + csr.io.core_id <= io.core_id @[dec_tlu_ctl.scala 909:44] + csr.io.dec_timer_rddata_d <= int_timers.io.dec_timer_rddata_d @[dec_tlu_ctl.scala 910:44] + csr.io.dec_timer_read_d <= int_timers.io.dec_timer_read_d @[dec_tlu_ctl.scala 911:44] + csr.io.rfpc_i0_r <= rfpc_i0_r @[dec_tlu_ctl.scala 914:39] + csr.io.i0_trigger_hit_r <= i0_trigger_hit_r @[dec_tlu_ctl.scala 915:39] + csr.io.exc_or_int_valid_r <= exc_or_int_valid_r @[dec_tlu_ctl.scala 916:39] + csr.io.mret_r <= mret_r @[dec_tlu_ctl.scala 917:39] + csr.io.dcsr_single_step_running_f <= dcsr_single_step_running_f @[dec_tlu_ctl.scala 918:39] + csr.io.dec_timer_t0_pulse <= int_timers.io.dec_timer_t0_pulse @[dec_tlu_ctl.scala 919:39] + csr.io.dec_timer_t1_pulse <= int_timers.io.dec_timer_t1_pulse @[dec_tlu_ctl.scala 920:39] + csr.io.timer_int_sync <= timer_int_sync @[dec_tlu_ctl.scala 921:39] + csr.io.soft_int_sync <= soft_int_sync @[dec_tlu_ctl.scala 922:39] + csr.io.csr_wr_clk <= rvclkhdr.io.l1clk @[dec_tlu_ctl.scala 923:39] + csr.io.ebreak_to_debug_mode_r <= ebreak_to_debug_mode_r @[dec_tlu_ctl.scala 924:39] + csr.io.dec_tlu_pmu_fw_halted <= dec_tlu_pmu_fw_halted @[dec_tlu_ctl.scala 925:39] + csr.io.lsu_fir_error <= io.lsu_fir_error @[dec_tlu_ctl.scala 926:39] + csr.io.tlu_flush_lower_r_d1 <= tlu_flush_lower_r_d1 @[dec_tlu_ctl.scala 927:39] + csr.io.dec_tlu_flush_noredir_r_d1 <= dec_tlu_flush_noredir_r_d1 @[dec_tlu_ctl.scala 928:39] + csr.io.tlu_flush_path_r_d1 <= tlu_flush_path_r_d1 @[dec_tlu_ctl.scala 929:39] + csr.io.reset_delayed <= reset_delayed @[dec_tlu_ctl.scala 930:39] + csr.io.interrupt_valid_r <= interrupt_valid_r @[dec_tlu_ctl.scala 931:39] + csr.io.i0_exception_valid_r <= i0_exception_valid_r @[dec_tlu_ctl.scala 932:39] + csr.io.lsu_exc_valid_r <= lsu_exc_valid_r @[dec_tlu_ctl.scala 933:39] + csr.io.mepc_trigger_hit_sel_pc_r <= mepc_trigger_hit_sel_pc_r @[dec_tlu_ctl.scala 934:39] + csr.io.e4e5_int_clk <= rvclkhdr_3.io.l1clk @[dec_tlu_ctl.scala 935:39] + csr.io.lsu_i0_exc_r <= lsu_exc_valid_r @[dec_tlu_ctl.scala 936:39] + csr.io.inst_acc_r <= inst_acc_r @[dec_tlu_ctl.scala 937:39] + csr.io.inst_acc_second_r <= io.dec_tlu_packet_r.icaf_f1 @[dec_tlu_ctl.scala 938:39] + csr.io.take_nmi <= take_nmi @[dec_tlu_ctl.scala 939:39] + csr.io.lsu_error_pkt_addr_r <= io.lsu_error_pkt_r.bits.addr @[dec_tlu_ctl.scala 940:39] + csr.io.exc_cause_r <= exc_cause_r @[dec_tlu_ctl.scala 941:39] + csr.io.i0_valid_wb <= i0_valid_wb @[dec_tlu_ctl.scala 942:39] + csr.io.exc_or_int_valid_r_d1 <= exc_or_int_valid_r_d1 @[dec_tlu_ctl.scala 943:39] + csr.io.interrupt_valid_r_d1 <= interrupt_valid_r_d1 @[dec_tlu_ctl.scala 944:39] + csr.io.clk_override <= io.dec_tlu_dec_clk_override @[dec_tlu_ctl.scala 945:39] + csr.io.i0_exception_valid_r_d1 <= i0_exception_valid_r_d1 @[dec_tlu_ctl.scala 946:39] + csr.io.lsu_i0_exc_r_d1 <= lsu_i0_exc_r_d1 @[dec_tlu_ctl.scala 947:39] + csr.io.exc_cause_wb <= exc_cause_wb @[dec_tlu_ctl.scala 948:39] + csr.io.nmi_lsu_store_type <= nmi_lsu_store_type @[dec_tlu_ctl.scala 949:39] + csr.io.nmi_lsu_load_type <= nmi_lsu_load_type @[dec_tlu_ctl.scala 950:39] + csr.io.tlu_i0_commit_cmt <= tlu_i0_commit_cmt @[dec_tlu_ctl.scala 951:39] + csr.io.ebreak_r <= ebreak_r @[dec_tlu_ctl.scala 952:39] + csr.io.ecall_r <= ecall_r @[dec_tlu_ctl.scala 953:39] + csr.io.illegal_r <= illegal_r @[dec_tlu_ctl.scala 954:39] + csr.io.mdseac_locked_f <= mdseac_locked_f @[dec_tlu_ctl.scala 955:39] + csr.io.nmi_int_detected_f <= nmi_int_detected_f @[dec_tlu_ctl.scala 956:39] + csr.io.internal_dbg_halt_mode_f2 <= internal_dbg_halt_mode_f2 @[dec_tlu_ctl.scala 957:39] + csr.io.ext_int_freeze_d1 <= ext_int_freeze_d1 @[dec_tlu_ctl.scala 958:39] + csr.io.ic_perr_r_d1 <= ic_perr_r_d1 @[dec_tlu_ctl.scala 959:39] + csr.io.iccm_sbecc_r_d1 <= iccm_sbecc_r_d1 @[dec_tlu_ctl.scala 960:39] + csr.io.lsu_single_ecc_error_r_d1 <= lsu_single_ecc_error_r_d1 @[dec_tlu_ctl.scala 961:39] + csr.io.ifu_miss_state_idle_f <= ifu_miss_state_idle_f @[dec_tlu_ctl.scala 962:39] + csr.io.lsu_idle_any_f <= lsu_idle_any_f @[dec_tlu_ctl.scala 963:39] + csr.io.dbg_tlu_halted_f <= dbg_tlu_halted_f @[dec_tlu_ctl.scala 964:39] + csr.io.dbg_tlu_halted <= dbg_tlu_halted @[dec_tlu_ctl.scala 965:39] + csr.io.debug_halt_req_f <= debug_halt_req_f @[dec_tlu_ctl.scala 966:65] + csr.io.take_ext_int_start <= take_ext_int_start @[dec_tlu_ctl.scala 967:49] + csr.io.trigger_hit_dmode_r_d1 <= trigger_hit_dmode_r_d1 @[dec_tlu_ctl.scala 968:49] + csr.io.trigger_hit_r_d1 <= trigger_hit_r_d1 @[dec_tlu_ctl.scala 969:49] + csr.io.dcsr_single_step_done_f <= dcsr_single_step_done_f @[dec_tlu_ctl.scala 970:49] + csr.io.ebreak_to_debug_mode_r_d1 <= ebreak_to_debug_mode_r_d1 @[dec_tlu_ctl.scala 971:39] + csr.io.debug_halt_req <= debug_halt_req @[dec_tlu_ctl.scala 972:73] + csr.io.allow_dbg_halt_csr_write <= allow_dbg_halt_csr_write @[dec_tlu_ctl.scala 973:39] + csr.io.internal_dbg_halt_mode_f <= debug_mode_status @[dec_tlu_ctl.scala 974:39] + csr.io.enter_debug_halt_req <= enter_debug_halt_req @[dec_tlu_ctl.scala 975:39] + csr.io.internal_dbg_halt_mode <= internal_dbg_halt_mode @[dec_tlu_ctl.scala 976:39] + csr.io.request_debug_mode_done <= request_debug_mode_done @[dec_tlu_ctl.scala 977:39] + csr.io.request_debug_mode_r <= request_debug_mode_r @[dec_tlu_ctl.scala 978:39] + csr.io.update_hit_bit_r <= update_hit_bit_r @[dec_tlu_ctl.scala 979:39] + csr.io.take_timer_int <= take_timer_int @[dec_tlu_ctl.scala 980:39] + csr.io.take_int_timer0_int <= take_int_timer0_int @[dec_tlu_ctl.scala 981:39] + csr.io.take_int_timer1_int <= take_int_timer1_int @[dec_tlu_ctl.scala 982:39] + csr.io.take_ext_int <= take_ext_int @[dec_tlu_ctl.scala 983:39] + csr.io.tlu_flush_lower_r <= tlu_flush_lower_r @[dec_tlu_ctl.scala 984:39] + csr.io.dec_tlu_br0_error_r <= dec_tlu_br0_error_r @[dec_tlu_ctl.scala 985:39] + csr.io.dec_tlu_br0_start_error_r <= dec_tlu_br0_start_error_r @[dec_tlu_ctl.scala 986:39] + csr.io.lsu_pmu_load_external_r <= lsu_pmu_load_external_r @[dec_tlu_ctl.scala 987:39] + csr.io.lsu_pmu_store_external_r <= lsu_pmu_store_external_r @[dec_tlu_ctl.scala 988:39] + csr.io.csr_pkt.legal <= csr_pkt.legal @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.postsync <= csr_pkt.postsync @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.presync <= csr_pkt.presync @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dicago <= csr_pkt.csr_dicago @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dicad1 <= csr_pkt.csr_dicad1 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dicad0 <= csr_pkt.csr_dicad0 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dicad0h <= csr_pkt.csr_dicad0h @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dicawics <= csr_pkt.csr_dicawics @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mfdhs <= csr_pkt.csr_mfdhs @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mfdht <= csr_pkt.csr_mfdht @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mdccmect <= csr_pkt.csr_mdccmect @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_miccmect <= csr_pkt.csr_miccmect @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_micect <= csr_pkt.csr_micect @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mdeau <= csr_pkt.csr_mdeau @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meicpct <= csr_pkt.csr_meicpct @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcpc <= csr_pkt.csr_mcpc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mpmc <= csr_pkt.csr_mpmc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitcnt1 <= csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitcnt0 <= csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitb1 <= csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitb0 <= csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitctl1 <= csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mitctl0 <= csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcountinhibit <= csr_pkt.csr_mcountinhibit @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpme6 <= csr_pkt.csr_mhpme6 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpme5 <= csr_pkt.csr_mhpme5 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpme4 <= csr_pkt.csr_mhpme4 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpme3 <= csr_pkt.csr_mhpme3 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc6h <= csr_pkt.csr_mhpmc6h @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc5h <= csr_pkt.csr_mhpmc5h @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc4h <= csr_pkt.csr_mhpmc4h @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc3h <= csr_pkt.csr_mhpmc3h @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc6 <= csr_pkt.csr_mhpmc6 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc5 <= csr_pkt.csr_mhpmc5 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc4 <= csr_pkt.csr_mhpmc4 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhpmc3 <= csr_pkt.csr_mhpmc3 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mtdata2 <= csr_pkt.csr_mtdata2 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mtdata1 <= csr_pkt.csr_mtdata1 @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mtsel <= csr_pkt.csr_mtsel @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dpc <= csr_pkt.csr_dpc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mfdc <= csr_pkt.csr_mfdc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcgc <= csr_pkt.csr_mcgc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dcsr <= csr_pkt.csr_dcsr @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meicidpl <= csr_pkt.csr_meicidpl @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meicurpl <= csr_pkt.csr_meicurpl @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meipt <= csr_pkt.csr_meipt @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meivt <= csr_pkt.csr_meivt @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_meihap <= csr_pkt.csr_meihap @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mdseac <= csr_pkt.csr_mdseac @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_dmst <= csr_pkt.csr_dmst @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mrac <= csr_pkt.csr_mrac @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mtval <= csr_pkt.csr_mtval @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mscause <= csr_pkt.csr_mscause @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcause <= csr_pkt.csr_mcause @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mepc <= csr_pkt.csr_mepc @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mscratch <= csr_pkt.csr_mscratch @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_minstreth <= csr_pkt.csr_minstreth @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_minstretl <= csr_pkt.csr_minstretl @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcycleh <= csr_pkt.csr_mcycleh @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mcyclel <= csr_pkt.csr_mcyclel @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mie <= csr_pkt.csr_mie @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mip <= csr_pkt.csr_mip @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mtvec <= csr_pkt.csr_mtvec @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mstatus <= csr_pkt.csr_mstatus @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mhartid <= csr_pkt.csr_mhartid @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mimpid <= csr_pkt.csr_mimpid @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_marchid <= csr_pkt.csr_marchid @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_mvendorid <= csr_pkt.csr_mvendorid @[dec_tlu_ctl.scala 989:39] + csr.io.csr_pkt.csr_misa <= csr_pkt.csr_misa @[dec_tlu_ctl.scala 989:39] + npc_r <= csr.io.npc_r @[dec_tlu_ctl.scala 991:31] + npc_r_d1 <= csr.io.npc_r_d1 @[dec_tlu_ctl.scala 992:31] + mie_ns <= csr.io.mie_ns @[dec_tlu_ctl.scala 993:31] + mepc <= csr.io.mepc @[dec_tlu_ctl.scala 994:31] + mdseac_locked_ns <= csr.io.mdseac_locked_ns @[dec_tlu_ctl.scala 995:31] + force_halt <= csr.io.force_halt @[dec_tlu_ctl.scala 996:31] + dpc <= csr.io.dpc @[dec_tlu_ctl.scala 997:31] + mstatus_mie_ns <= csr.io.mstatus_mie_ns @[dec_tlu_ctl.scala 998:31] + dec_csr_wen_r_mod <= csr.io.dec_csr_wen_r_mod @[dec_tlu_ctl.scala 999:31] + fw_halt_req <= csr.io.fw_halt_req @[dec_tlu_ctl.scala 1000:31] + mstatus <= csr.io.mstatus @[dec_tlu_ctl.scala 1001:31] + dcsr <= csr.io.dcsr @[dec_tlu_ctl.scala 1002:31] + mtvec <= csr.io.mtvec @[dec_tlu_ctl.scala 1003:31] + mip <= csr.io.mip @[dec_tlu_ctl.scala 1004:31] + mtdata1_t[0] <= csr.io.mtdata1_t[0] @[dec_tlu_ctl.scala 1005:31] + mtdata1_t[1] <= csr.io.mtdata1_t[1] @[dec_tlu_ctl.scala 1005:31] + mtdata1_t[2] <= csr.io.mtdata1_t[2] @[dec_tlu_ctl.scala 1005:31] + mtdata1_t[3] <= csr.io.mtdata1_t[3] @[dec_tlu_ctl.scala 1005:31] + inst csr_read of dec_decode_csr_read @[dec_tlu_ctl.scala 1006:22] csr_read.clock <= clock csr_read.reset <= reset - csr_read.io.dec_csr_rdaddr_d <= io.dec_csr_rdaddr_d @[dec_tlu_ctl.scala 1010:37] - csr_pkt.legal <= csr_read.io.csr_pkt.legal @[dec_tlu_ctl.scala 1011:16] - csr_pkt.postsync <= csr_read.io.csr_pkt.postsync @[dec_tlu_ctl.scala 1011:16] - csr_pkt.presync <= csr_read.io.csr_pkt.presync @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dicago <= csr_read.io.csr_pkt.csr_dicago @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dicad1 <= csr_read.io.csr_pkt.csr_dicad1 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dicad0 <= csr_read.io.csr_pkt.csr_dicad0 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dicad0h <= csr_read.io.csr_pkt.csr_dicad0h @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dicawics <= csr_read.io.csr_pkt.csr_dicawics @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mfdhs <= csr_read.io.csr_pkt.csr_mfdhs @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mfdht <= csr_read.io.csr_pkt.csr_mfdht @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mdccmect <= csr_read.io.csr_pkt.csr_mdccmect @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_miccmect <= csr_read.io.csr_pkt.csr_miccmect @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_micect <= csr_read.io.csr_pkt.csr_micect @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mdeau <= csr_read.io.csr_pkt.csr_mdeau @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meicpct <= csr_read.io.csr_pkt.csr_meicpct @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcpc <= csr_read.io.csr_pkt.csr_mcpc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mpmc <= csr_read.io.csr_pkt.csr_mpmc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitcnt1 <= csr_read.io.csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitcnt0 <= csr_read.io.csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitb1 <= csr_read.io.csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitb0 <= csr_read.io.csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitctl1 <= csr_read.io.csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mitctl0 <= csr_read.io.csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcountinhibit <= csr_read.io.csr_pkt.csr_mcountinhibit @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpme6 <= csr_read.io.csr_pkt.csr_mhpme6 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpme5 <= csr_read.io.csr_pkt.csr_mhpme5 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpme4 <= csr_read.io.csr_pkt.csr_mhpme4 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpme3 <= csr_read.io.csr_pkt.csr_mhpme3 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc6h <= csr_read.io.csr_pkt.csr_mhpmc6h @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc5h <= csr_read.io.csr_pkt.csr_mhpmc5h @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc4h <= csr_read.io.csr_pkt.csr_mhpmc4h @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc3h <= csr_read.io.csr_pkt.csr_mhpmc3h @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc6 <= csr_read.io.csr_pkt.csr_mhpmc6 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc5 <= csr_read.io.csr_pkt.csr_mhpmc5 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc4 <= csr_read.io.csr_pkt.csr_mhpmc4 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhpmc3 <= csr_read.io.csr_pkt.csr_mhpmc3 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mtdata2 <= csr_read.io.csr_pkt.csr_mtdata2 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mtdata1 <= csr_read.io.csr_pkt.csr_mtdata1 @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mtsel <= csr_read.io.csr_pkt.csr_mtsel @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dpc <= csr_read.io.csr_pkt.csr_dpc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mfdc <= csr_read.io.csr_pkt.csr_mfdc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcgc <= csr_read.io.csr_pkt.csr_mcgc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dcsr <= csr_read.io.csr_pkt.csr_dcsr @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meicidpl <= csr_read.io.csr_pkt.csr_meicidpl @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meicurpl <= csr_read.io.csr_pkt.csr_meicurpl @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meipt <= csr_read.io.csr_pkt.csr_meipt @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meivt <= csr_read.io.csr_pkt.csr_meivt @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_meihap <= csr_read.io.csr_pkt.csr_meihap @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mdseac <= csr_read.io.csr_pkt.csr_mdseac @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_dmst <= csr_read.io.csr_pkt.csr_dmst @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mrac <= csr_read.io.csr_pkt.csr_mrac @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mtval <= csr_read.io.csr_pkt.csr_mtval @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mscause <= csr_read.io.csr_pkt.csr_mscause @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcause <= csr_read.io.csr_pkt.csr_mcause @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mepc <= csr_read.io.csr_pkt.csr_mepc @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mscratch <= csr_read.io.csr_pkt.csr_mscratch @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_minstreth <= csr_read.io.csr_pkt.csr_minstreth @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_minstretl <= csr_read.io.csr_pkt.csr_minstretl @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcycleh <= csr_read.io.csr_pkt.csr_mcycleh @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mcyclel <= csr_read.io.csr_pkt.csr_mcyclel @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mie <= csr_read.io.csr_pkt.csr_mie @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mip <= csr_read.io.csr_pkt.csr_mip @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mtvec <= csr_read.io.csr_pkt.csr_mtvec @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mstatus <= csr_read.io.csr_pkt.csr_mstatus @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mhartid <= csr_read.io.csr_pkt.csr_mhartid @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mimpid <= csr_read.io.csr_pkt.csr_mimpid @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_marchid <= csr_read.io.csr_pkt.csr_marchid @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_mvendorid <= csr_read.io.csr_pkt.csr_mvendorid @[dec_tlu_ctl.scala 1011:16] - csr_pkt.csr_misa <= csr_read.io.csr_pkt.csr_misa @[dec_tlu_ctl.scala 1011:16] - node _T_864 = and(csr_pkt.presync, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 1013:42] - node _T_865 = not(io.dec_csr_wen_unq_d) @[dec_tlu_ctl.scala 1013:67] - node _T_866 = and(_T_864, _T_865) @[dec_tlu_ctl.scala 1013:65] - io.dec_tlu_presync_d <= _T_866 @[dec_tlu_ctl.scala 1013:23] - node _T_867 = and(csr_pkt.postsync, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 1014:43] - io.dec_tlu_postsync_d <= _T_867 @[dec_tlu_ctl.scala 1014:23] - node _T_868 = or(csr_pkt.csr_mitcnt0, csr_pkt.csr_mitcnt1) @[dec_tlu_ctl.scala 1017:50] - node _T_869 = or(_T_868, csr_pkt.csr_mitb0) @[dec_tlu_ctl.scala 1017:72] - node _T_870 = or(_T_869, csr_pkt.csr_mitb1) @[dec_tlu_ctl.scala 1017:92] - node _T_871 = or(_T_870, csr_pkt.csr_mitctl0) @[dec_tlu_ctl.scala 1017:112] - node _T_872 = or(_T_871, csr_pkt.csr_mitctl1) @[dec_tlu_ctl.scala 1017:134] - node _T_873 = not(UInt<1>("h01")) @[dec_tlu_ctl.scala 1017:159] - node conditionally_illegal = and(_T_872, _T_873) @[dec_tlu_ctl.scala 1017:157] - node _T_874 = or(csr_pkt.csr_dcsr, csr_pkt.csr_dpc) @[dec_tlu_ctl.scala 1018:55] - node _T_875 = or(_T_874, csr_pkt.csr_dmst) @[dec_tlu_ctl.scala 1018:73] - node _T_876 = or(_T_875, csr_pkt.csr_dicawics) @[dec_tlu_ctl.scala 1018:92] - node _T_877 = or(_T_876, csr_pkt.csr_dicad0) @[dec_tlu_ctl.scala 1018:115] - node _T_878 = or(_T_877, csr_pkt.csr_dicad0h) @[dec_tlu_ctl.scala 1018:136] - node _T_879 = or(_T_878, csr_pkt.csr_dicad1) @[dec_tlu_ctl.scala 1018:158] - node _T_880 = or(_T_879, csr_pkt.csr_dicago) @[dec_tlu_ctl.scala 1018:179] - node _T_881 = not(_T_880) @[dec_tlu_ctl.scala 1018:36] - node _T_882 = or(_T_881, dbg_tlu_halted_f) @[dec_tlu_ctl.scala 1018:201] - node _T_883 = and(csr_pkt.legal, _T_882) @[dec_tlu_ctl.scala 1018:33] - node _T_884 = not(fast_int_meicpct) @[dec_tlu_ctl.scala 1018:223] - node _T_885 = and(_T_883, _T_884) @[dec_tlu_ctl.scala 1018:221] - node _T_886 = not(conditionally_illegal) @[dec_tlu_ctl.scala 1018:243] - node valid_csr = and(_T_885, _T_886) @[dec_tlu_ctl.scala 1018:241] - node _T_887 = and(io.dec_csr_any_unq_d, valid_csr) @[dec_tlu_ctl.scala 1020:46] - node _T_888 = or(csr_pkt.csr_mvendorid, csr_pkt.csr_marchid) @[dec_tlu_ctl.scala 1020:107] - node _T_889 = or(_T_888, csr_pkt.csr_mimpid) @[dec_tlu_ctl.scala 1020:129] - node _T_890 = or(_T_889, csr_pkt.csr_mhartid) @[dec_tlu_ctl.scala 1020:150] - node _T_891 = or(_T_890, csr_pkt.csr_mdseac) @[dec_tlu_ctl.scala 1020:172] - node _T_892 = or(_T_891, csr_pkt.csr_meihap) @[dec_tlu_ctl.scala 1020:193] - node _T_893 = and(io.dec_csr_wen_unq_d, _T_892) @[dec_tlu_ctl.scala 1020:82] - node _T_894 = not(_T_893) @[dec_tlu_ctl.scala 1020:59] - node _T_895 = and(_T_887, _T_894) @[dec_tlu_ctl.scala 1020:57] - io.dec_csr_legal_d <= _T_895 @[dec_tlu_ctl.scala 1020:20] + csr_read.io.dec_csr_rdaddr_d <= io.dec_csr_rdaddr_d @[dec_tlu_ctl.scala 1007:37] + csr_pkt.legal <= csr_read.io.csr_pkt.legal @[dec_tlu_ctl.scala 1008:16] + csr_pkt.postsync <= csr_read.io.csr_pkt.postsync @[dec_tlu_ctl.scala 1008:16] + csr_pkt.presync <= csr_read.io.csr_pkt.presync @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dicago <= csr_read.io.csr_pkt.csr_dicago @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dicad1 <= csr_read.io.csr_pkt.csr_dicad1 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dicad0 <= csr_read.io.csr_pkt.csr_dicad0 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dicad0h <= csr_read.io.csr_pkt.csr_dicad0h @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dicawics <= csr_read.io.csr_pkt.csr_dicawics @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mfdhs <= csr_read.io.csr_pkt.csr_mfdhs @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mfdht <= csr_read.io.csr_pkt.csr_mfdht @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mdccmect <= csr_read.io.csr_pkt.csr_mdccmect @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_miccmect <= csr_read.io.csr_pkt.csr_miccmect @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_micect <= csr_read.io.csr_pkt.csr_micect @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mdeau <= csr_read.io.csr_pkt.csr_mdeau @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meicpct <= csr_read.io.csr_pkt.csr_meicpct @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcpc <= csr_read.io.csr_pkt.csr_mcpc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mpmc <= csr_read.io.csr_pkt.csr_mpmc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitcnt1 <= csr_read.io.csr_pkt.csr_mitcnt1 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitcnt0 <= csr_read.io.csr_pkt.csr_mitcnt0 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitb1 <= csr_read.io.csr_pkt.csr_mitb1 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitb0 <= csr_read.io.csr_pkt.csr_mitb0 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitctl1 <= csr_read.io.csr_pkt.csr_mitctl1 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mitctl0 <= csr_read.io.csr_pkt.csr_mitctl0 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcountinhibit <= csr_read.io.csr_pkt.csr_mcountinhibit @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpme6 <= csr_read.io.csr_pkt.csr_mhpme6 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpme5 <= csr_read.io.csr_pkt.csr_mhpme5 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpme4 <= csr_read.io.csr_pkt.csr_mhpme4 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpme3 <= csr_read.io.csr_pkt.csr_mhpme3 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc6h <= csr_read.io.csr_pkt.csr_mhpmc6h @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc5h <= csr_read.io.csr_pkt.csr_mhpmc5h @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc4h <= csr_read.io.csr_pkt.csr_mhpmc4h @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc3h <= csr_read.io.csr_pkt.csr_mhpmc3h @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc6 <= csr_read.io.csr_pkt.csr_mhpmc6 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc5 <= csr_read.io.csr_pkt.csr_mhpmc5 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc4 <= csr_read.io.csr_pkt.csr_mhpmc4 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhpmc3 <= csr_read.io.csr_pkt.csr_mhpmc3 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mtdata2 <= csr_read.io.csr_pkt.csr_mtdata2 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mtdata1 <= csr_read.io.csr_pkt.csr_mtdata1 @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mtsel <= csr_read.io.csr_pkt.csr_mtsel @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dpc <= csr_read.io.csr_pkt.csr_dpc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mfdc <= csr_read.io.csr_pkt.csr_mfdc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcgc <= csr_read.io.csr_pkt.csr_mcgc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dcsr <= csr_read.io.csr_pkt.csr_dcsr @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meicidpl <= csr_read.io.csr_pkt.csr_meicidpl @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meicurpl <= csr_read.io.csr_pkt.csr_meicurpl @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meipt <= csr_read.io.csr_pkt.csr_meipt @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meivt <= csr_read.io.csr_pkt.csr_meivt @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_meihap <= csr_read.io.csr_pkt.csr_meihap @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mdseac <= csr_read.io.csr_pkt.csr_mdseac @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_dmst <= csr_read.io.csr_pkt.csr_dmst @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mrac <= csr_read.io.csr_pkt.csr_mrac @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mtval <= csr_read.io.csr_pkt.csr_mtval @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mscause <= csr_read.io.csr_pkt.csr_mscause @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcause <= csr_read.io.csr_pkt.csr_mcause @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mepc <= csr_read.io.csr_pkt.csr_mepc @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mscratch <= csr_read.io.csr_pkt.csr_mscratch @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_minstreth <= csr_read.io.csr_pkt.csr_minstreth @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_minstretl <= csr_read.io.csr_pkt.csr_minstretl @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcycleh <= csr_read.io.csr_pkt.csr_mcycleh @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mcyclel <= csr_read.io.csr_pkt.csr_mcyclel @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mie <= csr_read.io.csr_pkt.csr_mie @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mip <= csr_read.io.csr_pkt.csr_mip @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mtvec <= csr_read.io.csr_pkt.csr_mtvec @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mstatus <= csr_read.io.csr_pkt.csr_mstatus @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mhartid <= csr_read.io.csr_pkt.csr_mhartid @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mimpid <= csr_read.io.csr_pkt.csr_mimpid @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_marchid <= csr_read.io.csr_pkt.csr_marchid @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_mvendorid <= csr_read.io.csr_pkt.csr_mvendorid @[dec_tlu_ctl.scala 1008:16] + csr_pkt.csr_misa <= csr_read.io.csr_pkt.csr_misa @[dec_tlu_ctl.scala 1008:16] + node _T_864 = and(csr_pkt.presync, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 1010:42] + node _T_865 = not(io.dec_csr_wen_unq_d) @[dec_tlu_ctl.scala 1010:67] + node _T_866 = and(_T_864, _T_865) @[dec_tlu_ctl.scala 1010:65] + io.dec_tlu_presync_d <= _T_866 @[dec_tlu_ctl.scala 1010:23] + node _T_867 = and(csr_pkt.postsync, io.dec_csr_any_unq_d) @[dec_tlu_ctl.scala 1011:43] + io.dec_tlu_postsync_d <= _T_867 @[dec_tlu_ctl.scala 1011:23] + node _T_868 = or(csr_pkt.csr_mitcnt0, csr_pkt.csr_mitcnt1) @[dec_tlu_ctl.scala 1014:50] + node _T_869 = or(_T_868, csr_pkt.csr_mitb0) @[dec_tlu_ctl.scala 1014:72] + node _T_870 = or(_T_869, csr_pkt.csr_mitb1) @[dec_tlu_ctl.scala 1014:92] + node _T_871 = or(_T_870, csr_pkt.csr_mitctl0) @[dec_tlu_ctl.scala 1014:112] + node _T_872 = or(_T_871, csr_pkt.csr_mitctl1) @[dec_tlu_ctl.scala 1014:134] + node _T_873 = not(UInt<1>("h01")) @[dec_tlu_ctl.scala 1014:159] + node conditionally_illegal = and(_T_872, _T_873) @[dec_tlu_ctl.scala 1014:157] + node _T_874 = or(csr_pkt.csr_dcsr, csr_pkt.csr_dpc) @[dec_tlu_ctl.scala 1015:55] + node _T_875 = or(_T_874, csr_pkt.csr_dmst) @[dec_tlu_ctl.scala 1015:73] + node _T_876 = or(_T_875, csr_pkt.csr_dicawics) @[dec_tlu_ctl.scala 1015:92] + node _T_877 = or(_T_876, csr_pkt.csr_dicad0) @[dec_tlu_ctl.scala 1015:115] + node _T_878 = or(_T_877, csr_pkt.csr_dicad0h) @[dec_tlu_ctl.scala 1015:136] + node _T_879 = or(_T_878, csr_pkt.csr_dicad1) @[dec_tlu_ctl.scala 1015:158] + node _T_880 = or(_T_879, csr_pkt.csr_dicago) @[dec_tlu_ctl.scala 1015:179] + node _T_881 = not(_T_880) @[dec_tlu_ctl.scala 1015:36] + node _T_882 = or(_T_881, dbg_tlu_halted_f) @[dec_tlu_ctl.scala 1015:201] + node _T_883 = and(csr_pkt.legal, _T_882) @[dec_tlu_ctl.scala 1015:33] + node _T_884 = not(fast_int_meicpct) @[dec_tlu_ctl.scala 1015:223] + node _T_885 = and(_T_883, _T_884) @[dec_tlu_ctl.scala 1015:221] + node _T_886 = not(conditionally_illegal) @[dec_tlu_ctl.scala 1015:243] + node valid_csr = and(_T_885, _T_886) @[dec_tlu_ctl.scala 1015:241] + node _T_887 = and(io.dec_csr_any_unq_d, valid_csr) @[dec_tlu_ctl.scala 1017:46] + node _T_888 = or(csr_pkt.csr_mvendorid, csr_pkt.csr_marchid) @[dec_tlu_ctl.scala 1017:107] + node _T_889 = or(_T_888, csr_pkt.csr_mimpid) @[dec_tlu_ctl.scala 1017:129] + node _T_890 = or(_T_889, csr_pkt.csr_mhartid) @[dec_tlu_ctl.scala 1017:150] + node _T_891 = or(_T_890, csr_pkt.csr_mdseac) @[dec_tlu_ctl.scala 1017:172] + node _T_892 = or(_T_891, csr_pkt.csr_meihap) @[dec_tlu_ctl.scala 1017:193] + node _T_893 = and(io.dec_csr_wen_unq_d, _T_892) @[dec_tlu_ctl.scala 1017:82] + node _T_894 = not(_T_893) @[dec_tlu_ctl.scala 1017:59] + node _T_895 = and(_T_887, _T_894) @[dec_tlu_ctl.scala 1017:57] + io.dec_csr_legal_d <= _T_895 @[dec_tlu_ctl.scala 1017:20] module dec_trigger : input clock : Clock @@ -81516,84 +81506,84 @@ circuit quasar : tlu.io.dbg_resume_req <= io.dbg_resume_req @[dec.scala 245:45] tlu.io.lsu_idle_any <= io.lsu_idle_any @[dec.scala 246:45] tlu.io.dec_div_active <= decode.io.dec_div_active @[dec.scala 247:45] - tlu.io.timer_int <= io.timer_int @[dec.scala 252:45] - tlu.io.soft_int <= io.soft_int @[dec.scala 253:45] - tlu.io.core_id <= io.core_id @[dec.scala 254:45] - tlu.io.mpc_debug_halt_req <= io.mpc_debug_halt_req @[dec.scala 255:45] - tlu.io.mpc_debug_run_req <= io.mpc_debug_run_req @[dec.scala 256:45] - tlu.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec.scala 257:45] - io.dec_dbg_cmd_done <= tlu.io.dec_dbg_cmd_done @[dec.scala 258:28] - io.dec_dbg_cmd_fail <= tlu.io.dec_dbg_cmd_fail @[dec.scala 259:28] - io.dec_tlu_dbg_halted <= tlu.io.dec_tlu_dbg_halted @[dec.scala 260:28] - io.dec_tlu_debug_mode <= tlu.io.dec_tlu_debug_mode @[dec.scala 261:28] - io.dec_tlu_resume_ack <= tlu.io.dec_tlu_resume_ack @[dec.scala 262:28] - io.dec_tlu_mpc_halted_only <= tlu.io.dec_tlu_mpc_halted_only @[dec.scala 263:51] - io.trigger_pkt_any[0].tdata2 <= tlu.io.trigger_pkt_any[0].tdata2 @[dec.scala 264:29] - io.trigger_pkt_any[0].m <= tlu.io.trigger_pkt_any[0].m @[dec.scala 264:29] - io.trigger_pkt_any[0].execute <= tlu.io.trigger_pkt_any[0].execute @[dec.scala 264:29] - io.trigger_pkt_any[0].load <= tlu.io.trigger_pkt_any[0].load @[dec.scala 264:29] - io.trigger_pkt_any[0].store <= tlu.io.trigger_pkt_any[0].store @[dec.scala 264:29] - io.trigger_pkt_any[0].match_pkt <= tlu.io.trigger_pkt_any[0].match_pkt @[dec.scala 264:29] - io.trigger_pkt_any[0].select <= tlu.io.trigger_pkt_any[0].select @[dec.scala 264:29] - io.trigger_pkt_any[1].tdata2 <= tlu.io.trigger_pkt_any[1].tdata2 @[dec.scala 264:29] - io.trigger_pkt_any[1].m <= tlu.io.trigger_pkt_any[1].m @[dec.scala 264:29] - io.trigger_pkt_any[1].execute <= tlu.io.trigger_pkt_any[1].execute @[dec.scala 264:29] - io.trigger_pkt_any[1].load <= tlu.io.trigger_pkt_any[1].load @[dec.scala 264:29] - io.trigger_pkt_any[1].store <= tlu.io.trigger_pkt_any[1].store @[dec.scala 264:29] - io.trigger_pkt_any[1].match_pkt <= tlu.io.trigger_pkt_any[1].match_pkt @[dec.scala 264:29] - io.trigger_pkt_any[1].select <= tlu.io.trigger_pkt_any[1].select @[dec.scala 264:29] - io.trigger_pkt_any[2].tdata2 <= tlu.io.trigger_pkt_any[2].tdata2 @[dec.scala 264:29] - io.trigger_pkt_any[2].m <= tlu.io.trigger_pkt_any[2].m @[dec.scala 264:29] - io.trigger_pkt_any[2].execute <= tlu.io.trigger_pkt_any[2].execute @[dec.scala 264:29] - io.trigger_pkt_any[2].load <= tlu.io.trigger_pkt_any[2].load @[dec.scala 264:29] - io.trigger_pkt_any[2].store <= tlu.io.trigger_pkt_any[2].store @[dec.scala 264:29] - io.trigger_pkt_any[2].match_pkt <= tlu.io.trigger_pkt_any[2].match_pkt @[dec.scala 264:29] - io.trigger_pkt_any[2].select <= tlu.io.trigger_pkt_any[2].select @[dec.scala 264:29] - io.trigger_pkt_any[3].tdata2 <= tlu.io.trigger_pkt_any[3].tdata2 @[dec.scala 264:29] - io.trigger_pkt_any[3].m <= tlu.io.trigger_pkt_any[3].m @[dec.scala 264:29] - io.trigger_pkt_any[3].execute <= tlu.io.trigger_pkt_any[3].execute @[dec.scala 264:29] - io.trigger_pkt_any[3].load <= tlu.io.trigger_pkt_any[3].load @[dec.scala 264:29] - io.trigger_pkt_any[3].store <= tlu.io.trigger_pkt_any[3].store @[dec.scala 264:29] - io.trigger_pkt_any[3].match_pkt <= tlu.io.trigger_pkt_any[3].match_pkt @[dec.scala 264:29] - io.trigger_pkt_any[3].select <= tlu.io.trigger_pkt_any[3].select @[dec.scala 264:29] - io.o_cpu_halt_status <= tlu.io.o_cpu_halt_status @[dec.scala 265:29] - io.o_cpu_halt_ack <= tlu.io.o_cpu_halt_ack @[dec.scala 266:29] - io.o_cpu_run_ack <= tlu.io.o_cpu_run_ack @[dec.scala 267:29] - io.o_debug_mode_status <= tlu.io.o_debug_mode_status @[dec.scala 268:29] - io.mpc_debug_halt_ack <= tlu.io.mpc_debug_halt_ack @[dec.scala 269:29] - io.mpc_debug_run_ack <= tlu.io.mpc_debug_run_ack @[dec.scala 270:29] - io.debug_brkpt_status <= tlu.io.debug_brkpt_status @[dec.scala 271:29] - io.dec_tlu_i0_kill_writeb_r <= tlu.io.dec_tlu_i0_kill_writeb_r @[dec.scala 274:34] - io.dec_tlu_perfcnt0 <= tlu.io.dec_tlu_perfcnt0 @[dec.scala 275:29] - io.dec_tlu_perfcnt1 <= tlu.io.dec_tlu_perfcnt1 @[dec.scala 276:29] - io.dec_tlu_perfcnt2 <= tlu.io.dec_tlu_perfcnt2 @[dec.scala 277:29] - io.dec_tlu_perfcnt3 <= tlu.io.dec_tlu_perfcnt3 @[dec.scala 278:29] - dec_tlu_i0_exc_valid_wb1 <= tlu.io.dec_tlu_i0_exc_valid_wb1 @[dec.scala 279:32] - dec_tlu_i0_valid_wb1 <= tlu.io.dec_tlu_i0_valid_wb1 @[dec.scala 280:32] - dec_tlu_int_valid_wb1 <= tlu.io.dec_tlu_int_valid_wb1 @[dec.scala 281:32] - dec_tlu_exc_cause_wb1 <= tlu.io.dec_tlu_exc_cause_wb1 @[dec.scala 282:32] - dec_tlu_mtval_wb1 <= tlu.io.dec_tlu_mtval_wb1 @[dec.scala 283:32] - io.dec_tlu_misc_clk_override <= tlu.io.dec_tlu_misc_clk_override @[dec.scala 284:35] - io.dec_tlu_ifu_clk_override <= tlu.io.dec_tlu_ifu_clk_override @[dec.scala 285:36] - io.dec_tlu_lsu_clk_override <= tlu.io.dec_tlu_lsu_clk_override @[dec.scala 286:36] - io.dec_tlu_bus_clk_override <= tlu.io.dec_tlu_bus_clk_override @[dec.scala 287:36] - io.dec_tlu_pic_clk_override <= tlu.io.dec_tlu_pic_clk_override @[dec.scala 288:36] - io.dec_tlu_dccm_clk_override <= tlu.io.dec_tlu_dccm_clk_override @[dec.scala 289:36] - io.dec_tlu_icm_clk_override <= tlu.io.dec_tlu_icm_clk_override @[dec.scala 290:36] - io.rv_trace_pkt.rv_i_insn_ip <= decode.io.dec_i0_inst_wb1 @[dec.scala 294:32] + tlu.io.timer_int <= io.timer_int @[dec.scala 248:45] + tlu.io.soft_int <= io.soft_int @[dec.scala 249:45] + tlu.io.core_id <= io.core_id @[dec.scala 250:45] + tlu.io.mpc_debug_halt_req <= io.mpc_debug_halt_req @[dec.scala 251:45] + tlu.io.mpc_debug_run_req <= io.mpc_debug_run_req @[dec.scala 252:45] + tlu.io.mpc_reset_run_req <= io.mpc_reset_run_req @[dec.scala 253:45] + io.dec_dbg_cmd_done <= tlu.io.dec_dbg_cmd_done @[dec.scala 254:28] + io.dec_dbg_cmd_fail <= tlu.io.dec_dbg_cmd_fail @[dec.scala 255:28] + io.dec_tlu_dbg_halted <= tlu.io.dec_tlu_dbg_halted @[dec.scala 256:28] + io.dec_tlu_debug_mode <= tlu.io.dec_tlu_debug_mode @[dec.scala 257:28] + io.dec_tlu_resume_ack <= tlu.io.dec_tlu_resume_ack @[dec.scala 258:28] + io.dec_tlu_mpc_halted_only <= tlu.io.dec_tlu_mpc_halted_only @[dec.scala 259:51] + io.trigger_pkt_any[0].tdata2 <= tlu.io.trigger_pkt_any[0].tdata2 @[dec.scala 260:29] + io.trigger_pkt_any[0].m <= tlu.io.trigger_pkt_any[0].m @[dec.scala 260:29] + io.trigger_pkt_any[0].execute <= tlu.io.trigger_pkt_any[0].execute @[dec.scala 260:29] + io.trigger_pkt_any[0].load <= tlu.io.trigger_pkt_any[0].load @[dec.scala 260:29] + io.trigger_pkt_any[0].store <= tlu.io.trigger_pkt_any[0].store @[dec.scala 260:29] + io.trigger_pkt_any[0].match_pkt <= tlu.io.trigger_pkt_any[0].match_pkt @[dec.scala 260:29] + io.trigger_pkt_any[0].select <= tlu.io.trigger_pkt_any[0].select @[dec.scala 260:29] + io.trigger_pkt_any[1].tdata2 <= tlu.io.trigger_pkt_any[1].tdata2 @[dec.scala 260:29] + io.trigger_pkt_any[1].m <= tlu.io.trigger_pkt_any[1].m @[dec.scala 260:29] + io.trigger_pkt_any[1].execute <= tlu.io.trigger_pkt_any[1].execute @[dec.scala 260:29] + io.trigger_pkt_any[1].load <= tlu.io.trigger_pkt_any[1].load @[dec.scala 260:29] + io.trigger_pkt_any[1].store <= tlu.io.trigger_pkt_any[1].store @[dec.scala 260:29] + io.trigger_pkt_any[1].match_pkt <= tlu.io.trigger_pkt_any[1].match_pkt @[dec.scala 260:29] + io.trigger_pkt_any[1].select <= tlu.io.trigger_pkt_any[1].select @[dec.scala 260:29] + io.trigger_pkt_any[2].tdata2 <= tlu.io.trigger_pkt_any[2].tdata2 @[dec.scala 260:29] + io.trigger_pkt_any[2].m <= tlu.io.trigger_pkt_any[2].m @[dec.scala 260:29] + io.trigger_pkt_any[2].execute <= tlu.io.trigger_pkt_any[2].execute @[dec.scala 260:29] + io.trigger_pkt_any[2].load <= tlu.io.trigger_pkt_any[2].load @[dec.scala 260:29] + io.trigger_pkt_any[2].store <= tlu.io.trigger_pkt_any[2].store @[dec.scala 260:29] + io.trigger_pkt_any[2].match_pkt <= tlu.io.trigger_pkt_any[2].match_pkt @[dec.scala 260:29] + io.trigger_pkt_any[2].select <= tlu.io.trigger_pkt_any[2].select @[dec.scala 260:29] + io.trigger_pkt_any[3].tdata2 <= tlu.io.trigger_pkt_any[3].tdata2 @[dec.scala 260:29] + io.trigger_pkt_any[3].m <= tlu.io.trigger_pkt_any[3].m @[dec.scala 260:29] + io.trigger_pkt_any[3].execute <= tlu.io.trigger_pkt_any[3].execute @[dec.scala 260:29] + io.trigger_pkt_any[3].load <= tlu.io.trigger_pkt_any[3].load @[dec.scala 260:29] + io.trigger_pkt_any[3].store <= tlu.io.trigger_pkt_any[3].store @[dec.scala 260:29] + io.trigger_pkt_any[3].match_pkt <= tlu.io.trigger_pkt_any[3].match_pkt @[dec.scala 260:29] + io.trigger_pkt_any[3].select <= tlu.io.trigger_pkt_any[3].select @[dec.scala 260:29] + io.o_cpu_halt_status <= tlu.io.o_cpu_halt_status @[dec.scala 261:29] + io.o_cpu_halt_ack <= tlu.io.o_cpu_halt_ack @[dec.scala 262:29] + io.o_cpu_run_ack <= tlu.io.o_cpu_run_ack @[dec.scala 263:29] + io.o_debug_mode_status <= tlu.io.o_debug_mode_status @[dec.scala 264:29] + io.mpc_debug_halt_ack <= tlu.io.mpc_debug_halt_ack @[dec.scala 265:29] + io.mpc_debug_run_ack <= tlu.io.mpc_debug_run_ack @[dec.scala 266:29] + io.debug_brkpt_status <= tlu.io.debug_brkpt_status @[dec.scala 267:29] + io.dec_tlu_i0_kill_writeb_r <= tlu.io.dec_tlu_i0_kill_writeb_r @[dec.scala 268:34] + io.dec_tlu_perfcnt0 <= tlu.io.dec_tlu_perfcnt0 @[dec.scala 269:29] + io.dec_tlu_perfcnt1 <= tlu.io.dec_tlu_perfcnt1 @[dec.scala 270:29] + io.dec_tlu_perfcnt2 <= tlu.io.dec_tlu_perfcnt2 @[dec.scala 271:29] + io.dec_tlu_perfcnt3 <= tlu.io.dec_tlu_perfcnt3 @[dec.scala 272:29] + dec_tlu_i0_exc_valid_wb1 <= tlu.io.dec_tlu_i0_exc_valid_wb1 @[dec.scala 273:32] + dec_tlu_i0_valid_wb1 <= tlu.io.dec_tlu_i0_valid_wb1 @[dec.scala 274:32] + dec_tlu_int_valid_wb1 <= tlu.io.dec_tlu_int_valid_wb1 @[dec.scala 275:32] + dec_tlu_exc_cause_wb1 <= tlu.io.dec_tlu_exc_cause_wb1 @[dec.scala 276:32] + dec_tlu_mtval_wb1 <= tlu.io.dec_tlu_mtval_wb1 @[dec.scala 277:32] + io.dec_tlu_misc_clk_override <= tlu.io.dec_tlu_misc_clk_override @[dec.scala 278:35] + io.dec_tlu_ifu_clk_override <= tlu.io.dec_tlu_ifu_clk_override @[dec.scala 279:36] + io.dec_tlu_lsu_clk_override <= tlu.io.dec_tlu_lsu_clk_override @[dec.scala 280:36] + io.dec_tlu_bus_clk_override <= tlu.io.dec_tlu_bus_clk_override @[dec.scala 281:36] + io.dec_tlu_pic_clk_override <= tlu.io.dec_tlu_pic_clk_override @[dec.scala 282:36] + io.dec_tlu_dccm_clk_override <= tlu.io.dec_tlu_dccm_clk_override @[dec.scala 283:36] + io.dec_tlu_icm_clk_override <= tlu.io.dec_tlu_icm_clk_override @[dec.scala 284:36] + io.rv_trace_pkt.rv_i_insn_ip <= decode.io.dec_i0_inst_wb1 @[dec.scala 288:32] node _T = cat(decode.io.dec_i0_pc_wb1, UInt<1>("h00")) @[Cat.scala 29:58] - io.rv_trace_pkt.rv_i_address_ip <= _T @[dec.scala 295:35] - node _T_1 = or(tlu.io.dec_tlu_i0_valid_wb1, tlu.io.dec_tlu_i0_exc_valid_wb1) @[dec.scala 296:98] + io.rv_trace_pkt.rv_i_address_ip <= _T @[dec.scala 289:35] + node _T_1 = or(tlu.io.dec_tlu_i0_valid_wb1, tlu.io.dec_tlu_i0_exc_valid_wb1) @[dec.scala 290:98] node _T_2 = cat(tlu.io.dec_tlu_int_valid_wb1, _T_1) @[Cat.scala 29:58] - io.rv_trace_pkt.rv_i_valid_ip <= _T_2 @[dec.scala 296:33] + io.rv_trace_pkt.rv_i_valid_ip <= _T_2 @[dec.scala 290:33] node _T_3 = cat(tlu.io.dec_tlu_int_valid_wb1, tlu.io.dec_tlu_i0_exc_valid_wb1) @[Cat.scala 29:58] - io.rv_trace_pkt.rv_i_exception_ip <= _T_3 @[dec.scala 297:37] - node _T_4 = bits(tlu.io.dec_tlu_exc_cause_wb1, 4, 0) @[dec.scala 298:65] - io.rv_trace_pkt.rv_i_ecause_ip <= _T_4 @[dec.scala 298:34] + io.rv_trace_pkt.rv_i_exception_ip <= _T_3 @[dec.scala 291:37] + node _T_4 = bits(tlu.io.dec_tlu_exc_cause_wb1, 4, 0) @[dec.scala 292:65] + io.rv_trace_pkt.rv_i_ecause_ip <= _T_4 @[dec.scala 292:34] node _T_5 = cat(tlu.io.dec_tlu_int_valid_wb1, UInt<1>("h00")) @[Cat.scala 29:58] - io.rv_trace_pkt.rv_i_interrupt_ip <= _T_5 @[dec.scala 299:37] - io.rv_trace_pkt.rv_i_tval_ip <= tlu.io.dec_tlu_mtval_wb1 @[dec.scala 300:32] - io.dec_dbg_rddata <= decode.io.dec_i0_wdata_r @[dec.scala 304:21] + io.rv_trace_pkt.rv_i_interrupt_ip <= _T_5 @[dec.scala 293:37] + io.rv_trace_pkt.rv_i_tval_ip <= tlu.io.dec_tlu_mtval_wb1 @[dec.scala 294:32] + io.dec_dbg_rddata <= decode.io.dec_i0_wdata_r @[dec.scala 298:21] extmodule gated_latch_755 : output Q : Clock @@ -85899,10 +85889,10 @@ circuit quasar : wire i0_pred_correct_upper_d : UInt<1> @[exu.scala 48:41] wire i0_flush_upper_d : UInt<1> @[exu.scala 49:45] io.exu_bp.exu_mp_pkt.bits.prett <= UInt<1>("h00") @[exu.scala 50:57] - io.exu_bp.exu_mp_pkt.bits.br_start_error <= UInt<1>("h00") @[exu.scala 51:43] - io.exu_bp.exu_mp_pkt.bits.br_error <= UInt<1>("h00") @[exu.scala 52:49] - io.exu_bp.exu_mp_pkt.valid <= UInt<1>("h00") @[exu.scala 53:55] - i0_pp_r.bits.toffset <= UInt<1>("h00") @[exu.scala 54:33] + io.exu_bp.exu_mp_pkt.bits.br_start_error <= UInt<1>("h00") @[exu.scala 51:44] + io.exu_bp.exu_mp_pkt.bits.br_error <= UInt<1>("h00") @[exu.scala 52:39] + io.exu_bp.exu_mp_pkt.valid <= UInt<1>("h00") @[exu.scala 53:53] + i0_pp_r.bits.toffset <= UInt<1>("h00") @[exu.scala 54:39] node x_data_en = bits(io.dec_exu.decode_exu.dec_data_en, 1, 1) @[exu.scala 56:69] node r_data_en = bits(io.dec_exu.decode_exu.dec_data_en, 0, 0) @[exu.scala 57:69] node x_ctl_en = bits(io.dec_exu.decode_exu.dec_ctl_en, 1, 1) @[exu.scala 58:68] @@ -86307,7 +86297,7 @@ circuit quasar : node _T_138 = or(_T_137, _T_136) @[Mux.scala 27:72] wire muldiv_rs2_d : UInt<32> @[Mux.scala 27:72] muldiv_rs2_d <= _T_138 @[Mux.scala 27:72] - node _T_139 = bits(io.dec_exu.dec_alu.dec_csr_ren_d, 0, 0) @[exu.scala 141:63] + node _T_139 = bits(io.dec_exu.dec_alu.dec_csr_ren_d, 0, 0) @[exu.scala 141:62] node _T_140 = mux(_T_139, i0_rs1_d, io.dec_exu.decode_exu.exu_csr_rs1_x) @[exu.scala 141:28] csr_rs1_in_d <= _T_140 @[exu.scala 141:22] inst i_alu of exu_alu_ctl @[exu.scala 144:19] @@ -86376,10 +86366,10 @@ circuit quasar : i0_predict_p_d.bits.misp <= i_alu.io.predict_p_out.bits.misp @[exu.scala 159:41] i0_predict_p_d.valid <= i_alu.io.predict_p_out.valid @[exu.scala 159:41] i0_pred_correct_upper_d <= i_alu.io.pred_correct_out @[exu.scala 160:27] - inst i_mul of exu_mul_ctl @[exu.scala 162:19] + inst i_mul of exu_mul_ctl @[exu.scala 162:21] i_mul.clock <= clock i_mul.reset <= reset - i_mul.io.scan_mode <= io.scan_mode @[exu.scala 163:33] + i_mul.io.scan_mode <= io.scan_mode @[exu.scala 163:25] i_mul.io.mul_p.bits.bfp <= io.dec_exu.decode_exu.mul_p.bits.bfp @[exu.scala 164:41] i_mul.io.mul_p.bits.crc32c_w <= io.dec_exu.decode_exu.mul_p.bits.crc32c_w @[exu.scala 164:41] i_mul.io.mul_p.bits.crc32c_h <= io.dec_exu.decode_exu.mul_p.bits.crc32c_h @[exu.scala 164:41] @@ -86401,7 +86391,7 @@ circuit quasar : i_mul.io.mul_p.valid <= io.dec_exu.decode_exu.mul_p.valid @[exu.scala 164:41] i_mul.io.rs1_in <= muldiv_rs1_d @[exu.scala 165:41] i_mul.io.rs2_in <= muldiv_rs2_d @[exu.scala 166:41] - inst i_div of exu_div_ctl @[exu.scala 169:19] + inst i_div of exu_div_ctl @[exu.scala 169:21] i_div.clock <= clock i_div.reset <= reset i_div.io.dec_div.dec_div_cancel <= io.dec_exu.dec_div.dec_div_cancel @[exu.scala 170:20] @@ -86515,31 +86505,31 @@ circuit quasar : node _T_178 = eq(_T_177, UInt<1>("h00")) @[exu.scala 215:69] node _T_179 = and(_T_176, _T_178) @[exu.scala 215:67] node after_flush_eghr = mux(_T_179, ghr_d, ghr_x) @[exu.scala 215:42] - io.exu_bp.exu_mp_pkt.bits.way <= final_predict_mp.bits.way @[exu.scala 218:48] - io.exu_bp.exu_mp_pkt.bits.misp <= final_predict_mp.bits.misp @[exu.scala 219:48] - io.exu_bp.exu_mp_pkt.bits.pcall <= final_predict_mp.bits.pcall @[exu.scala 220:48] - io.exu_bp.exu_mp_pkt.bits.pja <= final_predict_mp.bits.pja @[exu.scala 221:48] - io.exu_bp.exu_mp_pkt.bits.pret <= final_predict_mp.bits.pret @[exu.scala 222:48] - io.exu_bp.exu_mp_pkt.bits.ataken <= final_predict_mp.bits.ataken @[exu.scala 223:48] - io.exu_bp.exu_mp_pkt.bits.boffset <= final_predict_mp.bits.boffset @[exu.scala 224:48] - io.exu_bp.exu_mp_pkt.bits.pc4 <= final_predict_mp.bits.pc4 @[exu.scala 225:48] - node _T_180 = bits(final_predict_mp.bits.hist, 1, 0) @[exu.scala 226:96] - io.exu_bp.exu_mp_pkt.bits.hist <= _T_180 @[exu.scala 226:66] - node _T_181 = bits(final_predict_mp.bits.toffset, 11, 0) @[exu.scala 227:91] - io.exu_bp.exu_mp_pkt.bits.toffset <= _T_181 @[exu.scala 227:58] - io.exu_bp.exu_mp_fghr <= after_flush_eghr @[exu.scala 228:43] - node _T_182 = bits(final_predpipe_mp, 12, 5) @[exu.scala 229:87] - io.exu_bp.exu_mp_index <= _T_182 @[exu.scala 229:66] - node _T_183 = bits(final_predpipe_mp, 4, 0) @[exu.scala 230:79] - io.exu_bp.exu_mp_btag <= _T_183 @[exu.scala 230:58] - node _T_184 = bits(final_predpipe_mp, 20, 13) @[exu.scala 231:64] - io.exu_bp.exu_mp_eghr <= _T_184 @[exu.scala 231:43] - node _T_185 = bits(io.dec_exu.tlu_exu.dec_tlu_flush_lower_r, 0, 0) @[exu.scala 232:98] - node _T_186 = mux(_T_185, io.dec_exu.tlu_exu.dec_tlu_flush_path_r, i0_flush_path_d) @[exu.scala 232:56] - io.exu_flush_path_final <= _T_186 @[exu.scala 232:50] - node _T_187 = eq(i0_pred_correct_upper_r, UInt<1>("h01")) @[exu.scala 233:96] - node _T_188 = mux(_T_187, pred_correct_npc_r, i0_flush_path_upper_r) @[exu.scala 233:72] - io.dec_exu.tlu_exu.exu_npc_r <= _T_188 @[exu.scala 233:66] + io.exu_bp.exu_mp_pkt.bits.way <= final_predict_mp.bits.way @[exu.scala 218:37] + io.exu_bp.exu_mp_pkt.bits.misp <= final_predict_mp.bits.misp @[exu.scala 219:37] + io.exu_bp.exu_mp_pkt.bits.pcall <= final_predict_mp.bits.pcall @[exu.scala 220:37] + io.exu_bp.exu_mp_pkt.bits.pja <= final_predict_mp.bits.pja @[exu.scala 221:37] + io.exu_bp.exu_mp_pkt.bits.pret <= final_predict_mp.bits.pret @[exu.scala 222:37] + io.exu_bp.exu_mp_pkt.bits.ataken <= final_predict_mp.bits.ataken @[exu.scala 223:37] + io.exu_bp.exu_mp_pkt.bits.boffset <= final_predict_mp.bits.boffset @[exu.scala 224:37] + io.exu_bp.exu_mp_pkt.bits.pc4 <= final_predict_mp.bits.pc4 @[exu.scala 225:37] + node _T_180 = bits(final_predict_mp.bits.hist, 1, 0) @[exu.scala 226:79] + io.exu_bp.exu_mp_pkt.bits.hist <= _T_180 @[exu.scala 226:49] + node _T_181 = bits(final_predict_mp.bits.toffset, 11, 0) @[exu.scala 227:74] + io.exu_bp.exu_mp_pkt.bits.toffset <= _T_181 @[exu.scala 227:41] + io.exu_bp.exu_mp_fghr <= after_flush_eghr @[exu.scala 228:37] + node _T_182 = bits(final_predpipe_mp, 12, 5) @[exu.scala 229:88] + io.exu_bp.exu_mp_index <= _T_182 @[exu.scala 229:67] + node _T_183 = bits(final_predpipe_mp, 4, 0) @[exu.scala 230:82] + io.exu_bp.exu_mp_btag <= _T_183 @[exu.scala 230:61] + node _T_184 = bits(final_predpipe_mp, 20, 13) @[exu.scala 231:58] + io.exu_bp.exu_mp_eghr <= _T_184 @[exu.scala 231:37] + node _T_185 = bits(io.dec_exu.tlu_exu.dec_tlu_flush_lower_r, 0, 0) @[exu.scala 232:81] + node _T_186 = mux(_T_185, io.dec_exu.tlu_exu.dec_tlu_flush_path_r, i0_flush_path_d) @[exu.scala 232:39] + io.exu_flush_path_final <= _T_186 @[exu.scala 232:33] + node _T_187 = eq(i0_pred_correct_upper_r, UInt<1>("h01")) @[exu.scala 233:79] + node _T_188 = mux(_T_187, pred_correct_npc_r, i0_flush_path_upper_r) @[exu.scala 233:55] + io.dec_exu.tlu_exu.exu_npc_r <= _T_188 @[exu.scala 233:49] module lsu_addrcheck : input clock : Clock @@ -91388,10 +91378,10 @@ circuit quasar : is_ldst_hi_r <= UInt<1>("h00") wire is_ldst_lo_r : UInt<1> is_ldst_lo_r <= UInt<1>("h00") - io.sec_data_hi_m <= UInt<1>("h00") @[lsu_ecc.scala 90:32] - io.sec_data_lo_m <= UInt<1>("h00") @[lsu_ecc.scala 91:32] - io.lsu_single_ecc_error_m <= UInt<1>("h00") @[lsu_ecc.scala 92:30] - io.lsu_double_ecc_error_m <= UInt<1>("h00") @[lsu_ecc.scala 93:30] + io.sec_data_hi_m <= UInt<1>("h00") @[lsu_ecc.scala 88:32] + io.sec_data_lo_m <= UInt<1>("h00") @[lsu_ecc.scala 89:32] + io.lsu_single_ecc_error_m <= UInt<1>("h00") @[lsu_ecc.scala 90:30] + io.lsu_double_ecc_error_m <= UInt<1>("h00") @[lsu_ecc.scala 91:30] wire _T : UInt<1>[18] @[lib.scala 173:18] wire _T_1 : UInt<1>[18] @[lib.scala 174:18] wire _T_2 : UInt<1>[18] @[lib.scala 175:18] @@ -92780,107 +92770,107 @@ circuit quasar : node _T_1118 = xorr(_T_1116) @[lib.scala 127:23] node _T_1119 = xor(_T_1117, _T_1118) @[lib.scala 127:18] node dccm_wdata_ecc_hi_any = cat(_T_1119, _T_1116) @[Cat.scala 29:58] - when UInt<1>("h00") : @[lsu_ecc.scala 103:30] - node _T_1120 = bits(io.lsu_addr_r, 2, 2) @[lsu_ecc.scala 104:33] - node _T_1121 = bits(io.end_addr_r, 2, 2) @[lsu_ecc.scala 104:54] - node _T_1122 = neq(_T_1120, _T_1121) @[lsu_ecc.scala 104:37] - ldst_dual_r <= _T_1122 @[lsu_ecc.scala 104:17] - node _T_1123 = or(io.lsu_pkt_r.bits.load, io.lsu_pkt_r.bits.store) @[lsu_ecc.scala 105:63] - node _T_1124 = and(io.lsu_pkt_r.valid, _T_1123) @[lsu_ecc.scala 105:37] - node _T_1125 = and(_T_1124, io.addr_in_dccm_r) @[lsu_ecc.scala 105:90] - node _T_1126 = and(_T_1125, io.lsu_dccm_rden_r) @[lsu_ecc.scala 105:110] - is_ldst_r <= _T_1126 @[lsu_ecc.scala 105:15] - node _T_1127 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 106:33] - node _T_1128 = and(is_ldst_r, _T_1127) @[lsu_ecc.scala 106:31] - is_ldst_lo_r <= _T_1128 @[lsu_ecc.scala 106:18] - node _T_1129 = or(ldst_dual_r, io.lsu_pkt_r.bits.dma) @[lsu_ecc.scala 107:46] - node _T_1130 = and(is_ldst_r, _T_1129) @[lsu_ecc.scala 107:31] - node _T_1131 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 107:73] - node _T_1132 = and(_T_1130, _T_1131) @[lsu_ecc.scala 107:71] - is_ldst_hi_r <= _T_1132 @[lsu_ecc.scala 107:18] - is_ldst_hi_any <= is_ldst_hi_r @[lsu_ecc.scala 108:21] - dccm_rdata_hi_any <= io.dccm_rdata_hi_r @[lsu_ecc.scala 109:24] - dccm_data_ecc_hi_any <= io.dccm_data_ecc_hi_r @[lsu_ecc.scala 110:26] - is_ldst_lo_any <= is_ldst_lo_r @[lsu_ecc.scala 111:20] - dccm_rdata_lo_any <= io.dccm_rdata_lo_r @[lsu_ecc.scala 112:25] - dccm_data_ecc_lo_any <= io.dccm_data_ecc_lo_r @[lsu_ecc.scala 113:26] - io.sec_data_hi_r <= sec_data_hi_any @[lsu_ecc.scala 114:22] - io.single_ecc_error_hi_r <= single_ecc_error_hi_any @[lsu_ecc.scala 115:31] - double_ecc_error_hi_r <= double_ecc_error_hi_any @[lsu_ecc.scala 116:28] - io.sec_data_lo_r <= sec_data_lo_any @[lsu_ecc.scala 117:25] - io.single_ecc_error_lo_r <= single_ecc_error_lo_any @[lsu_ecc.scala 118:31] - double_ecc_error_lo_r <= double_ecc_error_lo_any @[lsu_ecc.scala 119:28] - node _T_1133 = or(io.single_ecc_error_hi_r, io.single_ecc_error_lo_r) @[lsu_ecc.scala 120:59] - io.lsu_single_ecc_error_r <= _T_1133 @[lsu_ecc.scala 120:31] - node _T_1134 = or(double_ecc_error_hi_r, double_ecc_error_lo_r) @[lsu_ecc.scala 121:56] - io.lsu_double_ecc_error_r <= _T_1134 @[lsu_ecc.scala 121:31] - skip @[lsu_ecc.scala 103:30] - else : @[lsu_ecc.scala 123:16] - node _T_1135 = bits(io.lsu_addr_m, 2, 2) @[lsu_ecc.scala 124:35] - node _T_1136 = bits(io.end_addr_m, 2, 2) @[lsu_ecc.scala 124:56] - node _T_1137 = neq(_T_1135, _T_1136) @[lsu_ecc.scala 124:39] - ldst_dual_m <= _T_1137 @[lsu_ecc.scala 124:19] - node _T_1138 = or(io.lsu_pkt_m.bits.load, io.lsu_pkt_m.bits.store) @[lsu_ecc.scala 125:65] - node _T_1139 = and(io.lsu_pkt_m.valid, _T_1138) @[lsu_ecc.scala 125:39] - node _T_1140 = and(_T_1139, io.addr_in_dccm_m) @[lsu_ecc.scala 125:92] - node _T_1141 = and(_T_1140, io.lsu_dccm_rden_m) @[lsu_ecc.scala 125:112] - is_ldst_m <= _T_1141 @[lsu_ecc.scala 125:17] - node _T_1142 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 126:35] - node _T_1143 = and(is_ldst_m, _T_1142) @[lsu_ecc.scala 126:33] - is_ldst_lo_m <= _T_1143 @[lsu_ecc.scala 126:20] - node _T_1144 = or(ldst_dual_m, io.lsu_pkt_m.bits.dma) @[lsu_ecc.scala 127:48] - node _T_1145 = and(is_ldst_m, _T_1144) @[lsu_ecc.scala 127:33] - node _T_1146 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 127:75] - node _T_1147 = and(_T_1145, _T_1146) @[lsu_ecc.scala 127:73] - is_ldst_hi_m <= _T_1147 @[lsu_ecc.scala 127:20] - is_ldst_hi_any <= is_ldst_hi_m @[lsu_ecc.scala 128:23] - dccm_rdata_hi_any <= io.dccm_rdata_hi_m @[lsu_ecc.scala 129:26] - dccm_data_ecc_hi_any <= io.dccm_data_ecc_hi_m @[lsu_ecc.scala 130:28] - is_ldst_lo_any <= is_ldst_lo_m @[lsu_ecc.scala 131:22] - dccm_rdata_lo_any <= io.dccm_rdata_lo_m @[lsu_ecc.scala 132:27] - dccm_data_ecc_lo_any <= io.dccm_data_ecc_lo_m @[lsu_ecc.scala 133:28] - io.sec_data_hi_m <= sec_data_hi_any @[lsu_ecc.scala 134:27] - double_ecc_error_hi_m <= double_ecc_error_hi_any @[lsu_ecc.scala 135:30] - io.sec_data_lo_m <= sec_data_lo_any @[lsu_ecc.scala 136:27] - double_ecc_error_lo_m <= double_ecc_error_lo_any @[lsu_ecc.scala 137:30] - node _T_1148 = or(single_ecc_error_hi_any, single_ecc_error_lo_any) @[lsu_ecc.scala 138:60] - io.lsu_single_ecc_error_m <= _T_1148 @[lsu_ecc.scala 138:33] - node _T_1149 = or(double_ecc_error_hi_m, double_ecc_error_lo_m) @[lsu_ecc.scala 139:58] - io.lsu_double_ecc_error_m <= _T_1149 @[lsu_ecc.scala 139:33] - reg _T_1150 : UInt<1>, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 141:72] - _T_1150 <= io.lsu_single_ecc_error_m @[lsu_ecc.scala 141:72] - io.lsu_single_ecc_error_r <= _T_1150 @[lsu_ecc.scala 141:62] - reg _T_1151 : UInt<1>, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 142:72] - _T_1151 <= io.lsu_double_ecc_error_m @[lsu_ecc.scala 142:72] - io.lsu_double_ecc_error_r <= _T_1151 @[lsu_ecc.scala 142:62] - reg _T_1152 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 143:72] - _T_1152 <= single_ecc_error_lo_any @[lsu_ecc.scala 143:72] - io.single_ecc_error_lo_r <= _T_1152 @[lsu_ecc.scala 143:62] - reg _T_1153 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 144:72] - _T_1153 <= single_ecc_error_hi_any @[lsu_ecc.scala 144:72] - io.single_ecc_error_hi_r <= _T_1153 @[lsu_ecc.scala 144:62] - reg _T_1154 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 145:72] - _T_1154 <= io.sec_data_hi_m @[lsu_ecc.scala 145:72] - io.sec_data_hi_r <= _T_1154 @[lsu_ecc.scala 145:62] - reg _T_1155 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 146:72] - _T_1155 <= io.sec_data_lo_m @[lsu_ecc.scala 146:72] - io.sec_data_lo_r <= _T_1155 @[lsu_ecc.scala 146:62] - skip @[lsu_ecc.scala 123:16] - node _T_1156 = bits(io.ld_single_ecc_error_r_ff, 0, 0) @[lsu_ecc.scala 149:56] - node _T_1157 = bits(io.dma_dccm_wen, 0, 0) @[lsu_ecc.scala 149:104] - node _T_1158 = mux(_T_1157, io.dma_dccm_wdata_lo, io.stbuf_data_any) @[lsu_ecc.scala 149:87] - node _T_1159 = mux(_T_1156, io.sec_data_lo_r_ff, _T_1158) @[lsu_ecc.scala 149:27] - dccm_wdata_lo_any <= _T_1159 @[lsu_ecc.scala 149:21] - node _T_1160 = bits(io.ld_single_ecc_error_r_ff, 0, 0) @[lsu_ecc.scala 150:56] - node _T_1161 = bits(io.dma_dccm_wen, 0, 0) @[lsu_ecc.scala 150:104] - node _T_1162 = mux(_T_1161, io.dma_dccm_wdata_hi, io.stbuf_data_any) @[lsu_ecc.scala 150:87] - node _T_1163 = mux(_T_1160, io.sec_data_hi_r_ff, _T_1162) @[lsu_ecc.scala 150:27] - dccm_wdata_hi_any <= _T_1163 @[lsu_ecc.scala 150:21] - io.sec_data_ecc_hi_r_ff <= dccm_wdata_ecc_hi_any @[lsu_ecc.scala 151:28] - io.sec_data_ecc_lo_r_ff <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 152:28] - io.stbuf_ecc_any <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 153:28] - io.dma_dccm_wdata_ecc_hi <= dccm_wdata_ecc_hi_any @[lsu_ecc.scala 154:28] - io.dma_dccm_wdata_ecc_lo <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 155:28] + when UInt<1>("h00") : @[lsu_ecc.scala 101:30] + node _T_1120 = bits(io.lsu_addr_r, 2, 2) @[lsu_ecc.scala 102:33] + node _T_1121 = bits(io.end_addr_r, 2, 2) @[lsu_ecc.scala 102:54] + node _T_1122 = neq(_T_1120, _T_1121) @[lsu_ecc.scala 102:37] + ldst_dual_r <= _T_1122 @[lsu_ecc.scala 102:17] + node _T_1123 = or(io.lsu_pkt_r.bits.load, io.lsu_pkt_r.bits.store) @[lsu_ecc.scala 103:63] + node _T_1124 = and(io.lsu_pkt_r.valid, _T_1123) @[lsu_ecc.scala 103:37] + node _T_1125 = and(_T_1124, io.addr_in_dccm_r) @[lsu_ecc.scala 103:90] + node _T_1126 = and(_T_1125, io.lsu_dccm_rden_r) @[lsu_ecc.scala 103:110] + is_ldst_r <= _T_1126 @[lsu_ecc.scala 103:15] + node _T_1127 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 104:33] + node _T_1128 = and(is_ldst_r, _T_1127) @[lsu_ecc.scala 104:31] + is_ldst_lo_r <= _T_1128 @[lsu_ecc.scala 104:18] + node _T_1129 = or(ldst_dual_r, io.lsu_pkt_r.bits.dma) @[lsu_ecc.scala 105:46] + node _T_1130 = and(is_ldst_r, _T_1129) @[lsu_ecc.scala 105:31] + node _T_1131 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 105:73] + node _T_1132 = and(_T_1130, _T_1131) @[lsu_ecc.scala 105:71] + is_ldst_hi_r <= _T_1132 @[lsu_ecc.scala 105:18] + is_ldst_hi_any <= is_ldst_hi_r @[lsu_ecc.scala 106:21] + dccm_rdata_hi_any <= io.dccm_rdata_hi_r @[lsu_ecc.scala 107:24] + dccm_data_ecc_hi_any <= io.dccm_data_ecc_hi_r @[lsu_ecc.scala 108:26] + is_ldst_lo_any <= is_ldst_lo_r @[lsu_ecc.scala 109:20] + dccm_rdata_lo_any <= io.dccm_rdata_lo_r @[lsu_ecc.scala 110:25] + dccm_data_ecc_lo_any <= io.dccm_data_ecc_lo_r @[lsu_ecc.scala 111:26] + io.sec_data_hi_r <= sec_data_hi_any @[lsu_ecc.scala 112:22] + io.single_ecc_error_hi_r <= single_ecc_error_hi_any @[lsu_ecc.scala 113:31] + double_ecc_error_hi_r <= double_ecc_error_hi_any @[lsu_ecc.scala 114:28] + io.sec_data_lo_r <= sec_data_lo_any @[lsu_ecc.scala 115:25] + io.single_ecc_error_lo_r <= single_ecc_error_lo_any @[lsu_ecc.scala 116:31] + double_ecc_error_lo_r <= double_ecc_error_lo_any @[lsu_ecc.scala 117:28] + node _T_1133 = or(io.single_ecc_error_hi_r, io.single_ecc_error_lo_r) @[lsu_ecc.scala 118:59] + io.lsu_single_ecc_error_r <= _T_1133 @[lsu_ecc.scala 118:31] + node _T_1134 = or(double_ecc_error_hi_r, double_ecc_error_lo_r) @[lsu_ecc.scala 119:56] + io.lsu_double_ecc_error_r <= _T_1134 @[lsu_ecc.scala 119:31] + skip @[lsu_ecc.scala 101:30] + else : @[lsu_ecc.scala 121:16] + node _T_1135 = bits(io.lsu_addr_m, 2, 2) @[lsu_ecc.scala 122:35] + node _T_1136 = bits(io.end_addr_m, 2, 2) @[lsu_ecc.scala 122:56] + node _T_1137 = neq(_T_1135, _T_1136) @[lsu_ecc.scala 122:39] + ldst_dual_m <= _T_1137 @[lsu_ecc.scala 122:19] + node _T_1138 = or(io.lsu_pkt_m.bits.load, io.lsu_pkt_m.bits.store) @[lsu_ecc.scala 123:65] + node _T_1139 = and(io.lsu_pkt_m.valid, _T_1138) @[lsu_ecc.scala 123:39] + node _T_1140 = and(_T_1139, io.addr_in_dccm_m) @[lsu_ecc.scala 123:92] + node _T_1141 = and(_T_1140, io.lsu_dccm_rden_m) @[lsu_ecc.scala 123:112] + is_ldst_m <= _T_1141 @[lsu_ecc.scala 123:17] + node _T_1142 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 124:35] + node _T_1143 = and(is_ldst_m, _T_1142) @[lsu_ecc.scala 124:33] + is_ldst_lo_m <= _T_1143 @[lsu_ecc.scala 124:20] + node _T_1144 = or(ldst_dual_m, io.lsu_pkt_m.bits.dma) @[lsu_ecc.scala 125:48] + node _T_1145 = and(is_ldst_m, _T_1144) @[lsu_ecc.scala 125:33] + node _T_1146 = eq(io.dec_tlu_core_ecc_disable, UInt<1>("h00")) @[lsu_ecc.scala 125:75] + node _T_1147 = and(_T_1145, _T_1146) @[lsu_ecc.scala 125:73] + is_ldst_hi_m <= _T_1147 @[lsu_ecc.scala 125:20] + is_ldst_hi_any <= is_ldst_hi_m @[lsu_ecc.scala 126:23] + dccm_rdata_hi_any <= io.dccm_rdata_hi_m @[lsu_ecc.scala 127:26] + dccm_data_ecc_hi_any <= io.dccm_data_ecc_hi_m @[lsu_ecc.scala 128:28] + is_ldst_lo_any <= is_ldst_lo_m @[lsu_ecc.scala 129:22] + dccm_rdata_lo_any <= io.dccm_rdata_lo_m @[lsu_ecc.scala 130:27] + dccm_data_ecc_lo_any <= io.dccm_data_ecc_lo_m @[lsu_ecc.scala 131:28] + io.sec_data_hi_m <= sec_data_hi_any @[lsu_ecc.scala 132:27] + double_ecc_error_hi_m <= double_ecc_error_hi_any @[lsu_ecc.scala 133:30] + io.sec_data_lo_m <= sec_data_lo_any @[lsu_ecc.scala 134:27] + double_ecc_error_lo_m <= double_ecc_error_lo_any @[lsu_ecc.scala 135:30] + node _T_1148 = or(single_ecc_error_hi_any, single_ecc_error_lo_any) @[lsu_ecc.scala 136:60] + io.lsu_single_ecc_error_m <= _T_1148 @[lsu_ecc.scala 136:33] + node _T_1149 = or(double_ecc_error_hi_m, double_ecc_error_lo_m) @[lsu_ecc.scala 137:58] + io.lsu_double_ecc_error_m <= _T_1149 @[lsu_ecc.scala 137:33] + reg _T_1150 : UInt<1>, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 139:72] + _T_1150 <= io.lsu_single_ecc_error_m @[lsu_ecc.scala 139:72] + io.lsu_single_ecc_error_r <= _T_1150 @[lsu_ecc.scala 139:62] + reg _T_1151 : UInt<1>, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 140:72] + _T_1151 <= io.lsu_double_ecc_error_m @[lsu_ecc.scala 140:72] + io.lsu_double_ecc_error_r <= _T_1151 @[lsu_ecc.scala 140:62] + reg _T_1152 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 141:72] + _T_1152 <= single_ecc_error_lo_any @[lsu_ecc.scala 141:72] + io.single_ecc_error_lo_r <= _T_1152 @[lsu_ecc.scala 141:62] + reg _T_1153 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 142:72] + _T_1153 <= single_ecc_error_hi_any @[lsu_ecc.scala 142:72] + io.single_ecc_error_hi_r <= _T_1153 @[lsu_ecc.scala 142:62] + reg _T_1154 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 143:72] + _T_1154 <= io.sec_data_hi_m @[lsu_ecc.scala 143:72] + io.sec_data_hi_r <= _T_1154 @[lsu_ecc.scala 143:62] + reg _T_1155 : UInt, io.lsu_c2_r_clk with : (reset => (reset, UInt<1>("h00"))) @[lsu_ecc.scala 144:72] + _T_1155 <= io.sec_data_lo_m @[lsu_ecc.scala 144:72] + io.sec_data_lo_r <= _T_1155 @[lsu_ecc.scala 144:62] + skip @[lsu_ecc.scala 121:16] + node _T_1156 = bits(io.ld_single_ecc_error_r_ff, 0, 0) @[lsu_ecc.scala 147:56] + node _T_1157 = bits(io.dma_dccm_wen, 0, 0) @[lsu_ecc.scala 147:104] + node _T_1158 = mux(_T_1157, io.dma_dccm_wdata_lo, io.stbuf_data_any) @[lsu_ecc.scala 147:87] + node _T_1159 = mux(_T_1156, io.sec_data_lo_r_ff, _T_1158) @[lsu_ecc.scala 147:27] + dccm_wdata_lo_any <= _T_1159 @[lsu_ecc.scala 147:21] + node _T_1160 = bits(io.ld_single_ecc_error_r_ff, 0, 0) @[lsu_ecc.scala 148:56] + node _T_1161 = bits(io.dma_dccm_wen, 0, 0) @[lsu_ecc.scala 148:104] + node _T_1162 = mux(_T_1161, io.dma_dccm_wdata_hi, io.stbuf_data_any) @[lsu_ecc.scala 148:87] + node _T_1163 = mux(_T_1160, io.sec_data_hi_r_ff, _T_1162) @[lsu_ecc.scala 148:27] + dccm_wdata_hi_any <= _T_1163 @[lsu_ecc.scala 148:21] + io.sec_data_ecc_hi_r_ff <= dccm_wdata_ecc_hi_any @[lsu_ecc.scala 149:28] + io.sec_data_ecc_lo_r_ff <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 150:28] + io.stbuf_ecc_any <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 151:28] + io.dma_dccm_wdata_ecc_hi <= dccm_wdata_ecc_hi_any @[lsu_ecc.scala 152:28] + io.dma_dccm_wdata_ecc_lo <= dccm_wdata_ecc_lo_any @[lsu_ecc.scala 153:28] inst rvclkhdr of rvclkhdr_800 @[lib.scala 368:23] rvclkhdr.clock <= clock rvclkhdr.reset <= reset @@ -92889,7 +92879,7 @@ circuit quasar : rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_1164 : UInt, rvclkhdr.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_1164 <= io.sec_data_hi_r @[lib.scala 374:16] - io.sec_data_hi_r_ff <= _T_1164 @[lsu_ecc.scala 157:23] + io.sec_data_hi_r_ff <= _T_1164 @[lsu_ecc.scala 155:23] inst rvclkhdr_1 of rvclkhdr_801 @[lib.scala 368:23] rvclkhdr_1.clock <= clock rvclkhdr_1.reset <= reset @@ -92898,7 +92888,7 @@ circuit quasar : rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 372:24] reg _T_1165 : UInt, rvclkhdr_1.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] _T_1165 <= io.sec_data_lo_r @[lib.scala 374:16] - io.sec_data_lo_r_ff <= _T_1165 @[lsu_ecc.scala 158:23] + io.sec_data_lo_r_ff <= _T_1165 @[lsu_ecc.scala 156:23] module lsu_trigger : input clock : Clock @@ -95833,7 +95823,7 @@ circuit quasar : node _T_748 = and(ld_fwddata_buf_hi_initial, ibuf_data) @[lsu_bus_buffer.scala 175:32] node _T_749 = or(_T_747, _T_748) @[lsu_bus_buffer.scala 174:103] io.ld_fwddata_buf_hi <= _T_749 @[lsu_bus_buffer.scala 171:24] - node bus_coalescing_disable = or(io.tlu_busbuff.dec_tlu_wb_coalescing_disable, UInt<1>("h00")) @[lsu_bus_buffer.scala 177:77] + node bus_coalescing_disable = or(io.tlu_busbuff.dec_tlu_wb_coalescing_disable, UInt<1>("h01")) @[lsu_bus_buffer.scala 177:77] node _T_750 = mux(io.lsu_pkt_r.bits.by, UInt<4>("h01"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_751 = mux(io.lsu_pkt_r.bits.half, UInt<4>("h03"), UInt<1>("h00")) @[Mux.scala 27:72] node _T_752 = mux(io.lsu_pkt_r.bits.word, UInt<4>("h0f"), UInt<1>("h00")) @[Mux.scala 27:72] @@ -108754,48 +108744,50 @@ circuit quasar : node _T_1218 = orr(fifo_valid) @[dma_ctrl.scala 387:151] node _T_1219 = or(_T_1217, _T_1218) @[dma_ctrl.scala 387:137] node dma_free_clken = or(_T_1219, io.clk_override) @[dma_ctrl.scala 387:156] - inst dma_buffer_c1cgc of rvclkhdr_841 @[dma_ctrl.scala 389:32] - dma_buffer_c1cgc.clock <= clock - dma_buffer_c1cgc.reset <= reset - dma_buffer_c1cgc.io.en <= dma_buffer_c1_clken @[dma_ctrl.scala 390:33] - dma_buffer_c1cgc.io.scan_mode <= io.scan_mode @[dma_ctrl.scala 391:33] - dma_buffer_c1cgc.io.clk <= clock @[dma_ctrl.scala 392:33] - dma_buffer_c1_clk <= dma_buffer_c1cgc.io.l1clk @[dma_ctrl.scala 393:33] - inst dma_free_cgc of rvclkhdr_842 @[dma_ctrl.scala 395:28] - dma_free_cgc.clock <= clock - dma_free_cgc.reset <= reset - dma_free_cgc.io.en <= dma_free_clken @[dma_ctrl.scala 396:29] - dma_free_cgc.io.scan_mode <= io.scan_mode @[dma_ctrl.scala 397:29] - dma_free_cgc.io.clk <= clock @[dma_ctrl.scala 398:29] - dma_free_clk <= dma_free_cgc.io.l1clk @[dma_ctrl.scala 399:29] - inst dma_bus_cgc of rvclkhdr_843 @[dma_ctrl.scala 401:27] - dma_bus_cgc.clock <= clock - dma_bus_cgc.reset <= reset - dma_bus_cgc.io.en <= io.dma_bus_clk_en @[dma_ctrl.scala 402:28] - dma_bus_cgc.io.scan_mode <= io.scan_mode @[dma_ctrl.scala 403:28] - dma_bus_cgc.io.clk <= clock @[dma_ctrl.scala 404:28] - dma_bus_clk <= dma_bus_cgc.io.l1clk @[dma_ctrl.scala 405:28] - node wrbuf_en = and(io.dma_axi.aw.valid, io.dma_axi.aw.ready) @[dma_ctrl.scala 409:47] - node wrbuf_data_en = and(io.dma_axi.w.valid, io.dma_axi.w.ready) @[dma_ctrl.scala 410:46] - node wrbuf_cmd_sent = and(axi_mstr_prty_en, bus_cmd_write) @[dma_ctrl.scala 411:40] - node _T_1220 = bits(wrbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 412:42] - node _T_1221 = eq(wrbuf_en, UInt<1>("h00")) @[dma_ctrl.scala 412:51] - node wrbuf_rst = and(_T_1220, _T_1221) @[dma_ctrl.scala 412:49] - node _T_1222 = bits(wrbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 413:42] - node _T_1223 = eq(wrbuf_data_en, UInt<1>("h00")) @[dma_ctrl.scala 413:51] - node wrbuf_data_rst = and(_T_1222, _T_1223) @[dma_ctrl.scala 413:49] - node _T_1224 = mux(wrbuf_en, UInt<1>("h01"), wrbuf_vld) @[dma_ctrl.scala 415:63] - node _T_1225 = eq(wrbuf_rst, UInt<1>("h00")) @[dma_ctrl.scala 415:92] - node _T_1226 = and(_T_1224, _T_1225) @[dma_ctrl.scala 415:90] - reg _T_1227 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 415:59] - _T_1227 <= _T_1226 @[dma_ctrl.scala 415:59] - wrbuf_vld <= _T_1227 @[dma_ctrl.scala 415:25] - node _T_1228 = mux(wrbuf_data_en, UInt<1>("h01"), wrbuf_data_vld) @[dma_ctrl.scala 417:63] - node _T_1229 = eq(wrbuf_data_rst, UInt<1>("h00")) @[dma_ctrl.scala 417:102] - node _T_1230 = and(_T_1228, _T_1229) @[dma_ctrl.scala 417:100] - reg _T_1231 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 417:59] - _T_1231 <= _T_1230 @[dma_ctrl.scala 417:59] - wrbuf_data_vld <= _T_1231 @[dma_ctrl.scala 417:25] + node _T_1220 = bits(dma_buffer_c1_clken, 0, 0) @[dma_ctrl.scala 389:59] + inst rvclkhdr_10 of rvclkhdr_841 @[lib.scala 343:22] + rvclkhdr_10.clock <= clock + rvclkhdr_10.reset <= reset + rvclkhdr_10.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_10.io.en <= _T_1220 @[lib.scala 345:16] + rvclkhdr_10.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + dma_buffer_c1_clk <= rvclkhdr_10.io.l1clk @[dma_ctrl.scala 389:21] + node _T_1221 = bits(dma_free_clken, 0, 0) @[dma_ctrl.scala 390:60] + inst rvclkhdr_11 of rvclkhdr_842 @[lib.scala 343:22] + rvclkhdr_11.clock <= clock + rvclkhdr_11.reset <= reset + rvclkhdr_11.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_11.io.en <= _T_1221 @[lib.scala 345:16] + rvclkhdr_11.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + dma_free_clk <= rvclkhdr_11.io.l1clk @[dma_ctrl.scala 390:21] + inst rvclkhdr_12 of rvclkhdr_843 @[lib.scala 343:22] + rvclkhdr_12.clock <= clock + rvclkhdr_12.reset <= reset + rvclkhdr_12.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_12.io.en <= io.dma_bus_clk_en @[lib.scala 345:16] + rvclkhdr_12.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + dma_bus_clk <= rvclkhdr_12.io.l1clk @[dma_ctrl.scala 391:21] + node wrbuf_en = and(io.dma_axi.aw.valid, io.dma_axi.aw.ready) @[dma_ctrl.scala 396:47] + node wrbuf_data_en = and(io.dma_axi.w.valid, io.dma_axi.w.ready) @[dma_ctrl.scala 397:46] + node wrbuf_cmd_sent = and(axi_mstr_prty_en, bus_cmd_write) @[dma_ctrl.scala 398:40] + node _T_1222 = bits(wrbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 399:42] + node _T_1223 = eq(wrbuf_en, UInt<1>("h00")) @[dma_ctrl.scala 399:51] + node wrbuf_rst = and(_T_1222, _T_1223) @[dma_ctrl.scala 399:49] + node _T_1224 = bits(wrbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 400:42] + node _T_1225 = eq(wrbuf_data_en, UInt<1>("h00")) @[dma_ctrl.scala 400:51] + node wrbuf_data_rst = and(_T_1224, _T_1225) @[dma_ctrl.scala 400:49] + node _T_1226 = mux(wrbuf_en, UInt<1>("h01"), wrbuf_vld) @[dma_ctrl.scala 402:63] + node _T_1227 = eq(wrbuf_rst, UInt<1>("h00")) @[dma_ctrl.scala 402:92] + node _T_1228 = and(_T_1226, _T_1227) @[dma_ctrl.scala 402:90] + reg _T_1229 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 402:59] + _T_1229 <= _T_1228 @[dma_ctrl.scala 402:59] + wrbuf_vld <= _T_1229 @[dma_ctrl.scala 402:25] + node _T_1230 = mux(wrbuf_data_en, UInt<1>("h01"), wrbuf_data_vld) @[dma_ctrl.scala 404:63] + node _T_1231 = eq(wrbuf_data_rst, UInt<1>("h00")) @[dma_ctrl.scala 404:102] + node _T_1232 = and(_T_1230, _T_1231) @[dma_ctrl.scala 404:100] + reg _T_1233 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 404:59] + _T_1233 <= _T_1232 @[dma_ctrl.scala 404:59] + wrbuf_data_vld <= _T_1233 @[dma_ctrl.scala 404:25] reg wrbuf_tag : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] when wrbuf_en : @[Reg.scala 28:19] wrbuf_tag <= io.dma_axi.aw.bits.id @[Reg.scala 28:23] @@ -108804,40 +108796,40 @@ circuit quasar : when wrbuf_en : @[Reg.scala 28:19] wrbuf_sz <= io.dma_axi.aw.bits.size @[Reg.scala 28:23] skip @[Reg.scala 28:19] - node _T_1232 = and(wrbuf_en, io.dma_bus_clk_en) @[dma_ctrl.scala 427:68] - inst rvclkhdr_10 of rvclkhdr_844 @[lib.scala 368:23] - rvclkhdr_10.clock <= clock - rvclkhdr_10.reset <= reset - rvclkhdr_10.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_10.io.en <= _T_1232 @[lib.scala 371:17] - rvclkhdr_10.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg wrbuf_addr : UInt, rvclkhdr_10.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + node _T_1234 = and(wrbuf_en, io.dma_bus_clk_en) @[dma_ctrl.scala 414:68] + inst rvclkhdr_13 of rvclkhdr_844 @[lib.scala 368:23] + rvclkhdr_13.clock <= clock + rvclkhdr_13.reset <= reset + rvclkhdr_13.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_13.io.en <= _T_1234 @[lib.scala 371:17] + rvclkhdr_13.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg wrbuf_addr : UInt, rvclkhdr_13.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] wrbuf_addr <= io.dma_axi.aw.bits.addr @[lib.scala 374:16] - node _T_1233 = and(wrbuf_data_en, io.dma_bus_clk_en) @[dma_ctrl.scala 429:72] - inst rvclkhdr_11 of rvclkhdr_845 @[lib.scala 368:23] - rvclkhdr_11.clock <= clock - rvclkhdr_11.reset <= reset - rvclkhdr_11.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_11.io.en <= _T_1233 @[lib.scala 371:17] - rvclkhdr_11.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg wrbuf_data : UInt, rvclkhdr_11.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + node _T_1235 = and(wrbuf_data_en, io.dma_bus_clk_en) @[dma_ctrl.scala 416:72] + inst rvclkhdr_14 of rvclkhdr_845 @[lib.scala 368:23] + rvclkhdr_14.clock <= clock + rvclkhdr_14.reset <= reset + rvclkhdr_14.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_14.io.en <= _T_1235 @[lib.scala 371:17] + rvclkhdr_14.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg wrbuf_data : UInt, rvclkhdr_14.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] wrbuf_data <= io.dma_axi.w.bits.data @[lib.scala 374:16] reg wrbuf_byteen : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] when wrbuf_data_en : @[Reg.scala 28:19] wrbuf_byteen <= io.dma_axi.w.bits.strb @[Reg.scala 28:23] skip @[Reg.scala 28:19] - node rdbuf_en = and(io.dma_axi.ar.valid, io.dma_axi.ar.ready) @[dma_ctrl.scala 437:59] - node _T_1234 = eq(bus_cmd_write, UInt<1>("h00")) @[dma_ctrl.scala 438:44] - node rdbuf_cmd_sent = and(axi_mstr_prty_en, _T_1234) @[dma_ctrl.scala 438:42] - node _T_1235 = bits(rdbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 439:54] - node _T_1236 = eq(rdbuf_en, UInt<1>("h00")) @[dma_ctrl.scala 439:63] - node rdbuf_rst = and(_T_1235, _T_1236) @[dma_ctrl.scala 439:61] - node _T_1237 = mux(rdbuf_en, UInt<1>("h01"), rdbuf_vld) @[dma_ctrl.scala 441:51] - node _T_1238 = eq(rdbuf_rst, UInt<1>("h00")) @[dma_ctrl.scala 441:80] - node _T_1239 = and(_T_1237, _T_1238) @[dma_ctrl.scala 441:78] - reg _T_1240 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 441:47] - _T_1240 <= _T_1239 @[dma_ctrl.scala 441:47] - rdbuf_vld <= _T_1240 @[dma_ctrl.scala 441:13] + node rdbuf_en = and(io.dma_axi.ar.valid, io.dma_axi.ar.ready) @[dma_ctrl.scala 424:59] + node _T_1236 = eq(bus_cmd_write, UInt<1>("h00")) @[dma_ctrl.scala 425:44] + node rdbuf_cmd_sent = and(axi_mstr_prty_en, _T_1236) @[dma_ctrl.scala 425:42] + node _T_1237 = bits(rdbuf_cmd_sent, 0, 0) @[dma_ctrl.scala 426:54] + node _T_1238 = eq(rdbuf_en, UInt<1>("h00")) @[dma_ctrl.scala 426:63] + node rdbuf_rst = and(_T_1237, _T_1238) @[dma_ctrl.scala 426:61] + node _T_1239 = mux(rdbuf_en, UInt<1>("h01"), rdbuf_vld) @[dma_ctrl.scala 428:51] + node _T_1240 = eq(rdbuf_rst, UInt<1>("h00")) @[dma_ctrl.scala 428:80] + node _T_1241 = and(_T_1239, _T_1240) @[dma_ctrl.scala 428:78] + reg _T_1242 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[dma_ctrl.scala 428:47] + _T_1242 <= _T_1241 @[dma_ctrl.scala 428:47] + rdbuf_vld <= _T_1242 @[dma_ctrl.scala 428:13] reg rdbuf_tag : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] when rdbuf_en : @[Reg.scala 28:19] rdbuf_tag <= io.dma_axi.ar.bits.id @[Reg.scala 28:23] @@ -108846,102 +108838,102 @@ circuit quasar : when rdbuf_en : @[Reg.scala 28:19] rdbuf_sz <= io.dma_axi.ar.bits.size @[Reg.scala 28:23] skip @[Reg.scala 28:19] - node _T_1241 = and(rdbuf_en, io.dma_bus_clk_en) @[dma_ctrl.scala 451:61] - inst rvclkhdr_12 of rvclkhdr_846 @[lib.scala 368:23] - rvclkhdr_12.clock <= clock - rvclkhdr_12.reset <= reset - rvclkhdr_12.io.clk <= clock @[lib.scala 370:18] - rvclkhdr_12.io.en <= _T_1241 @[lib.scala 371:17] - rvclkhdr_12.io.scan_mode <= io.scan_mode @[lib.scala 372:24] - reg rdbuf_addr : UInt, rvclkhdr_12.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + node _T_1243 = and(rdbuf_en, io.dma_bus_clk_en) @[dma_ctrl.scala 438:61] + inst rvclkhdr_15 of rvclkhdr_846 @[lib.scala 368:23] + rvclkhdr_15.clock <= clock + rvclkhdr_15.reset <= reset + rvclkhdr_15.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_15.io.en <= _T_1243 @[lib.scala 371:17] + rvclkhdr_15.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg rdbuf_addr : UInt, rvclkhdr_15.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] rdbuf_addr <= io.dma_axi.ar.bits.addr @[lib.scala 374:16] - node _T_1242 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 453:44] - node _T_1243 = and(wrbuf_vld, _T_1242) @[dma_ctrl.scala 453:42] - node _T_1244 = not(_T_1243) @[dma_ctrl.scala 453:30] - io.dma_axi.aw.ready <= _T_1244 @[dma_ctrl.scala 453:27] - node _T_1245 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 454:49] - node _T_1246 = and(wrbuf_data_vld, _T_1245) @[dma_ctrl.scala 454:47] - node _T_1247 = not(_T_1246) @[dma_ctrl.scala 454:30] - io.dma_axi.w.ready <= _T_1247 @[dma_ctrl.scala 454:27] - node _T_1248 = eq(rdbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 455:44] - node _T_1249 = and(rdbuf_vld, _T_1248) @[dma_ctrl.scala 455:42] - node _T_1250 = not(_T_1249) @[dma_ctrl.scala 455:30] - io.dma_axi.ar.ready <= _T_1250 @[dma_ctrl.scala 455:27] - node _T_1251 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 459:51] - node _T_1252 = or(_T_1251, rdbuf_vld) @[dma_ctrl.scala 459:69] - bus_cmd_valid <= _T_1252 @[dma_ctrl.scala 459:37] - node _T_1253 = and(bus_cmd_valid, dma_fifo_ready) @[dma_ctrl.scala 460:54] - axi_mstr_prty_en <= _T_1253 @[dma_ctrl.scala 460:37] - bus_cmd_write <= axi_mstr_sel @[dma_ctrl.scala 461:37] - bus_cmd_posted_write <= UInt<1>("h00") @[dma_ctrl.scala 462:25] - node _T_1254 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 463:57] - node _T_1255 = mux(_T_1254, wrbuf_addr, rdbuf_addr) @[dma_ctrl.scala 463:43] - bus_cmd_addr <= _T_1255 @[dma_ctrl.scala 463:37] - node _T_1256 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 464:59] - node _T_1257 = mux(_T_1256, wrbuf_sz, rdbuf_sz) @[dma_ctrl.scala 464:45] - bus_cmd_sz <= _T_1257 @[dma_ctrl.scala 464:39] - bus_cmd_wdata <= wrbuf_data @[dma_ctrl.scala 465:37] - bus_cmd_byteen <= wrbuf_byteen @[dma_ctrl.scala 466:37] - node _T_1258 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 467:57] - node _T_1259 = mux(_T_1258, wrbuf_tag, rdbuf_tag) @[dma_ctrl.scala 467:43] - bus_cmd_tag <= _T_1259 @[dma_ctrl.scala 467:37] - bus_cmd_mid <= UInt<1>("h00") @[dma_ctrl.scala 468:37] - bus_cmd_prty <= UInt<1>("h00") @[dma_ctrl.scala 469:37] - node _T_1260 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 473:43] - node _T_1261 = and(_T_1260, rdbuf_vld) @[dma_ctrl.scala 473:60] - node _T_1262 = eq(_T_1261, UInt<1>("h01")) @[dma_ctrl.scala 473:73] - node _T_1263 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 473:111] - node _T_1264 = mux(_T_1262, axi_mstr_priority, _T_1263) @[dma_ctrl.scala 473:31] - axi_mstr_sel <= _T_1264 @[dma_ctrl.scala 473:25] - node axi_mstr_prty_in = not(axi_mstr_priority) @[dma_ctrl.scala 474:27] - node _T_1265 = bits(axi_mstr_prty_en, 0, 0) @[dma_ctrl.scala 478:55] - reg _T_1266 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] - when _T_1265 : @[Reg.scala 28:19] - _T_1266 <= axi_mstr_prty_in @[Reg.scala 28:23] + node _T_1244 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 440:44] + node _T_1245 = and(wrbuf_vld, _T_1244) @[dma_ctrl.scala 440:42] + node _T_1246 = not(_T_1245) @[dma_ctrl.scala 440:30] + io.dma_axi.aw.ready <= _T_1246 @[dma_ctrl.scala 440:27] + node _T_1247 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 441:49] + node _T_1248 = and(wrbuf_data_vld, _T_1247) @[dma_ctrl.scala 441:47] + node _T_1249 = not(_T_1248) @[dma_ctrl.scala 441:30] + io.dma_axi.w.ready <= _T_1249 @[dma_ctrl.scala 441:27] + node _T_1250 = eq(rdbuf_cmd_sent, UInt<1>("h00")) @[dma_ctrl.scala 442:44] + node _T_1251 = and(rdbuf_vld, _T_1250) @[dma_ctrl.scala 442:42] + node _T_1252 = not(_T_1251) @[dma_ctrl.scala 442:30] + io.dma_axi.ar.ready <= _T_1252 @[dma_ctrl.scala 442:27] + node _T_1253 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 446:51] + node _T_1254 = or(_T_1253, rdbuf_vld) @[dma_ctrl.scala 446:69] + bus_cmd_valid <= _T_1254 @[dma_ctrl.scala 446:37] + node _T_1255 = and(bus_cmd_valid, dma_fifo_ready) @[dma_ctrl.scala 447:54] + axi_mstr_prty_en <= _T_1255 @[dma_ctrl.scala 447:37] + bus_cmd_write <= axi_mstr_sel @[dma_ctrl.scala 448:37] + bus_cmd_posted_write <= UInt<1>("h00") @[dma_ctrl.scala 449:25] + node _T_1256 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 450:57] + node _T_1257 = mux(_T_1256, wrbuf_addr, rdbuf_addr) @[dma_ctrl.scala 450:43] + bus_cmd_addr <= _T_1257 @[dma_ctrl.scala 450:37] + node _T_1258 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 451:59] + node _T_1259 = mux(_T_1258, wrbuf_sz, rdbuf_sz) @[dma_ctrl.scala 451:45] + bus_cmd_sz <= _T_1259 @[dma_ctrl.scala 451:39] + bus_cmd_wdata <= wrbuf_data @[dma_ctrl.scala 452:37] + bus_cmd_byteen <= wrbuf_byteen @[dma_ctrl.scala 453:37] + node _T_1260 = bits(axi_mstr_sel, 0, 0) @[dma_ctrl.scala 454:57] + node _T_1261 = mux(_T_1260, wrbuf_tag, rdbuf_tag) @[dma_ctrl.scala 454:43] + bus_cmd_tag <= _T_1261 @[dma_ctrl.scala 454:37] + bus_cmd_mid <= UInt<1>("h00") @[dma_ctrl.scala 455:37] + bus_cmd_prty <= UInt<1>("h00") @[dma_ctrl.scala 456:37] + node _T_1262 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 460:43] + node _T_1263 = and(_T_1262, rdbuf_vld) @[dma_ctrl.scala 460:60] + node _T_1264 = eq(_T_1263, UInt<1>("h01")) @[dma_ctrl.scala 460:73] + node _T_1265 = and(wrbuf_vld, wrbuf_data_vld) @[dma_ctrl.scala 460:111] + node _T_1266 = mux(_T_1264, axi_mstr_priority, _T_1265) @[dma_ctrl.scala 460:31] + axi_mstr_sel <= _T_1266 @[dma_ctrl.scala 460:25] + node axi_mstr_prty_in = not(axi_mstr_priority) @[dma_ctrl.scala 461:27] + node _T_1267 = bits(axi_mstr_prty_en, 0, 0) @[dma_ctrl.scala 465:55] + reg _T_1268 : UInt, dma_bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_1267 : @[Reg.scala 28:19] + _T_1268 <= axi_mstr_prty_in @[Reg.scala 28:23] skip @[Reg.scala 28:19] - axi_mstr_priority <= _T_1266 @[dma_ctrl.scala 477:27] - node _T_1267 = dshr(fifo_valid, RspPtr) @[dma_ctrl.scala 481:39] - node _T_1268 = bits(_T_1267, 0, 0) @[dma_ctrl.scala 481:39] - node _T_1269 = dshr(fifo_dbg, RspPtr) @[dma_ctrl.scala 481:59] - node _T_1270 = bits(_T_1269, 0, 0) @[dma_ctrl.scala 481:59] - node _T_1271 = eq(_T_1270, UInt<1>("h00")) @[dma_ctrl.scala 481:50] - node _T_1272 = and(_T_1268, _T_1271) @[dma_ctrl.scala 481:48] - node _T_1273 = dshr(fifo_done_bus, RspPtr) @[dma_ctrl.scala 481:83] - node _T_1274 = bits(_T_1273, 0, 0) @[dma_ctrl.scala 481:83] - node axi_rsp_valid = and(_T_1272, _T_1274) @[dma_ctrl.scala 481:68] - node _T_1275 = dshr(fifo_write, RspPtr) @[dma_ctrl.scala 483:39] - node axi_rsp_write = bits(_T_1275, 0, 0) @[dma_ctrl.scala 483:39] - node _T_1276 = bits(fifo_error[RspPtr], 0, 0) @[dma_ctrl.scala 484:51] - node _T_1277 = bits(fifo_error[RspPtr], 1, 1) @[dma_ctrl.scala 484:83] - node _T_1278 = mux(_T_1277, UInt<2>("h03"), UInt<1>("h00")) @[dma_ctrl.scala 484:64] - node axi_rsp_error = mux(_T_1276, UInt<2>("h02"), _T_1278) @[dma_ctrl.scala 484:32] - node _T_1279 = and(axi_rsp_valid, axi_rsp_write) @[dma_ctrl.scala 490:44] - io.dma_axi.b.valid <= _T_1279 @[dma_ctrl.scala 490:27] - node _T_1280 = bits(axi_rsp_error, 1, 0) @[dma_ctrl.scala 491:57] - io.dma_axi.b.bits.resp <= _T_1280 @[dma_ctrl.scala 491:41] - io.dma_axi.b.bits.id <= fifo_tag[RspPtr] @[dma_ctrl.scala 492:33] - node _T_1281 = eq(axi_rsp_write, UInt<1>("h00")) @[dma_ctrl.scala 494:46] - node _T_1282 = and(axi_rsp_valid, _T_1281) @[dma_ctrl.scala 494:44] - io.dma_axi.r.valid <= _T_1282 @[dma_ctrl.scala 494:27] - io.dma_axi.r.bits.resp <= axi_rsp_error @[dma_ctrl.scala 495:41] - node _T_1283 = bits(fifo_data[RspPtr], 63, 0) @[dma_ctrl.scala 496:59] - io.dma_axi.r.bits.data <= _T_1283 @[dma_ctrl.scala 496:43] - io.dma_axi.r.bits.last <= UInt<1>("h01") @[dma_ctrl.scala 497:41] - io.dma_axi.r.bits.id <= fifo_tag[RspPtr] @[dma_ctrl.scala 498:37] - bus_posted_write_done <= UInt<1>("h00") @[dma_ctrl.scala 500:25] - node _T_1284 = or(io.dma_axi.b.valid, io.dma_axi.r.valid) @[dma_ctrl.scala 501:60] - bus_rsp_valid <= _T_1284 @[dma_ctrl.scala 501:37] - node _T_1285 = and(io.dma_axi.b.valid, io.dma_axi.b.ready) @[dma_ctrl.scala 502:61] - node _T_1286 = and(io.dma_axi.r.valid, io.dma_axi.r.ready) @[dma_ctrl.scala 502:105] - node _T_1287 = or(_T_1285, _T_1286) @[dma_ctrl.scala 502:83] - bus_rsp_sent <= _T_1287 @[dma_ctrl.scala 502:37] - io.lsu_dma.dma_dccm_ctl.dma_mem_addr <= io.lsu_dma.dma_lsc_ctl.dma_mem_addr @[dma_ctrl.scala 503:40] - io.lsu_dma.dma_dccm_ctl.dma_mem_wdata <= io.lsu_dma.dma_lsc_ctl.dma_mem_wdata @[dma_ctrl.scala 504:41] - io.ifu_dma.dma_mem_ctl.dma_mem_sz <= io.lsu_dma.dma_lsc_ctl.dma_mem_sz @[dma_ctrl.scala 505:37] - io.ifu_dma.dma_mem_ctl.dma_mem_addr <= io.lsu_dma.dma_lsc_ctl.dma_mem_addr @[dma_ctrl.scala 506:39] - io.ifu_dma.dma_mem_ctl.dma_mem_wdata <= io.lsu_dma.dma_lsc_ctl.dma_mem_wdata @[dma_ctrl.scala 507:40] - io.ifu_dma.dma_mem_ctl.dma_mem_write <= io.lsu_dma.dma_lsc_ctl.dma_mem_write @[dma_ctrl.scala 508:40] - io.ifu_dma.dma_mem_ctl.dma_mem_tag <= io.lsu_dma.dma_mem_tag @[dma_ctrl.scala 509:38] + axi_mstr_priority <= _T_1268 @[dma_ctrl.scala 464:27] + node _T_1269 = dshr(fifo_valid, RspPtr) @[dma_ctrl.scala 468:39] + node _T_1270 = bits(_T_1269, 0, 0) @[dma_ctrl.scala 468:39] + node _T_1271 = dshr(fifo_dbg, RspPtr) @[dma_ctrl.scala 468:59] + node _T_1272 = bits(_T_1271, 0, 0) @[dma_ctrl.scala 468:59] + node _T_1273 = eq(_T_1272, UInt<1>("h00")) @[dma_ctrl.scala 468:50] + node _T_1274 = and(_T_1270, _T_1273) @[dma_ctrl.scala 468:48] + node _T_1275 = dshr(fifo_done_bus, RspPtr) @[dma_ctrl.scala 468:83] + node _T_1276 = bits(_T_1275, 0, 0) @[dma_ctrl.scala 468:83] + node axi_rsp_valid = and(_T_1274, _T_1276) @[dma_ctrl.scala 468:68] + node _T_1277 = dshr(fifo_write, RspPtr) @[dma_ctrl.scala 470:39] + node axi_rsp_write = bits(_T_1277, 0, 0) @[dma_ctrl.scala 470:39] + node _T_1278 = bits(fifo_error[RspPtr], 0, 0) @[dma_ctrl.scala 471:51] + node _T_1279 = bits(fifo_error[RspPtr], 1, 1) @[dma_ctrl.scala 471:83] + node _T_1280 = mux(_T_1279, UInt<2>("h03"), UInt<1>("h00")) @[dma_ctrl.scala 471:64] + node axi_rsp_error = mux(_T_1278, UInt<2>("h02"), _T_1280) @[dma_ctrl.scala 471:32] + node _T_1281 = and(axi_rsp_valid, axi_rsp_write) @[dma_ctrl.scala 477:44] + io.dma_axi.b.valid <= _T_1281 @[dma_ctrl.scala 477:27] + node _T_1282 = bits(axi_rsp_error, 1, 0) @[dma_ctrl.scala 478:57] + io.dma_axi.b.bits.resp <= _T_1282 @[dma_ctrl.scala 478:41] + io.dma_axi.b.bits.id <= fifo_tag[RspPtr] @[dma_ctrl.scala 479:33] + node _T_1283 = eq(axi_rsp_write, UInt<1>("h00")) @[dma_ctrl.scala 481:46] + node _T_1284 = and(axi_rsp_valid, _T_1283) @[dma_ctrl.scala 481:44] + io.dma_axi.r.valid <= _T_1284 @[dma_ctrl.scala 481:27] + io.dma_axi.r.bits.resp <= axi_rsp_error @[dma_ctrl.scala 482:41] + node _T_1285 = bits(fifo_data[RspPtr], 63, 0) @[dma_ctrl.scala 483:59] + io.dma_axi.r.bits.data <= _T_1285 @[dma_ctrl.scala 483:43] + io.dma_axi.r.bits.last <= UInt<1>("h01") @[dma_ctrl.scala 484:41] + io.dma_axi.r.bits.id <= fifo_tag[RspPtr] @[dma_ctrl.scala 485:37] + bus_posted_write_done <= UInt<1>("h00") @[dma_ctrl.scala 487:25] + node _T_1286 = or(io.dma_axi.b.valid, io.dma_axi.r.valid) @[dma_ctrl.scala 488:60] + bus_rsp_valid <= _T_1286 @[dma_ctrl.scala 488:37] + node _T_1287 = and(io.dma_axi.b.valid, io.dma_axi.b.ready) @[dma_ctrl.scala 489:61] + node _T_1288 = and(io.dma_axi.r.valid, io.dma_axi.r.ready) @[dma_ctrl.scala 489:105] + node _T_1289 = or(_T_1287, _T_1288) @[dma_ctrl.scala 489:83] + bus_rsp_sent <= _T_1289 @[dma_ctrl.scala 489:37] + io.lsu_dma.dma_dccm_ctl.dma_mem_addr <= io.lsu_dma.dma_lsc_ctl.dma_mem_addr @[dma_ctrl.scala 490:40] + io.lsu_dma.dma_dccm_ctl.dma_mem_wdata <= io.lsu_dma.dma_lsc_ctl.dma_mem_wdata @[dma_ctrl.scala 491:41] + io.ifu_dma.dma_mem_ctl.dma_mem_sz <= io.lsu_dma.dma_lsc_ctl.dma_mem_sz @[dma_ctrl.scala 492:37] + io.ifu_dma.dma_mem_ctl.dma_mem_addr <= io.lsu_dma.dma_lsc_ctl.dma_mem_addr @[dma_ctrl.scala 493:39] + io.ifu_dma.dma_mem_ctl.dma_mem_wdata <= io.lsu_dma.dma_lsc_ctl.dma_mem_wdata @[dma_ctrl.scala 494:40] + io.ifu_dma.dma_mem_ctl.dma_mem_write <= io.lsu_dma.dma_lsc_ctl.dma_mem_write @[dma_ctrl.scala 495:40] + io.ifu_dma.dma_mem_ctl.dma_mem_tag <= io.lsu_dma.dma_mem_tag @[dma_ctrl.scala 496:38] extmodule gated_latch_847 : output Q : Clock @@ -108991,6 +108983,4831 @@ circuit quasar : clkhdr.EN <= io.en @[lib.scala 337:18] clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + extmodule gated_latch_849 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_849 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_849 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_850 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_850 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_850 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_851 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_851 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_851 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_852 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_852 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_852 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_853 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_853 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_853 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_854 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_854 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_854 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_855 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_855 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_855 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_856 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_856 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_856 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_857 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_857 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_857 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_858 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_858 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_858 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + module axi4_to_ahb : + input clock : Clock + input reset : AsyncReset + output io : {flip scan_mode : UInt<1>, flip bus_clk_en : UInt<1>, flip clk_override : UInt<1>, flip axi : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}}, ahb : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}}} + + wire buf_rst : UInt<1> + buf_rst <= UInt<1>("h00") + buf_rst <= UInt<1>("h00") @[axi4_to_ahb.scala 21:11] + io.ahb.out.htrans <= UInt<1>("h00") @[axi4_to_ahb.scala 22:21] + wire buf_state_en : UInt<1> + buf_state_en <= UInt<1>("h00") + wire ahbm_clk : Clock @[axi4_to_ahb.scala 24:22] + wire ahbm_addr_clk : Clock @[axi4_to_ahb.scala 25:27] + wire ahbm_data_clk : Clock @[axi4_to_ahb.scala 26:27] + wire buf_state : UInt<3> + buf_state <= UInt<3>("h00") + wire buf_nxtstate : UInt<3> + buf_nxtstate <= UInt<3>("h00") + node _T = bits(buf_state_en, 0, 0) @[axi4_to_ahb.scala 30:70] + node _T_1 = mux(_T, buf_nxtstate, buf_state) @[axi4_to_ahb.scala 30:50] + node _T_2 = eq(buf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 30:108] + node _T_3 = bits(_T_2, 0, 0) @[Bitwise.scala 72:15] + node _T_4 = mux(_T_3, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_5 = and(_T_1, _T_4) @[axi4_to_ahb.scala 30:98] + reg _T_6 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 30:45] + _T_6 <= _T_5 @[axi4_to_ahb.scala 30:45] + buf_state <= _T_6 @[axi4_to_ahb.scala 30:13] + wire slave_valid : UInt<1> + slave_valid <= UInt<1>("h00") + wire slave_ready : UInt<1> + slave_ready <= UInt<1>("h00") + wire slave_tag : UInt<1> + slave_tag <= UInt<1>("h00") + wire slave_rdata : UInt<64> + slave_rdata <= UInt<64>("h00") + wire slave_opc : UInt<4> + slave_opc <= UInt<4>("h00") + wire wrbuf_en : UInt<1> + wrbuf_en <= UInt<1>("h00") + wire wrbuf_data_en : UInt<1> + wrbuf_data_en <= UInt<1>("h00") + wire wrbuf_cmd_sent : UInt<1> + wrbuf_cmd_sent <= UInt<1>("h00") + wire wrbuf_rst : UInt<1> + wrbuf_rst <= UInt<1>("h00") + wire wrbuf_vld : UInt<1> + wrbuf_vld <= UInt<1>("h00") + wire wrbuf_data_vld : UInt<1> + wrbuf_data_vld <= UInt<1>("h00") + wire wrbuf_tag : UInt<1> + wrbuf_tag <= UInt<1>("h00") + wire wrbuf_size : UInt<3> + wrbuf_size <= UInt<3>("h00") + wire wrbuf_addr : UInt<32> + wrbuf_addr <= UInt<32>("h00") + wire wrbuf_data : UInt<64> + wrbuf_data <= UInt<64>("h00") + wire wrbuf_byteen : UInt<8> + wrbuf_byteen <= UInt<8>("h00") + wire bus_write_clk_en : UInt<1> + bus_write_clk_en <= UInt<1>("h00") + wire bus_clk : Clock @[axi4_to_ahb.scala 50:21] + wire bus_write_clk : Clock @[axi4_to_ahb.scala 51:27] + wire master_valid : UInt<1> + master_valid <= UInt<1>("h00") + wire master_ready : UInt<1> + master_ready <= UInt<1>("h00") + wire master_tag : UInt<1> + master_tag <= UInt<1>("h00") + wire master_addr : UInt<32> + master_addr <= UInt<32>("h00") + wire master_wdata : UInt<64> + master_wdata <= UInt<64>("h00") + wire master_size : UInt<3> + master_size <= UInt<3>("h00") + wire master_opc : UInt<3> + master_opc <= UInt<3>("h00") + wire master_byteen : UInt<8> + master_byteen <= UInt<8>("h00") + wire buf_addr : UInt<32> + buf_addr <= UInt<32>("h00") + wire buf_size : UInt<2> + buf_size <= UInt<2>("h00") + wire buf_write : UInt<1> + buf_write <= UInt<1>("h00") + wire buf_byteen : UInt<8> + buf_byteen <= UInt<8>("h00") + wire buf_aligned : UInt<1> + buf_aligned <= UInt<1>("h00") + wire buf_data : UInt<64> + buf_data <= UInt<64>("h00") + wire buf_tag : UInt<1> + buf_tag <= UInt<1>("h00") + wire buf_tag_in : UInt<1> + buf_tag_in <= UInt<1>("h00") + wire buf_addr_in : UInt<32> + buf_addr_in <= UInt<32>("h00") + wire buf_byteen_in : UInt<8> + buf_byteen_in <= UInt<8>("h00") + wire buf_data_in : UInt<64> + buf_data_in <= UInt<64>("h00") + wire buf_write_in : UInt<1> + buf_write_in <= UInt<1>("h00") + wire buf_aligned_in : UInt<1> + buf_aligned_in <= UInt<1>("h00") + wire buf_size_in : UInt<3> + buf_size_in <= UInt<3>("h00") + wire buf_wr_en : UInt<1> + buf_wr_en <= UInt<1>("h00") + wire buf_data_wr_en : UInt<1> + buf_data_wr_en <= UInt<1>("h00") + wire slvbuf_error_en : UInt<1> + slvbuf_error_en <= UInt<1>("h00") + wire wr_cmd_vld : UInt<1> + wr_cmd_vld <= UInt<1>("h00") + wire cmd_done_rst : UInt<1> + cmd_done_rst <= UInt<1>("h00") + wire cmd_done : UInt<1> + cmd_done <= UInt<1>("h00") + wire cmd_doneQ : UInt<1> + cmd_doneQ <= UInt<1>("h00") + wire trxn_done : UInt<1> + trxn_done <= UInt<1>("h00") + wire buf_cmd_byte_ptr : UInt<3> + buf_cmd_byte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptrQ : UInt<3> + buf_cmd_byte_ptrQ <= UInt<3>("h00") + wire buf_cmd_nxtbyte_ptr : UInt<3> + buf_cmd_nxtbyte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptr_en : UInt<1> + buf_cmd_byte_ptr_en <= UInt<1>("h00") + wire found : UInt<1> + found <= UInt<1>("h00") + wire slave_valid_pre : UInt<1> + slave_valid_pre <= UInt<1>("h00") + wire ahb_hready_q : UInt<1> + ahb_hready_q <= UInt<1>("h00") + wire ahb_hresp_q : UInt<1> + ahb_hresp_q <= UInt<1>("h00") + wire ahb_htrans_q : UInt<2> + ahb_htrans_q <= UInt<2>("h00") + wire ahb_hwrite_q : UInt<1> + ahb_hwrite_q <= UInt<1>("h00") + wire ahb_hrdata_q : UInt<64> + ahb_hrdata_q <= UInt<64>("h00") + wire slvbuf_write : UInt<1> + slvbuf_write <= UInt<1>("h00") + wire slvbuf_error : UInt<1> + slvbuf_error <= UInt<1>("h00") + wire slvbuf_tag : UInt<1> + slvbuf_tag <= UInt<1>("h00") + wire slvbuf_error_in : UInt<1> + slvbuf_error_in <= UInt<1>("h00") + wire slvbuf_wr_en : UInt<1> + slvbuf_wr_en <= UInt<1>("h00") + wire bypass_en : UInt<1> + bypass_en <= UInt<1>("h00") + wire rd_bypass_idle : UInt<1> + rd_bypass_idle <= UInt<1>("h00") + wire last_addr_en : UInt<1> + last_addr_en <= UInt<1>("h00") + wire last_bus_addr : UInt<32> + last_bus_addr <= UInt<32>("h00") + wire buf_clken : UInt<1> + buf_clken <= UInt<1>("h00") + wire slvbuf_clken : UInt<1> + slvbuf_clken <= UInt<1>("h00") + wire ahbm_addr_clken : UInt<1> + ahbm_addr_clken <= UInt<1>("h00") + wire ahbm_data_clken : UInt<1> + ahbm_data_clken <= UInt<1>("h00") + wire buf_clk : Clock @[axi4_to_ahb.scala 118:21] + node _T_7 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 139:27] + wr_cmd_vld <= _T_7 @[axi4_to_ahb.scala 139:14] + node _T_8 = or(wr_cmd_vld, io.axi.ar.valid) @[axi4_to_ahb.scala 140:30] + master_valid <= _T_8 @[axi4_to_ahb.scala 140:16] + node _T_9 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 141:38] + node _T_10 = bits(wrbuf_tag, 0, 0) @[axi4_to_ahb.scala 141:51] + node _T_11 = bits(io.axi.ar.bits.id, 0, 0) @[axi4_to_ahb.scala 141:82] + node _T_12 = mux(_T_9, _T_10, _T_11) @[axi4_to_ahb.scala 141:20] + master_tag <= _T_12 @[axi4_to_ahb.scala 141:14] + node _T_13 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 142:38] + node _T_14 = mux(_T_13, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 142:20] + master_opc <= _T_14 @[axi4_to_ahb.scala 142:14] + node _T_15 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 143:39] + node _T_16 = bits(wrbuf_addr, 31, 0) @[axi4_to_ahb.scala 143:53] + node _T_17 = bits(io.axi.ar.bits.addr, 31, 0) @[axi4_to_ahb.scala 143:81] + node _T_18 = mux(_T_15, _T_16, _T_17) @[axi4_to_ahb.scala 143:21] + master_addr <= _T_18 @[axi4_to_ahb.scala 143:15] + node _T_19 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 144:39] + node _T_20 = bits(wrbuf_size, 2, 0) @[axi4_to_ahb.scala 144:53] + node _T_21 = bits(io.axi.ar.bits.size, 2, 0) @[axi4_to_ahb.scala 144:80] + node _T_22 = mux(_T_19, _T_20, _T_21) @[axi4_to_ahb.scala 144:21] + master_size <= _T_22 @[axi4_to_ahb.scala 144:15] + node _T_23 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 145:32] + master_byteen <= _T_23 @[axi4_to_ahb.scala 145:17] + node _T_24 = bits(wrbuf_data, 63, 0) @[axi4_to_ahb.scala 146:29] + master_wdata <= _T_24 @[axi4_to_ahb.scala 146:16] + node _T_25 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 149:33] + node _T_26 = bits(slave_opc, 3, 3) @[axi4_to_ahb.scala 149:58] + node _T_27 = and(_T_25, _T_26) @[axi4_to_ahb.scala 149:47] + io.axi.b.valid <= _T_27 @[axi4_to_ahb.scala 149:18] + node _T_28 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 150:38] + node _T_29 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 150:65] + node _T_30 = mux(_T_29, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 150:55] + node _T_31 = mux(_T_28, UInt<2>("h02"), _T_30) @[axi4_to_ahb.scala 150:28] + io.axi.b.bits.resp <= _T_31 @[axi4_to_ahb.scala 150:22] + node _T_32 = bits(slave_tag, 0, 0) @[axi4_to_ahb.scala 151:32] + io.axi.b.bits.id <= _T_32 @[axi4_to_ahb.scala 151:20] + node _T_33 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 153:33] + node _T_34 = bits(slave_opc, 3, 2) @[axi4_to_ahb.scala 153:59] + node _T_35 = eq(_T_34, UInt<1>("h00")) @[axi4_to_ahb.scala 153:66] + node _T_36 = and(_T_33, _T_35) @[axi4_to_ahb.scala 153:47] + io.axi.r.valid <= _T_36 @[axi4_to_ahb.scala 153:18] + node _T_37 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 154:38] + node _T_38 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 154:65] + node _T_39 = mux(_T_38, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 154:55] + node _T_40 = mux(_T_37, UInt<2>("h02"), _T_39) @[axi4_to_ahb.scala 154:28] + io.axi.r.bits.resp <= _T_40 @[axi4_to_ahb.scala 154:22] + node _T_41 = bits(slave_tag, 0, 0) @[axi4_to_ahb.scala 155:32] + io.axi.r.bits.id <= _T_41 @[axi4_to_ahb.scala 155:20] + node _T_42 = bits(slave_rdata, 63, 0) @[axi4_to_ahb.scala 156:36] + io.axi.r.bits.data <= _T_42 @[axi4_to_ahb.scala 156:22] + node _T_43 = and(io.axi.b.ready, io.axi.r.ready) @[axi4_to_ahb.scala 157:33] + slave_ready <= _T_43 @[axi4_to_ahb.scala 157:15] + node _T_44 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 160:57] + node _T_45 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 160:94] + node _T_46 = or(_T_44, _T_45) @[axi4_to_ahb.scala 160:76] + node _T_47 = and(io.bus_clk_en, _T_46) @[axi4_to_ahb.scala 160:37] + bus_write_clk_en <= _T_47 @[axi4_to_ahb.scala 160:20] + inst rvclkhdr of rvclkhdr_849 @[lib.scala 343:22] + rvclkhdr.clock <= clock + rvclkhdr.reset <= reset + rvclkhdr.io.clk <= clock @[lib.scala 344:17] + rvclkhdr.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_clk <= rvclkhdr.io.l1clk @[axi4_to_ahb.scala 162:11] + node _T_48 = bits(bus_write_clk_en, 0, 0) @[axi4_to_ahb.scala 163:59] + inst rvclkhdr_1 of rvclkhdr_850 @[lib.scala 343:22] + rvclkhdr_1.clock <= clock + rvclkhdr_1.reset <= reset + rvclkhdr_1.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_1.io.en <= _T_48 @[lib.scala 345:16] + rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_write_clk <= rvclkhdr_1.io.l1clk @[axi4_to_ahb.scala 163:17] + node _T_49 = eq(UInt<3>("h00"), buf_state) @[Conditional.scala 37:30] + when _T_49 : @[Conditional.scala 40:58] + master_ready <= UInt<1>("h01") @[axi4_to_ahb.scala 167:20] + node _T_50 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 168:34] + node _T_51 = eq(_T_50, UInt<1>("h01")) @[axi4_to_ahb.scala 168:41] + buf_write_in <= _T_51 @[axi4_to_ahb.scala 168:20] + node _T_52 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 169:46] + node _T_53 = mux(_T_52, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 169:26] + buf_nxtstate <= _T_53 @[axi4_to_ahb.scala 169:20] + node _T_54 = and(master_valid, UInt<1>("h01")) @[axi4_to_ahb.scala 170:36] + buf_state_en <= _T_54 @[axi4_to_ahb.scala 170:20] + buf_wr_en <= buf_state_en @[axi4_to_ahb.scala 171:17] + node _T_55 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 172:54] + node _T_56 = and(buf_state_en, _T_55) @[axi4_to_ahb.scala 172:38] + buf_data_wr_en <= _T_56 @[axi4_to_ahb.scala 172:22] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 173:27] + node _T_57 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 175:50] + node _T_58 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 175:94] + node _T_59 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_60 = tail(_T_59, 1) @[axi4_to_ahb.scala 135:52] + node _T_61 = mux(UInt<1>("h00"), _T_60, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_62 = bits(_T_58, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_63 = geq(UInt<1>("h00"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_64 = and(_T_62, _T_63) @[axi4_to_ahb.scala 136:48] + node _T_65 = bits(_T_58, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_66 = geq(UInt<1>("h01"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_67 = and(_T_65, _T_66) @[axi4_to_ahb.scala 136:48] + node _T_68 = bits(_T_58, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_69 = geq(UInt<2>("h02"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_70 = and(_T_68, _T_69) @[axi4_to_ahb.scala 136:48] + node _T_71 = bits(_T_58, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_72 = geq(UInt<2>("h03"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_73 = and(_T_71, _T_72) @[axi4_to_ahb.scala 136:48] + node _T_74 = bits(_T_58, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_75 = geq(UInt<3>("h04"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_76 = and(_T_74, _T_75) @[axi4_to_ahb.scala 136:48] + node _T_77 = bits(_T_58, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_78 = geq(UInt<3>("h05"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_79 = and(_T_77, _T_78) @[axi4_to_ahb.scala 136:48] + node _T_80 = bits(_T_58, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_81 = geq(UInt<3>("h06"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_82 = and(_T_80, _T_81) @[axi4_to_ahb.scala 136:48] + node _T_83 = bits(_T_58, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_84 = geq(UInt<3>("h07"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_85 = and(_T_83, _T_84) @[axi4_to_ahb.scala 136:48] + node _T_86 = mux(_T_85, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_87 = mux(_T_82, UInt<3>("h06"), _T_86) @[Mux.scala 98:16] + node _T_88 = mux(_T_79, UInt<3>("h05"), _T_87) @[Mux.scala 98:16] + node _T_89 = mux(_T_76, UInt<3>("h04"), _T_88) @[Mux.scala 98:16] + node _T_90 = mux(_T_73, UInt<2>("h03"), _T_89) @[Mux.scala 98:16] + node _T_91 = mux(_T_70, UInt<2>("h02"), _T_90) @[Mux.scala 98:16] + node _T_92 = mux(_T_67, UInt<1>("h01"), _T_91) @[Mux.scala 98:16] + node _T_93 = mux(_T_64, UInt<1>("h00"), _T_92) @[Mux.scala 98:16] + node _T_94 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 175:124] + node _T_95 = mux(_T_57, _T_93, _T_94) @[axi4_to_ahb.scala 175:30] + buf_cmd_byte_ptr <= _T_95 @[axi4_to_ahb.scala 175:24] + bypass_en <= buf_state_en @[axi4_to_ahb.scala 176:17] + node _T_96 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 177:51] + node _T_97 = and(bypass_en, _T_96) @[axi4_to_ahb.scala 177:35] + rd_bypass_idle <= _T_97 @[axi4_to_ahb.scala 177:22] + node _T_98 = bits(bypass_en, 0, 0) @[Bitwise.scala 72:15] + node _T_99 = mux(_T_98, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_100 = and(_T_99, UInt<2>("h02")) @[axi4_to_ahb.scala 178:49] + io.ahb.out.htrans <= _T_100 @[axi4_to_ahb.scala 178:25] + skip @[Conditional.scala 40:58] + else : @[Conditional.scala 39:67] + node _T_101 = eq(UInt<3>("h01"), buf_state) @[Conditional.scala 37:30] + when _T_101 : @[Conditional.scala 39:67] + node _T_102 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 182:54] + node _T_103 = eq(_T_102, UInt<1>("h00")) @[axi4_to_ahb.scala 182:61] + node _T_104 = and(master_valid, _T_103) @[axi4_to_ahb.scala 182:41] + node _T_105 = bits(_T_104, 0, 0) @[axi4_to_ahb.scala 182:82] + node _T_106 = mux(_T_105, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 182:26] + buf_nxtstate <= _T_106 @[axi4_to_ahb.scala 182:20] + node _T_107 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 183:51] + node _T_108 = neq(_T_107, UInt<1>("h00")) @[axi4_to_ahb.scala 183:58] + node _T_109 = and(ahb_hready_q, _T_108) @[axi4_to_ahb.scala 183:36] + node _T_110 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 183:72] + node _T_111 = and(_T_109, _T_110) @[axi4_to_ahb.scala 183:70] + buf_state_en <= _T_111 @[axi4_to_ahb.scala 183:20] + node _T_112 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 184:34] + node _T_113 = and(buf_state_en, _T_112) @[axi4_to_ahb.scala 184:32] + cmd_done <= _T_113 @[axi4_to_ahb.scala 184:16] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 185:20] + node _T_114 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 186:52] + node _T_115 = neq(_T_114, UInt<1>("h00")) @[axi4_to_ahb.scala 186:59] + node _T_116 = and(ahb_hready_q, _T_115) @[axi4_to_ahb.scala 186:37] + node _T_117 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 186:73] + node _T_118 = and(_T_116, _T_117) @[axi4_to_ahb.scala 186:71] + node _T_119 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 186:122] + node _T_120 = eq(_T_119, UInt<1>("h00")) @[axi4_to_ahb.scala 186:129] + node _T_121 = and(master_valid, _T_120) @[axi4_to_ahb.scala 186:109] + node _T_122 = bits(_T_121, 0, 0) @[axi4_to_ahb.scala 186:150] + node _T_123 = mux(_T_122, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 186:94] + node _T_124 = eq(_T_123, UInt<3>("h06")) @[axi4_to_ahb.scala 186:174] + node _T_125 = and(_T_118, _T_124) @[axi4_to_ahb.scala 186:88] + master_ready <= _T_125 @[axi4_to_ahb.scala 186:20] + buf_wr_en <= master_ready @[axi4_to_ahb.scala 187:17] + node _T_126 = and(master_ready, master_valid) @[axi4_to_ahb.scala 188:33] + bypass_en <= _T_126 @[axi4_to_ahb.scala 188:17] + node _T_127 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 189:47] + node _T_128 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 189:62] + node _T_129 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 189:78] + node _T_130 = mux(_T_127, _T_128, _T_129) @[axi4_to_ahb.scala 189:30] + buf_cmd_byte_ptr <= _T_130 @[axi4_to_ahb.scala 189:24] + node _T_131 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 190:48] + node _T_132 = or(_T_131, bypass_en) @[axi4_to_ahb.scala 190:62] + node _T_133 = bits(_T_132, 0, 0) @[Bitwise.scala 72:15] + node _T_134 = mux(_T_133, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_135 = and(UInt<2>("h02"), _T_134) @[axi4_to_ahb.scala 190:36] + io.ahb.out.htrans <= _T_135 @[axi4_to_ahb.scala 190:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_136 = eq(UInt<3>("h06"), buf_state) @[Conditional.scala 37:30] + when _T_136 : @[Conditional.scala 39:67] + node _T_137 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 194:39] + node _T_138 = and(ahb_hready_q, _T_137) @[axi4_to_ahb.scala 194:37] + node _T_139 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 194:82] + node _T_140 = eq(_T_139, UInt<1>("h01")) @[axi4_to_ahb.scala 194:89] + node _T_141 = and(master_valid, _T_140) @[axi4_to_ahb.scala 194:70] + node _T_142 = not(_T_141) @[axi4_to_ahb.scala 194:55] + node _T_143 = and(_T_138, _T_142) @[axi4_to_ahb.scala 194:53] + master_ready <= _T_143 @[axi4_to_ahb.scala 194:20] + node _T_144 = and(master_valid, master_ready) @[axi4_to_ahb.scala 195:34] + node _T_145 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 195:62] + node _T_146 = eq(_T_145, UInt<1>("h00")) @[axi4_to_ahb.scala 195:69] + node _T_147 = and(_T_144, _T_146) @[axi4_to_ahb.scala 195:49] + buf_wr_en <= _T_147 @[axi4_to_ahb.scala 195:17] + node _T_148 = bits(ahb_hresp_q, 0, 0) @[axi4_to_ahb.scala 196:45] + node _T_149 = and(master_valid, master_ready) @[axi4_to_ahb.scala 196:82] + node _T_150 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 196:110] + node _T_151 = eq(_T_150, UInt<1>("h00")) @[axi4_to_ahb.scala 196:117] + node _T_152 = and(_T_149, _T_151) @[axi4_to_ahb.scala 196:97] + node _T_153 = bits(_T_152, 0, 0) @[axi4_to_ahb.scala 196:138] + node _T_154 = mux(_T_153, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 196:67] + node _T_155 = mux(_T_148, UInt<3>("h07"), _T_154) @[axi4_to_ahb.scala 196:26] + buf_nxtstate <= _T_155 @[axi4_to_ahb.scala 196:20] + node _T_156 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 197:37] + buf_state_en <= _T_156 @[axi4_to_ahb.scala 197:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 198:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 199:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 200:23] + node _T_157 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 201:41] + node _T_158 = and(buf_state_en, _T_157) @[axi4_to_ahb.scala 201:39] + slave_valid_pre <= _T_158 @[axi4_to_ahb.scala 201:23] + node _T_159 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 202:34] + node _T_160 = and(buf_state_en, _T_159) @[axi4_to_ahb.scala 202:32] + cmd_done <= _T_160 @[axi4_to_ahb.scala 202:16] + node _T_161 = and(master_ready, master_valid) @[axi4_to_ahb.scala 203:33] + node _T_162 = eq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 203:64] + node _T_163 = and(_T_161, _T_162) @[axi4_to_ahb.scala 203:48] + node _T_164 = and(_T_163, buf_state_en) @[axi4_to_ahb.scala 203:79] + bypass_en <= _T_164 @[axi4_to_ahb.scala 203:17] + node _T_165 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 204:47] + node _T_166 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 204:62] + node _T_167 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 204:78] + node _T_168 = mux(_T_165, _T_166, _T_167) @[axi4_to_ahb.scala 204:30] + buf_cmd_byte_ptr <= _T_168 @[axi4_to_ahb.scala 204:24] + node _T_169 = neq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 205:63] + node _T_170 = and(_T_169, buf_state_en) @[axi4_to_ahb.scala 205:78] + node _T_171 = eq(_T_170, UInt<1>("h00")) @[axi4_to_ahb.scala 205:47] + node _T_172 = bits(_T_171, 0, 0) @[Bitwise.scala 72:15] + node _T_173 = mux(_T_172, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_174 = and(UInt<2>("h02"), _T_173) @[axi4_to_ahb.scala 205:36] + io.ahb.out.htrans <= _T_174 @[axi4_to_ahb.scala 205:25] + slvbuf_wr_en <= buf_wr_en @[axi4_to_ahb.scala 206:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_175 = eq(UInt<3>("h07"), buf_state) @[Conditional.scala 37:30] + when _T_175 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h03") @[axi4_to_ahb.scala 210:20] + node _T_176 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 211:51] + node _T_177 = neq(_T_176, UInt<1>("h00")) @[axi4_to_ahb.scala 211:58] + node _T_178 = and(ahb_hready_q, _T_177) @[axi4_to_ahb.scala 211:36] + node _T_179 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 211:72] + node _T_180 = and(_T_178, _T_179) @[axi4_to_ahb.scala 211:70] + buf_state_en <= _T_180 @[axi4_to_ahb.scala 211:20] + slave_valid_pre <= buf_state_en @[axi4_to_ahb.scala 212:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 213:20] + node _T_181 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 214:35] + buf_cmd_byte_ptr <= _T_181 @[axi4_to_ahb.scala 214:24] + node _T_182 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 215:51] + node _T_183 = bits(_T_182, 0, 0) @[Bitwise.scala 72:15] + node _T_184 = mux(_T_183, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_185 = and(UInt<2>("h02"), _T_184) @[axi4_to_ahb.scala 215:41] + io.ahb.out.htrans <= _T_185 @[axi4_to_ahb.scala 215:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_186 = eq(UInt<3>("h03"), buf_state) @[Conditional.scala 37:30] + when _T_186 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h05") @[axi4_to_ahb.scala 219:20] + node _T_187 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 220:37] + buf_state_en <= _T_187 @[axi4_to_ahb.scala 220:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 221:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 222:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 223:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 224:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_188 = eq(UInt<3>("h02"), buf_state) @[Conditional.scala 37:30] + when _T_188 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h04") @[axi4_to_ahb.scala 228:20] + node _T_189 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 229:33] + node _T_190 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 229:63] + node _T_191 = neq(_T_190, UInt<1>("h00")) @[axi4_to_ahb.scala 229:70] + node _T_192 = and(_T_189, _T_191) @[axi4_to_ahb.scala 229:48] + trxn_done <= _T_192 @[axi4_to_ahb.scala 229:17] + buf_state_en <= trxn_done @[axi4_to_ahb.scala 230:20] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 231:27] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 232:20] + node _T_193 = bits(trxn_done, 0, 0) @[axi4_to_ahb.scala 233:47] + node _T_194 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 233:85] + node _T_195 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 233:103] + node _T_196 = add(_T_194, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_197 = tail(_T_196, 1) @[axi4_to_ahb.scala 135:52] + node _T_198 = mux(UInt<1>("h01"), _T_197, _T_194) @[axi4_to_ahb.scala 135:24] + node _T_199 = bits(_T_195, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_200 = geq(UInt<1>("h00"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_201 = and(_T_199, _T_200) @[axi4_to_ahb.scala 136:48] + node _T_202 = bits(_T_195, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_203 = geq(UInt<1>("h01"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_204 = and(_T_202, _T_203) @[axi4_to_ahb.scala 136:48] + node _T_205 = bits(_T_195, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_206 = geq(UInt<2>("h02"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_207 = and(_T_205, _T_206) @[axi4_to_ahb.scala 136:48] + node _T_208 = bits(_T_195, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_209 = geq(UInt<2>("h03"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_210 = and(_T_208, _T_209) @[axi4_to_ahb.scala 136:48] + node _T_211 = bits(_T_195, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_212 = geq(UInt<3>("h04"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_213 = and(_T_211, _T_212) @[axi4_to_ahb.scala 136:48] + node _T_214 = bits(_T_195, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_215 = geq(UInt<3>("h05"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_216 = and(_T_214, _T_215) @[axi4_to_ahb.scala 136:48] + node _T_217 = bits(_T_195, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_218 = geq(UInt<3>("h06"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_219 = and(_T_217, _T_218) @[axi4_to_ahb.scala 136:48] + node _T_220 = bits(_T_195, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_221 = geq(UInt<3>("h07"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_222 = and(_T_220, _T_221) @[axi4_to_ahb.scala 136:48] + node _T_223 = mux(_T_222, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_224 = mux(_T_219, UInt<3>("h06"), _T_223) @[Mux.scala 98:16] + node _T_225 = mux(_T_216, UInt<3>("h05"), _T_224) @[Mux.scala 98:16] + node _T_226 = mux(_T_213, UInt<3>("h04"), _T_225) @[Mux.scala 98:16] + node _T_227 = mux(_T_210, UInt<2>("h03"), _T_226) @[Mux.scala 98:16] + node _T_228 = mux(_T_207, UInt<2>("h02"), _T_227) @[Mux.scala 98:16] + node _T_229 = mux(_T_204, UInt<1>("h01"), _T_228) @[Mux.scala 98:16] + node _T_230 = mux(_T_201, UInt<1>("h00"), _T_229) @[Mux.scala 98:16] + node _T_231 = mux(_T_193, _T_230, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 233:30] + buf_cmd_byte_ptr <= _T_231 @[axi4_to_ahb.scala 233:24] + node _T_232 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 234:65] + node _T_233 = or(buf_aligned, _T_232) @[axi4_to_ahb.scala 234:44] + node _T_234 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 234:127] + node _T_235 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 234:145] + node _T_236 = add(_T_234, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_237 = tail(_T_236, 1) @[axi4_to_ahb.scala 135:52] + node _T_238 = mux(UInt<1>("h01"), _T_237, _T_234) @[axi4_to_ahb.scala 135:24] + node _T_239 = bits(_T_235, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_240 = geq(UInt<1>("h00"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_241 = and(_T_239, _T_240) @[axi4_to_ahb.scala 136:48] + node _T_242 = bits(_T_235, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_243 = geq(UInt<1>("h01"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_244 = and(_T_242, _T_243) @[axi4_to_ahb.scala 136:48] + node _T_245 = bits(_T_235, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_246 = geq(UInt<2>("h02"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_247 = and(_T_245, _T_246) @[axi4_to_ahb.scala 136:48] + node _T_248 = bits(_T_235, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_249 = geq(UInt<2>("h03"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_250 = and(_T_248, _T_249) @[axi4_to_ahb.scala 136:48] + node _T_251 = bits(_T_235, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_252 = geq(UInt<3>("h04"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_253 = and(_T_251, _T_252) @[axi4_to_ahb.scala 136:48] + node _T_254 = bits(_T_235, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_255 = geq(UInt<3>("h05"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_256 = and(_T_254, _T_255) @[axi4_to_ahb.scala 136:48] + node _T_257 = bits(_T_235, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_258 = geq(UInt<3>("h06"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_259 = and(_T_257, _T_258) @[axi4_to_ahb.scala 136:48] + node _T_260 = bits(_T_235, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_261 = geq(UInt<3>("h07"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_262 = and(_T_260, _T_261) @[axi4_to_ahb.scala 136:48] + node _T_263 = mux(_T_262, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_264 = mux(_T_259, UInt<3>("h06"), _T_263) @[Mux.scala 98:16] + node _T_265 = mux(_T_256, UInt<3>("h05"), _T_264) @[Mux.scala 98:16] + node _T_266 = mux(_T_253, UInt<3>("h04"), _T_265) @[Mux.scala 98:16] + node _T_267 = mux(_T_250, UInt<2>("h03"), _T_266) @[Mux.scala 98:16] + node _T_268 = mux(_T_247, UInt<2>("h02"), _T_267) @[Mux.scala 98:16] + node _T_269 = mux(_T_244, UInt<1>("h01"), _T_268) @[Mux.scala 98:16] + node _T_270 = mux(_T_241, UInt<1>("h00"), _T_269) @[Mux.scala 98:16] + node _T_271 = dshr(buf_byteen, _T_270) @[axi4_to_ahb.scala 234:92] + node _T_272 = bits(_T_271, 0, 0) @[axi4_to_ahb.scala 234:92] + node _T_273 = eq(_T_272, UInt<1>("h00")) @[axi4_to_ahb.scala 234:163] + node _T_274 = or(_T_233, _T_273) @[axi4_to_ahb.scala 234:79] + node _T_275 = and(trxn_done, _T_274) @[axi4_to_ahb.scala 234:29] + cmd_done <= _T_275 @[axi4_to_ahb.scala 234:16] + node _T_276 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 235:47] + node _T_277 = eq(_T_276, UInt<1>("h00")) @[axi4_to_ahb.scala 235:36] + node _T_278 = bits(_T_277, 0, 0) @[Bitwise.scala 72:15] + node _T_279 = mux(_T_278, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_280 = and(_T_279, UInt<2>("h02")) @[axi4_to_ahb.scala 235:61] + io.ahb.out.htrans <= _T_280 @[axi4_to_ahb.scala 235:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_281 = eq(UInt<3>("h04"), buf_state) @[Conditional.scala 37:30] + when _T_281 : @[Conditional.scala 39:67] + node _T_282 = and(cmd_doneQ, ahb_hready_q) @[axi4_to_ahb.scala 239:34] + node _T_283 = or(_T_282, ahb_hresp_q) @[axi4_to_ahb.scala 239:50] + buf_state_en <= _T_283 @[axi4_to_ahb.scala 239:20] + node _T_284 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 240:38] + node _T_285 = and(buf_state_en, _T_284) @[axi4_to_ahb.scala 240:36] + node _T_286 = and(_T_285, slave_ready) @[axi4_to_ahb.scala 240:51] + master_ready <= _T_286 @[axi4_to_ahb.scala 240:20] + node _T_287 = eq(slave_ready, UInt<1>("h00")) @[axi4_to_ahb.scala 241:42] + node _T_288 = or(ahb_hresp_q, _T_287) @[axi4_to_ahb.scala 241:40] + node _T_289 = and(master_valid, master_valid) @[axi4_to_ahb.scala 241:80] + node _T_290 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 241:111] + node _T_291 = eq(_T_290, UInt<1>("h01")) @[axi4_to_ahb.scala 241:117] + node _T_292 = bits(_T_291, 0, 0) @[axi4_to_ahb.scala 241:132] + node _T_293 = mux(_T_292, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 241:99] + node _T_294 = mux(_T_289, _T_293, UInt<3>("h00")) @[axi4_to_ahb.scala 241:65] + node _T_295 = mux(_T_288, UInt<3>("h05"), _T_294) @[axi4_to_ahb.scala 241:26] + buf_nxtstate <= _T_295 @[axi4_to_ahb.scala 241:20] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 242:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 243:23] + node _T_296 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 244:33] + node _T_297 = eq(_T_296, UInt<1>("h01")) @[axi4_to_ahb.scala 244:39] + buf_write_in <= _T_297 @[axi4_to_ahb.scala 244:20] + node _T_298 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 245:50] + node _T_299 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 245:78] + node _T_300 = or(_T_298, _T_299) @[axi4_to_ahb.scala 245:62] + node _T_301 = and(buf_state_en, _T_300) @[axi4_to_ahb.scala 245:33] + buf_wr_en <= _T_301 @[axi4_to_ahb.scala 245:17] + buf_data_wr_en <= buf_wr_en @[axi4_to_ahb.scala 246:22] + node _T_302 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 247:65] + node _T_303 = neq(_T_302, UInt<1>("h00")) @[axi4_to_ahb.scala 247:71] + node _T_304 = and(ahb_hready_q, _T_303) @[axi4_to_ahb.scala 247:50] + node _T_305 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 248:29] + node _T_306 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 248:85] + node _T_307 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 248:101] + node _T_308 = add(_T_306, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_309 = tail(_T_308, 1) @[axi4_to_ahb.scala 135:52] + node _T_310 = mux(UInt<1>("h01"), _T_309, _T_306) @[axi4_to_ahb.scala 135:24] + node _T_311 = bits(_T_307, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_312 = geq(UInt<1>("h00"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_313 = and(_T_311, _T_312) @[axi4_to_ahb.scala 136:48] + node _T_314 = bits(_T_307, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_315 = geq(UInt<1>("h01"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_316 = and(_T_314, _T_315) @[axi4_to_ahb.scala 136:48] + node _T_317 = bits(_T_307, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_318 = geq(UInt<2>("h02"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_319 = and(_T_317, _T_318) @[axi4_to_ahb.scala 136:48] + node _T_320 = bits(_T_307, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_321 = geq(UInt<2>("h03"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_322 = and(_T_320, _T_321) @[axi4_to_ahb.scala 136:48] + node _T_323 = bits(_T_307, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_324 = geq(UInt<3>("h04"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_325 = and(_T_323, _T_324) @[axi4_to_ahb.scala 136:48] + node _T_326 = bits(_T_307, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_327 = geq(UInt<3>("h05"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_328 = and(_T_326, _T_327) @[axi4_to_ahb.scala 136:48] + node _T_329 = bits(_T_307, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_330 = geq(UInt<3>("h06"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_331 = and(_T_329, _T_330) @[axi4_to_ahb.scala 136:48] + node _T_332 = bits(_T_307, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_333 = geq(UInt<3>("h07"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_334 = and(_T_332, _T_333) @[axi4_to_ahb.scala 136:48] + node _T_335 = mux(_T_334, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_336 = mux(_T_331, UInt<3>("h06"), _T_335) @[Mux.scala 98:16] + node _T_337 = mux(_T_328, UInt<3>("h05"), _T_336) @[Mux.scala 98:16] + node _T_338 = mux(_T_325, UInt<3>("h04"), _T_337) @[Mux.scala 98:16] + node _T_339 = mux(_T_322, UInt<2>("h03"), _T_338) @[Mux.scala 98:16] + node _T_340 = mux(_T_319, UInt<2>("h02"), _T_339) @[Mux.scala 98:16] + node _T_341 = mux(_T_316, UInt<1>("h01"), _T_340) @[Mux.scala 98:16] + node _T_342 = mux(_T_313, UInt<1>("h00"), _T_341) @[Mux.scala 98:16] + node _T_343 = dshr(buf_byteen, _T_342) @[axi4_to_ahb.scala 248:51] + node _T_344 = bits(_T_343, 0, 0) @[axi4_to_ahb.scala 248:51] + node _T_345 = eq(_T_344, UInt<1>("h00")) @[axi4_to_ahb.scala 248:116] + node _T_346 = or(_T_305, _T_345) @[axi4_to_ahb.scala 248:38] + node _T_347 = and(_T_304, _T_346) @[axi4_to_ahb.scala 247:80] + node _T_348 = or(ahb_hresp_q, _T_347) @[axi4_to_ahb.scala 247:34] + cmd_done <= _T_348 @[axi4_to_ahb.scala 247:16] + node _T_349 = and(buf_state_en, buf_write_in) @[axi4_to_ahb.scala 249:33] + node _T_350 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 249:64] + node _T_351 = and(_T_349, _T_350) @[axi4_to_ahb.scala 249:48] + bypass_en <= _T_351 @[axi4_to_ahb.scala 249:17] + node _T_352 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 250:48] + node _T_353 = eq(_T_352, UInt<1>("h00")) @[axi4_to_ahb.scala 250:37] + node _T_354 = or(_T_353, bypass_en) @[axi4_to_ahb.scala 250:61] + node _T_355 = bits(_T_354, 0, 0) @[Bitwise.scala 72:15] + node _T_356 = mux(_T_355, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_357 = and(_T_356, UInt<2>("h02")) @[axi4_to_ahb.scala 250:75] + io.ahb.out.htrans <= _T_357 @[axi4_to_ahb.scala 250:25] + node _T_358 = neq(buf_nxtstate, UInt<3>("h05")) @[axi4_to_ahb.scala 251:55] + node _T_359 = and(buf_state_en, _T_358) @[axi4_to_ahb.scala 251:39] + slave_valid_pre <= _T_359 @[axi4_to_ahb.scala 251:23] + node _T_360 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 252:33] + node _T_361 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 252:63] + node _T_362 = neq(_T_361, UInt<1>("h00")) @[axi4_to_ahb.scala 252:69] + node _T_363 = and(_T_360, _T_362) @[axi4_to_ahb.scala 252:48] + trxn_done <= _T_363 @[axi4_to_ahb.scala 252:17] + node _T_364 = or(trxn_done, bypass_en) @[axi4_to_ahb.scala 253:40] + buf_cmd_byte_ptr_en <= _T_364 @[axi4_to_ahb.scala 253:27] + node _T_365 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 254:79] + node _T_366 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_367 = tail(_T_366, 1) @[axi4_to_ahb.scala 135:52] + node _T_368 = mux(UInt<1>("h00"), _T_367, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_369 = bits(_T_365, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_370 = geq(UInt<1>("h00"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_371 = and(_T_369, _T_370) @[axi4_to_ahb.scala 136:48] + node _T_372 = bits(_T_365, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_373 = geq(UInt<1>("h01"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_374 = and(_T_372, _T_373) @[axi4_to_ahb.scala 136:48] + node _T_375 = bits(_T_365, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_376 = geq(UInt<2>("h02"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_377 = and(_T_375, _T_376) @[axi4_to_ahb.scala 136:48] + node _T_378 = bits(_T_365, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_379 = geq(UInt<2>("h03"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_380 = and(_T_378, _T_379) @[axi4_to_ahb.scala 136:48] + node _T_381 = bits(_T_365, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_382 = geq(UInt<3>("h04"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_383 = and(_T_381, _T_382) @[axi4_to_ahb.scala 136:48] + node _T_384 = bits(_T_365, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_385 = geq(UInt<3>("h05"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_386 = and(_T_384, _T_385) @[axi4_to_ahb.scala 136:48] + node _T_387 = bits(_T_365, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_388 = geq(UInt<3>("h06"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_389 = and(_T_387, _T_388) @[axi4_to_ahb.scala 136:48] + node _T_390 = bits(_T_365, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_391 = geq(UInt<3>("h07"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_392 = and(_T_390, _T_391) @[axi4_to_ahb.scala 136:48] + node _T_393 = mux(_T_392, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_394 = mux(_T_389, UInt<3>("h06"), _T_393) @[Mux.scala 98:16] + node _T_395 = mux(_T_386, UInt<3>("h05"), _T_394) @[Mux.scala 98:16] + node _T_396 = mux(_T_383, UInt<3>("h04"), _T_395) @[Mux.scala 98:16] + node _T_397 = mux(_T_380, UInt<2>("h03"), _T_396) @[Mux.scala 98:16] + node _T_398 = mux(_T_377, UInt<2>("h02"), _T_397) @[Mux.scala 98:16] + node _T_399 = mux(_T_374, UInt<1>("h01"), _T_398) @[Mux.scala 98:16] + node _T_400 = mux(_T_371, UInt<1>("h00"), _T_399) @[Mux.scala 98:16] + node _T_401 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 254:141] + node _T_402 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 254:157] + node _T_403 = add(_T_401, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_404 = tail(_T_403, 1) @[axi4_to_ahb.scala 135:52] + node _T_405 = mux(UInt<1>("h01"), _T_404, _T_401) @[axi4_to_ahb.scala 135:24] + node _T_406 = bits(_T_402, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_407 = geq(UInt<1>("h00"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_408 = and(_T_406, _T_407) @[axi4_to_ahb.scala 136:48] + node _T_409 = bits(_T_402, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_410 = geq(UInt<1>("h01"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_411 = and(_T_409, _T_410) @[axi4_to_ahb.scala 136:48] + node _T_412 = bits(_T_402, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_413 = geq(UInt<2>("h02"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_414 = and(_T_412, _T_413) @[axi4_to_ahb.scala 136:48] + node _T_415 = bits(_T_402, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_416 = geq(UInt<2>("h03"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_417 = and(_T_415, _T_416) @[axi4_to_ahb.scala 136:48] + node _T_418 = bits(_T_402, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_419 = geq(UInt<3>("h04"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_420 = and(_T_418, _T_419) @[axi4_to_ahb.scala 136:48] + node _T_421 = bits(_T_402, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_422 = geq(UInt<3>("h05"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_423 = and(_T_421, _T_422) @[axi4_to_ahb.scala 136:48] + node _T_424 = bits(_T_402, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_425 = geq(UInt<3>("h06"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_426 = and(_T_424, _T_425) @[axi4_to_ahb.scala 136:48] + node _T_427 = bits(_T_402, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_428 = geq(UInt<3>("h07"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_429 = and(_T_427, _T_428) @[axi4_to_ahb.scala 136:48] + node _T_430 = mux(_T_429, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_431 = mux(_T_426, UInt<3>("h06"), _T_430) @[Mux.scala 98:16] + node _T_432 = mux(_T_423, UInt<3>("h05"), _T_431) @[Mux.scala 98:16] + node _T_433 = mux(_T_420, UInt<3>("h04"), _T_432) @[Mux.scala 98:16] + node _T_434 = mux(_T_417, UInt<2>("h03"), _T_433) @[Mux.scala 98:16] + node _T_435 = mux(_T_414, UInt<2>("h02"), _T_434) @[Mux.scala 98:16] + node _T_436 = mux(_T_411, UInt<1>("h01"), _T_435) @[Mux.scala 98:16] + node _T_437 = mux(_T_408, UInt<1>("h00"), _T_436) @[Mux.scala 98:16] + node _T_438 = mux(trxn_done, _T_437, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 254:97] + node _T_439 = mux(bypass_en, _T_400, _T_438) @[axi4_to_ahb.scala 254:30] + buf_cmd_byte_ptr <= _T_439 @[axi4_to_ahb.scala 254:24] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_440 = eq(UInt<3>("h05"), buf_state) @[Conditional.scala 37:30] + when _T_440 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h00") @[axi4_to_ahb.scala 257:20] + buf_state_en <= slave_ready @[axi4_to_ahb.scala 258:20] + slvbuf_error_en <= UInt<1>("h01") @[axi4_to_ahb.scala 259:23] + slave_valid_pre <= UInt<1>("h01") @[axi4_to_ahb.scala 260:23] + skip @[Conditional.scala 39:67] + cmd_done_rst <= slave_valid_pre @[axi4_to_ahb.scala 264:16] + node _T_441 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 265:33] + node _T_442 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 265:73] + node _T_443 = eq(_T_442, UInt<1>("h01")) @[axi4_to_ahb.scala 265:80] + node _T_444 = and(buf_aligned_in, _T_443) @[axi4_to_ahb.scala 265:60] + node _T_445 = bits(_T_444, 0, 0) @[axi4_to_ahb.scala 265:100] + node _T_446 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 265:132] + node _T_447 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:50] + node _T_448 = eq(_T_447, UInt<8>("h0ff")) @[axi4_to_ahb.scala 127:57] + node _T_449 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:81] + node _T_450 = eq(_T_449, UInt<8>("h0f")) @[axi4_to_ahb.scala 127:88] + node _T_451 = or(_T_448, _T_450) @[axi4_to_ahb.scala 127:70] + node _T_452 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:117] + node _T_453 = eq(_T_452, UInt<8>("h03")) @[axi4_to_ahb.scala 127:124] + node _T_454 = or(_T_451, _T_453) @[axi4_to_ahb.scala 127:106] + node _T_455 = bits(_T_454, 0, 0) @[Bitwise.scala 72:15] + node _T_456 = mux(_T_455, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_457 = and(UInt<3>("h00"), _T_456) @[axi4_to_ahb.scala 127:29] + node _T_458 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 128:35] + node _T_459 = eq(_T_458, UInt<8>("h0c")) @[axi4_to_ahb.scala 128:42] + node _T_460 = bits(_T_459, 0, 0) @[Bitwise.scala 72:15] + node _T_461 = mux(_T_460, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_462 = and(UInt<2>("h02"), _T_461) @[axi4_to_ahb.scala 128:15] + node _T_463 = or(_T_457, _T_462) @[axi4_to_ahb.scala 127:146] + node _T_464 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:36] + node _T_465 = eq(_T_464, UInt<8>("h0f0")) @[axi4_to_ahb.scala 129:43] + node _T_466 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:67] + node _T_467 = eq(_T_466, UInt<8>("h03")) @[axi4_to_ahb.scala 129:74] + node _T_468 = or(_T_465, _T_467) @[axi4_to_ahb.scala 129:56] + node _T_469 = bits(_T_468, 0, 0) @[Bitwise.scala 72:15] + node _T_470 = mux(_T_469, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_471 = and(UInt<3>("h04"), _T_470) @[axi4_to_ahb.scala 129:15] + node _T_472 = or(_T_463, _T_471) @[axi4_to_ahb.scala 128:63] + node _T_473 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 130:35] + node _T_474 = eq(_T_473, UInt<8>("h0c0")) @[axi4_to_ahb.scala 130:42] + node _T_475 = bits(_T_474, 0, 0) @[Bitwise.scala 72:15] + node _T_476 = mux(_T_475, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_477 = and(UInt<3>("h06"), _T_476) @[axi4_to_ahb.scala 130:15] + node _T_478 = or(_T_472, _T_477) @[axi4_to_ahb.scala 129:96] + node _T_479 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 131:33] + node _T_480 = eq(_T_479, UInt<8>("h0c0")) @[axi4_to_ahb.scala 131:40] + node _T_481 = bits(_T_480, 0, 0) @[Bitwise.scala 72:15] + node _T_482 = mux(_T_481, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_483 = and(UInt<3>("h06"), _T_482) @[axi4_to_ahb.scala 131:13] + node _T_484 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 265:152] + node _T_485 = mux(_T_445, _T_478, _T_484) @[axi4_to_ahb.scala 265:43] + node _T_486 = cat(_T_441, _T_485) @[Cat.scala 29:58] + buf_addr_in <= _T_486 @[axi4_to_ahb.scala 265:15] + node _T_487 = bits(master_tag, 0, 0) @[axi4_to_ahb.scala 266:27] + buf_tag_in <= _T_487 @[axi4_to_ahb.scala 266:14] + node _T_488 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 267:32] + buf_byteen_in <= _T_488 @[axi4_to_ahb.scala 267:17] + node _T_489 = eq(buf_state, UInt<3>("h03")) @[axi4_to_ahb.scala 268:33] + node _T_490 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 268:59] + node _T_491 = bits(master_wdata, 63, 0) @[axi4_to_ahb.scala 268:80] + node _T_492 = mux(_T_489, _T_490, _T_491) @[axi4_to_ahb.scala 268:21] + buf_data_in <= _T_492 @[axi4_to_ahb.scala 268:15] + node _T_493 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:52] + node _T_494 = eq(_T_493, UInt<2>("h03")) @[axi4_to_ahb.scala 269:58] + node _T_495 = and(buf_aligned_in, _T_494) @[axi4_to_ahb.scala 269:38] + node _T_496 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 269:84] + node _T_497 = eq(_T_496, UInt<1>("h01")) @[axi4_to_ahb.scala 269:91] + node _T_498 = and(_T_495, _T_497) @[axi4_to_ahb.scala 269:71] + node _T_499 = bits(_T_498, 0, 0) @[axi4_to_ahb.scala 269:111] + node _T_500 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 269:142] + node _T_501 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 121:42] + node _T_502 = eq(_T_501, UInt<8>("h0ff")) @[axi4_to_ahb.scala 121:49] + node _T_503 = bits(_T_502, 0, 0) @[Bitwise.scala 72:15] + node _T_504 = mux(_T_503, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_505 = and(UInt<2>("h03"), _T_504) @[axi4_to_ahb.scala 121:25] + node _T_506 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:35] + node _T_507 = eq(_T_506, UInt<8>("h0f0")) @[axi4_to_ahb.scala 122:42] + node _T_508 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:64] + node _T_509 = eq(_T_508, UInt<8>("h0f")) @[axi4_to_ahb.scala 122:71] + node _T_510 = or(_T_507, _T_509) @[axi4_to_ahb.scala 122:55] + node _T_511 = bits(_T_510, 0, 0) @[Bitwise.scala 72:15] + node _T_512 = mux(_T_511, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_513 = and(UInt<2>("h02"), _T_512) @[axi4_to_ahb.scala 122:16] + node _T_514 = or(_T_505, _T_513) @[axi4_to_ahb.scala 121:64] + node _T_515 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:40] + node _T_516 = eq(_T_515, UInt<8>("h0c0")) @[axi4_to_ahb.scala 123:47] + node _T_517 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:69] + node _T_518 = eq(_T_517, UInt<6>("h030")) @[axi4_to_ahb.scala 123:76] + node _T_519 = or(_T_516, _T_518) @[axi4_to_ahb.scala 123:60] + node _T_520 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:98] + node _T_521 = eq(_T_520, UInt<8>("h0c")) @[axi4_to_ahb.scala 123:105] + node _T_522 = or(_T_519, _T_521) @[axi4_to_ahb.scala 123:89] + node _T_523 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:132] + node _T_524 = eq(_T_523, UInt<8>("h03")) @[axi4_to_ahb.scala 123:139] + node _T_525 = or(_T_522, _T_524) @[axi4_to_ahb.scala 123:123] + node _T_526 = bits(_T_525, 0, 0) @[Bitwise.scala 72:15] + node _T_527 = mux(_T_526, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_528 = and(UInt<2>("h01"), _T_527) @[axi4_to_ahb.scala 123:21] + node _T_529 = or(_T_514, _T_528) @[axi4_to_ahb.scala 122:93] + node _T_530 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:161] + node _T_531 = mux(_T_499, _T_529, _T_530) @[axi4_to_ahb.scala 269:21] + buf_size_in <= _T_531 @[axi4_to_ahb.scala 269:15] + node _T_532 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 270:32] + node _T_533 = eq(_T_532, UInt<1>("h00")) @[axi4_to_ahb.scala 270:39] + node _T_534 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:17] + node _T_535 = eq(_T_534, UInt<1>("h00")) @[axi4_to_ahb.scala 271:24] + node _T_536 = or(_T_533, _T_535) @[axi4_to_ahb.scala 270:48] + node _T_537 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:47] + node _T_538 = eq(_T_537, UInt<2>("h01")) @[axi4_to_ahb.scala 271:54] + node _T_539 = or(_T_536, _T_538) @[axi4_to_ahb.scala 271:33] + node _T_540 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:86] + node _T_541 = eq(_T_540, UInt<2>("h02")) @[axi4_to_ahb.scala 271:93] + node _T_542 = or(_T_539, _T_541) @[axi4_to_ahb.scala 271:72] + node _T_543 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 272:18] + node _T_544 = eq(_T_543, UInt<2>("h03")) @[axi4_to_ahb.scala 272:25] + node _T_545 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:55] + node _T_546 = eq(_T_545, UInt<2>("h03")) @[axi4_to_ahb.scala 272:62] + node _T_547 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:90] + node _T_548 = eq(_T_547, UInt<4>("h0c")) @[axi4_to_ahb.scala 272:97] + node _T_549 = or(_T_546, _T_548) @[axi4_to_ahb.scala 272:74] + node _T_550 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:125] + node _T_551 = eq(_T_550, UInt<6>("h030")) @[axi4_to_ahb.scala 272:132] + node _T_552 = or(_T_549, _T_551) @[axi4_to_ahb.scala 272:109] + node _T_553 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:161] + node _T_554 = eq(_T_553, UInt<8>("h0c0")) @[axi4_to_ahb.scala 272:168] + node _T_555 = or(_T_552, _T_554) @[axi4_to_ahb.scala 272:145] + node _T_556 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:21] + node _T_557 = eq(_T_556, UInt<4>("h0f")) @[axi4_to_ahb.scala 273:28] + node _T_558 = or(_T_555, _T_557) @[axi4_to_ahb.scala 272:181] + node _T_559 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:56] + node _T_560 = eq(_T_559, UInt<8>("h0f0")) @[axi4_to_ahb.scala 273:63] + node _T_561 = or(_T_558, _T_560) @[axi4_to_ahb.scala 273:40] + node _T_562 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:92] + node _T_563 = eq(_T_562, UInt<8>("h0ff")) @[axi4_to_ahb.scala 273:99] + node _T_564 = or(_T_561, _T_563) @[axi4_to_ahb.scala 273:76] + node _T_565 = and(_T_544, _T_564) @[axi4_to_ahb.scala 272:38] + node _T_566 = or(_T_542, _T_565) @[axi4_to_ahb.scala 271:106] + buf_aligned_in <= _T_566 @[axi4_to_ahb.scala 270:18] + node _T_567 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 275:43] + node _T_568 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 275:62] + node _T_569 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:87] + node _T_570 = cat(_T_568, _T_569) @[Cat.scala 29:58] + node _T_571 = bits(buf_addr, 31, 3) @[axi4_to_ahb.scala 275:108] + node _T_572 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:133] + node _T_573 = cat(_T_571, _T_572) @[Cat.scala 29:58] + node _T_574 = mux(_T_567, _T_570, _T_573) @[axi4_to_ahb.scala 275:26] + io.ahb.out.haddr <= _T_574 @[axi4_to_ahb.scala 275:20] + node _T_575 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 276:43] + node _T_576 = bits(buf_aligned_in, 0, 0) @[Bitwise.scala 72:15] + node _T_577 = mux(_T_576, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_578 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 276:94] + node _T_579 = and(_T_577, _T_578) @[axi4_to_ahb.scala 276:81] + node _T_580 = cat(UInt<1>("h00"), _T_579) @[Cat.scala 29:58] + node _T_581 = bits(buf_aligned, 0, 0) @[Bitwise.scala 72:15] + node _T_582 = mux(_T_581, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_583 = bits(buf_size, 1, 0) @[axi4_to_ahb.scala 276:148] + node _T_584 = and(_T_582, _T_583) @[axi4_to_ahb.scala 276:138] + node _T_585 = cat(UInt<1>("h00"), _T_584) @[Cat.scala 29:58] + node _T_586 = mux(_T_575, _T_580, _T_585) @[axi4_to_ahb.scala 276:26] + io.ahb.out.hsize <= _T_586 @[axi4_to_ahb.scala 276:20] + io.ahb.out.hburst <= UInt<1>("h00") @[axi4_to_ahb.scala 278:21] + io.ahb.out.hmastlock <= UInt<1>("h00") @[axi4_to_ahb.scala 279:24] + node _T_587 = bits(io.axi.ar.bits.prot, 2, 2) @[axi4_to_ahb.scala 280:57] + node _T_588 = eq(_T_587, UInt<1>("h00")) @[axi4_to_ahb.scala 280:37] + node _T_589 = cat(UInt<1>("h01"), _T_588) @[Cat.scala 29:58] + io.ahb.out.hprot <= _T_589 @[axi4_to_ahb.scala 280:20] + node _T_590 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 281:44] + node _T_591 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 281:59] + node _T_592 = eq(_T_591, UInt<1>("h01")) @[axi4_to_ahb.scala 281:66] + node _T_593 = mux(_T_590, _T_592, buf_write) @[axi4_to_ahb.scala 281:27] + io.ahb.out.hwrite <= _T_593 @[axi4_to_ahb.scala 281:21] + node _T_594 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 282:32] + io.ahb.out.hwdata <= _T_594 @[axi4_to_ahb.scala 282:21] + slave_valid <= slave_valid_pre @[axi4_to_ahb.scala 284:15] + node _T_595 = bits(slvbuf_write, 0, 0) @[axi4_to_ahb.scala 285:43] + node _T_596 = mux(_T_595, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 285:23] + node _T_597 = bits(slvbuf_error, 0, 0) @[Bitwise.scala 72:15] + node _T_598 = mux(_T_597, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_599 = and(_T_598, UInt<2>("h02")) @[axi4_to_ahb.scala 285:88] + node _T_600 = cat(_T_596, _T_599) @[Cat.scala 29:58] + slave_opc <= _T_600 @[axi4_to_ahb.scala 285:13] + node _T_601 = bits(slvbuf_error, 0, 0) @[axi4_to_ahb.scala 286:41] + node _T_602 = bits(last_bus_addr, 31, 0) @[axi4_to_ahb.scala 286:66] + node _T_603 = cat(_T_602, _T_602) @[Cat.scala 29:58] + node _T_604 = eq(buf_state, UInt<3>("h05")) @[axi4_to_ahb.scala 286:91] + node _T_605 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 286:110] + node _T_606 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 286:131] + node _T_607 = mux(_T_604, _T_605, _T_606) @[axi4_to_ahb.scala 286:79] + node _T_608 = mux(_T_601, _T_603, _T_607) @[axi4_to_ahb.scala 286:21] + slave_rdata <= _T_608 @[axi4_to_ahb.scala 286:15] + node _T_609 = bits(slvbuf_tag, 0, 0) @[axi4_to_ahb.scala 287:26] + slave_tag <= _T_609 @[axi4_to_ahb.scala 287:13] + node _T_610 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 289:37] + node _T_611 = neq(_T_610, UInt<1>("h00")) @[axi4_to_ahb.scala 289:44] + node _T_612 = and(_T_611, io.ahb.in.hready) @[axi4_to_ahb.scala 289:56] + node _T_613 = and(_T_612, io.ahb.out.hwrite) @[axi4_to_ahb.scala 289:75] + last_addr_en <= _T_613 @[axi4_to_ahb.scala 289:16] + node _T_614 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 291:31] + node _T_615 = and(_T_614, master_ready) @[axi4_to_ahb.scala 291:49] + wrbuf_en <= _T_615 @[axi4_to_ahb.scala 291:12] + node _T_616 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 292:35] + node _T_617 = and(_T_616, master_ready) @[axi4_to_ahb.scala 292:52] + wrbuf_data_en <= _T_617 @[axi4_to_ahb.scala 292:17] + node _T_618 = and(master_valid, master_ready) @[axi4_to_ahb.scala 293:34] + node _T_619 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 293:62] + node _T_620 = eq(_T_619, UInt<1>("h01")) @[axi4_to_ahb.scala 293:69] + node _T_621 = and(_T_618, _T_620) @[axi4_to_ahb.scala 293:49] + wrbuf_cmd_sent <= _T_621 @[axi4_to_ahb.scala 293:18] + node _T_622 = eq(wrbuf_en, UInt<1>("h00")) @[axi4_to_ahb.scala 294:33] + node _T_623 = and(wrbuf_cmd_sent, _T_622) @[axi4_to_ahb.scala 294:31] + wrbuf_rst <= _T_623 @[axi4_to_ahb.scala 294:13] + node _T_624 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 296:36] + node _T_625 = and(wrbuf_vld, _T_624) @[axi4_to_ahb.scala 296:34] + node _T_626 = eq(_T_625, UInt<1>("h00")) @[axi4_to_ahb.scala 296:22] + node _T_627 = and(_T_626, master_ready) @[axi4_to_ahb.scala 296:53] + io.axi.aw.ready <= _T_627 @[axi4_to_ahb.scala 296:19] + node _T_628 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 297:40] + node _T_629 = and(wrbuf_data_vld, _T_628) @[axi4_to_ahb.scala 297:38] + node _T_630 = eq(_T_629, UInt<1>("h00")) @[axi4_to_ahb.scala 297:21] + node _T_631 = and(_T_630, master_ready) @[axi4_to_ahb.scala 297:57] + io.axi.w.ready <= _T_631 @[axi4_to_ahb.scala 297:18] + node _T_632 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 298:34] + node _T_633 = eq(_T_632, UInt<1>("h00")) @[axi4_to_ahb.scala 298:22] + node _T_634 = and(_T_633, master_ready) @[axi4_to_ahb.scala 298:52] + io.axi.ar.ready <= _T_634 @[axi4_to_ahb.scala 298:19] + io.axi.r.bits.last <= UInt<1>("h01") @[axi4_to_ahb.scala 299:22] + node _T_635 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 301:71] + node _T_636 = mux(_T_635, UInt<1>("h01"), wrbuf_vld) @[axi4_to_ahb.scala 301:55] + node _T_637 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 301:91] + node _T_638 = and(_T_636, _T_637) @[axi4_to_ahb.scala 301:89] + reg _T_639 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 301:51] + _T_639 <= _T_638 @[axi4_to_ahb.scala 301:51] + wrbuf_vld <= _T_639 @[axi4_to_ahb.scala 301:21] + node _T_640 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 302:76] + node _T_641 = mux(_T_640, UInt<1>("h01"), wrbuf_data_vld) @[axi4_to_ahb.scala 302:55] + node _T_642 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 302:102] + node _T_643 = and(_T_641, _T_642) @[axi4_to_ahb.scala 302:100] + reg _T_644 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 302:51] + _T_644 <= _T_643 @[axi4_to_ahb.scala 302:51] + wrbuf_data_vld <= _T_644 @[axi4_to_ahb.scala 302:21] + node _T_645 = bits(io.axi.aw.bits.id, 0, 0) @[axi4_to_ahb.scala 303:71] + node _T_646 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 303:105] + reg _T_647 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_646 : @[Reg.scala 28:19] + _T_647 <= _T_645 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_tag <= _T_647 @[axi4_to_ahb.scala 303:21] + node _T_648 = bits(io.axi.aw.bits.size, 2, 0) @[axi4_to_ahb.scala 304:73] + node _T_649 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 304:101] + reg _T_650 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_649 : @[Reg.scala 28:19] + _T_650 <= _T_648 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_size <= _T_650 @[axi4_to_ahb.scala 304:21] + node _T_651 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 305:61] + inst rvclkhdr_2 of rvclkhdr_851 @[lib.scala 368:23] + rvclkhdr_2.clock <= clock + rvclkhdr_2.reset <= reset + rvclkhdr_2.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_2.io.en <= _T_651 @[lib.scala 371:17] + rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_652 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_652 <= io.axi.aw.bits.addr @[lib.scala 374:16] + wrbuf_addr <= _T_652 @[axi4_to_ahb.scala 305:21] + node _T_653 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 306:65] + inst rvclkhdr_3 of rvclkhdr_852 @[lib.scala 368:23] + rvclkhdr_3.clock <= clock + rvclkhdr_3.reset <= reset + rvclkhdr_3.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_3.io.en <= _T_653 @[lib.scala 371:17] + rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_654 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_654 <= io.axi.w.bits.data @[lib.scala 374:16] + wrbuf_data <= _T_654 @[axi4_to_ahb.scala 306:21] + node _T_655 = bits(io.axi.w.bits.strb, 7, 0) @[axi4_to_ahb.scala 307:72] + node _T_656 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 307:105] + reg _T_657 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_656 : @[Reg.scala 28:19] + _T_657 <= _T_655 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_byteen <= _T_657 @[axi4_to_ahb.scala 307:21] + node _T_658 = bits(io.ahb.out.haddr, 31, 0) @[axi4_to_ahb.scala 308:71] + node _T_659 = bits(last_addr_en, 0, 0) @[axi4_to_ahb.scala 308:104] + reg _T_660 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_659 : @[Reg.scala 28:19] + _T_660 <= _T_658 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + last_bus_addr <= _T_660 @[axi4_to_ahb.scala 308:21] + node _T_661 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 309:89] + reg _T_662 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_661 : @[Reg.scala 28:19] + _T_662 <= buf_write_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_write <= _T_662 @[axi4_to_ahb.scala 309:21] + node _T_663 = bits(buf_tag_in, 0, 0) @[axi4_to_ahb.scala 310:64] + node _T_664 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 310:99] + reg _T_665 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_664 : @[Reg.scala 28:19] + _T_665 <= _T_663 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_tag <= _T_665 @[axi4_to_ahb.scala 310:21] + node _T_666 = bits(buf_addr_in, 31, 0) @[axi4_to_ahb.scala 311:42] + node _T_667 = and(buf_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 311:61] + node _T_668 = bits(_T_667, 0, 0) @[axi4_to_ahb.scala 311:78] + inst rvclkhdr_4 of rvclkhdr_853 @[lib.scala 368:23] + rvclkhdr_4.clock <= clock + rvclkhdr_4.reset <= reset + rvclkhdr_4.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_4.io.en <= _T_668 @[lib.scala 371:17] + rvclkhdr_4.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_669 : UInt, rvclkhdr_4.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_669 <= _T_666 @[lib.scala 374:16] + buf_addr <= _T_669 @[axi4_to_ahb.scala 311:21] + node _T_670 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 312:65] + node _T_671 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 312:94] + reg _T_672 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_671 : @[Reg.scala 28:19] + _T_672 <= _T_670 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_size <= _T_672 @[axi4_to_ahb.scala 312:21] + node _T_673 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 313:91] + reg _T_674 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_673 : @[Reg.scala 28:19] + _T_674 <= buf_aligned_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_aligned <= _T_674 @[axi4_to_ahb.scala 313:21] + node _T_675 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 314:67] + node _T_676 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 314:96] + reg _T_677 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_676 : @[Reg.scala 28:19] + _T_677 <= _T_675 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_byteen <= _T_677 @[axi4_to_ahb.scala 314:21] + node _T_678 = bits(buf_data_in, 63, 0) @[axi4_to_ahb.scala 315:42] + node _T_679 = and(buf_data_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 315:66] + node _T_680 = bits(_T_679, 0, 0) @[axi4_to_ahb.scala 315:89] + inst rvclkhdr_5 of rvclkhdr_854 @[lib.scala 368:23] + rvclkhdr_5.clock <= clock + rvclkhdr_5.reset <= reset + rvclkhdr_5.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_5.io.en <= _T_680 @[lib.scala 371:17] + rvclkhdr_5.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_681 : UInt, rvclkhdr_5.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_681 <= _T_678 @[lib.scala 374:16] + buf_data <= _T_681 @[axi4_to_ahb.scala 315:21] + node _T_682 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 316:89] + reg _T_683 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_682 : @[Reg.scala 28:19] + _T_683 <= buf_write @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_write <= _T_683 @[axi4_to_ahb.scala 316:21] + node _T_684 = bits(buf_tag, 0, 0) @[axi4_to_ahb.scala 317:61] + node _T_685 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 317:99] + reg _T_686 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_685 : @[Reg.scala 28:19] + _T_686 <= _T_684 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_tag <= _T_686 @[axi4_to_ahb.scala 317:21] + node _T_687 = bits(slvbuf_error_en, 0, 0) @[axi4_to_ahb.scala 318:99] + reg _T_688 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_687 : @[Reg.scala 28:19] + _T_688 <= slvbuf_error_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_error <= _T_688 @[axi4_to_ahb.scala 318:21] + node _T_689 = bits(cmd_done, 0, 0) @[axi4_to_ahb.scala 319:72] + node _T_690 = mux(_T_689, UInt<1>("h01"), cmd_doneQ) @[axi4_to_ahb.scala 319:56] + node _T_691 = eq(cmd_done_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 319:92] + node _T_692 = and(_T_690, _T_691) @[axi4_to_ahb.scala 319:90] + reg _T_693 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 319:52] + _T_693 <= _T_692 @[axi4_to_ahb.scala 319:52] + cmd_doneQ <= _T_693 @[axi4_to_ahb.scala 319:21] + node _T_694 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 320:71] + node _T_695 = bits(buf_cmd_byte_ptr_en, 0, 0) @[axi4_to_ahb.scala 320:110] + reg _T_696 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_695 : @[Reg.scala 28:19] + _T_696 <= _T_694 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_cmd_byte_ptrQ <= _T_696 @[axi4_to_ahb.scala 320:21] + reg _T_697 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 321:52] + _T_697 <= io.ahb.in.hready @[axi4_to_ahb.scala 321:52] + ahb_hready_q <= _T_697 @[axi4_to_ahb.scala 321:21] + node _T_698 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 322:70] + reg _T_699 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 322:52] + _T_699 <= _T_698 @[axi4_to_ahb.scala 322:52] + ahb_htrans_q <= _T_699 @[axi4_to_ahb.scala 322:21] + reg _T_700 : UInt<1>, ahbm_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 323:57] + _T_700 <= io.ahb.out.hwrite @[axi4_to_ahb.scala 323:57] + ahb_hwrite_q <= _T_700 @[axi4_to_ahb.scala 323:21] + reg _T_701 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 324:52] + _T_701 <= io.ahb.in.hresp @[axi4_to_ahb.scala 324:52] + ahb_hresp_q <= _T_701 @[axi4_to_ahb.scala 324:21] + node _T_702 = bits(io.ahb.in.hrdata, 63, 0) @[axi4_to_ahb.scala 325:74] + reg _T_703 : UInt, ahbm_data_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 325:57] + _T_703 <= _T_702 @[axi4_to_ahb.scala 325:57] + ahb_hrdata_q <= _T_703 @[axi4_to_ahb.scala 325:21] + node _T_704 = or(buf_wr_en, slvbuf_wr_en) @[axi4_to_ahb.scala 327:43] + node _T_705 = or(_T_704, io.clk_override) @[axi4_to_ahb.scala 327:58] + node _T_706 = and(io.bus_clk_en, _T_705) @[axi4_to_ahb.scala 327:30] + buf_clken <= _T_706 @[axi4_to_ahb.scala 327:13] + node _T_707 = bits(io.ahb.out.htrans, 1, 1) @[axi4_to_ahb.scala 328:76] + node _T_708 = and(io.ahb.in.hready, _T_707) @[axi4_to_ahb.scala 328:57] + node _T_709 = or(_T_708, io.clk_override) @[axi4_to_ahb.scala 328:81] + node _T_710 = and(io.bus_clk_en, _T_709) @[axi4_to_ahb.scala 328:36] + ahbm_addr_clken <= _T_710 @[axi4_to_ahb.scala 328:19] + node _T_711 = neq(buf_state, UInt<3>("h00")) @[axi4_to_ahb.scala 329:50] + node _T_712 = or(_T_711, io.clk_override) @[axi4_to_ahb.scala 329:60] + node _T_713 = and(io.bus_clk_en, _T_712) @[axi4_to_ahb.scala 329:36] + ahbm_data_clken <= _T_713 @[axi4_to_ahb.scala 329:19] + inst rvclkhdr_6 of rvclkhdr_855 @[lib.scala 343:22] + rvclkhdr_6.clock <= clock + rvclkhdr_6.reset <= reset + rvclkhdr_6.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_6.io.en <= buf_clken @[lib.scala 345:16] + rvclkhdr_6.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + buf_clk <= rvclkhdr_6.io.l1clk @[axi4_to_ahb.scala 332:12] + inst rvclkhdr_7 of rvclkhdr_856 @[lib.scala 343:22] + rvclkhdr_7.clock <= clock + rvclkhdr_7.reset <= reset + rvclkhdr_7.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_7.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr_7.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_clk <= rvclkhdr_7.io.l1clk @[axi4_to_ahb.scala 333:12] + inst rvclkhdr_8 of rvclkhdr_857 @[lib.scala 343:22] + rvclkhdr_8.clock <= clock + rvclkhdr_8.reset <= reset + rvclkhdr_8.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_8.io.en <= ahbm_addr_clken @[lib.scala 345:16] + rvclkhdr_8.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_addr_clk <= rvclkhdr_8.io.l1clk @[axi4_to_ahb.scala 334:17] + inst rvclkhdr_9 of rvclkhdr_858 @[lib.scala 343:22] + rvclkhdr_9.clock <= clock + rvclkhdr_9.reset <= reset + rvclkhdr_9.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_9.io.en <= ahbm_data_clken @[lib.scala 345:16] + rvclkhdr_9.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_data_clk <= rvclkhdr_9.io.l1clk @[axi4_to_ahb.scala 335:17] + + extmodule gated_latch_859 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_859 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_859 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_860 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_860 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_860 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_861 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_861 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_861 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_862 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_862 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_862 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_863 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_863 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_863 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_864 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_864 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_864 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_865 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_865 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_865 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_866 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_866 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_866 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_867 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_867 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_867 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_868 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_868 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_868 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + module axi4_to_ahb_1 : + input clock : Clock + input reset : AsyncReset + output io : {flip scan_mode : UInt<1>, flip bus_clk_en : UInt<1>, flip clk_override : UInt<1>, flip axi : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}}, ahb : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}}} + + wire buf_rst : UInt<1> + buf_rst <= UInt<1>("h00") + buf_rst <= UInt<1>("h00") @[axi4_to_ahb.scala 21:11] + io.ahb.out.htrans <= UInt<1>("h00") @[axi4_to_ahb.scala 22:21] + wire buf_state_en : UInt<1> + buf_state_en <= UInt<1>("h00") + wire ahbm_clk : Clock @[axi4_to_ahb.scala 24:22] + wire ahbm_addr_clk : Clock @[axi4_to_ahb.scala 25:27] + wire ahbm_data_clk : Clock @[axi4_to_ahb.scala 26:27] + wire buf_state : UInt<3> + buf_state <= UInt<3>("h00") + wire buf_nxtstate : UInt<3> + buf_nxtstate <= UInt<3>("h00") + node _T = bits(buf_state_en, 0, 0) @[axi4_to_ahb.scala 30:70] + node _T_1 = mux(_T, buf_nxtstate, buf_state) @[axi4_to_ahb.scala 30:50] + node _T_2 = eq(buf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 30:108] + node _T_3 = bits(_T_2, 0, 0) @[Bitwise.scala 72:15] + node _T_4 = mux(_T_3, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_5 = and(_T_1, _T_4) @[axi4_to_ahb.scala 30:98] + reg _T_6 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 30:45] + _T_6 <= _T_5 @[axi4_to_ahb.scala 30:45] + buf_state <= _T_6 @[axi4_to_ahb.scala 30:13] + wire slave_valid : UInt<1> + slave_valid <= UInt<1>("h00") + wire slave_ready : UInt<1> + slave_ready <= UInt<1>("h00") + wire slave_tag : UInt<3> + slave_tag <= UInt<3>("h00") + wire slave_rdata : UInt<64> + slave_rdata <= UInt<64>("h00") + wire slave_opc : UInt<4> + slave_opc <= UInt<4>("h00") + wire wrbuf_en : UInt<1> + wrbuf_en <= UInt<1>("h00") + wire wrbuf_data_en : UInt<1> + wrbuf_data_en <= UInt<1>("h00") + wire wrbuf_cmd_sent : UInt<1> + wrbuf_cmd_sent <= UInt<1>("h00") + wire wrbuf_rst : UInt<1> + wrbuf_rst <= UInt<1>("h00") + wire wrbuf_vld : UInt<1> + wrbuf_vld <= UInt<1>("h00") + wire wrbuf_data_vld : UInt<1> + wrbuf_data_vld <= UInt<1>("h00") + wire wrbuf_tag : UInt<3> + wrbuf_tag <= UInt<3>("h00") + wire wrbuf_size : UInt<3> + wrbuf_size <= UInt<3>("h00") + wire wrbuf_addr : UInt<32> + wrbuf_addr <= UInt<32>("h00") + wire wrbuf_data : UInt<64> + wrbuf_data <= UInt<64>("h00") + wire wrbuf_byteen : UInt<8> + wrbuf_byteen <= UInt<8>("h00") + wire bus_write_clk_en : UInt<1> + bus_write_clk_en <= UInt<1>("h00") + wire bus_clk : Clock @[axi4_to_ahb.scala 50:21] + wire bus_write_clk : Clock @[axi4_to_ahb.scala 51:27] + wire master_valid : UInt<1> + master_valid <= UInt<1>("h00") + wire master_ready : UInt<1> + master_ready <= UInt<1>("h00") + wire master_tag : UInt<3> + master_tag <= UInt<3>("h00") + wire master_addr : UInt<32> + master_addr <= UInt<32>("h00") + wire master_wdata : UInt<64> + master_wdata <= UInt<64>("h00") + wire master_size : UInt<3> + master_size <= UInt<3>("h00") + wire master_opc : UInt<3> + master_opc <= UInt<3>("h00") + wire master_byteen : UInt<8> + master_byteen <= UInt<8>("h00") + wire buf_addr : UInt<32> + buf_addr <= UInt<32>("h00") + wire buf_size : UInt<2> + buf_size <= UInt<2>("h00") + wire buf_write : UInt<1> + buf_write <= UInt<1>("h00") + wire buf_byteen : UInt<8> + buf_byteen <= UInt<8>("h00") + wire buf_aligned : UInt<1> + buf_aligned <= UInt<1>("h00") + wire buf_data : UInt<64> + buf_data <= UInt<64>("h00") + wire buf_tag : UInt<3> + buf_tag <= UInt<3>("h00") + wire buf_tag_in : UInt<3> + buf_tag_in <= UInt<3>("h00") + wire buf_addr_in : UInt<32> + buf_addr_in <= UInt<32>("h00") + wire buf_byteen_in : UInt<8> + buf_byteen_in <= UInt<8>("h00") + wire buf_data_in : UInt<64> + buf_data_in <= UInt<64>("h00") + wire buf_write_in : UInt<1> + buf_write_in <= UInt<1>("h00") + wire buf_aligned_in : UInt<1> + buf_aligned_in <= UInt<1>("h00") + wire buf_size_in : UInt<3> + buf_size_in <= UInt<3>("h00") + wire buf_wr_en : UInt<1> + buf_wr_en <= UInt<1>("h00") + wire buf_data_wr_en : UInt<1> + buf_data_wr_en <= UInt<1>("h00") + wire slvbuf_error_en : UInt<1> + slvbuf_error_en <= UInt<1>("h00") + wire wr_cmd_vld : UInt<1> + wr_cmd_vld <= UInt<1>("h00") + wire cmd_done_rst : UInt<1> + cmd_done_rst <= UInt<1>("h00") + wire cmd_done : UInt<1> + cmd_done <= UInt<1>("h00") + wire cmd_doneQ : UInt<1> + cmd_doneQ <= UInt<1>("h00") + wire trxn_done : UInt<1> + trxn_done <= UInt<1>("h00") + wire buf_cmd_byte_ptr : UInt<3> + buf_cmd_byte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptrQ : UInt<3> + buf_cmd_byte_ptrQ <= UInt<3>("h00") + wire buf_cmd_nxtbyte_ptr : UInt<3> + buf_cmd_nxtbyte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptr_en : UInt<1> + buf_cmd_byte_ptr_en <= UInt<1>("h00") + wire found : UInt<1> + found <= UInt<1>("h00") + wire slave_valid_pre : UInt<1> + slave_valid_pre <= UInt<1>("h00") + wire ahb_hready_q : UInt<1> + ahb_hready_q <= UInt<1>("h00") + wire ahb_hresp_q : UInt<1> + ahb_hresp_q <= UInt<1>("h00") + wire ahb_htrans_q : UInt<2> + ahb_htrans_q <= UInt<2>("h00") + wire ahb_hwrite_q : UInt<1> + ahb_hwrite_q <= UInt<1>("h00") + wire ahb_hrdata_q : UInt<64> + ahb_hrdata_q <= UInt<64>("h00") + wire slvbuf_write : UInt<1> + slvbuf_write <= UInt<1>("h00") + wire slvbuf_error : UInt<1> + slvbuf_error <= UInt<1>("h00") + wire slvbuf_tag : UInt<3> + slvbuf_tag <= UInt<3>("h00") + wire slvbuf_error_in : UInt<1> + slvbuf_error_in <= UInt<1>("h00") + wire slvbuf_wr_en : UInt<1> + slvbuf_wr_en <= UInt<1>("h00") + wire bypass_en : UInt<1> + bypass_en <= UInt<1>("h00") + wire rd_bypass_idle : UInt<1> + rd_bypass_idle <= UInt<1>("h00") + wire last_addr_en : UInt<1> + last_addr_en <= UInt<1>("h00") + wire last_bus_addr : UInt<32> + last_bus_addr <= UInt<32>("h00") + wire buf_clken : UInt<1> + buf_clken <= UInt<1>("h00") + wire slvbuf_clken : UInt<1> + slvbuf_clken <= UInt<1>("h00") + wire ahbm_addr_clken : UInt<1> + ahbm_addr_clken <= UInt<1>("h00") + wire ahbm_data_clken : UInt<1> + ahbm_data_clken <= UInt<1>("h00") + wire buf_clk : Clock @[axi4_to_ahb.scala 118:21] + node _T_7 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 139:27] + wr_cmd_vld <= _T_7 @[axi4_to_ahb.scala 139:14] + node _T_8 = or(wr_cmd_vld, io.axi.ar.valid) @[axi4_to_ahb.scala 140:30] + master_valid <= _T_8 @[axi4_to_ahb.scala 140:16] + node _T_9 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 141:38] + node _T_10 = bits(wrbuf_tag, 2, 0) @[axi4_to_ahb.scala 141:51] + node _T_11 = bits(io.axi.ar.bits.id, 2, 0) @[axi4_to_ahb.scala 141:82] + node _T_12 = mux(_T_9, _T_10, _T_11) @[axi4_to_ahb.scala 141:20] + master_tag <= _T_12 @[axi4_to_ahb.scala 141:14] + node _T_13 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 142:38] + node _T_14 = mux(_T_13, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 142:20] + master_opc <= _T_14 @[axi4_to_ahb.scala 142:14] + node _T_15 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 143:39] + node _T_16 = bits(wrbuf_addr, 31, 0) @[axi4_to_ahb.scala 143:53] + node _T_17 = bits(io.axi.ar.bits.addr, 31, 0) @[axi4_to_ahb.scala 143:81] + node _T_18 = mux(_T_15, _T_16, _T_17) @[axi4_to_ahb.scala 143:21] + master_addr <= _T_18 @[axi4_to_ahb.scala 143:15] + node _T_19 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 144:39] + node _T_20 = bits(wrbuf_size, 2, 0) @[axi4_to_ahb.scala 144:53] + node _T_21 = bits(io.axi.ar.bits.size, 2, 0) @[axi4_to_ahb.scala 144:80] + node _T_22 = mux(_T_19, _T_20, _T_21) @[axi4_to_ahb.scala 144:21] + master_size <= _T_22 @[axi4_to_ahb.scala 144:15] + node _T_23 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 145:32] + master_byteen <= _T_23 @[axi4_to_ahb.scala 145:17] + node _T_24 = bits(wrbuf_data, 63, 0) @[axi4_to_ahb.scala 146:29] + master_wdata <= _T_24 @[axi4_to_ahb.scala 146:16] + node _T_25 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 149:33] + node _T_26 = bits(slave_opc, 3, 3) @[axi4_to_ahb.scala 149:58] + node _T_27 = and(_T_25, _T_26) @[axi4_to_ahb.scala 149:47] + io.axi.b.valid <= _T_27 @[axi4_to_ahb.scala 149:18] + node _T_28 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 150:38] + node _T_29 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 150:65] + node _T_30 = mux(_T_29, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 150:55] + node _T_31 = mux(_T_28, UInt<2>("h02"), _T_30) @[axi4_to_ahb.scala 150:28] + io.axi.b.bits.resp <= _T_31 @[axi4_to_ahb.scala 150:22] + node _T_32 = bits(slave_tag, 2, 0) @[axi4_to_ahb.scala 151:32] + io.axi.b.bits.id <= _T_32 @[axi4_to_ahb.scala 151:20] + node _T_33 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 153:33] + node _T_34 = bits(slave_opc, 3, 2) @[axi4_to_ahb.scala 153:59] + node _T_35 = eq(_T_34, UInt<1>("h00")) @[axi4_to_ahb.scala 153:66] + node _T_36 = and(_T_33, _T_35) @[axi4_to_ahb.scala 153:47] + io.axi.r.valid <= _T_36 @[axi4_to_ahb.scala 153:18] + node _T_37 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 154:38] + node _T_38 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 154:65] + node _T_39 = mux(_T_38, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 154:55] + node _T_40 = mux(_T_37, UInt<2>("h02"), _T_39) @[axi4_to_ahb.scala 154:28] + io.axi.r.bits.resp <= _T_40 @[axi4_to_ahb.scala 154:22] + node _T_41 = bits(slave_tag, 2, 0) @[axi4_to_ahb.scala 155:32] + io.axi.r.bits.id <= _T_41 @[axi4_to_ahb.scala 155:20] + node _T_42 = bits(slave_rdata, 63, 0) @[axi4_to_ahb.scala 156:36] + io.axi.r.bits.data <= _T_42 @[axi4_to_ahb.scala 156:22] + node _T_43 = and(io.axi.b.ready, io.axi.r.ready) @[axi4_to_ahb.scala 157:33] + slave_ready <= _T_43 @[axi4_to_ahb.scala 157:15] + node _T_44 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 160:57] + node _T_45 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 160:94] + node _T_46 = or(_T_44, _T_45) @[axi4_to_ahb.scala 160:76] + node _T_47 = and(io.bus_clk_en, _T_46) @[axi4_to_ahb.scala 160:37] + bus_write_clk_en <= _T_47 @[axi4_to_ahb.scala 160:20] + inst rvclkhdr of rvclkhdr_859 @[lib.scala 343:22] + rvclkhdr.clock <= clock + rvclkhdr.reset <= reset + rvclkhdr.io.clk <= clock @[lib.scala 344:17] + rvclkhdr.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_clk <= rvclkhdr.io.l1clk @[axi4_to_ahb.scala 162:11] + node _T_48 = bits(bus_write_clk_en, 0, 0) @[axi4_to_ahb.scala 163:59] + inst rvclkhdr_1 of rvclkhdr_860 @[lib.scala 343:22] + rvclkhdr_1.clock <= clock + rvclkhdr_1.reset <= reset + rvclkhdr_1.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_1.io.en <= _T_48 @[lib.scala 345:16] + rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_write_clk <= rvclkhdr_1.io.l1clk @[axi4_to_ahb.scala 163:17] + node _T_49 = eq(UInt<3>("h00"), buf_state) @[Conditional.scala 37:30] + when _T_49 : @[Conditional.scala 40:58] + master_ready <= UInt<1>("h01") @[axi4_to_ahb.scala 167:20] + node _T_50 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 168:34] + node _T_51 = eq(_T_50, UInt<1>("h01")) @[axi4_to_ahb.scala 168:41] + buf_write_in <= _T_51 @[axi4_to_ahb.scala 168:20] + node _T_52 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 169:46] + node _T_53 = mux(_T_52, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 169:26] + buf_nxtstate <= _T_53 @[axi4_to_ahb.scala 169:20] + node _T_54 = and(master_valid, UInt<1>("h01")) @[axi4_to_ahb.scala 170:36] + buf_state_en <= _T_54 @[axi4_to_ahb.scala 170:20] + buf_wr_en <= buf_state_en @[axi4_to_ahb.scala 171:17] + node _T_55 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 172:54] + node _T_56 = and(buf_state_en, _T_55) @[axi4_to_ahb.scala 172:38] + buf_data_wr_en <= _T_56 @[axi4_to_ahb.scala 172:22] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 173:27] + node _T_57 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 175:50] + node _T_58 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 175:94] + node _T_59 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_60 = tail(_T_59, 1) @[axi4_to_ahb.scala 135:52] + node _T_61 = mux(UInt<1>("h00"), _T_60, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_62 = bits(_T_58, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_63 = geq(UInt<1>("h00"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_64 = and(_T_62, _T_63) @[axi4_to_ahb.scala 136:48] + node _T_65 = bits(_T_58, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_66 = geq(UInt<1>("h01"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_67 = and(_T_65, _T_66) @[axi4_to_ahb.scala 136:48] + node _T_68 = bits(_T_58, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_69 = geq(UInt<2>("h02"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_70 = and(_T_68, _T_69) @[axi4_to_ahb.scala 136:48] + node _T_71 = bits(_T_58, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_72 = geq(UInt<2>("h03"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_73 = and(_T_71, _T_72) @[axi4_to_ahb.scala 136:48] + node _T_74 = bits(_T_58, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_75 = geq(UInt<3>("h04"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_76 = and(_T_74, _T_75) @[axi4_to_ahb.scala 136:48] + node _T_77 = bits(_T_58, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_78 = geq(UInt<3>("h05"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_79 = and(_T_77, _T_78) @[axi4_to_ahb.scala 136:48] + node _T_80 = bits(_T_58, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_81 = geq(UInt<3>("h06"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_82 = and(_T_80, _T_81) @[axi4_to_ahb.scala 136:48] + node _T_83 = bits(_T_58, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_84 = geq(UInt<3>("h07"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_85 = and(_T_83, _T_84) @[axi4_to_ahb.scala 136:48] + node _T_86 = mux(_T_85, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_87 = mux(_T_82, UInt<3>("h06"), _T_86) @[Mux.scala 98:16] + node _T_88 = mux(_T_79, UInt<3>("h05"), _T_87) @[Mux.scala 98:16] + node _T_89 = mux(_T_76, UInt<3>("h04"), _T_88) @[Mux.scala 98:16] + node _T_90 = mux(_T_73, UInt<2>("h03"), _T_89) @[Mux.scala 98:16] + node _T_91 = mux(_T_70, UInt<2>("h02"), _T_90) @[Mux.scala 98:16] + node _T_92 = mux(_T_67, UInt<1>("h01"), _T_91) @[Mux.scala 98:16] + node _T_93 = mux(_T_64, UInt<1>("h00"), _T_92) @[Mux.scala 98:16] + node _T_94 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 175:124] + node _T_95 = mux(_T_57, _T_93, _T_94) @[axi4_to_ahb.scala 175:30] + buf_cmd_byte_ptr <= _T_95 @[axi4_to_ahb.scala 175:24] + bypass_en <= buf_state_en @[axi4_to_ahb.scala 176:17] + node _T_96 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 177:51] + node _T_97 = and(bypass_en, _T_96) @[axi4_to_ahb.scala 177:35] + rd_bypass_idle <= _T_97 @[axi4_to_ahb.scala 177:22] + node _T_98 = bits(bypass_en, 0, 0) @[Bitwise.scala 72:15] + node _T_99 = mux(_T_98, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_100 = and(_T_99, UInt<2>("h02")) @[axi4_to_ahb.scala 178:49] + io.ahb.out.htrans <= _T_100 @[axi4_to_ahb.scala 178:25] + skip @[Conditional.scala 40:58] + else : @[Conditional.scala 39:67] + node _T_101 = eq(UInt<3>("h01"), buf_state) @[Conditional.scala 37:30] + when _T_101 : @[Conditional.scala 39:67] + node _T_102 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 182:54] + node _T_103 = eq(_T_102, UInt<1>("h00")) @[axi4_to_ahb.scala 182:61] + node _T_104 = and(master_valid, _T_103) @[axi4_to_ahb.scala 182:41] + node _T_105 = bits(_T_104, 0, 0) @[axi4_to_ahb.scala 182:82] + node _T_106 = mux(_T_105, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 182:26] + buf_nxtstate <= _T_106 @[axi4_to_ahb.scala 182:20] + node _T_107 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 183:51] + node _T_108 = neq(_T_107, UInt<1>("h00")) @[axi4_to_ahb.scala 183:58] + node _T_109 = and(ahb_hready_q, _T_108) @[axi4_to_ahb.scala 183:36] + node _T_110 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 183:72] + node _T_111 = and(_T_109, _T_110) @[axi4_to_ahb.scala 183:70] + buf_state_en <= _T_111 @[axi4_to_ahb.scala 183:20] + node _T_112 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 184:34] + node _T_113 = and(buf_state_en, _T_112) @[axi4_to_ahb.scala 184:32] + cmd_done <= _T_113 @[axi4_to_ahb.scala 184:16] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 185:20] + node _T_114 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 186:52] + node _T_115 = neq(_T_114, UInt<1>("h00")) @[axi4_to_ahb.scala 186:59] + node _T_116 = and(ahb_hready_q, _T_115) @[axi4_to_ahb.scala 186:37] + node _T_117 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 186:73] + node _T_118 = and(_T_116, _T_117) @[axi4_to_ahb.scala 186:71] + node _T_119 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 186:122] + node _T_120 = eq(_T_119, UInt<1>("h00")) @[axi4_to_ahb.scala 186:129] + node _T_121 = and(master_valid, _T_120) @[axi4_to_ahb.scala 186:109] + node _T_122 = bits(_T_121, 0, 0) @[axi4_to_ahb.scala 186:150] + node _T_123 = mux(_T_122, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 186:94] + node _T_124 = eq(_T_123, UInt<3>("h06")) @[axi4_to_ahb.scala 186:174] + node _T_125 = and(_T_118, _T_124) @[axi4_to_ahb.scala 186:88] + master_ready <= _T_125 @[axi4_to_ahb.scala 186:20] + buf_wr_en <= master_ready @[axi4_to_ahb.scala 187:17] + node _T_126 = and(master_ready, master_valid) @[axi4_to_ahb.scala 188:33] + bypass_en <= _T_126 @[axi4_to_ahb.scala 188:17] + node _T_127 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 189:47] + node _T_128 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 189:62] + node _T_129 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 189:78] + node _T_130 = mux(_T_127, _T_128, _T_129) @[axi4_to_ahb.scala 189:30] + buf_cmd_byte_ptr <= _T_130 @[axi4_to_ahb.scala 189:24] + node _T_131 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 190:48] + node _T_132 = or(_T_131, bypass_en) @[axi4_to_ahb.scala 190:62] + node _T_133 = bits(_T_132, 0, 0) @[Bitwise.scala 72:15] + node _T_134 = mux(_T_133, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_135 = and(UInt<2>("h02"), _T_134) @[axi4_to_ahb.scala 190:36] + io.ahb.out.htrans <= _T_135 @[axi4_to_ahb.scala 190:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_136 = eq(UInt<3>("h06"), buf_state) @[Conditional.scala 37:30] + when _T_136 : @[Conditional.scala 39:67] + node _T_137 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 194:39] + node _T_138 = and(ahb_hready_q, _T_137) @[axi4_to_ahb.scala 194:37] + node _T_139 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 194:82] + node _T_140 = eq(_T_139, UInt<1>("h01")) @[axi4_to_ahb.scala 194:89] + node _T_141 = and(master_valid, _T_140) @[axi4_to_ahb.scala 194:70] + node _T_142 = not(_T_141) @[axi4_to_ahb.scala 194:55] + node _T_143 = and(_T_138, _T_142) @[axi4_to_ahb.scala 194:53] + master_ready <= _T_143 @[axi4_to_ahb.scala 194:20] + node _T_144 = and(master_valid, master_ready) @[axi4_to_ahb.scala 195:34] + node _T_145 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 195:62] + node _T_146 = eq(_T_145, UInt<1>("h00")) @[axi4_to_ahb.scala 195:69] + node _T_147 = and(_T_144, _T_146) @[axi4_to_ahb.scala 195:49] + buf_wr_en <= _T_147 @[axi4_to_ahb.scala 195:17] + node _T_148 = bits(ahb_hresp_q, 0, 0) @[axi4_to_ahb.scala 196:45] + node _T_149 = and(master_valid, master_ready) @[axi4_to_ahb.scala 196:82] + node _T_150 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 196:110] + node _T_151 = eq(_T_150, UInt<1>("h00")) @[axi4_to_ahb.scala 196:117] + node _T_152 = and(_T_149, _T_151) @[axi4_to_ahb.scala 196:97] + node _T_153 = bits(_T_152, 0, 0) @[axi4_to_ahb.scala 196:138] + node _T_154 = mux(_T_153, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 196:67] + node _T_155 = mux(_T_148, UInt<3>("h07"), _T_154) @[axi4_to_ahb.scala 196:26] + buf_nxtstate <= _T_155 @[axi4_to_ahb.scala 196:20] + node _T_156 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 197:37] + buf_state_en <= _T_156 @[axi4_to_ahb.scala 197:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 198:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 199:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 200:23] + node _T_157 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 201:41] + node _T_158 = and(buf_state_en, _T_157) @[axi4_to_ahb.scala 201:39] + slave_valid_pre <= _T_158 @[axi4_to_ahb.scala 201:23] + node _T_159 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 202:34] + node _T_160 = and(buf_state_en, _T_159) @[axi4_to_ahb.scala 202:32] + cmd_done <= _T_160 @[axi4_to_ahb.scala 202:16] + node _T_161 = and(master_ready, master_valid) @[axi4_to_ahb.scala 203:33] + node _T_162 = eq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 203:64] + node _T_163 = and(_T_161, _T_162) @[axi4_to_ahb.scala 203:48] + node _T_164 = and(_T_163, buf_state_en) @[axi4_to_ahb.scala 203:79] + bypass_en <= _T_164 @[axi4_to_ahb.scala 203:17] + node _T_165 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 204:47] + node _T_166 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 204:62] + node _T_167 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 204:78] + node _T_168 = mux(_T_165, _T_166, _T_167) @[axi4_to_ahb.scala 204:30] + buf_cmd_byte_ptr <= _T_168 @[axi4_to_ahb.scala 204:24] + node _T_169 = neq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 205:63] + node _T_170 = and(_T_169, buf_state_en) @[axi4_to_ahb.scala 205:78] + node _T_171 = eq(_T_170, UInt<1>("h00")) @[axi4_to_ahb.scala 205:47] + node _T_172 = bits(_T_171, 0, 0) @[Bitwise.scala 72:15] + node _T_173 = mux(_T_172, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_174 = and(UInt<2>("h02"), _T_173) @[axi4_to_ahb.scala 205:36] + io.ahb.out.htrans <= _T_174 @[axi4_to_ahb.scala 205:25] + slvbuf_wr_en <= buf_wr_en @[axi4_to_ahb.scala 206:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_175 = eq(UInt<3>("h07"), buf_state) @[Conditional.scala 37:30] + when _T_175 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h03") @[axi4_to_ahb.scala 210:20] + node _T_176 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 211:51] + node _T_177 = neq(_T_176, UInt<1>("h00")) @[axi4_to_ahb.scala 211:58] + node _T_178 = and(ahb_hready_q, _T_177) @[axi4_to_ahb.scala 211:36] + node _T_179 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 211:72] + node _T_180 = and(_T_178, _T_179) @[axi4_to_ahb.scala 211:70] + buf_state_en <= _T_180 @[axi4_to_ahb.scala 211:20] + slave_valid_pre <= buf_state_en @[axi4_to_ahb.scala 212:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 213:20] + node _T_181 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 214:35] + buf_cmd_byte_ptr <= _T_181 @[axi4_to_ahb.scala 214:24] + node _T_182 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 215:51] + node _T_183 = bits(_T_182, 0, 0) @[Bitwise.scala 72:15] + node _T_184 = mux(_T_183, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_185 = and(UInt<2>("h02"), _T_184) @[axi4_to_ahb.scala 215:41] + io.ahb.out.htrans <= _T_185 @[axi4_to_ahb.scala 215:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_186 = eq(UInt<3>("h03"), buf_state) @[Conditional.scala 37:30] + when _T_186 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h05") @[axi4_to_ahb.scala 219:20] + node _T_187 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 220:37] + buf_state_en <= _T_187 @[axi4_to_ahb.scala 220:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 221:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 222:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 223:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 224:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_188 = eq(UInt<3>("h02"), buf_state) @[Conditional.scala 37:30] + when _T_188 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h04") @[axi4_to_ahb.scala 228:20] + node _T_189 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 229:33] + node _T_190 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 229:63] + node _T_191 = neq(_T_190, UInt<1>("h00")) @[axi4_to_ahb.scala 229:70] + node _T_192 = and(_T_189, _T_191) @[axi4_to_ahb.scala 229:48] + trxn_done <= _T_192 @[axi4_to_ahb.scala 229:17] + buf_state_en <= trxn_done @[axi4_to_ahb.scala 230:20] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 231:27] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 232:20] + node _T_193 = bits(trxn_done, 0, 0) @[axi4_to_ahb.scala 233:47] + node _T_194 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 233:85] + node _T_195 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 233:103] + node _T_196 = add(_T_194, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_197 = tail(_T_196, 1) @[axi4_to_ahb.scala 135:52] + node _T_198 = mux(UInt<1>("h01"), _T_197, _T_194) @[axi4_to_ahb.scala 135:24] + node _T_199 = bits(_T_195, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_200 = geq(UInt<1>("h00"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_201 = and(_T_199, _T_200) @[axi4_to_ahb.scala 136:48] + node _T_202 = bits(_T_195, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_203 = geq(UInt<1>("h01"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_204 = and(_T_202, _T_203) @[axi4_to_ahb.scala 136:48] + node _T_205 = bits(_T_195, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_206 = geq(UInt<2>("h02"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_207 = and(_T_205, _T_206) @[axi4_to_ahb.scala 136:48] + node _T_208 = bits(_T_195, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_209 = geq(UInt<2>("h03"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_210 = and(_T_208, _T_209) @[axi4_to_ahb.scala 136:48] + node _T_211 = bits(_T_195, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_212 = geq(UInt<3>("h04"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_213 = and(_T_211, _T_212) @[axi4_to_ahb.scala 136:48] + node _T_214 = bits(_T_195, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_215 = geq(UInt<3>("h05"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_216 = and(_T_214, _T_215) @[axi4_to_ahb.scala 136:48] + node _T_217 = bits(_T_195, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_218 = geq(UInt<3>("h06"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_219 = and(_T_217, _T_218) @[axi4_to_ahb.scala 136:48] + node _T_220 = bits(_T_195, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_221 = geq(UInt<3>("h07"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_222 = and(_T_220, _T_221) @[axi4_to_ahb.scala 136:48] + node _T_223 = mux(_T_222, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_224 = mux(_T_219, UInt<3>("h06"), _T_223) @[Mux.scala 98:16] + node _T_225 = mux(_T_216, UInt<3>("h05"), _T_224) @[Mux.scala 98:16] + node _T_226 = mux(_T_213, UInt<3>("h04"), _T_225) @[Mux.scala 98:16] + node _T_227 = mux(_T_210, UInt<2>("h03"), _T_226) @[Mux.scala 98:16] + node _T_228 = mux(_T_207, UInt<2>("h02"), _T_227) @[Mux.scala 98:16] + node _T_229 = mux(_T_204, UInt<1>("h01"), _T_228) @[Mux.scala 98:16] + node _T_230 = mux(_T_201, UInt<1>("h00"), _T_229) @[Mux.scala 98:16] + node _T_231 = mux(_T_193, _T_230, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 233:30] + buf_cmd_byte_ptr <= _T_231 @[axi4_to_ahb.scala 233:24] + node _T_232 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 234:65] + node _T_233 = or(buf_aligned, _T_232) @[axi4_to_ahb.scala 234:44] + node _T_234 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 234:127] + node _T_235 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 234:145] + node _T_236 = add(_T_234, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_237 = tail(_T_236, 1) @[axi4_to_ahb.scala 135:52] + node _T_238 = mux(UInt<1>("h01"), _T_237, _T_234) @[axi4_to_ahb.scala 135:24] + node _T_239 = bits(_T_235, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_240 = geq(UInt<1>("h00"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_241 = and(_T_239, _T_240) @[axi4_to_ahb.scala 136:48] + node _T_242 = bits(_T_235, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_243 = geq(UInt<1>("h01"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_244 = and(_T_242, _T_243) @[axi4_to_ahb.scala 136:48] + node _T_245 = bits(_T_235, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_246 = geq(UInt<2>("h02"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_247 = and(_T_245, _T_246) @[axi4_to_ahb.scala 136:48] + node _T_248 = bits(_T_235, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_249 = geq(UInt<2>("h03"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_250 = and(_T_248, _T_249) @[axi4_to_ahb.scala 136:48] + node _T_251 = bits(_T_235, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_252 = geq(UInt<3>("h04"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_253 = and(_T_251, _T_252) @[axi4_to_ahb.scala 136:48] + node _T_254 = bits(_T_235, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_255 = geq(UInt<3>("h05"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_256 = and(_T_254, _T_255) @[axi4_to_ahb.scala 136:48] + node _T_257 = bits(_T_235, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_258 = geq(UInt<3>("h06"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_259 = and(_T_257, _T_258) @[axi4_to_ahb.scala 136:48] + node _T_260 = bits(_T_235, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_261 = geq(UInt<3>("h07"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_262 = and(_T_260, _T_261) @[axi4_to_ahb.scala 136:48] + node _T_263 = mux(_T_262, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_264 = mux(_T_259, UInt<3>("h06"), _T_263) @[Mux.scala 98:16] + node _T_265 = mux(_T_256, UInt<3>("h05"), _T_264) @[Mux.scala 98:16] + node _T_266 = mux(_T_253, UInt<3>("h04"), _T_265) @[Mux.scala 98:16] + node _T_267 = mux(_T_250, UInt<2>("h03"), _T_266) @[Mux.scala 98:16] + node _T_268 = mux(_T_247, UInt<2>("h02"), _T_267) @[Mux.scala 98:16] + node _T_269 = mux(_T_244, UInt<1>("h01"), _T_268) @[Mux.scala 98:16] + node _T_270 = mux(_T_241, UInt<1>("h00"), _T_269) @[Mux.scala 98:16] + node _T_271 = dshr(buf_byteen, _T_270) @[axi4_to_ahb.scala 234:92] + node _T_272 = bits(_T_271, 0, 0) @[axi4_to_ahb.scala 234:92] + node _T_273 = eq(_T_272, UInt<1>("h00")) @[axi4_to_ahb.scala 234:163] + node _T_274 = or(_T_233, _T_273) @[axi4_to_ahb.scala 234:79] + node _T_275 = and(trxn_done, _T_274) @[axi4_to_ahb.scala 234:29] + cmd_done <= _T_275 @[axi4_to_ahb.scala 234:16] + node _T_276 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 235:47] + node _T_277 = eq(_T_276, UInt<1>("h00")) @[axi4_to_ahb.scala 235:36] + node _T_278 = bits(_T_277, 0, 0) @[Bitwise.scala 72:15] + node _T_279 = mux(_T_278, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_280 = and(_T_279, UInt<2>("h02")) @[axi4_to_ahb.scala 235:61] + io.ahb.out.htrans <= _T_280 @[axi4_to_ahb.scala 235:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_281 = eq(UInt<3>("h04"), buf_state) @[Conditional.scala 37:30] + when _T_281 : @[Conditional.scala 39:67] + node _T_282 = and(cmd_doneQ, ahb_hready_q) @[axi4_to_ahb.scala 239:34] + node _T_283 = or(_T_282, ahb_hresp_q) @[axi4_to_ahb.scala 239:50] + buf_state_en <= _T_283 @[axi4_to_ahb.scala 239:20] + node _T_284 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 240:38] + node _T_285 = and(buf_state_en, _T_284) @[axi4_to_ahb.scala 240:36] + node _T_286 = and(_T_285, slave_ready) @[axi4_to_ahb.scala 240:51] + master_ready <= _T_286 @[axi4_to_ahb.scala 240:20] + node _T_287 = eq(slave_ready, UInt<1>("h00")) @[axi4_to_ahb.scala 241:42] + node _T_288 = or(ahb_hresp_q, _T_287) @[axi4_to_ahb.scala 241:40] + node _T_289 = and(master_valid, master_valid) @[axi4_to_ahb.scala 241:80] + node _T_290 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 241:111] + node _T_291 = eq(_T_290, UInt<1>("h01")) @[axi4_to_ahb.scala 241:117] + node _T_292 = bits(_T_291, 0, 0) @[axi4_to_ahb.scala 241:132] + node _T_293 = mux(_T_292, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 241:99] + node _T_294 = mux(_T_289, _T_293, UInt<3>("h00")) @[axi4_to_ahb.scala 241:65] + node _T_295 = mux(_T_288, UInt<3>("h05"), _T_294) @[axi4_to_ahb.scala 241:26] + buf_nxtstate <= _T_295 @[axi4_to_ahb.scala 241:20] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 242:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 243:23] + node _T_296 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 244:33] + node _T_297 = eq(_T_296, UInt<1>("h01")) @[axi4_to_ahb.scala 244:39] + buf_write_in <= _T_297 @[axi4_to_ahb.scala 244:20] + node _T_298 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 245:50] + node _T_299 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 245:78] + node _T_300 = or(_T_298, _T_299) @[axi4_to_ahb.scala 245:62] + node _T_301 = and(buf_state_en, _T_300) @[axi4_to_ahb.scala 245:33] + buf_wr_en <= _T_301 @[axi4_to_ahb.scala 245:17] + buf_data_wr_en <= buf_wr_en @[axi4_to_ahb.scala 246:22] + node _T_302 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 247:65] + node _T_303 = neq(_T_302, UInt<1>("h00")) @[axi4_to_ahb.scala 247:71] + node _T_304 = and(ahb_hready_q, _T_303) @[axi4_to_ahb.scala 247:50] + node _T_305 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 248:29] + node _T_306 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 248:85] + node _T_307 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 248:101] + node _T_308 = add(_T_306, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_309 = tail(_T_308, 1) @[axi4_to_ahb.scala 135:52] + node _T_310 = mux(UInt<1>("h01"), _T_309, _T_306) @[axi4_to_ahb.scala 135:24] + node _T_311 = bits(_T_307, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_312 = geq(UInt<1>("h00"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_313 = and(_T_311, _T_312) @[axi4_to_ahb.scala 136:48] + node _T_314 = bits(_T_307, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_315 = geq(UInt<1>("h01"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_316 = and(_T_314, _T_315) @[axi4_to_ahb.scala 136:48] + node _T_317 = bits(_T_307, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_318 = geq(UInt<2>("h02"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_319 = and(_T_317, _T_318) @[axi4_to_ahb.scala 136:48] + node _T_320 = bits(_T_307, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_321 = geq(UInt<2>("h03"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_322 = and(_T_320, _T_321) @[axi4_to_ahb.scala 136:48] + node _T_323 = bits(_T_307, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_324 = geq(UInt<3>("h04"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_325 = and(_T_323, _T_324) @[axi4_to_ahb.scala 136:48] + node _T_326 = bits(_T_307, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_327 = geq(UInt<3>("h05"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_328 = and(_T_326, _T_327) @[axi4_to_ahb.scala 136:48] + node _T_329 = bits(_T_307, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_330 = geq(UInt<3>("h06"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_331 = and(_T_329, _T_330) @[axi4_to_ahb.scala 136:48] + node _T_332 = bits(_T_307, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_333 = geq(UInt<3>("h07"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_334 = and(_T_332, _T_333) @[axi4_to_ahb.scala 136:48] + node _T_335 = mux(_T_334, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_336 = mux(_T_331, UInt<3>("h06"), _T_335) @[Mux.scala 98:16] + node _T_337 = mux(_T_328, UInt<3>("h05"), _T_336) @[Mux.scala 98:16] + node _T_338 = mux(_T_325, UInt<3>("h04"), _T_337) @[Mux.scala 98:16] + node _T_339 = mux(_T_322, UInt<2>("h03"), _T_338) @[Mux.scala 98:16] + node _T_340 = mux(_T_319, UInt<2>("h02"), _T_339) @[Mux.scala 98:16] + node _T_341 = mux(_T_316, UInt<1>("h01"), _T_340) @[Mux.scala 98:16] + node _T_342 = mux(_T_313, UInt<1>("h00"), _T_341) @[Mux.scala 98:16] + node _T_343 = dshr(buf_byteen, _T_342) @[axi4_to_ahb.scala 248:51] + node _T_344 = bits(_T_343, 0, 0) @[axi4_to_ahb.scala 248:51] + node _T_345 = eq(_T_344, UInt<1>("h00")) @[axi4_to_ahb.scala 248:116] + node _T_346 = or(_T_305, _T_345) @[axi4_to_ahb.scala 248:38] + node _T_347 = and(_T_304, _T_346) @[axi4_to_ahb.scala 247:80] + node _T_348 = or(ahb_hresp_q, _T_347) @[axi4_to_ahb.scala 247:34] + cmd_done <= _T_348 @[axi4_to_ahb.scala 247:16] + node _T_349 = and(buf_state_en, buf_write_in) @[axi4_to_ahb.scala 249:33] + node _T_350 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 249:64] + node _T_351 = and(_T_349, _T_350) @[axi4_to_ahb.scala 249:48] + bypass_en <= _T_351 @[axi4_to_ahb.scala 249:17] + node _T_352 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 250:48] + node _T_353 = eq(_T_352, UInt<1>("h00")) @[axi4_to_ahb.scala 250:37] + node _T_354 = or(_T_353, bypass_en) @[axi4_to_ahb.scala 250:61] + node _T_355 = bits(_T_354, 0, 0) @[Bitwise.scala 72:15] + node _T_356 = mux(_T_355, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_357 = and(_T_356, UInt<2>("h02")) @[axi4_to_ahb.scala 250:75] + io.ahb.out.htrans <= _T_357 @[axi4_to_ahb.scala 250:25] + node _T_358 = neq(buf_nxtstate, UInt<3>("h05")) @[axi4_to_ahb.scala 251:55] + node _T_359 = and(buf_state_en, _T_358) @[axi4_to_ahb.scala 251:39] + slave_valid_pre <= _T_359 @[axi4_to_ahb.scala 251:23] + node _T_360 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 252:33] + node _T_361 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 252:63] + node _T_362 = neq(_T_361, UInt<1>("h00")) @[axi4_to_ahb.scala 252:69] + node _T_363 = and(_T_360, _T_362) @[axi4_to_ahb.scala 252:48] + trxn_done <= _T_363 @[axi4_to_ahb.scala 252:17] + node _T_364 = or(trxn_done, bypass_en) @[axi4_to_ahb.scala 253:40] + buf_cmd_byte_ptr_en <= _T_364 @[axi4_to_ahb.scala 253:27] + node _T_365 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 254:79] + node _T_366 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_367 = tail(_T_366, 1) @[axi4_to_ahb.scala 135:52] + node _T_368 = mux(UInt<1>("h00"), _T_367, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_369 = bits(_T_365, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_370 = geq(UInt<1>("h00"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_371 = and(_T_369, _T_370) @[axi4_to_ahb.scala 136:48] + node _T_372 = bits(_T_365, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_373 = geq(UInt<1>("h01"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_374 = and(_T_372, _T_373) @[axi4_to_ahb.scala 136:48] + node _T_375 = bits(_T_365, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_376 = geq(UInt<2>("h02"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_377 = and(_T_375, _T_376) @[axi4_to_ahb.scala 136:48] + node _T_378 = bits(_T_365, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_379 = geq(UInt<2>("h03"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_380 = and(_T_378, _T_379) @[axi4_to_ahb.scala 136:48] + node _T_381 = bits(_T_365, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_382 = geq(UInt<3>("h04"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_383 = and(_T_381, _T_382) @[axi4_to_ahb.scala 136:48] + node _T_384 = bits(_T_365, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_385 = geq(UInt<3>("h05"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_386 = and(_T_384, _T_385) @[axi4_to_ahb.scala 136:48] + node _T_387 = bits(_T_365, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_388 = geq(UInt<3>("h06"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_389 = and(_T_387, _T_388) @[axi4_to_ahb.scala 136:48] + node _T_390 = bits(_T_365, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_391 = geq(UInt<3>("h07"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_392 = and(_T_390, _T_391) @[axi4_to_ahb.scala 136:48] + node _T_393 = mux(_T_392, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_394 = mux(_T_389, UInt<3>("h06"), _T_393) @[Mux.scala 98:16] + node _T_395 = mux(_T_386, UInt<3>("h05"), _T_394) @[Mux.scala 98:16] + node _T_396 = mux(_T_383, UInt<3>("h04"), _T_395) @[Mux.scala 98:16] + node _T_397 = mux(_T_380, UInt<2>("h03"), _T_396) @[Mux.scala 98:16] + node _T_398 = mux(_T_377, UInt<2>("h02"), _T_397) @[Mux.scala 98:16] + node _T_399 = mux(_T_374, UInt<1>("h01"), _T_398) @[Mux.scala 98:16] + node _T_400 = mux(_T_371, UInt<1>("h00"), _T_399) @[Mux.scala 98:16] + node _T_401 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 254:141] + node _T_402 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 254:157] + node _T_403 = add(_T_401, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_404 = tail(_T_403, 1) @[axi4_to_ahb.scala 135:52] + node _T_405 = mux(UInt<1>("h01"), _T_404, _T_401) @[axi4_to_ahb.scala 135:24] + node _T_406 = bits(_T_402, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_407 = geq(UInt<1>("h00"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_408 = and(_T_406, _T_407) @[axi4_to_ahb.scala 136:48] + node _T_409 = bits(_T_402, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_410 = geq(UInt<1>("h01"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_411 = and(_T_409, _T_410) @[axi4_to_ahb.scala 136:48] + node _T_412 = bits(_T_402, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_413 = geq(UInt<2>("h02"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_414 = and(_T_412, _T_413) @[axi4_to_ahb.scala 136:48] + node _T_415 = bits(_T_402, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_416 = geq(UInt<2>("h03"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_417 = and(_T_415, _T_416) @[axi4_to_ahb.scala 136:48] + node _T_418 = bits(_T_402, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_419 = geq(UInt<3>("h04"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_420 = and(_T_418, _T_419) @[axi4_to_ahb.scala 136:48] + node _T_421 = bits(_T_402, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_422 = geq(UInt<3>("h05"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_423 = and(_T_421, _T_422) @[axi4_to_ahb.scala 136:48] + node _T_424 = bits(_T_402, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_425 = geq(UInt<3>("h06"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_426 = and(_T_424, _T_425) @[axi4_to_ahb.scala 136:48] + node _T_427 = bits(_T_402, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_428 = geq(UInt<3>("h07"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_429 = and(_T_427, _T_428) @[axi4_to_ahb.scala 136:48] + node _T_430 = mux(_T_429, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_431 = mux(_T_426, UInt<3>("h06"), _T_430) @[Mux.scala 98:16] + node _T_432 = mux(_T_423, UInt<3>("h05"), _T_431) @[Mux.scala 98:16] + node _T_433 = mux(_T_420, UInt<3>("h04"), _T_432) @[Mux.scala 98:16] + node _T_434 = mux(_T_417, UInt<2>("h03"), _T_433) @[Mux.scala 98:16] + node _T_435 = mux(_T_414, UInt<2>("h02"), _T_434) @[Mux.scala 98:16] + node _T_436 = mux(_T_411, UInt<1>("h01"), _T_435) @[Mux.scala 98:16] + node _T_437 = mux(_T_408, UInt<1>("h00"), _T_436) @[Mux.scala 98:16] + node _T_438 = mux(trxn_done, _T_437, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 254:97] + node _T_439 = mux(bypass_en, _T_400, _T_438) @[axi4_to_ahb.scala 254:30] + buf_cmd_byte_ptr <= _T_439 @[axi4_to_ahb.scala 254:24] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_440 = eq(UInt<3>("h05"), buf_state) @[Conditional.scala 37:30] + when _T_440 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h00") @[axi4_to_ahb.scala 257:20] + buf_state_en <= slave_ready @[axi4_to_ahb.scala 258:20] + slvbuf_error_en <= UInt<1>("h01") @[axi4_to_ahb.scala 259:23] + slave_valid_pre <= UInt<1>("h01") @[axi4_to_ahb.scala 260:23] + skip @[Conditional.scala 39:67] + cmd_done_rst <= slave_valid_pre @[axi4_to_ahb.scala 264:16] + node _T_441 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 265:33] + node _T_442 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 265:73] + node _T_443 = eq(_T_442, UInt<1>("h01")) @[axi4_to_ahb.scala 265:80] + node _T_444 = and(buf_aligned_in, _T_443) @[axi4_to_ahb.scala 265:60] + node _T_445 = bits(_T_444, 0, 0) @[axi4_to_ahb.scala 265:100] + node _T_446 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 265:132] + node _T_447 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:50] + node _T_448 = eq(_T_447, UInt<8>("h0ff")) @[axi4_to_ahb.scala 127:57] + node _T_449 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:81] + node _T_450 = eq(_T_449, UInt<8>("h0f")) @[axi4_to_ahb.scala 127:88] + node _T_451 = or(_T_448, _T_450) @[axi4_to_ahb.scala 127:70] + node _T_452 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:117] + node _T_453 = eq(_T_452, UInt<8>("h03")) @[axi4_to_ahb.scala 127:124] + node _T_454 = or(_T_451, _T_453) @[axi4_to_ahb.scala 127:106] + node _T_455 = bits(_T_454, 0, 0) @[Bitwise.scala 72:15] + node _T_456 = mux(_T_455, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_457 = and(UInt<3>("h00"), _T_456) @[axi4_to_ahb.scala 127:29] + node _T_458 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 128:35] + node _T_459 = eq(_T_458, UInt<8>("h0c")) @[axi4_to_ahb.scala 128:42] + node _T_460 = bits(_T_459, 0, 0) @[Bitwise.scala 72:15] + node _T_461 = mux(_T_460, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_462 = and(UInt<2>("h02"), _T_461) @[axi4_to_ahb.scala 128:15] + node _T_463 = or(_T_457, _T_462) @[axi4_to_ahb.scala 127:146] + node _T_464 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:36] + node _T_465 = eq(_T_464, UInt<8>("h0f0")) @[axi4_to_ahb.scala 129:43] + node _T_466 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:67] + node _T_467 = eq(_T_466, UInt<8>("h03")) @[axi4_to_ahb.scala 129:74] + node _T_468 = or(_T_465, _T_467) @[axi4_to_ahb.scala 129:56] + node _T_469 = bits(_T_468, 0, 0) @[Bitwise.scala 72:15] + node _T_470 = mux(_T_469, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_471 = and(UInt<3>("h04"), _T_470) @[axi4_to_ahb.scala 129:15] + node _T_472 = or(_T_463, _T_471) @[axi4_to_ahb.scala 128:63] + node _T_473 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 130:35] + node _T_474 = eq(_T_473, UInt<8>("h0c0")) @[axi4_to_ahb.scala 130:42] + node _T_475 = bits(_T_474, 0, 0) @[Bitwise.scala 72:15] + node _T_476 = mux(_T_475, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_477 = and(UInt<3>("h06"), _T_476) @[axi4_to_ahb.scala 130:15] + node _T_478 = or(_T_472, _T_477) @[axi4_to_ahb.scala 129:96] + node _T_479 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 131:33] + node _T_480 = eq(_T_479, UInt<8>("h0c0")) @[axi4_to_ahb.scala 131:40] + node _T_481 = bits(_T_480, 0, 0) @[Bitwise.scala 72:15] + node _T_482 = mux(_T_481, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_483 = and(UInt<3>("h06"), _T_482) @[axi4_to_ahb.scala 131:13] + node _T_484 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 265:152] + node _T_485 = mux(_T_445, _T_478, _T_484) @[axi4_to_ahb.scala 265:43] + node _T_486 = cat(_T_441, _T_485) @[Cat.scala 29:58] + buf_addr_in <= _T_486 @[axi4_to_ahb.scala 265:15] + node _T_487 = bits(master_tag, 2, 0) @[axi4_to_ahb.scala 266:27] + buf_tag_in <= _T_487 @[axi4_to_ahb.scala 266:14] + node _T_488 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 267:32] + buf_byteen_in <= _T_488 @[axi4_to_ahb.scala 267:17] + node _T_489 = eq(buf_state, UInt<3>("h03")) @[axi4_to_ahb.scala 268:33] + node _T_490 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 268:59] + node _T_491 = bits(master_wdata, 63, 0) @[axi4_to_ahb.scala 268:80] + node _T_492 = mux(_T_489, _T_490, _T_491) @[axi4_to_ahb.scala 268:21] + buf_data_in <= _T_492 @[axi4_to_ahb.scala 268:15] + node _T_493 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:52] + node _T_494 = eq(_T_493, UInt<2>("h03")) @[axi4_to_ahb.scala 269:58] + node _T_495 = and(buf_aligned_in, _T_494) @[axi4_to_ahb.scala 269:38] + node _T_496 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 269:84] + node _T_497 = eq(_T_496, UInt<1>("h01")) @[axi4_to_ahb.scala 269:91] + node _T_498 = and(_T_495, _T_497) @[axi4_to_ahb.scala 269:71] + node _T_499 = bits(_T_498, 0, 0) @[axi4_to_ahb.scala 269:111] + node _T_500 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 269:142] + node _T_501 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 121:42] + node _T_502 = eq(_T_501, UInt<8>("h0ff")) @[axi4_to_ahb.scala 121:49] + node _T_503 = bits(_T_502, 0, 0) @[Bitwise.scala 72:15] + node _T_504 = mux(_T_503, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_505 = and(UInt<2>("h03"), _T_504) @[axi4_to_ahb.scala 121:25] + node _T_506 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:35] + node _T_507 = eq(_T_506, UInt<8>("h0f0")) @[axi4_to_ahb.scala 122:42] + node _T_508 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:64] + node _T_509 = eq(_T_508, UInt<8>("h0f")) @[axi4_to_ahb.scala 122:71] + node _T_510 = or(_T_507, _T_509) @[axi4_to_ahb.scala 122:55] + node _T_511 = bits(_T_510, 0, 0) @[Bitwise.scala 72:15] + node _T_512 = mux(_T_511, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_513 = and(UInt<2>("h02"), _T_512) @[axi4_to_ahb.scala 122:16] + node _T_514 = or(_T_505, _T_513) @[axi4_to_ahb.scala 121:64] + node _T_515 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:40] + node _T_516 = eq(_T_515, UInt<8>("h0c0")) @[axi4_to_ahb.scala 123:47] + node _T_517 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:69] + node _T_518 = eq(_T_517, UInt<6>("h030")) @[axi4_to_ahb.scala 123:76] + node _T_519 = or(_T_516, _T_518) @[axi4_to_ahb.scala 123:60] + node _T_520 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:98] + node _T_521 = eq(_T_520, UInt<8>("h0c")) @[axi4_to_ahb.scala 123:105] + node _T_522 = or(_T_519, _T_521) @[axi4_to_ahb.scala 123:89] + node _T_523 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:132] + node _T_524 = eq(_T_523, UInt<8>("h03")) @[axi4_to_ahb.scala 123:139] + node _T_525 = or(_T_522, _T_524) @[axi4_to_ahb.scala 123:123] + node _T_526 = bits(_T_525, 0, 0) @[Bitwise.scala 72:15] + node _T_527 = mux(_T_526, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_528 = and(UInt<2>("h01"), _T_527) @[axi4_to_ahb.scala 123:21] + node _T_529 = or(_T_514, _T_528) @[axi4_to_ahb.scala 122:93] + node _T_530 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:161] + node _T_531 = mux(_T_499, _T_529, _T_530) @[axi4_to_ahb.scala 269:21] + buf_size_in <= _T_531 @[axi4_to_ahb.scala 269:15] + node _T_532 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 270:32] + node _T_533 = eq(_T_532, UInt<1>("h00")) @[axi4_to_ahb.scala 270:39] + node _T_534 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:17] + node _T_535 = eq(_T_534, UInt<1>("h00")) @[axi4_to_ahb.scala 271:24] + node _T_536 = or(_T_533, _T_535) @[axi4_to_ahb.scala 270:48] + node _T_537 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:47] + node _T_538 = eq(_T_537, UInt<2>("h01")) @[axi4_to_ahb.scala 271:54] + node _T_539 = or(_T_536, _T_538) @[axi4_to_ahb.scala 271:33] + node _T_540 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:86] + node _T_541 = eq(_T_540, UInt<2>("h02")) @[axi4_to_ahb.scala 271:93] + node _T_542 = or(_T_539, _T_541) @[axi4_to_ahb.scala 271:72] + node _T_543 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 272:18] + node _T_544 = eq(_T_543, UInt<2>("h03")) @[axi4_to_ahb.scala 272:25] + node _T_545 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:55] + node _T_546 = eq(_T_545, UInt<2>("h03")) @[axi4_to_ahb.scala 272:62] + node _T_547 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:90] + node _T_548 = eq(_T_547, UInt<4>("h0c")) @[axi4_to_ahb.scala 272:97] + node _T_549 = or(_T_546, _T_548) @[axi4_to_ahb.scala 272:74] + node _T_550 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:125] + node _T_551 = eq(_T_550, UInt<6>("h030")) @[axi4_to_ahb.scala 272:132] + node _T_552 = or(_T_549, _T_551) @[axi4_to_ahb.scala 272:109] + node _T_553 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:161] + node _T_554 = eq(_T_553, UInt<8>("h0c0")) @[axi4_to_ahb.scala 272:168] + node _T_555 = or(_T_552, _T_554) @[axi4_to_ahb.scala 272:145] + node _T_556 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:21] + node _T_557 = eq(_T_556, UInt<4>("h0f")) @[axi4_to_ahb.scala 273:28] + node _T_558 = or(_T_555, _T_557) @[axi4_to_ahb.scala 272:181] + node _T_559 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:56] + node _T_560 = eq(_T_559, UInt<8>("h0f0")) @[axi4_to_ahb.scala 273:63] + node _T_561 = or(_T_558, _T_560) @[axi4_to_ahb.scala 273:40] + node _T_562 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:92] + node _T_563 = eq(_T_562, UInt<8>("h0ff")) @[axi4_to_ahb.scala 273:99] + node _T_564 = or(_T_561, _T_563) @[axi4_to_ahb.scala 273:76] + node _T_565 = and(_T_544, _T_564) @[axi4_to_ahb.scala 272:38] + node _T_566 = or(_T_542, _T_565) @[axi4_to_ahb.scala 271:106] + buf_aligned_in <= _T_566 @[axi4_to_ahb.scala 270:18] + node _T_567 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 275:43] + node _T_568 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 275:62] + node _T_569 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:87] + node _T_570 = cat(_T_568, _T_569) @[Cat.scala 29:58] + node _T_571 = bits(buf_addr, 31, 3) @[axi4_to_ahb.scala 275:108] + node _T_572 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:133] + node _T_573 = cat(_T_571, _T_572) @[Cat.scala 29:58] + node _T_574 = mux(_T_567, _T_570, _T_573) @[axi4_to_ahb.scala 275:26] + io.ahb.out.haddr <= _T_574 @[axi4_to_ahb.scala 275:20] + node _T_575 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 276:43] + node _T_576 = bits(buf_aligned_in, 0, 0) @[Bitwise.scala 72:15] + node _T_577 = mux(_T_576, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_578 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 276:94] + node _T_579 = and(_T_577, _T_578) @[axi4_to_ahb.scala 276:81] + node _T_580 = cat(UInt<1>("h00"), _T_579) @[Cat.scala 29:58] + node _T_581 = bits(buf_aligned, 0, 0) @[Bitwise.scala 72:15] + node _T_582 = mux(_T_581, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_583 = bits(buf_size, 1, 0) @[axi4_to_ahb.scala 276:148] + node _T_584 = and(_T_582, _T_583) @[axi4_to_ahb.scala 276:138] + node _T_585 = cat(UInt<1>("h00"), _T_584) @[Cat.scala 29:58] + node _T_586 = mux(_T_575, _T_580, _T_585) @[axi4_to_ahb.scala 276:26] + io.ahb.out.hsize <= _T_586 @[axi4_to_ahb.scala 276:20] + io.ahb.out.hburst <= UInt<1>("h00") @[axi4_to_ahb.scala 278:21] + io.ahb.out.hmastlock <= UInt<1>("h00") @[axi4_to_ahb.scala 279:24] + node _T_587 = bits(io.axi.ar.bits.prot, 2, 2) @[axi4_to_ahb.scala 280:57] + node _T_588 = eq(_T_587, UInt<1>("h00")) @[axi4_to_ahb.scala 280:37] + node _T_589 = cat(UInt<1>("h01"), _T_588) @[Cat.scala 29:58] + io.ahb.out.hprot <= _T_589 @[axi4_to_ahb.scala 280:20] + node _T_590 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 281:44] + node _T_591 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 281:59] + node _T_592 = eq(_T_591, UInt<1>("h01")) @[axi4_to_ahb.scala 281:66] + node _T_593 = mux(_T_590, _T_592, buf_write) @[axi4_to_ahb.scala 281:27] + io.ahb.out.hwrite <= _T_593 @[axi4_to_ahb.scala 281:21] + node _T_594 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 282:32] + io.ahb.out.hwdata <= _T_594 @[axi4_to_ahb.scala 282:21] + slave_valid <= slave_valid_pre @[axi4_to_ahb.scala 284:15] + node _T_595 = bits(slvbuf_write, 0, 0) @[axi4_to_ahb.scala 285:43] + node _T_596 = mux(_T_595, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 285:23] + node _T_597 = bits(slvbuf_error, 0, 0) @[Bitwise.scala 72:15] + node _T_598 = mux(_T_597, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_599 = and(_T_598, UInt<2>("h02")) @[axi4_to_ahb.scala 285:88] + node _T_600 = cat(_T_596, _T_599) @[Cat.scala 29:58] + slave_opc <= _T_600 @[axi4_to_ahb.scala 285:13] + node _T_601 = bits(slvbuf_error, 0, 0) @[axi4_to_ahb.scala 286:41] + node _T_602 = bits(last_bus_addr, 31, 0) @[axi4_to_ahb.scala 286:66] + node _T_603 = cat(_T_602, _T_602) @[Cat.scala 29:58] + node _T_604 = eq(buf_state, UInt<3>("h05")) @[axi4_to_ahb.scala 286:91] + node _T_605 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 286:110] + node _T_606 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 286:131] + node _T_607 = mux(_T_604, _T_605, _T_606) @[axi4_to_ahb.scala 286:79] + node _T_608 = mux(_T_601, _T_603, _T_607) @[axi4_to_ahb.scala 286:21] + slave_rdata <= _T_608 @[axi4_to_ahb.scala 286:15] + node _T_609 = bits(slvbuf_tag, 2, 0) @[axi4_to_ahb.scala 287:26] + slave_tag <= _T_609 @[axi4_to_ahb.scala 287:13] + node _T_610 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 289:37] + node _T_611 = neq(_T_610, UInt<1>("h00")) @[axi4_to_ahb.scala 289:44] + node _T_612 = and(_T_611, io.ahb.in.hready) @[axi4_to_ahb.scala 289:56] + node _T_613 = and(_T_612, io.ahb.out.hwrite) @[axi4_to_ahb.scala 289:75] + last_addr_en <= _T_613 @[axi4_to_ahb.scala 289:16] + node _T_614 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 291:31] + node _T_615 = and(_T_614, master_ready) @[axi4_to_ahb.scala 291:49] + wrbuf_en <= _T_615 @[axi4_to_ahb.scala 291:12] + node _T_616 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 292:35] + node _T_617 = and(_T_616, master_ready) @[axi4_to_ahb.scala 292:52] + wrbuf_data_en <= _T_617 @[axi4_to_ahb.scala 292:17] + node _T_618 = and(master_valid, master_ready) @[axi4_to_ahb.scala 293:34] + node _T_619 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 293:62] + node _T_620 = eq(_T_619, UInt<1>("h01")) @[axi4_to_ahb.scala 293:69] + node _T_621 = and(_T_618, _T_620) @[axi4_to_ahb.scala 293:49] + wrbuf_cmd_sent <= _T_621 @[axi4_to_ahb.scala 293:18] + node _T_622 = eq(wrbuf_en, UInt<1>("h00")) @[axi4_to_ahb.scala 294:33] + node _T_623 = and(wrbuf_cmd_sent, _T_622) @[axi4_to_ahb.scala 294:31] + wrbuf_rst <= _T_623 @[axi4_to_ahb.scala 294:13] + node _T_624 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 296:36] + node _T_625 = and(wrbuf_vld, _T_624) @[axi4_to_ahb.scala 296:34] + node _T_626 = eq(_T_625, UInt<1>("h00")) @[axi4_to_ahb.scala 296:22] + node _T_627 = and(_T_626, master_ready) @[axi4_to_ahb.scala 296:53] + io.axi.aw.ready <= _T_627 @[axi4_to_ahb.scala 296:19] + node _T_628 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 297:40] + node _T_629 = and(wrbuf_data_vld, _T_628) @[axi4_to_ahb.scala 297:38] + node _T_630 = eq(_T_629, UInt<1>("h00")) @[axi4_to_ahb.scala 297:21] + node _T_631 = and(_T_630, master_ready) @[axi4_to_ahb.scala 297:57] + io.axi.w.ready <= _T_631 @[axi4_to_ahb.scala 297:18] + node _T_632 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 298:34] + node _T_633 = eq(_T_632, UInt<1>("h00")) @[axi4_to_ahb.scala 298:22] + node _T_634 = and(_T_633, master_ready) @[axi4_to_ahb.scala 298:52] + io.axi.ar.ready <= _T_634 @[axi4_to_ahb.scala 298:19] + io.axi.r.bits.last <= UInt<1>("h01") @[axi4_to_ahb.scala 299:22] + node _T_635 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 301:71] + node _T_636 = mux(_T_635, UInt<1>("h01"), wrbuf_vld) @[axi4_to_ahb.scala 301:55] + node _T_637 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 301:91] + node _T_638 = and(_T_636, _T_637) @[axi4_to_ahb.scala 301:89] + reg _T_639 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 301:51] + _T_639 <= _T_638 @[axi4_to_ahb.scala 301:51] + wrbuf_vld <= _T_639 @[axi4_to_ahb.scala 301:21] + node _T_640 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 302:76] + node _T_641 = mux(_T_640, UInt<1>("h01"), wrbuf_data_vld) @[axi4_to_ahb.scala 302:55] + node _T_642 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 302:102] + node _T_643 = and(_T_641, _T_642) @[axi4_to_ahb.scala 302:100] + reg _T_644 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 302:51] + _T_644 <= _T_643 @[axi4_to_ahb.scala 302:51] + wrbuf_data_vld <= _T_644 @[axi4_to_ahb.scala 302:21] + node _T_645 = bits(io.axi.aw.bits.id, 2, 0) @[axi4_to_ahb.scala 303:71] + node _T_646 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 303:105] + reg _T_647 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_646 : @[Reg.scala 28:19] + _T_647 <= _T_645 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_tag <= _T_647 @[axi4_to_ahb.scala 303:21] + node _T_648 = bits(io.axi.aw.bits.size, 2, 0) @[axi4_to_ahb.scala 304:73] + node _T_649 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 304:101] + reg _T_650 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_649 : @[Reg.scala 28:19] + _T_650 <= _T_648 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_size <= _T_650 @[axi4_to_ahb.scala 304:21] + node _T_651 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 305:61] + inst rvclkhdr_2 of rvclkhdr_861 @[lib.scala 368:23] + rvclkhdr_2.clock <= clock + rvclkhdr_2.reset <= reset + rvclkhdr_2.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_2.io.en <= _T_651 @[lib.scala 371:17] + rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_652 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_652 <= io.axi.aw.bits.addr @[lib.scala 374:16] + wrbuf_addr <= _T_652 @[axi4_to_ahb.scala 305:21] + node _T_653 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 306:65] + inst rvclkhdr_3 of rvclkhdr_862 @[lib.scala 368:23] + rvclkhdr_3.clock <= clock + rvclkhdr_3.reset <= reset + rvclkhdr_3.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_3.io.en <= _T_653 @[lib.scala 371:17] + rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_654 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_654 <= io.axi.w.bits.data @[lib.scala 374:16] + wrbuf_data <= _T_654 @[axi4_to_ahb.scala 306:21] + node _T_655 = bits(io.axi.w.bits.strb, 7, 0) @[axi4_to_ahb.scala 307:72] + node _T_656 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 307:105] + reg _T_657 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_656 : @[Reg.scala 28:19] + _T_657 <= _T_655 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_byteen <= _T_657 @[axi4_to_ahb.scala 307:21] + node _T_658 = bits(io.ahb.out.haddr, 31, 0) @[axi4_to_ahb.scala 308:71] + node _T_659 = bits(last_addr_en, 0, 0) @[axi4_to_ahb.scala 308:104] + reg _T_660 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_659 : @[Reg.scala 28:19] + _T_660 <= _T_658 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + last_bus_addr <= _T_660 @[axi4_to_ahb.scala 308:21] + node _T_661 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 309:89] + reg _T_662 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_661 : @[Reg.scala 28:19] + _T_662 <= buf_write_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_write <= _T_662 @[axi4_to_ahb.scala 309:21] + node _T_663 = bits(buf_tag_in, 2, 0) @[axi4_to_ahb.scala 310:64] + node _T_664 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 310:99] + reg _T_665 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_664 : @[Reg.scala 28:19] + _T_665 <= _T_663 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_tag <= _T_665 @[axi4_to_ahb.scala 310:21] + node _T_666 = bits(buf_addr_in, 31, 0) @[axi4_to_ahb.scala 311:42] + node _T_667 = and(buf_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 311:61] + node _T_668 = bits(_T_667, 0, 0) @[axi4_to_ahb.scala 311:78] + inst rvclkhdr_4 of rvclkhdr_863 @[lib.scala 368:23] + rvclkhdr_4.clock <= clock + rvclkhdr_4.reset <= reset + rvclkhdr_4.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_4.io.en <= _T_668 @[lib.scala 371:17] + rvclkhdr_4.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_669 : UInt, rvclkhdr_4.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_669 <= _T_666 @[lib.scala 374:16] + buf_addr <= _T_669 @[axi4_to_ahb.scala 311:21] + node _T_670 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 312:65] + node _T_671 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 312:94] + reg _T_672 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_671 : @[Reg.scala 28:19] + _T_672 <= _T_670 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_size <= _T_672 @[axi4_to_ahb.scala 312:21] + node _T_673 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 313:91] + reg _T_674 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_673 : @[Reg.scala 28:19] + _T_674 <= buf_aligned_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_aligned <= _T_674 @[axi4_to_ahb.scala 313:21] + node _T_675 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 314:67] + node _T_676 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 314:96] + reg _T_677 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_676 : @[Reg.scala 28:19] + _T_677 <= _T_675 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_byteen <= _T_677 @[axi4_to_ahb.scala 314:21] + node _T_678 = bits(buf_data_in, 63, 0) @[axi4_to_ahb.scala 315:42] + node _T_679 = and(buf_data_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 315:66] + node _T_680 = bits(_T_679, 0, 0) @[axi4_to_ahb.scala 315:89] + inst rvclkhdr_5 of rvclkhdr_864 @[lib.scala 368:23] + rvclkhdr_5.clock <= clock + rvclkhdr_5.reset <= reset + rvclkhdr_5.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_5.io.en <= _T_680 @[lib.scala 371:17] + rvclkhdr_5.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_681 : UInt, rvclkhdr_5.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_681 <= _T_678 @[lib.scala 374:16] + buf_data <= _T_681 @[axi4_to_ahb.scala 315:21] + node _T_682 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 316:89] + reg _T_683 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_682 : @[Reg.scala 28:19] + _T_683 <= buf_write @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_write <= _T_683 @[axi4_to_ahb.scala 316:21] + node _T_684 = bits(buf_tag, 2, 0) @[axi4_to_ahb.scala 317:61] + node _T_685 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 317:99] + reg _T_686 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_685 : @[Reg.scala 28:19] + _T_686 <= _T_684 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_tag <= _T_686 @[axi4_to_ahb.scala 317:21] + node _T_687 = bits(slvbuf_error_en, 0, 0) @[axi4_to_ahb.scala 318:99] + reg _T_688 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_687 : @[Reg.scala 28:19] + _T_688 <= slvbuf_error_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_error <= _T_688 @[axi4_to_ahb.scala 318:21] + node _T_689 = bits(cmd_done, 0, 0) @[axi4_to_ahb.scala 319:72] + node _T_690 = mux(_T_689, UInt<1>("h01"), cmd_doneQ) @[axi4_to_ahb.scala 319:56] + node _T_691 = eq(cmd_done_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 319:92] + node _T_692 = and(_T_690, _T_691) @[axi4_to_ahb.scala 319:90] + reg _T_693 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 319:52] + _T_693 <= _T_692 @[axi4_to_ahb.scala 319:52] + cmd_doneQ <= _T_693 @[axi4_to_ahb.scala 319:21] + node _T_694 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 320:71] + node _T_695 = bits(buf_cmd_byte_ptr_en, 0, 0) @[axi4_to_ahb.scala 320:110] + reg _T_696 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_695 : @[Reg.scala 28:19] + _T_696 <= _T_694 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_cmd_byte_ptrQ <= _T_696 @[axi4_to_ahb.scala 320:21] + reg _T_697 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 321:52] + _T_697 <= io.ahb.in.hready @[axi4_to_ahb.scala 321:52] + ahb_hready_q <= _T_697 @[axi4_to_ahb.scala 321:21] + node _T_698 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 322:70] + reg _T_699 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 322:52] + _T_699 <= _T_698 @[axi4_to_ahb.scala 322:52] + ahb_htrans_q <= _T_699 @[axi4_to_ahb.scala 322:21] + reg _T_700 : UInt<1>, ahbm_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 323:57] + _T_700 <= io.ahb.out.hwrite @[axi4_to_ahb.scala 323:57] + ahb_hwrite_q <= _T_700 @[axi4_to_ahb.scala 323:21] + reg _T_701 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 324:52] + _T_701 <= io.ahb.in.hresp @[axi4_to_ahb.scala 324:52] + ahb_hresp_q <= _T_701 @[axi4_to_ahb.scala 324:21] + node _T_702 = bits(io.ahb.in.hrdata, 63, 0) @[axi4_to_ahb.scala 325:74] + reg _T_703 : UInt, ahbm_data_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 325:57] + _T_703 <= _T_702 @[axi4_to_ahb.scala 325:57] + ahb_hrdata_q <= _T_703 @[axi4_to_ahb.scala 325:21] + node _T_704 = or(buf_wr_en, slvbuf_wr_en) @[axi4_to_ahb.scala 327:43] + node _T_705 = or(_T_704, io.clk_override) @[axi4_to_ahb.scala 327:58] + node _T_706 = and(io.bus_clk_en, _T_705) @[axi4_to_ahb.scala 327:30] + buf_clken <= _T_706 @[axi4_to_ahb.scala 327:13] + node _T_707 = bits(io.ahb.out.htrans, 1, 1) @[axi4_to_ahb.scala 328:76] + node _T_708 = and(io.ahb.in.hready, _T_707) @[axi4_to_ahb.scala 328:57] + node _T_709 = or(_T_708, io.clk_override) @[axi4_to_ahb.scala 328:81] + node _T_710 = and(io.bus_clk_en, _T_709) @[axi4_to_ahb.scala 328:36] + ahbm_addr_clken <= _T_710 @[axi4_to_ahb.scala 328:19] + node _T_711 = neq(buf_state, UInt<3>("h00")) @[axi4_to_ahb.scala 329:50] + node _T_712 = or(_T_711, io.clk_override) @[axi4_to_ahb.scala 329:60] + node _T_713 = and(io.bus_clk_en, _T_712) @[axi4_to_ahb.scala 329:36] + ahbm_data_clken <= _T_713 @[axi4_to_ahb.scala 329:19] + inst rvclkhdr_6 of rvclkhdr_865 @[lib.scala 343:22] + rvclkhdr_6.clock <= clock + rvclkhdr_6.reset <= reset + rvclkhdr_6.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_6.io.en <= buf_clken @[lib.scala 345:16] + rvclkhdr_6.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + buf_clk <= rvclkhdr_6.io.l1clk @[axi4_to_ahb.scala 332:12] + inst rvclkhdr_7 of rvclkhdr_866 @[lib.scala 343:22] + rvclkhdr_7.clock <= clock + rvclkhdr_7.reset <= reset + rvclkhdr_7.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_7.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr_7.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_clk <= rvclkhdr_7.io.l1clk @[axi4_to_ahb.scala 333:12] + inst rvclkhdr_8 of rvclkhdr_867 @[lib.scala 343:22] + rvclkhdr_8.clock <= clock + rvclkhdr_8.reset <= reset + rvclkhdr_8.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_8.io.en <= ahbm_addr_clken @[lib.scala 345:16] + rvclkhdr_8.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_addr_clk <= rvclkhdr_8.io.l1clk @[axi4_to_ahb.scala 334:17] + inst rvclkhdr_9 of rvclkhdr_868 @[lib.scala 343:22] + rvclkhdr_9.clock <= clock + rvclkhdr_9.reset <= reset + rvclkhdr_9.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_9.io.en <= ahbm_data_clken @[lib.scala 345:16] + rvclkhdr_9.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_data_clk <= rvclkhdr_9.io.l1clk @[axi4_to_ahb.scala 335:17] + + extmodule gated_latch_869 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_869 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_869 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_870 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_870 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_870 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_871 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_871 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_871 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_872 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_872 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_872 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_873 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_873 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_873 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_874 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_874 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_874 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_875 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_875 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_875 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_876 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_876 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_876 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_877 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_877 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_877 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_878 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_878 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_878 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + module axi4_to_ahb_2 : + input clock : Clock + input reset : AsyncReset + output io : {flip scan_mode : UInt<1>, flip bus_clk_en : UInt<1>, flip clk_override : UInt<1>, flip axi : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}}, ahb : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}}} + + wire buf_rst : UInt<1> + buf_rst <= UInt<1>("h00") + buf_rst <= UInt<1>("h00") @[axi4_to_ahb.scala 21:11] + io.ahb.out.htrans <= UInt<1>("h00") @[axi4_to_ahb.scala 22:21] + wire buf_state_en : UInt<1> + buf_state_en <= UInt<1>("h00") + wire ahbm_clk : Clock @[axi4_to_ahb.scala 24:22] + wire ahbm_addr_clk : Clock @[axi4_to_ahb.scala 25:27] + wire ahbm_data_clk : Clock @[axi4_to_ahb.scala 26:27] + wire buf_state : UInt<3> + buf_state <= UInt<3>("h00") + wire buf_nxtstate : UInt<3> + buf_nxtstate <= UInt<3>("h00") + node _T = bits(buf_state_en, 0, 0) @[axi4_to_ahb.scala 30:70] + node _T_1 = mux(_T, buf_nxtstate, buf_state) @[axi4_to_ahb.scala 30:50] + node _T_2 = eq(buf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 30:108] + node _T_3 = bits(_T_2, 0, 0) @[Bitwise.scala 72:15] + node _T_4 = mux(_T_3, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_5 = and(_T_1, _T_4) @[axi4_to_ahb.scala 30:98] + reg _T_6 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 30:45] + _T_6 <= _T_5 @[axi4_to_ahb.scala 30:45] + buf_state <= _T_6 @[axi4_to_ahb.scala 30:13] + wire slave_valid : UInt<1> + slave_valid <= UInt<1>("h00") + wire slave_ready : UInt<1> + slave_ready <= UInt<1>("h00") + wire slave_tag : UInt<3> + slave_tag <= UInt<3>("h00") + wire slave_rdata : UInt<64> + slave_rdata <= UInt<64>("h00") + wire slave_opc : UInt<4> + slave_opc <= UInt<4>("h00") + wire wrbuf_en : UInt<1> + wrbuf_en <= UInt<1>("h00") + wire wrbuf_data_en : UInt<1> + wrbuf_data_en <= UInt<1>("h00") + wire wrbuf_cmd_sent : UInt<1> + wrbuf_cmd_sent <= UInt<1>("h00") + wire wrbuf_rst : UInt<1> + wrbuf_rst <= UInt<1>("h00") + wire wrbuf_vld : UInt<1> + wrbuf_vld <= UInt<1>("h00") + wire wrbuf_data_vld : UInt<1> + wrbuf_data_vld <= UInt<1>("h00") + wire wrbuf_tag : UInt<3> + wrbuf_tag <= UInt<3>("h00") + wire wrbuf_size : UInt<3> + wrbuf_size <= UInt<3>("h00") + wire wrbuf_addr : UInt<32> + wrbuf_addr <= UInt<32>("h00") + wire wrbuf_data : UInt<64> + wrbuf_data <= UInt<64>("h00") + wire wrbuf_byteen : UInt<8> + wrbuf_byteen <= UInt<8>("h00") + wire bus_write_clk_en : UInt<1> + bus_write_clk_en <= UInt<1>("h00") + wire bus_clk : Clock @[axi4_to_ahb.scala 50:21] + wire bus_write_clk : Clock @[axi4_to_ahb.scala 51:27] + wire master_valid : UInt<1> + master_valid <= UInt<1>("h00") + wire master_ready : UInt<1> + master_ready <= UInt<1>("h00") + wire master_tag : UInt<3> + master_tag <= UInt<3>("h00") + wire master_addr : UInt<32> + master_addr <= UInt<32>("h00") + wire master_wdata : UInt<64> + master_wdata <= UInt<64>("h00") + wire master_size : UInt<3> + master_size <= UInt<3>("h00") + wire master_opc : UInt<3> + master_opc <= UInt<3>("h00") + wire master_byteen : UInt<8> + master_byteen <= UInt<8>("h00") + wire buf_addr : UInt<32> + buf_addr <= UInt<32>("h00") + wire buf_size : UInt<2> + buf_size <= UInt<2>("h00") + wire buf_write : UInt<1> + buf_write <= UInt<1>("h00") + wire buf_byteen : UInt<8> + buf_byteen <= UInt<8>("h00") + wire buf_aligned : UInt<1> + buf_aligned <= UInt<1>("h00") + wire buf_data : UInt<64> + buf_data <= UInt<64>("h00") + wire buf_tag : UInt<3> + buf_tag <= UInt<3>("h00") + wire buf_tag_in : UInt<3> + buf_tag_in <= UInt<3>("h00") + wire buf_addr_in : UInt<32> + buf_addr_in <= UInt<32>("h00") + wire buf_byteen_in : UInt<8> + buf_byteen_in <= UInt<8>("h00") + wire buf_data_in : UInt<64> + buf_data_in <= UInt<64>("h00") + wire buf_write_in : UInt<1> + buf_write_in <= UInt<1>("h00") + wire buf_aligned_in : UInt<1> + buf_aligned_in <= UInt<1>("h00") + wire buf_size_in : UInt<3> + buf_size_in <= UInt<3>("h00") + wire buf_wr_en : UInt<1> + buf_wr_en <= UInt<1>("h00") + wire buf_data_wr_en : UInt<1> + buf_data_wr_en <= UInt<1>("h00") + wire slvbuf_error_en : UInt<1> + slvbuf_error_en <= UInt<1>("h00") + wire wr_cmd_vld : UInt<1> + wr_cmd_vld <= UInt<1>("h00") + wire cmd_done_rst : UInt<1> + cmd_done_rst <= UInt<1>("h00") + wire cmd_done : UInt<1> + cmd_done <= UInt<1>("h00") + wire cmd_doneQ : UInt<1> + cmd_doneQ <= UInt<1>("h00") + wire trxn_done : UInt<1> + trxn_done <= UInt<1>("h00") + wire buf_cmd_byte_ptr : UInt<3> + buf_cmd_byte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptrQ : UInt<3> + buf_cmd_byte_ptrQ <= UInt<3>("h00") + wire buf_cmd_nxtbyte_ptr : UInt<3> + buf_cmd_nxtbyte_ptr <= UInt<3>("h00") + wire buf_cmd_byte_ptr_en : UInt<1> + buf_cmd_byte_ptr_en <= UInt<1>("h00") + wire found : UInt<1> + found <= UInt<1>("h00") + wire slave_valid_pre : UInt<1> + slave_valid_pre <= UInt<1>("h00") + wire ahb_hready_q : UInt<1> + ahb_hready_q <= UInt<1>("h00") + wire ahb_hresp_q : UInt<1> + ahb_hresp_q <= UInt<1>("h00") + wire ahb_htrans_q : UInt<2> + ahb_htrans_q <= UInt<2>("h00") + wire ahb_hwrite_q : UInt<1> + ahb_hwrite_q <= UInt<1>("h00") + wire ahb_hrdata_q : UInt<64> + ahb_hrdata_q <= UInt<64>("h00") + wire slvbuf_write : UInt<1> + slvbuf_write <= UInt<1>("h00") + wire slvbuf_error : UInt<1> + slvbuf_error <= UInt<1>("h00") + wire slvbuf_tag : UInt<3> + slvbuf_tag <= UInt<3>("h00") + wire slvbuf_error_in : UInt<1> + slvbuf_error_in <= UInt<1>("h00") + wire slvbuf_wr_en : UInt<1> + slvbuf_wr_en <= UInt<1>("h00") + wire bypass_en : UInt<1> + bypass_en <= UInt<1>("h00") + wire rd_bypass_idle : UInt<1> + rd_bypass_idle <= UInt<1>("h00") + wire last_addr_en : UInt<1> + last_addr_en <= UInt<1>("h00") + wire last_bus_addr : UInt<32> + last_bus_addr <= UInt<32>("h00") + wire buf_clken : UInt<1> + buf_clken <= UInt<1>("h00") + wire slvbuf_clken : UInt<1> + slvbuf_clken <= UInt<1>("h00") + wire ahbm_addr_clken : UInt<1> + ahbm_addr_clken <= UInt<1>("h00") + wire ahbm_data_clken : UInt<1> + ahbm_data_clken <= UInt<1>("h00") + wire buf_clk : Clock @[axi4_to_ahb.scala 118:21] + node _T_7 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 139:27] + wr_cmd_vld <= _T_7 @[axi4_to_ahb.scala 139:14] + node _T_8 = or(wr_cmd_vld, io.axi.ar.valid) @[axi4_to_ahb.scala 140:30] + master_valid <= _T_8 @[axi4_to_ahb.scala 140:16] + node _T_9 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 141:38] + node _T_10 = bits(wrbuf_tag, 2, 0) @[axi4_to_ahb.scala 141:51] + node _T_11 = bits(io.axi.ar.bits.id, 2, 0) @[axi4_to_ahb.scala 141:82] + node _T_12 = mux(_T_9, _T_10, _T_11) @[axi4_to_ahb.scala 141:20] + master_tag <= _T_12 @[axi4_to_ahb.scala 141:14] + node _T_13 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 142:38] + node _T_14 = mux(_T_13, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 142:20] + master_opc <= _T_14 @[axi4_to_ahb.scala 142:14] + node _T_15 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 143:39] + node _T_16 = bits(wrbuf_addr, 31, 0) @[axi4_to_ahb.scala 143:53] + node _T_17 = bits(io.axi.ar.bits.addr, 31, 0) @[axi4_to_ahb.scala 143:81] + node _T_18 = mux(_T_15, _T_16, _T_17) @[axi4_to_ahb.scala 143:21] + master_addr <= _T_18 @[axi4_to_ahb.scala 143:15] + node _T_19 = bits(wr_cmd_vld, 0, 0) @[axi4_to_ahb.scala 144:39] + node _T_20 = bits(wrbuf_size, 2, 0) @[axi4_to_ahb.scala 144:53] + node _T_21 = bits(io.axi.ar.bits.size, 2, 0) @[axi4_to_ahb.scala 144:80] + node _T_22 = mux(_T_19, _T_20, _T_21) @[axi4_to_ahb.scala 144:21] + master_size <= _T_22 @[axi4_to_ahb.scala 144:15] + node _T_23 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 145:32] + master_byteen <= _T_23 @[axi4_to_ahb.scala 145:17] + node _T_24 = bits(wrbuf_data, 63, 0) @[axi4_to_ahb.scala 146:29] + master_wdata <= _T_24 @[axi4_to_ahb.scala 146:16] + node _T_25 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 149:33] + node _T_26 = bits(slave_opc, 3, 3) @[axi4_to_ahb.scala 149:58] + node _T_27 = and(_T_25, _T_26) @[axi4_to_ahb.scala 149:47] + io.axi.b.valid <= _T_27 @[axi4_to_ahb.scala 149:18] + node _T_28 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 150:38] + node _T_29 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 150:65] + node _T_30 = mux(_T_29, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 150:55] + node _T_31 = mux(_T_28, UInt<2>("h02"), _T_30) @[axi4_to_ahb.scala 150:28] + io.axi.b.bits.resp <= _T_31 @[axi4_to_ahb.scala 150:22] + node _T_32 = bits(slave_tag, 2, 0) @[axi4_to_ahb.scala 151:32] + io.axi.b.bits.id <= _T_32 @[axi4_to_ahb.scala 151:20] + node _T_33 = and(slave_valid, slave_ready) @[axi4_to_ahb.scala 153:33] + node _T_34 = bits(slave_opc, 3, 2) @[axi4_to_ahb.scala 153:59] + node _T_35 = eq(_T_34, UInt<1>("h00")) @[axi4_to_ahb.scala 153:66] + node _T_36 = and(_T_33, _T_35) @[axi4_to_ahb.scala 153:47] + io.axi.r.valid <= _T_36 @[axi4_to_ahb.scala 153:18] + node _T_37 = bits(slave_opc, 0, 0) @[axi4_to_ahb.scala 154:38] + node _T_38 = bits(slave_opc, 1, 1) @[axi4_to_ahb.scala 154:65] + node _T_39 = mux(_T_38, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 154:55] + node _T_40 = mux(_T_37, UInt<2>("h02"), _T_39) @[axi4_to_ahb.scala 154:28] + io.axi.r.bits.resp <= _T_40 @[axi4_to_ahb.scala 154:22] + node _T_41 = bits(slave_tag, 2, 0) @[axi4_to_ahb.scala 155:32] + io.axi.r.bits.id <= _T_41 @[axi4_to_ahb.scala 155:20] + node _T_42 = bits(slave_rdata, 63, 0) @[axi4_to_ahb.scala 156:36] + io.axi.r.bits.data <= _T_42 @[axi4_to_ahb.scala 156:22] + node _T_43 = and(io.axi.b.ready, io.axi.r.ready) @[axi4_to_ahb.scala 157:33] + slave_ready <= _T_43 @[axi4_to_ahb.scala 157:15] + node _T_44 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 160:57] + node _T_45 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 160:94] + node _T_46 = or(_T_44, _T_45) @[axi4_to_ahb.scala 160:76] + node _T_47 = and(io.bus_clk_en, _T_46) @[axi4_to_ahb.scala 160:37] + bus_write_clk_en <= _T_47 @[axi4_to_ahb.scala 160:20] + inst rvclkhdr of rvclkhdr_869 @[lib.scala 343:22] + rvclkhdr.clock <= clock + rvclkhdr.reset <= reset + rvclkhdr.io.clk <= clock @[lib.scala 344:17] + rvclkhdr.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_clk <= rvclkhdr.io.l1clk @[axi4_to_ahb.scala 162:11] + node _T_48 = bits(bus_write_clk_en, 0, 0) @[axi4_to_ahb.scala 163:59] + inst rvclkhdr_1 of rvclkhdr_870 @[lib.scala 343:22] + rvclkhdr_1.clock <= clock + rvclkhdr_1.reset <= reset + rvclkhdr_1.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_1.io.en <= _T_48 @[lib.scala 345:16] + rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_write_clk <= rvclkhdr_1.io.l1clk @[axi4_to_ahb.scala 163:17] + node _T_49 = eq(UInt<3>("h00"), buf_state) @[Conditional.scala 37:30] + when _T_49 : @[Conditional.scala 40:58] + master_ready <= UInt<1>("h01") @[axi4_to_ahb.scala 167:20] + node _T_50 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 168:34] + node _T_51 = eq(_T_50, UInt<1>("h01")) @[axi4_to_ahb.scala 168:41] + buf_write_in <= _T_51 @[axi4_to_ahb.scala 168:20] + node _T_52 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 169:46] + node _T_53 = mux(_T_52, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 169:26] + buf_nxtstate <= _T_53 @[axi4_to_ahb.scala 169:20] + node _T_54 = and(master_valid, UInt<1>("h01")) @[axi4_to_ahb.scala 170:36] + buf_state_en <= _T_54 @[axi4_to_ahb.scala 170:20] + buf_wr_en <= buf_state_en @[axi4_to_ahb.scala 171:17] + node _T_55 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 172:54] + node _T_56 = and(buf_state_en, _T_55) @[axi4_to_ahb.scala 172:38] + buf_data_wr_en <= _T_56 @[axi4_to_ahb.scala 172:22] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 173:27] + node _T_57 = bits(buf_write_in, 0, 0) @[axi4_to_ahb.scala 175:50] + node _T_58 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 175:94] + node _T_59 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_60 = tail(_T_59, 1) @[axi4_to_ahb.scala 135:52] + node _T_61 = mux(UInt<1>("h00"), _T_60, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_62 = bits(_T_58, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_63 = geq(UInt<1>("h00"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_64 = and(_T_62, _T_63) @[axi4_to_ahb.scala 136:48] + node _T_65 = bits(_T_58, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_66 = geq(UInt<1>("h01"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_67 = and(_T_65, _T_66) @[axi4_to_ahb.scala 136:48] + node _T_68 = bits(_T_58, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_69 = geq(UInt<2>("h02"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_70 = and(_T_68, _T_69) @[axi4_to_ahb.scala 136:48] + node _T_71 = bits(_T_58, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_72 = geq(UInt<2>("h03"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_73 = and(_T_71, _T_72) @[axi4_to_ahb.scala 136:48] + node _T_74 = bits(_T_58, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_75 = geq(UInt<3>("h04"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_76 = and(_T_74, _T_75) @[axi4_to_ahb.scala 136:48] + node _T_77 = bits(_T_58, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_78 = geq(UInt<3>("h05"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_79 = and(_T_77, _T_78) @[axi4_to_ahb.scala 136:48] + node _T_80 = bits(_T_58, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_81 = geq(UInt<3>("h06"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_82 = and(_T_80, _T_81) @[axi4_to_ahb.scala 136:48] + node _T_83 = bits(_T_58, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_84 = geq(UInt<3>("h07"), _T_61) @[axi4_to_ahb.scala 136:62] + node _T_85 = and(_T_83, _T_84) @[axi4_to_ahb.scala 136:48] + node _T_86 = mux(_T_85, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_87 = mux(_T_82, UInt<3>("h06"), _T_86) @[Mux.scala 98:16] + node _T_88 = mux(_T_79, UInt<3>("h05"), _T_87) @[Mux.scala 98:16] + node _T_89 = mux(_T_76, UInt<3>("h04"), _T_88) @[Mux.scala 98:16] + node _T_90 = mux(_T_73, UInt<2>("h03"), _T_89) @[Mux.scala 98:16] + node _T_91 = mux(_T_70, UInt<2>("h02"), _T_90) @[Mux.scala 98:16] + node _T_92 = mux(_T_67, UInt<1>("h01"), _T_91) @[Mux.scala 98:16] + node _T_93 = mux(_T_64, UInt<1>("h00"), _T_92) @[Mux.scala 98:16] + node _T_94 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 175:124] + node _T_95 = mux(_T_57, _T_93, _T_94) @[axi4_to_ahb.scala 175:30] + buf_cmd_byte_ptr <= _T_95 @[axi4_to_ahb.scala 175:24] + bypass_en <= buf_state_en @[axi4_to_ahb.scala 176:17] + node _T_96 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 177:51] + node _T_97 = and(bypass_en, _T_96) @[axi4_to_ahb.scala 177:35] + rd_bypass_idle <= _T_97 @[axi4_to_ahb.scala 177:22] + node _T_98 = bits(bypass_en, 0, 0) @[Bitwise.scala 72:15] + node _T_99 = mux(_T_98, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_100 = and(_T_99, UInt<2>("h02")) @[axi4_to_ahb.scala 178:49] + io.ahb.out.htrans <= _T_100 @[axi4_to_ahb.scala 178:25] + skip @[Conditional.scala 40:58] + else : @[Conditional.scala 39:67] + node _T_101 = eq(UInt<3>("h01"), buf_state) @[Conditional.scala 37:30] + when _T_101 : @[Conditional.scala 39:67] + node _T_102 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 182:54] + node _T_103 = eq(_T_102, UInt<1>("h00")) @[axi4_to_ahb.scala 182:61] + node _T_104 = and(master_valid, _T_103) @[axi4_to_ahb.scala 182:41] + node _T_105 = bits(_T_104, 0, 0) @[axi4_to_ahb.scala 182:82] + node _T_106 = mux(_T_105, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 182:26] + buf_nxtstate <= _T_106 @[axi4_to_ahb.scala 182:20] + node _T_107 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 183:51] + node _T_108 = neq(_T_107, UInt<1>("h00")) @[axi4_to_ahb.scala 183:58] + node _T_109 = and(ahb_hready_q, _T_108) @[axi4_to_ahb.scala 183:36] + node _T_110 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 183:72] + node _T_111 = and(_T_109, _T_110) @[axi4_to_ahb.scala 183:70] + buf_state_en <= _T_111 @[axi4_to_ahb.scala 183:20] + node _T_112 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 184:34] + node _T_113 = and(buf_state_en, _T_112) @[axi4_to_ahb.scala 184:32] + cmd_done <= _T_113 @[axi4_to_ahb.scala 184:16] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 185:20] + node _T_114 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 186:52] + node _T_115 = neq(_T_114, UInt<1>("h00")) @[axi4_to_ahb.scala 186:59] + node _T_116 = and(ahb_hready_q, _T_115) @[axi4_to_ahb.scala 186:37] + node _T_117 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 186:73] + node _T_118 = and(_T_116, _T_117) @[axi4_to_ahb.scala 186:71] + node _T_119 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 186:122] + node _T_120 = eq(_T_119, UInt<1>("h00")) @[axi4_to_ahb.scala 186:129] + node _T_121 = and(master_valid, _T_120) @[axi4_to_ahb.scala 186:109] + node _T_122 = bits(_T_121, 0, 0) @[axi4_to_ahb.scala 186:150] + node _T_123 = mux(_T_122, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 186:94] + node _T_124 = eq(_T_123, UInt<3>("h06")) @[axi4_to_ahb.scala 186:174] + node _T_125 = and(_T_118, _T_124) @[axi4_to_ahb.scala 186:88] + master_ready <= _T_125 @[axi4_to_ahb.scala 186:20] + buf_wr_en <= master_ready @[axi4_to_ahb.scala 187:17] + node _T_126 = and(master_ready, master_valid) @[axi4_to_ahb.scala 188:33] + bypass_en <= _T_126 @[axi4_to_ahb.scala 188:17] + node _T_127 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 189:47] + node _T_128 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 189:62] + node _T_129 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 189:78] + node _T_130 = mux(_T_127, _T_128, _T_129) @[axi4_to_ahb.scala 189:30] + buf_cmd_byte_ptr <= _T_130 @[axi4_to_ahb.scala 189:24] + node _T_131 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 190:48] + node _T_132 = or(_T_131, bypass_en) @[axi4_to_ahb.scala 190:62] + node _T_133 = bits(_T_132, 0, 0) @[Bitwise.scala 72:15] + node _T_134 = mux(_T_133, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_135 = and(UInt<2>("h02"), _T_134) @[axi4_to_ahb.scala 190:36] + io.ahb.out.htrans <= _T_135 @[axi4_to_ahb.scala 190:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_136 = eq(UInt<3>("h06"), buf_state) @[Conditional.scala 37:30] + when _T_136 : @[Conditional.scala 39:67] + node _T_137 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 194:39] + node _T_138 = and(ahb_hready_q, _T_137) @[axi4_to_ahb.scala 194:37] + node _T_139 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 194:82] + node _T_140 = eq(_T_139, UInt<1>("h01")) @[axi4_to_ahb.scala 194:89] + node _T_141 = and(master_valid, _T_140) @[axi4_to_ahb.scala 194:70] + node _T_142 = not(_T_141) @[axi4_to_ahb.scala 194:55] + node _T_143 = and(_T_138, _T_142) @[axi4_to_ahb.scala 194:53] + master_ready <= _T_143 @[axi4_to_ahb.scala 194:20] + node _T_144 = and(master_valid, master_ready) @[axi4_to_ahb.scala 195:34] + node _T_145 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 195:62] + node _T_146 = eq(_T_145, UInt<1>("h00")) @[axi4_to_ahb.scala 195:69] + node _T_147 = and(_T_144, _T_146) @[axi4_to_ahb.scala 195:49] + buf_wr_en <= _T_147 @[axi4_to_ahb.scala 195:17] + node _T_148 = bits(ahb_hresp_q, 0, 0) @[axi4_to_ahb.scala 196:45] + node _T_149 = and(master_valid, master_ready) @[axi4_to_ahb.scala 196:82] + node _T_150 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 196:110] + node _T_151 = eq(_T_150, UInt<1>("h00")) @[axi4_to_ahb.scala 196:117] + node _T_152 = and(_T_149, _T_151) @[axi4_to_ahb.scala 196:97] + node _T_153 = bits(_T_152, 0, 0) @[axi4_to_ahb.scala 196:138] + node _T_154 = mux(_T_153, UInt<3>("h06"), UInt<3>("h03")) @[axi4_to_ahb.scala 196:67] + node _T_155 = mux(_T_148, UInt<3>("h07"), _T_154) @[axi4_to_ahb.scala 196:26] + buf_nxtstate <= _T_155 @[axi4_to_ahb.scala 196:20] + node _T_156 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 197:37] + buf_state_en <= _T_156 @[axi4_to_ahb.scala 197:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 198:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 199:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 200:23] + node _T_157 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 201:41] + node _T_158 = and(buf_state_en, _T_157) @[axi4_to_ahb.scala 201:39] + slave_valid_pre <= _T_158 @[axi4_to_ahb.scala 201:23] + node _T_159 = eq(master_valid, UInt<1>("h00")) @[axi4_to_ahb.scala 202:34] + node _T_160 = and(buf_state_en, _T_159) @[axi4_to_ahb.scala 202:32] + cmd_done <= _T_160 @[axi4_to_ahb.scala 202:16] + node _T_161 = and(master_ready, master_valid) @[axi4_to_ahb.scala 203:33] + node _T_162 = eq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 203:64] + node _T_163 = and(_T_161, _T_162) @[axi4_to_ahb.scala 203:48] + node _T_164 = and(_T_163, buf_state_en) @[axi4_to_ahb.scala 203:79] + bypass_en <= _T_164 @[axi4_to_ahb.scala 203:17] + node _T_165 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 204:47] + node _T_166 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 204:62] + node _T_167 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 204:78] + node _T_168 = mux(_T_165, _T_166, _T_167) @[axi4_to_ahb.scala 204:30] + buf_cmd_byte_ptr <= _T_168 @[axi4_to_ahb.scala 204:24] + node _T_169 = neq(buf_nxtstate, UInt<3>("h06")) @[axi4_to_ahb.scala 205:63] + node _T_170 = and(_T_169, buf_state_en) @[axi4_to_ahb.scala 205:78] + node _T_171 = eq(_T_170, UInt<1>("h00")) @[axi4_to_ahb.scala 205:47] + node _T_172 = bits(_T_171, 0, 0) @[Bitwise.scala 72:15] + node _T_173 = mux(_T_172, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_174 = and(UInt<2>("h02"), _T_173) @[axi4_to_ahb.scala 205:36] + io.ahb.out.htrans <= _T_174 @[axi4_to_ahb.scala 205:25] + slvbuf_wr_en <= buf_wr_en @[axi4_to_ahb.scala 206:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_175 = eq(UInt<3>("h07"), buf_state) @[Conditional.scala 37:30] + when _T_175 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h03") @[axi4_to_ahb.scala 210:20] + node _T_176 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 211:51] + node _T_177 = neq(_T_176, UInt<1>("h00")) @[axi4_to_ahb.scala 211:58] + node _T_178 = and(ahb_hready_q, _T_177) @[axi4_to_ahb.scala 211:36] + node _T_179 = eq(ahb_hwrite_q, UInt<1>("h00")) @[axi4_to_ahb.scala 211:72] + node _T_180 = and(_T_178, _T_179) @[axi4_to_ahb.scala 211:70] + buf_state_en <= _T_180 @[axi4_to_ahb.scala 211:20] + slave_valid_pre <= buf_state_en @[axi4_to_ahb.scala 212:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 213:20] + node _T_181 = bits(buf_addr, 2, 0) @[axi4_to_ahb.scala 214:35] + buf_cmd_byte_ptr <= _T_181 @[axi4_to_ahb.scala 214:24] + node _T_182 = eq(buf_state_en, UInt<1>("h00")) @[axi4_to_ahb.scala 215:51] + node _T_183 = bits(_T_182, 0, 0) @[Bitwise.scala 72:15] + node _T_184 = mux(_T_183, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_185 = and(UInt<2>("h02"), _T_184) @[axi4_to_ahb.scala 215:41] + io.ahb.out.htrans <= _T_185 @[axi4_to_ahb.scala 215:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_186 = eq(UInt<3>("h03"), buf_state) @[Conditional.scala 37:30] + when _T_186 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h05") @[axi4_to_ahb.scala 219:20] + node _T_187 = or(ahb_hready_q, ahb_hresp_q) @[axi4_to_ahb.scala 220:37] + buf_state_en <= _T_187 @[axi4_to_ahb.scala 220:20] + buf_data_wr_en <= buf_state_en @[axi4_to_ahb.scala 221:22] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 222:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 223:23] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 224:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_188 = eq(UInt<3>("h02"), buf_state) @[Conditional.scala 37:30] + when _T_188 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h04") @[axi4_to_ahb.scala 228:20] + node _T_189 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 229:33] + node _T_190 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 229:63] + node _T_191 = neq(_T_190, UInt<1>("h00")) @[axi4_to_ahb.scala 229:70] + node _T_192 = and(_T_189, _T_191) @[axi4_to_ahb.scala 229:48] + trxn_done <= _T_192 @[axi4_to_ahb.scala 229:17] + buf_state_en <= trxn_done @[axi4_to_ahb.scala 230:20] + buf_cmd_byte_ptr_en <= buf_state_en @[axi4_to_ahb.scala 231:27] + slvbuf_wr_en <= buf_state_en @[axi4_to_ahb.scala 232:20] + node _T_193 = bits(trxn_done, 0, 0) @[axi4_to_ahb.scala 233:47] + node _T_194 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 233:85] + node _T_195 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 233:103] + node _T_196 = add(_T_194, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_197 = tail(_T_196, 1) @[axi4_to_ahb.scala 135:52] + node _T_198 = mux(UInt<1>("h01"), _T_197, _T_194) @[axi4_to_ahb.scala 135:24] + node _T_199 = bits(_T_195, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_200 = geq(UInt<1>("h00"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_201 = and(_T_199, _T_200) @[axi4_to_ahb.scala 136:48] + node _T_202 = bits(_T_195, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_203 = geq(UInt<1>("h01"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_204 = and(_T_202, _T_203) @[axi4_to_ahb.scala 136:48] + node _T_205 = bits(_T_195, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_206 = geq(UInt<2>("h02"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_207 = and(_T_205, _T_206) @[axi4_to_ahb.scala 136:48] + node _T_208 = bits(_T_195, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_209 = geq(UInt<2>("h03"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_210 = and(_T_208, _T_209) @[axi4_to_ahb.scala 136:48] + node _T_211 = bits(_T_195, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_212 = geq(UInt<3>("h04"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_213 = and(_T_211, _T_212) @[axi4_to_ahb.scala 136:48] + node _T_214 = bits(_T_195, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_215 = geq(UInt<3>("h05"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_216 = and(_T_214, _T_215) @[axi4_to_ahb.scala 136:48] + node _T_217 = bits(_T_195, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_218 = geq(UInt<3>("h06"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_219 = and(_T_217, _T_218) @[axi4_to_ahb.scala 136:48] + node _T_220 = bits(_T_195, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_221 = geq(UInt<3>("h07"), _T_198) @[axi4_to_ahb.scala 136:62] + node _T_222 = and(_T_220, _T_221) @[axi4_to_ahb.scala 136:48] + node _T_223 = mux(_T_222, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_224 = mux(_T_219, UInt<3>("h06"), _T_223) @[Mux.scala 98:16] + node _T_225 = mux(_T_216, UInt<3>("h05"), _T_224) @[Mux.scala 98:16] + node _T_226 = mux(_T_213, UInt<3>("h04"), _T_225) @[Mux.scala 98:16] + node _T_227 = mux(_T_210, UInt<2>("h03"), _T_226) @[Mux.scala 98:16] + node _T_228 = mux(_T_207, UInt<2>("h02"), _T_227) @[Mux.scala 98:16] + node _T_229 = mux(_T_204, UInt<1>("h01"), _T_228) @[Mux.scala 98:16] + node _T_230 = mux(_T_201, UInt<1>("h00"), _T_229) @[Mux.scala 98:16] + node _T_231 = mux(_T_193, _T_230, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 233:30] + buf_cmd_byte_ptr <= _T_231 @[axi4_to_ahb.scala 233:24] + node _T_232 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 234:65] + node _T_233 = or(buf_aligned, _T_232) @[axi4_to_ahb.scala 234:44] + node _T_234 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 234:127] + node _T_235 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 234:145] + node _T_236 = add(_T_234, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_237 = tail(_T_236, 1) @[axi4_to_ahb.scala 135:52] + node _T_238 = mux(UInt<1>("h01"), _T_237, _T_234) @[axi4_to_ahb.scala 135:24] + node _T_239 = bits(_T_235, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_240 = geq(UInt<1>("h00"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_241 = and(_T_239, _T_240) @[axi4_to_ahb.scala 136:48] + node _T_242 = bits(_T_235, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_243 = geq(UInt<1>("h01"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_244 = and(_T_242, _T_243) @[axi4_to_ahb.scala 136:48] + node _T_245 = bits(_T_235, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_246 = geq(UInt<2>("h02"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_247 = and(_T_245, _T_246) @[axi4_to_ahb.scala 136:48] + node _T_248 = bits(_T_235, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_249 = geq(UInt<2>("h03"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_250 = and(_T_248, _T_249) @[axi4_to_ahb.scala 136:48] + node _T_251 = bits(_T_235, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_252 = geq(UInt<3>("h04"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_253 = and(_T_251, _T_252) @[axi4_to_ahb.scala 136:48] + node _T_254 = bits(_T_235, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_255 = geq(UInt<3>("h05"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_256 = and(_T_254, _T_255) @[axi4_to_ahb.scala 136:48] + node _T_257 = bits(_T_235, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_258 = geq(UInt<3>("h06"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_259 = and(_T_257, _T_258) @[axi4_to_ahb.scala 136:48] + node _T_260 = bits(_T_235, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_261 = geq(UInt<3>("h07"), _T_238) @[axi4_to_ahb.scala 136:62] + node _T_262 = and(_T_260, _T_261) @[axi4_to_ahb.scala 136:48] + node _T_263 = mux(_T_262, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_264 = mux(_T_259, UInt<3>("h06"), _T_263) @[Mux.scala 98:16] + node _T_265 = mux(_T_256, UInt<3>("h05"), _T_264) @[Mux.scala 98:16] + node _T_266 = mux(_T_253, UInt<3>("h04"), _T_265) @[Mux.scala 98:16] + node _T_267 = mux(_T_250, UInt<2>("h03"), _T_266) @[Mux.scala 98:16] + node _T_268 = mux(_T_247, UInt<2>("h02"), _T_267) @[Mux.scala 98:16] + node _T_269 = mux(_T_244, UInt<1>("h01"), _T_268) @[Mux.scala 98:16] + node _T_270 = mux(_T_241, UInt<1>("h00"), _T_269) @[Mux.scala 98:16] + node _T_271 = dshr(buf_byteen, _T_270) @[axi4_to_ahb.scala 234:92] + node _T_272 = bits(_T_271, 0, 0) @[axi4_to_ahb.scala 234:92] + node _T_273 = eq(_T_272, UInt<1>("h00")) @[axi4_to_ahb.scala 234:163] + node _T_274 = or(_T_233, _T_273) @[axi4_to_ahb.scala 234:79] + node _T_275 = and(trxn_done, _T_274) @[axi4_to_ahb.scala 234:29] + cmd_done <= _T_275 @[axi4_to_ahb.scala 234:16] + node _T_276 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 235:47] + node _T_277 = eq(_T_276, UInt<1>("h00")) @[axi4_to_ahb.scala 235:36] + node _T_278 = bits(_T_277, 0, 0) @[Bitwise.scala 72:15] + node _T_279 = mux(_T_278, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_280 = and(_T_279, UInt<2>("h02")) @[axi4_to_ahb.scala 235:61] + io.ahb.out.htrans <= _T_280 @[axi4_to_ahb.scala 235:25] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_281 = eq(UInt<3>("h04"), buf_state) @[Conditional.scala 37:30] + when _T_281 : @[Conditional.scala 39:67] + node _T_282 = and(cmd_doneQ, ahb_hready_q) @[axi4_to_ahb.scala 239:34] + node _T_283 = or(_T_282, ahb_hresp_q) @[axi4_to_ahb.scala 239:50] + buf_state_en <= _T_283 @[axi4_to_ahb.scala 239:20] + node _T_284 = eq(ahb_hresp_q, UInt<1>("h00")) @[axi4_to_ahb.scala 240:38] + node _T_285 = and(buf_state_en, _T_284) @[axi4_to_ahb.scala 240:36] + node _T_286 = and(_T_285, slave_ready) @[axi4_to_ahb.scala 240:51] + master_ready <= _T_286 @[axi4_to_ahb.scala 240:20] + node _T_287 = eq(slave_ready, UInt<1>("h00")) @[axi4_to_ahb.scala 241:42] + node _T_288 = or(ahb_hresp_q, _T_287) @[axi4_to_ahb.scala 241:40] + node _T_289 = and(master_valid, master_valid) @[axi4_to_ahb.scala 241:80] + node _T_290 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 241:111] + node _T_291 = eq(_T_290, UInt<1>("h01")) @[axi4_to_ahb.scala 241:117] + node _T_292 = bits(_T_291, 0, 0) @[axi4_to_ahb.scala 241:132] + node _T_293 = mux(_T_292, UInt<3>("h02"), UInt<3>("h01")) @[axi4_to_ahb.scala 241:99] + node _T_294 = mux(_T_289, _T_293, UInt<3>("h00")) @[axi4_to_ahb.scala 241:65] + node _T_295 = mux(_T_288, UInt<3>("h05"), _T_294) @[axi4_to_ahb.scala 241:26] + buf_nxtstate <= _T_295 @[axi4_to_ahb.scala 241:20] + slvbuf_error_in <= ahb_hresp_q @[axi4_to_ahb.scala 242:23] + slvbuf_error_en <= buf_state_en @[axi4_to_ahb.scala 243:23] + node _T_296 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 244:33] + node _T_297 = eq(_T_296, UInt<1>("h01")) @[axi4_to_ahb.scala 244:39] + buf_write_in <= _T_297 @[axi4_to_ahb.scala 244:20] + node _T_298 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 245:50] + node _T_299 = eq(buf_nxtstate, UInt<3>("h01")) @[axi4_to_ahb.scala 245:78] + node _T_300 = or(_T_298, _T_299) @[axi4_to_ahb.scala 245:62] + node _T_301 = and(buf_state_en, _T_300) @[axi4_to_ahb.scala 245:33] + buf_wr_en <= _T_301 @[axi4_to_ahb.scala 245:17] + buf_data_wr_en <= buf_wr_en @[axi4_to_ahb.scala 246:22] + node _T_302 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 247:65] + node _T_303 = neq(_T_302, UInt<1>("h00")) @[axi4_to_ahb.scala 247:71] + node _T_304 = and(ahb_hready_q, _T_303) @[axi4_to_ahb.scala 247:50] + node _T_305 = eq(buf_cmd_byte_ptrQ, UInt<3>("h07")) @[axi4_to_ahb.scala 248:29] + node _T_306 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 248:85] + node _T_307 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 248:101] + node _T_308 = add(_T_306, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_309 = tail(_T_308, 1) @[axi4_to_ahb.scala 135:52] + node _T_310 = mux(UInt<1>("h01"), _T_309, _T_306) @[axi4_to_ahb.scala 135:24] + node _T_311 = bits(_T_307, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_312 = geq(UInt<1>("h00"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_313 = and(_T_311, _T_312) @[axi4_to_ahb.scala 136:48] + node _T_314 = bits(_T_307, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_315 = geq(UInt<1>("h01"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_316 = and(_T_314, _T_315) @[axi4_to_ahb.scala 136:48] + node _T_317 = bits(_T_307, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_318 = geq(UInt<2>("h02"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_319 = and(_T_317, _T_318) @[axi4_to_ahb.scala 136:48] + node _T_320 = bits(_T_307, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_321 = geq(UInt<2>("h03"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_322 = and(_T_320, _T_321) @[axi4_to_ahb.scala 136:48] + node _T_323 = bits(_T_307, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_324 = geq(UInt<3>("h04"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_325 = and(_T_323, _T_324) @[axi4_to_ahb.scala 136:48] + node _T_326 = bits(_T_307, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_327 = geq(UInt<3>("h05"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_328 = and(_T_326, _T_327) @[axi4_to_ahb.scala 136:48] + node _T_329 = bits(_T_307, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_330 = geq(UInt<3>("h06"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_331 = and(_T_329, _T_330) @[axi4_to_ahb.scala 136:48] + node _T_332 = bits(_T_307, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_333 = geq(UInt<3>("h07"), _T_310) @[axi4_to_ahb.scala 136:62] + node _T_334 = and(_T_332, _T_333) @[axi4_to_ahb.scala 136:48] + node _T_335 = mux(_T_334, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_336 = mux(_T_331, UInt<3>("h06"), _T_335) @[Mux.scala 98:16] + node _T_337 = mux(_T_328, UInt<3>("h05"), _T_336) @[Mux.scala 98:16] + node _T_338 = mux(_T_325, UInt<3>("h04"), _T_337) @[Mux.scala 98:16] + node _T_339 = mux(_T_322, UInt<2>("h03"), _T_338) @[Mux.scala 98:16] + node _T_340 = mux(_T_319, UInt<2>("h02"), _T_339) @[Mux.scala 98:16] + node _T_341 = mux(_T_316, UInt<1>("h01"), _T_340) @[Mux.scala 98:16] + node _T_342 = mux(_T_313, UInt<1>("h00"), _T_341) @[Mux.scala 98:16] + node _T_343 = dshr(buf_byteen, _T_342) @[axi4_to_ahb.scala 248:51] + node _T_344 = bits(_T_343, 0, 0) @[axi4_to_ahb.scala 248:51] + node _T_345 = eq(_T_344, UInt<1>("h00")) @[axi4_to_ahb.scala 248:116] + node _T_346 = or(_T_305, _T_345) @[axi4_to_ahb.scala 248:38] + node _T_347 = and(_T_304, _T_346) @[axi4_to_ahb.scala 247:80] + node _T_348 = or(ahb_hresp_q, _T_347) @[axi4_to_ahb.scala 247:34] + cmd_done <= _T_348 @[axi4_to_ahb.scala 247:16] + node _T_349 = and(buf_state_en, buf_write_in) @[axi4_to_ahb.scala 249:33] + node _T_350 = eq(buf_nxtstate, UInt<3>("h02")) @[axi4_to_ahb.scala 249:64] + node _T_351 = and(_T_349, _T_350) @[axi4_to_ahb.scala 249:48] + bypass_en <= _T_351 @[axi4_to_ahb.scala 249:17] + node _T_352 = or(cmd_done, cmd_doneQ) @[axi4_to_ahb.scala 250:48] + node _T_353 = eq(_T_352, UInt<1>("h00")) @[axi4_to_ahb.scala 250:37] + node _T_354 = or(_T_353, bypass_en) @[axi4_to_ahb.scala 250:61] + node _T_355 = bits(_T_354, 0, 0) @[Bitwise.scala 72:15] + node _T_356 = mux(_T_355, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_357 = and(_T_356, UInt<2>("h02")) @[axi4_to_ahb.scala 250:75] + io.ahb.out.htrans <= _T_357 @[axi4_to_ahb.scala 250:25] + node _T_358 = neq(buf_nxtstate, UInt<3>("h05")) @[axi4_to_ahb.scala 251:55] + node _T_359 = and(buf_state_en, _T_358) @[axi4_to_ahb.scala 251:39] + slave_valid_pre <= _T_359 @[axi4_to_ahb.scala 251:23] + node _T_360 = and(ahb_hready_q, ahb_hwrite_q) @[axi4_to_ahb.scala 252:33] + node _T_361 = bits(ahb_htrans_q, 1, 0) @[axi4_to_ahb.scala 252:63] + node _T_362 = neq(_T_361, UInt<1>("h00")) @[axi4_to_ahb.scala 252:69] + node _T_363 = and(_T_360, _T_362) @[axi4_to_ahb.scala 252:48] + trxn_done <= _T_363 @[axi4_to_ahb.scala 252:17] + node _T_364 = or(trxn_done, bypass_en) @[axi4_to_ahb.scala 253:40] + buf_cmd_byte_ptr_en <= _T_364 @[axi4_to_ahb.scala 253:27] + node _T_365 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 254:79] + node _T_366 = add(UInt<3>("h00"), UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_367 = tail(_T_366, 1) @[axi4_to_ahb.scala 135:52] + node _T_368 = mux(UInt<1>("h00"), _T_367, UInt<3>("h00")) @[axi4_to_ahb.scala 135:24] + node _T_369 = bits(_T_365, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_370 = geq(UInt<1>("h00"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_371 = and(_T_369, _T_370) @[axi4_to_ahb.scala 136:48] + node _T_372 = bits(_T_365, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_373 = geq(UInt<1>("h01"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_374 = and(_T_372, _T_373) @[axi4_to_ahb.scala 136:48] + node _T_375 = bits(_T_365, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_376 = geq(UInt<2>("h02"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_377 = and(_T_375, _T_376) @[axi4_to_ahb.scala 136:48] + node _T_378 = bits(_T_365, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_379 = geq(UInt<2>("h03"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_380 = and(_T_378, _T_379) @[axi4_to_ahb.scala 136:48] + node _T_381 = bits(_T_365, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_382 = geq(UInt<3>("h04"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_383 = and(_T_381, _T_382) @[axi4_to_ahb.scala 136:48] + node _T_384 = bits(_T_365, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_385 = geq(UInt<3>("h05"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_386 = and(_T_384, _T_385) @[axi4_to_ahb.scala 136:48] + node _T_387 = bits(_T_365, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_388 = geq(UInt<3>("h06"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_389 = and(_T_387, _T_388) @[axi4_to_ahb.scala 136:48] + node _T_390 = bits(_T_365, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_391 = geq(UInt<3>("h07"), _T_368) @[axi4_to_ahb.scala 136:62] + node _T_392 = and(_T_390, _T_391) @[axi4_to_ahb.scala 136:48] + node _T_393 = mux(_T_392, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_394 = mux(_T_389, UInt<3>("h06"), _T_393) @[Mux.scala 98:16] + node _T_395 = mux(_T_386, UInt<3>("h05"), _T_394) @[Mux.scala 98:16] + node _T_396 = mux(_T_383, UInt<3>("h04"), _T_395) @[Mux.scala 98:16] + node _T_397 = mux(_T_380, UInt<2>("h03"), _T_396) @[Mux.scala 98:16] + node _T_398 = mux(_T_377, UInt<2>("h02"), _T_397) @[Mux.scala 98:16] + node _T_399 = mux(_T_374, UInt<1>("h01"), _T_398) @[Mux.scala 98:16] + node _T_400 = mux(_T_371, UInt<1>("h00"), _T_399) @[Mux.scala 98:16] + node _T_401 = bits(buf_cmd_byte_ptrQ, 2, 0) @[axi4_to_ahb.scala 254:141] + node _T_402 = bits(buf_byteen, 7, 0) @[axi4_to_ahb.scala 254:157] + node _T_403 = add(_T_401, UInt<1>("h01")) @[axi4_to_ahb.scala 135:52] + node _T_404 = tail(_T_403, 1) @[axi4_to_ahb.scala 135:52] + node _T_405 = mux(UInt<1>("h01"), _T_404, _T_401) @[axi4_to_ahb.scala 135:24] + node _T_406 = bits(_T_402, 0, 0) @[axi4_to_ahb.scala 136:44] + node _T_407 = geq(UInt<1>("h00"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_408 = and(_T_406, _T_407) @[axi4_to_ahb.scala 136:48] + node _T_409 = bits(_T_402, 1, 1) @[axi4_to_ahb.scala 136:44] + node _T_410 = geq(UInt<1>("h01"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_411 = and(_T_409, _T_410) @[axi4_to_ahb.scala 136:48] + node _T_412 = bits(_T_402, 2, 2) @[axi4_to_ahb.scala 136:44] + node _T_413 = geq(UInt<2>("h02"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_414 = and(_T_412, _T_413) @[axi4_to_ahb.scala 136:48] + node _T_415 = bits(_T_402, 3, 3) @[axi4_to_ahb.scala 136:44] + node _T_416 = geq(UInt<2>("h03"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_417 = and(_T_415, _T_416) @[axi4_to_ahb.scala 136:48] + node _T_418 = bits(_T_402, 4, 4) @[axi4_to_ahb.scala 136:44] + node _T_419 = geq(UInt<3>("h04"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_420 = and(_T_418, _T_419) @[axi4_to_ahb.scala 136:48] + node _T_421 = bits(_T_402, 5, 5) @[axi4_to_ahb.scala 136:44] + node _T_422 = geq(UInt<3>("h05"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_423 = and(_T_421, _T_422) @[axi4_to_ahb.scala 136:48] + node _T_424 = bits(_T_402, 6, 6) @[axi4_to_ahb.scala 136:44] + node _T_425 = geq(UInt<3>("h06"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_426 = and(_T_424, _T_425) @[axi4_to_ahb.scala 136:48] + node _T_427 = bits(_T_402, 7, 7) @[axi4_to_ahb.scala 136:44] + node _T_428 = geq(UInt<3>("h07"), _T_405) @[axi4_to_ahb.scala 136:62] + node _T_429 = and(_T_427, _T_428) @[axi4_to_ahb.scala 136:48] + node _T_430 = mux(_T_429, UInt<3>("h07"), UInt<3>("h07")) @[Mux.scala 98:16] + node _T_431 = mux(_T_426, UInt<3>("h06"), _T_430) @[Mux.scala 98:16] + node _T_432 = mux(_T_423, UInt<3>("h05"), _T_431) @[Mux.scala 98:16] + node _T_433 = mux(_T_420, UInt<3>("h04"), _T_432) @[Mux.scala 98:16] + node _T_434 = mux(_T_417, UInt<2>("h03"), _T_433) @[Mux.scala 98:16] + node _T_435 = mux(_T_414, UInt<2>("h02"), _T_434) @[Mux.scala 98:16] + node _T_436 = mux(_T_411, UInt<1>("h01"), _T_435) @[Mux.scala 98:16] + node _T_437 = mux(_T_408, UInt<1>("h00"), _T_436) @[Mux.scala 98:16] + node _T_438 = mux(trxn_done, _T_437, buf_cmd_byte_ptrQ) @[axi4_to_ahb.scala 254:97] + node _T_439 = mux(bypass_en, _T_400, _T_438) @[axi4_to_ahb.scala 254:30] + buf_cmd_byte_ptr <= _T_439 @[axi4_to_ahb.scala 254:24] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_440 = eq(UInt<3>("h05"), buf_state) @[Conditional.scala 37:30] + when _T_440 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<3>("h00") @[axi4_to_ahb.scala 257:20] + buf_state_en <= slave_ready @[axi4_to_ahb.scala 258:20] + slvbuf_error_en <= UInt<1>("h01") @[axi4_to_ahb.scala 259:23] + slave_valid_pre <= UInt<1>("h01") @[axi4_to_ahb.scala 260:23] + skip @[Conditional.scala 39:67] + cmd_done_rst <= slave_valid_pre @[axi4_to_ahb.scala 264:16] + node _T_441 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 265:33] + node _T_442 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 265:73] + node _T_443 = eq(_T_442, UInt<1>("h01")) @[axi4_to_ahb.scala 265:80] + node _T_444 = and(buf_aligned_in, _T_443) @[axi4_to_ahb.scala 265:60] + node _T_445 = bits(_T_444, 0, 0) @[axi4_to_ahb.scala 265:100] + node _T_446 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 265:132] + node _T_447 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:50] + node _T_448 = eq(_T_447, UInt<8>("h0ff")) @[axi4_to_ahb.scala 127:57] + node _T_449 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:81] + node _T_450 = eq(_T_449, UInt<8>("h0f")) @[axi4_to_ahb.scala 127:88] + node _T_451 = or(_T_448, _T_450) @[axi4_to_ahb.scala 127:70] + node _T_452 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 127:117] + node _T_453 = eq(_T_452, UInt<8>("h03")) @[axi4_to_ahb.scala 127:124] + node _T_454 = or(_T_451, _T_453) @[axi4_to_ahb.scala 127:106] + node _T_455 = bits(_T_454, 0, 0) @[Bitwise.scala 72:15] + node _T_456 = mux(_T_455, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_457 = and(UInt<3>("h00"), _T_456) @[axi4_to_ahb.scala 127:29] + node _T_458 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 128:35] + node _T_459 = eq(_T_458, UInt<8>("h0c")) @[axi4_to_ahb.scala 128:42] + node _T_460 = bits(_T_459, 0, 0) @[Bitwise.scala 72:15] + node _T_461 = mux(_T_460, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_462 = and(UInt<2>("h02"), _T_461) @[axi4_to_ahb.scala 128:15] + node _T_463 = or(_T_457, _T_462) @[axi4_to_ahb.scala 127:146] + node _T_464 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:36] + node _T_465 = eq(_T_464, UInt<8>("h0f0")) @[axi4_to_ahb.scala 129:43] + node _T_466 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 129:67] + node _T_467 = eq(_T_466, UInt<8>("h03")) @[axi4_to_ahb.scala 129:74] + node _T_468 = or(_T_465, _T_467) @[axi4_to_ahb.scala 129:56] + node _T_469 = bits(_T_468, 0, 0) @[Bitwise.scala 72:15] + node _T_470 = mux(_T_469, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_471 = and(UInt<3>("h04"), _T_470) @[axi4_to_ahb.scala 129:15] + node _T_472 = or(_T_463, _T_471) @[axi4_to_ahb.scala 128:63] + node _T_473 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 130:35] + node _T_474 = eq(_T_473, UInt<8>("h0c0")) @[axi4_to_ahb.scala 130:42] + node _T_475 = bits(_T_474, 0, 0) @[Bitwise.scala 72:15] + node _T_476 = mux(_T_475, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_477 = and(UInt<3>("h06"), _T_476) @[axi4_to_ahb.scala 130:15] + node _T_478 = or(_T_472, _T_477) @[axi4_to_ahb.scala 129:96] + node _T_479 = bits(_T_446, 7, 0) @[axi4_to_ahb.scala 131:33] + node _T_480 = eq(_T_479, UInt<8>("h0c0")) @[axi4_to_ahb.scala 131:40] + node _T_481 = bits(_T_480, 0, 0) @[Bitwise.scala 72:15] + node _T_482 = mux(_T_481, UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + node _T_483 = and(UInt<3>("h06"), _T_482) @[axi4_to_ahb.scala 131:13] + node _T_484 = bits(master_addr, 2, 0) @[axi4_to_ahb.scala 265:152] + node _T_485 = mux(_T_445, _T_478, _T_484) @[axi4_to_ahb.scala 265:43] + node _T_486 = cat(_T_441, _T_485) @[Cat.scala 29:58] + buf_addr_in <= _T_486 @[axi4_to_ahb.scala 265:15] + node _T_487 = bits(master_tag, 2, 0) @[axi4_to_ahb.scala 266:27] + buf_tag_in <= _T_487 @[axi4_to_ahb.scala 266:14] + node _T_488 = bits(wrbuf_byteen, 7, 0) @[axi4_to_ahb.scala 267:32] + buf_byteen_in <= _T_488 @[axi4_to_ahb.scala 267:17] + node _T_489 = eq(buf_state, UInt<3>("h03")) @[axi4_to_ahb.scala 268:33] + node _T_490 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 268:59] + node _T_491 = bits(master_wdata, 63, 0) @[axi4_to_ahb.scala 268:80] + node _T_492 = mux(_T_489, _T_490, _T_491) @[axi4_to_ahb.scala 268:21] + buf_data_in <= _T_492 @[axi4_to_ahb.scala 268:15] + node _T_493 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:52] + node _T_494 = eq(_T_493, UInt<2>("h03")) @[axi4_to_ahb.scala 269:58] + node _T_495 = and(buf_aligned_in, _T_494) @[axi4_to_ahb.scala 269:38] + node _T_496 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 269:84] + node _T_497 = eq(_T_496, UInt<1>("h01")) @[axi4_to_ahb.scala 269:91] + node _T_498 = and(_T_495, _T_497) @[axi4_to_ahb.scala 269:71] + node _T_499 = bits(_T_498, 0, 0) @[axi4_to_ahb.scala 269:111] + node _T_500 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 269:142] + node _T_501 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 121:42] + node _T_502 = eq(_T_501, UInt<8>("h0ff")) @[axi4_to_ahb.scala 121:49] + node _T_503 = bits(_T_502, 0, 0) @[Bitwise.scala 72:15] + node _T_504 = mux(_T_503, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_505 = and(UInt<2>("h03"), _T_504) @[axi4_to_ahb.scala 121:25] + node _T_506 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:35] + node _T_507 = eq(_T_506, UInt<8>("h0f0")) @[axi4_to_ahb.scala 122:42] + node _T_508 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 122:64] + node _T_509 = eq(_T_508, UInt<8>("h0f")) @[axi4_to_ahb.scala 122:71] + node _T_510 = or(_T_507, _T_509) @[axi4_to_ahb.scala 122:55] + node _T_511 = bits(_T_510, 0, 0) @[Bitwise.scala 72:15] + node _T_512 = mux(_T_511, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_513 = and(UInt<2>("h02"), _T_512) @[axi4_to_ahb.scala 122:16] + node _T_514 = or(_T_505, _T_513) @[axi4_to_ahb.scala 121:64] + node _T_515 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:40] + node _T_516 = eq(_T_515, UInt<8>("h0c0")) @[axi4_to_ahb.scala 123:47] + node _T_517 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:69] + node _T_518 = eq(_T_517, UInt<6>("h030")) @[axi4_to_ahb.scala 123:76] + node _T_519 = or(_T_516, _T_518) @[axi4_to_ahb.scala 123:60] + node _T_520 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:98] + node _T_521 = eq(_T_520, UInt<8>("h0c")) @[axi4_to_ahb.scala 123:105] + node _T_522 = or(_T_519, _T_521) @[axi4_to_ahb.scala 123:89] + node _T_523 = bits(_T_500, 7, 0) @[axi4_to_ahb.scala 123:132] + node _T_524 = eq(_T_523, UInt<8>("h03")) @[axi4_to_ahb.scala 123:139] + node _T_525 = or(_T_522, _T_524) @[axi4_to_ahb.scala 123:123] + node _T_526 = bits(_T_525, 0, 0) @[Bitwise.scala 72:15] + node _T_527 = mux(_T_526, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_528 = and(UInt<2>("h01"), _T_527) @[axi4_to_ahb.scala 123:21] + node _T_529 = or(_T_514, _T_528) @[axi4_to_ahb.scala 122:93] + node _T_530 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 269:161] + node _T_531 = mux(_T_499, _T_529, _T_530) @[axi4_to_ahb.scala 269:21] + buf_size_in <= _T_531 @[axi4_to_ahb.scala 269:15] + node _T_532 = bits(master_opc, 2, 0) @[axi4_to_ahb.scala 270:32] + node _T_533 = eq(_T_532, UInt<1>("h00")) @[axi4_to_ahb.scala 270:39] + node _T_534 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:17] + node _T_535 = eq(_T_534, UInt<1>("h00")) @[axi4_to_ahb.scala 271:24] + node _T_536 = or(_T_533, _T_535) @[axi4_to_ahb.scala 270:48] + node _T_537 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:47] + node _T_538 = eq(_T_537, UInt<2>("h01")) @[axi4_to_ahb.scala 271:54] + node _T_539 = or(_T_536, _T_538) @[axi4_to_ahb.scala 271:33] + node _T_540 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 271:86] + node _T_541 = eq(_T_540, UInt<2>("h02")) @[axi4_to_ahb.scala 271:93] + node _T_542 = or(_T_539, _T_541) @[axi4_to_ahb.scala 271:72] + node _T_543 = bits(master_size, 1, 0) @[axi4_to_ahb.scala 272:18] + node _T_544 = eq(_T_543, UInt<2>("h03")) @[axi4_to_ahb.scala 272:25] + node _T_545 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:55] + node _T_546 = eq(_T_545, UInt<2>("h03")) @[axi4_to_ahb.scala 272:62] + node _T_547 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:90] + node _T_548 = eq(_T_547, UInt<4>("h0c")) @[axi4_to_ahb.scala 272:97] + node _T_549 = or(_T_546, _T_548) @[axi4_to_ahb.scala 272:74] + node _T_550 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:125] + node _T_551 = eq(_T_550, UInt<6>("h030")) @[axi4_to_ahb.scala 272:132] + node _T_552 = or(_T_549, _T_551) @[axi4_to_ahb.scala 272:109] + node _T_553 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 272:161] + node _T_554 = eq(_T_553, UInt<8>("h0c0")) @[axi4_to_ahb.scala 272:168] + node _T_555 = or(_T_552, _T_554) @[axi4_to_ahb.scala 272:145] + node _T_556 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:21] + node _T_557 = eq(_T_556, UInt<4>("h0f")) @[axi4_to_ahb.scala 273:28] + node _T_558 = or(_T_555, _T_557) @[axi4_to_ahb.scala 272:181] + node _T_559 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:56] + node _T_560 = eq(_T_559, UInt<8>("h0f0")) @[axi4_to_ahb.scala 273:63] + node _T_561 = or(_T_558, _T_560) @[axi4_to_ahb.scala 273:40] + node _T_562 = bits(master_byteen, 7, 0) @[axi4_to_ahb.scala 273:92] + node _T_563 = eq(_T_562, UInt<8>("h0ff")) @[axi4_to_ahb.scala 273:99] + node _T_564 = or(_T_561, _T_563) @[axi4_to_ahb.scala 273:76] + node _T_565 = and(_T_544, _T_564) @[axi4_to_ahb.scala 272:38] + node _T_566 = or(_T_542, _T_565) @[axi4_to_ahb.scala 271:106] + buf_aligned_in <= _T_566 @[axi4_to_ahb.scala 270:18] + node _T_567 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 275:43] + node _T_568 = bits(master_addr, 31, 3) @[axi4_to_ahb.scala 275:62] + node _T_569 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:87] + node _T_570 = cat(_T_568, _T_569) @[Cat.scala 29:58] + node _T_571 = bits(buf_addr, 31, 3) @[axi4_to_ahb.scala 275:108] + node _T_572 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 275:133] + node _T_573 = cat(_T_571, _T_572) @[Cat.scala 29:58] + node _T_574 = mux(_T_567, _T_570, _T_573) @[axi4_to_ahb.scala 275:26] + io.ahb.out.haddr <= _T_574 @[axi4_to_ahb.scala 275:20] + node _T_575 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 276:43] + node _T_576 = bits(buf_aligned_in, 0, 0) @[Bitwise.scala 72:15] + node _T_577 = mux(_T_576, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_578 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 276:94] + node _T_579 = and(_T_577, _T_578) @[axi4_to_ahb.scala 276:81] + node _T_580 = cat(UInt<1>("h00"), _T_579) @[Cat.scala 29:58] + node _T_581 = bits(buf_aligned, 0, 0) @[Bitwise.scala 72:15] + node _T_582 = mux(_T_581, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_583 = bits(buf_size, 1, 0) @[axi4_to_ahb.scala 276:148] + node _T_584 = and(_T_582, _T_583) @[axi4_to_ahb.scala 276:138] + node _T_585 = cat(UInt<1>("h00"), _T_584) @[Cat.scala 29:58] + node _T_586 = mux(_T_575, _T_580, _T_585) @[axi4_to_ahb.scala 276:26] + io.ahb.out.hsize <= _T_586 @[axi4_to_ahb.scala 276:20] + io.ahb.out.hburst <= UInt<1>("h00") @[axi4_to_ahb.scala 278:21] + io.ahb.out.hmastlock <= UInt<1>("h00") @[axi4_to_ahb.scala 279:24] + node _T_587 = bits(io.axi.ar.bits.prot, 2, 2) @[axi4_to_ahb.scala 280:57] + node _T_588 = eq(_T_587, UInt<1>("h00")) @[axi4_to_ahb.scala 280:37] + node _T_589 = cat(UInt<1>("h01"), _T_588) @[Cat.scala 29:58] + io.ahb.out.hprot <= _T_589 @[axi4_to_ahb.scala 280:20] + node _T_590 = bits(bypass_en, 0, 0) @[axi4_to_ahb.scala 281:44] + node _T_591 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 281:59] + node _T_592 = eq(_T_591, UInt<1>("h01")) @[axi4_to_ahb.scala 281:66] + node _T_593 = mux(_T_590, _T_592, buf_write) @[axi4_to_ahb.scala 281:27] + io.ahb.out.hwrite <= _T_593 @[axi4_to_ahb.scala 281:21] + node _T_594 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 282:32] + io.ahb.out.hwdata <= _T_594 @[axi4_to_ahb.scala 282:21] + slave_valid <= slave_valid_pre @[axi4_to_ahb.scala 284:15] + node _T_595 = bits(slvbuf_write, 0, 0) @[axi4_to_ahb.scala 285:43] + node _T_596 = mux(_T_595, UInt<2>("h03"), UInt<1>("h00")) @[axi4_to_ahb.scala 285:23] + node _T_597 = bits(slvbuf_error, 0, 0) @[Bitwise.scala 72:15] + node _T_598 = mux(_T_597, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_599 = and(_T_598, UInt<2>("h02")) @[axi4_to_ahb.scala 285:88] + node _T_600 = cat(_T_596, _T_599) @[Cat.scala 29:58] + slave_opc <= _T_600 @[axi4_to_ahb.scala 285:13] + node _T_601 = bits(slvbuf_error, 0, 0) @[axi4_to_ahb.scala 286:41] + node _T_602 = bits(last_bus_addr, 31, 0) @[axi4_to_ahb.scala 286:66] + node _T_603 = cat(_T_602, _T_602) @[Cat.scala 29:58] + node _T_604 = eq(buf_state, UInt<3>("h05")) @[axi4_to_ahb.scala 286:91] + node _T_605 = bits(buf_data, 63, 0) @[axi4_to_ahb.scala 286:110] + node _T_606 = bits(ahb_hrdata_q, 63, 0) @[axi4_to_ahb.scala 286:131] + node _T_607 = mux(_T_604, _T_605, _T_606) @[axi4_to_ahb.scala 286:79] + node _T_608 = mux(_T_601, _T_603, _T_607) @[axi4_to_ahb.scala 286:21] + slave_rdata <= _T_608 @[axi4_to_ahb.scala 286:15] + node _T_609 = bits(slvbuf_tag, 2, 0) @[axi4_to_ahb.scala 287:26] + slave_tag <= _T_609 @[axi4_to_ahb.scala 287:13] + node _T_610 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 289:37] + node _T_611 = neq(_T_610, UInt<1>("h00")) @[axi4_to_ahb.scala 289:44] + node _T_612 = and(_T_611, io.ahb.in.hready) @[axi4_to_ahb.scala 289:56] + node _T_613 = and(_T_612, io.ahb.out.hwrite) @[axi4_to_ahb.scala 289:75] + last_addr_en <= _T_613 @[axi4_to_ahb.scala 289:16] + node _T_614 = and(io.axi.aw.valid, io.axi.aw.ready) @[axi4_to_ahb.scala 291:31] + node _T_615 = and(_T_614, master_ready) @[axi4_to_ahb.scala 291:49] + wrbuf_en <= _T_615 @[axi4_to_ahb.scala 291:12] + node _T_616 = and(io.axi.w.valid, io.axi.w.ready) @[axi4_to_ahb.scala 292:35] + node _T_617 = and(_T_616, master_ready) @[axi4_to_ahb.scala 292:52] + wrbuf_data_en <= _T_617 @[axi4_to_ahb.scala 292:17] + node _T_618 = and(master_valid, master_ready) @[axi4_to_ahb.scala 293:34] + node _T_619 = bits(master_opc, 2, 1) @[axi4_to_ahb.scala 293:62] + node _T_620 = eq(_T_619, UInt<1>("h01")) @[axi4_to_ahb.scala 293:69] + node _T_621 = and(_T_618, _T_620) @[axi4_to_ahb.scala 293:49] + wrbuf_cmd_sent <= _T_621 @[axi4_to_ahb.scala 293:18] + node _T_622 = eq(wrbuf_en, UInt<1>("h00")) @[axi4_to_ahb.scala 294:33] + node _T_623 = and(wrbuf_cmd_sent, _T_622) @[axi4_to_ahb.scala 294:31] + wrbuf_rst <= _T_623 @[axi4_to_ahb.scala 294:13] + node _T_624 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 296:36] + node _T_625 = and(wrbuf_vld, _T_624) @[axi4_to_ahb.scala 296:34] + node _T_626 = eq(_T_625, UInt<1>("h00")) @[axi4_to_ahb.scala 296:22] + node _T_627 = and(_T_626, master_ready) @[axi4_to_ahb.scala 296:53] + io.axi.aw.ready <= _T_627 @[axi4_to_ahb.scala 296:19] + node _T_628 = eq(wrbuf_cmd_sent, UInt<1>("h00")) @[axi4_to_ahb.scala 297:40] + node _T_629 = and(wrbuf_data_vld, _T_628) @[axi4_to_ahb.scala 297:38] + node _T_630 = eq(_T_629, UInt<1>("h00")) @[axi4_to_ahb.scala 297:21] + node _T_631 = and(_T_630, master_ready) @[axi4_to_ahb.scala 297:57] + io.axi.w.ready <= _T_631 @[axi4_to_ahb.scala 297:18] + node _T_632 = and(wrbuf_vld, wrbuf_data_vld) @[axi4_to_ahb.scala 298:34] + node _T_633 = eq(_T_632, UInt<1>("h00")) @[axi4_to_ahb.scala 298:22] + node _T_634 = and(_T_633, master_ready) @[axi4_to_ahb.scala 298:52] + io.axi.ar.ready <= _T_634 @[axi4_to_ahb.scala 298:19] + io.axi.r.bits.last <= UInt<1>("h01") @[axi4_to_ahb.scala 299:22] + node _T_635 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 301:71] + node _T_636 = mux(_T_635, UInt<1>("h01"), wrbuf_vld) @[axi4_to_ahb.scala 301:55] + node _T_637 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 301:91] + node _T_638 = and(_T_636, _T_637) @[axi4_to_ahb.scala 301:89] + reg _T_639 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 301:51] + _T_639 <= _T_638 @[axi4_to_ahb.scala 301:51] + wrbuf_vld <= _T_639 @[axi4_to_ahb.scala 301:21] + node _T_640 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 302:76] + node _T_641 = mux(_T_640, UInt<1>("h01"), wrbuf_data_vld) @[axi4_to_ahb.scala 302:55] + node _T_642 = eq(wrbuf_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 302:102] + node _T_643 = and(_T_641, _T_642) @[axi4_to_ahb.scala 302:100] + reg _T_644 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 302:51] + _T_644 <= _T_643 @[axi4_to_ahb.scala 302:51] + wrbuf_data_vld <= _T_644 @[axi4_to_ahb.scala 302:21] + node _T_645 = bits(io.axi.aw.bits.id, 2, 0) @[axi4_to_ahb.scala 303:71] + node _T_646 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 303:105] + reg _T_647 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_646 : @[Reg.scala 28:19] + _T_647 <= _T_645 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_tag <= _T_647 @[axi4_to_ahb.scala 303:21] + node _T_648 = bits(io.axi.aw.bits.size, 2, 0) @[axi4_to_ahb.scala 304:73] + node _T_649 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 304:101] + reg _T_650 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_649 : @[Reg.scala 28:19] + _T_650 <= _T_648 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_size <= _T_650 @[axi4_to_ahb.scala 304:21] + node _T_651 = bits(wrbuf_en, 0, 0) @[axi4_to_ahb.scala 305:61] + inst rvclkhdr_2 of rvclkhdr_871 @[lib.scala 368:23] + rvclkhdr_2.clock <= clock + rvclkhdr_2.reset <= reset + rvclkhdr_2.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_2.io.en <= _T_651 @[lib.scala 371:17] + rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_652 : UInt, rvclkhdr_2.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_652 <= io.axi.aw.bits.addr @[lib.scala 374:16] + wrbuf_addr <= _T_652 @[axi4_to_ahb.scala 305:21] + node _T_653 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 306:65] + inst rvclkhdr_3 of rvclkhdr_872 @[lib.scala 368:23] + rvclkhdr_3.clock <= clock + rvclkhdr_3.reset <= reset + rvclkhdr_3.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_3.io.en <= _T_653 @[lib.scala 371:17] + rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_654 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_654 <= io.axi.w.bits.data @[lib.scala 374:16] + wrbuf_data <= _T_654 @[axi4_to_ahb.scala 306:21] + node _T_655 = bits(io.axi.w.bits.strb, 7, 0) @[axi4_to_ahb.scala 307:72] + node _T_656 = bits(wrbuf_data_en, 0, 0) @[axi4_to_ahb.scala 307:105] + reg _T_657 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_656 : @[Reg.scala 28:19] + _T_657 <= _T_655 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + wrbuf_byteen <= _T_657 @[axi4_to_ahb.scala 307:21] + node _T_658 = bits(io.ahb.out.haddr, 31, 0) @[axi4_to_ahb.scala 308:71] + node _T_659 = bits(last_addr_en, 0, 0) @[axi4_to_ahb.scala 308:104] + reg _T_660 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_659 : @[Reg.scala 28:19] + _T_660 <= _T_658 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + last_bus_addr <= _T_660 @[axi4_to_ahb.scala 308:21] + node _T_661 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 309:89] + reg _T_662 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_661 : @[Reg.scala 28:19] + _T_662 <= buf_write_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_write <= _T_662 @[axi4_to_ahb.scala 309:21] + node _T_663 = bits(buf_tag_in, 2, 0) @[axi4_to_ahb.scala 310:64] + node _T_664 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 310:99] + reg _T_665 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_664 : @[Reg.scala 28:19] + _T_665 <= _T_663 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_tag <= _T_665 @[axi4_to_ahb.scala 310:21] + node _T_666 = bits(buf_addr_in, 31, 0) @[axi4_to_ahb.scala 311:42] + node _T_667 = and(buf_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 311:61] + node _T_668 = bits(_T_667, 0, 0) @[axi4_to_ahb.scala 311:78] + inst rvclkhdr_4 of rvclkhdr_873 @[lib.scala 368:23] + rvclkhdr_4.clock <= clock + rvclkhdr_4.reset <= reset + rvclkhdr_4.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_4.io.en <= _T_668 @[lib.scala 371:17] + rvclkhdr_4.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_669 : UInt, rvclkhdr_4.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_669 <= _T_666 @[lib.scala 374:16] + buf_addr <= _T_669 @[axi4_to_ahb.scala 311:21] + node _T_670 = bits(buf_size_in, 1, 0) @[axi4_to_ahb.scala 312:65] + node _T_671 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 312:94] + reg _T_672 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_671 : @[Reg.scala 28:19] + _T_672 <= _T_670 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_size <= _T_672 @[axi4_to_ahb.scala 312:21] + node _T_673 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 313:91] + reg _T_674 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_673 : @[Reg.scala 28:19] + _T_674 <= buf_aligned_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_aligned <= _T_674 @[axi4_to_ahb.scala 313:21] + node _T_675 = bits(buf_byteen_in, 7, 0) @[axi4_to_ahb.scala 314:67] + node _T_676 = bits(buf_wr_en, 0, 0) @[axi4_to_ahb.scala 314:96] + reg _T_677 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_676 : @[Reg.scala 28:19] + _T_677 <= _T_675 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_byteen <= _T_677 @[axi4_to_ahb.scala 314:21] + node _T_678 = bits(buf_data_in, 63, 0) @[axi4_to_ahb.scala 315:42] + node _T_679 = and(buf_data_wr_en, io.bus_clk_en) @[axi4_to_ahb.scala 315:66] + node _T_680 = bits(_T_679, 0, 0) @[axi4_to_ahb.scala 315:89] + inst rvclkhdr_5 of rvclkhdr_874 @[lib.scala 368:23] + rvclkhdr_5.clock <= clock + rvclkhdr_5.reset <= reset + rvclkhdr_5.io.clk <= clock @[lib.scala 370:18] + rvclkhdr_5.io.en <= _T_680 @[lib.scala 371:17] + rvclkhdr_5.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_681 : UInt, rvclkhdr_5.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_681 <= _T_678 @[lib.scala 374:16] + buf_data <= _T_681 @[axi4_to_ahb.scala 315:21] + node _T_682 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 316:89] + reg _T_683 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_682 : @[Reg.scala 28:19] + _T_683 <= buf_write @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_write <= _T_683 @[axi4_to_ahb.scala 316:21] + node _T_684 = bits(buf_tag, 2, 0) @[axi4_to_ahb.scala 317:61] + node _T_685 = bits(slvbuf_wr_en, 0, 0) @[axi4_to_ahb.scala 317:99] + reg _T_686 : UInt, buf_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_685 : @[Reg.scala 28:19] + _T_686 <= _T_684 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_tag <= _T_686 @[axi4_to_ahb.scala 317:21] + node _T_687 = bits(slvbuf_error_en, 0, 0) @[axi4_to_ahb.scala 318:99] + reg _T_688 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_687 : @[Reg.scala 28:19] + _T_688 <= slvbuf_error_in @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + slvbuf_error <= _T_688 @[axi4_to_ahb.scala 318:21] + node _T_689 = bits(cmd_done, 0, 0) @[axi4_to_ahb.scala 319:72] + node _T_690 = mux(_T_689, UInt<1>("h01"), cmd_doneQ) @[axi4_to_ahb.scala 319:56] + node _T_691 = eq(cmd_done_rst, UInt<1>("h00")) @[axi4_to_ahb.scala 319:92] + node _T_692 = and(_T_690, _T_691) @[axi4_to_ahb.scala 319:90] + reg _T_693 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 319:52] + _T_693 <= _T_692 @[axi4_to_ahb.scala 319:52] + cmd_doneQ <= _T_693 @[axi4_to_ahb.scala 319:21] + node _T_694 = bits(buf_cmd_byte_ptr, 2, 0) @[axi4_to_ahb.scala 320:71] + node _T_695 = bits(buf_cmd_byte_ptr_en, 0, 0) @[axi4_to_ahb.scala 320:110] + reg _T_696 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_695 : @[Reg.scala 28:19] + _T_696 <= _T_694 @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_cmd_byte_ptrQ <= _T_696 @[axi4_to_ahb.scala 320:21] + reg _T_697 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 321:52] + _T_697 <= io.ahb.in.hready @[axi4_to_ahb.scala 321:52] + ahb_hready_q <= _T_697 @[axi4_to_ahb.scala 321:21] + node _T_698 = bits(io.ahb.out.htrans, 1, 0) @[axi4_to_ahb.scala 322:70] + reg _T_699 : UInt, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 322:52] + _T_699 <= _T_698 @[axi4_to_ahb.scala 322:52] + ahb_htrans_q <= _T_699 @[axi4_to_ahb.scala 322:21] + reg _T_700 : UInt<1>, ahbm_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 323:57] + _T_700 <= io.ahb.out.hwrite @[axi4_to_ahb.scala 323:57] + ahb_hwrite_q <= _T_700 @[axi4_to_ahb.scala 323:21] + reg _T_701 : UInt<1>, ahbm_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 324:52] + _T_701 <= io.ahb.in.hresp @[axi4_to_ahb.scala 324:52] + ahb_hresp_q <= _T_701 @[axi4_to_ahb.scala 324:21] + node _T_702 = bits(io.ahb.in.hrdata, 63, 0) @[axi4_to_ahb.scala 325:74] + reg _T_703 : UInt, ahbm_data_clk with : (reset => (reset, UInt<1>("h00"))) @[axi4_to_ahb.scala 325:57] + _T_703 <= _T_702 @[axi4_to_ahb.scala 325:57] + ahb_hrdata_q <= _T_703 @[axi4_to_ahb.scala 325:21] + node _T_704 = or(buf_wr_en, slvbuf_wr_en) @[axi4_to_ahb.scala 327:43] + node _T_705 = or(_T_704, io.clk_override) @[axi4_to_ahb.scala 327:58] + node _T_706 = and(io.bus_clk_en, _T_705) @[axi4_to_ahb.scala 327:30] + buf_clken <= _T_706 @[axi4_to_ahb.scala 327:13] + node _T_707 = bits(io.ahb.out.htrans, 1, 1) @[axi4_to_ahb.scala 328:76] + node _T_708 = and(io.ahb.in.hready, _T_707) @[axi4_to_ahb.scala 328:57] + node _T_709 = or(_T_708, io.clk_override) @[axi4_to_ahb.scala 328:81] + node _T_710 = and(io.bus_clk_en, _T_709) @[axi4_to_ahb.scala 328:36] + ahbm_addr_clken <= _T_710 @[axi4_to_ahb.scala 328:19] + node _T_711 = neq(buf_state, UInt<3>("h00")) @[axi4_to_ahb.scala 329:50] + node _T_712 = or(_T_711, io.clk_override) @[axi4_to_ahb.scala 329:60] + node _T_713 = and(io.bus_clk_en, _T_712) @[axi4_to_ahb.scala 329:36] + ahbm_data_clken <= _T_713 @[axi4_to_ahb.scala 329:19] + inst rvclkhdr_6 of rvclkhdr_875 @[lib.scala 343:22] + rvclkhdr_6.clock <= clock + rvclkhdr_6.reset <= reset + rvclkhdr_6.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_6.io.en <= buf_clken @[lib.scala 345:16] + rvclkhdr_6.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + buf_clk <= rvclkhdr_6.io.l1clk @[axi4_to_ahb.scala 332:12] + inst rvclkhdr_7 of rvclkhdr_876 @[lib.scala 343:22] + rvclkhdr_7.clock <= clock + rvclkhdr_7.reset <= reset + rvclkhdr_7.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_7.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr_7.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_clk <= rvclkhdr_7.io.l1clk @[axi4_to_ahb.scala 333:12] + inst rvclkhdr_8 of rvclkhdr_877 @[lib.scala 343:22] + rvclkhdr_8.clock <= clock + rvclkhdr_8.reset <= reset + rvclkhdr_8.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_8.io.en <= ahbm_addr_clken @[lib.scala 345:16] + rvclkhdr_8.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_addr_clk <= rvclkhdr_8.io.l1clk @[axi4_to_ahb.scala 334:17] + inst rvclkhdr_9 of rvclkhdr_878 @[lib.scala 343:22] + rvclkhdr_9.clock <= clock + rvclkhdr_9.reset <= reset + rvclkhdr_9.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_9.io.en <= ahbm_data_clken @[lib.scala 345:16] + rvclkhdr_9.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahbm_data_clk <= rvclkhdr_9.io.l1clk @[axi4_to_ahb.scala 335:17] + + extmodule gated_latch_879 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_879 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_879 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_880 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_880 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_880 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_881 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_881 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_881 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_882 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_882 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_882 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_883 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_883 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_883 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + extmodule gated_latch_884 : + output Q : Clock + input CK : Clock + input EN : UInt<1> + input SE : UInt<1> + + defname = gated_latch + + + module rvclkhdr_884 : + input clock : Clock + input reset : Reset + output io : {l1clk : Clock, flip clk : Clock, flip en : UInt<1>, flip scan_mode : UInt<1>} + + inst clkhdr of gated_latch_884 @[lib.scala 334:26] + clkhdr.SE is invalid + clkhdr.EN is invalid + clkhdr.CK is invalid + clkhdr.Q is invalid + io.l1clk <= clkhdr.Q @[lib.scala 335:14] + clkhdr.CK <= io.clk @[lib.scala 336:18] + clkhdr.EN <= io.en @[lib.scala 337:18] + clkhdr.SE <= io.scan_mode @[lib.scala 338:18] + + module ahb_to_axi4 : + input clock : Clock + input reset : AsyncReset + output io : {flip scan_mode : UInt<1>, flip bus_clk_en : UInt<1>, flip clk_override : UInt<1>, axi : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}}, ahb : {flip sig : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}}, flip hsel : UInt<1>, flip hreadyin : UInt<1>}} + + wire _T : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[ahb_to_axi4.scala 20:25] + _T.r.bits.last <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.bits.resp <= UInt<2>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.bits.data <= UInt<64>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.valid <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.ready <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.qos <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.prot <= UInt<3>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.cache <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.lock <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.burst <= UInt<2>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.size <= UInt<3>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.len <= UInt<8>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.region <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.addr <= UInt<32>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.valid <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.ar.ready <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.b.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.b.bits.resp <= UInt<2>("h00") @[ahb_to_axi4.scala 20:25] + _T.b.valid <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.b.ready <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.w.bits.last <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.w.bits.strb <= UInt<8>("h00") @[ahb_to_axi4.scala 20:25] + _T.w.bits.data <= UInt<64>("h00") @[ahb_to_axi4.scala 20:25] + _T.w.valid <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.w.ready <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.qos <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.prot <= UInt<3>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.cache <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.lock <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.burst <= UInt<2>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.size <= UInt<3>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.len <= UInt<8>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.region <= UInt<4>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.addr <= UInt<32>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.valid <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.aw.ready <= UInt<1>("h00") @[ahb_to_axi4.scala 20:25] + _T.r.bits.last <= io.axi.r.bits.last @[ahb_to_axi4.scala 20:10] + _T.r.bits.resp <= io.axi.r.bits.resp @[ahb_to_axi4.scala 20:10] + _T.r.bits.data <= io.axi.r.bits.data @[ahb_to_axi4.scala 20:10] + _T.r.bits.id <= io.axi.r.bits.id @[ahb_to_axi4.scala 20:10] + _T.r.valid <= io.axi.r.valid @[ahb_to_axi4.scala 20:10] + io.axi.r.ready <= _T.r.ready @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.qos <= _T.ar.bits.qos @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.prot <= _T.ar.bits.prot @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.cache <= _T.ar.bits.cache @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.lock <= _T.ar.bits.lock @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.burst <= _T.ar.bits.burst @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.size <= _T.ar.bits.size @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.len <= _T.ar.bits.len @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.region <= _T.ar.bits.region @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.addr <= _T.ar.bits.addr @[ahb_to_axi4.scala 20:10] + io.axi.ar.bits.id <= _T.ar.bits.id @[ahb_to_axi4.scala 20:10] + io.axi.ar.valid <= _T.ar.valid @[ahb_to_axi4.scala 20:10] + _T.ar.ready <= io.axi.ar.ready @[ahb_to_axi4.scala 20:10] + _T.b.bits.id <= io.axi.b.bits.id @[ahb_to_axi4.scala 20:10] + _T.b.bits.resp <= io.axi.b.bits.resp @[ahb_to_axi4.scala 20:10] + _T.b.valid <= io.axi.b.valid @[ahb_to_axi4.scala 20:10] + io.axi.b.ready <= _T.b.ready @[ahb_to_axi4.scala 20:10] + io.axi.w.bits.last <= _T.w.bits.last @[ahb_to_axi4.scala 20:10] + io.axi.w.bits.strb <= _T.w.bits.strb @[ahb_to_axi4.scala 20:10] + io.axi.w.bits.data <= _T.w.bits.data @[ahb_to_axi4.scala 20:10] + io.axi.w.valid <= _T.w.valid @[ahb_to_axi4.scala 20:10] + _T.w.ready <= io.axi.w.ready @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.qos <= _T.aw.bits.qos @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.prot <= _T.aw.bits.prot @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.cache <= _T.aw.bits.cache @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.lock <= _T.aw.bits.lock @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.burst <= _T.aw.bits.burst @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.size <= _T.aw.bits.size @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.len <= _T.aw.bits.len @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.region <= _T.aw.bits.region @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.addr <= _T.aw.bits.addr @[ahb_to_axi4.scala 20:10] + io.axi.aw.bits.id <= _T.aw.bits.id @[ahb_to_axi4.scala 20:10] + io.axi.aw.valid <= _T.aw.valid @[ahb_to_axi4.scala 20:10] + _T.aw.ready <= io.axi.aw.ready @[ahb_to_axi4.scala 20:10] + wire master_wstrb : UInt<8> + master_wstrb <= UInt<8>("h00") + wire buf_state_en : UInt<1> + buf_state_en <= UInt<1>("h00") + wire buf_read_error_in : UInt<1> + buf_read_error_in <= UInt<1>("h00") + wire buf_read_error : UInt<1> + buf_read_error <= UInt<1>("h00") + wire buf_rdata : UInt<64> + buf_rdata <= UInt<64>("h00") + wire ahb_hready : UInt<1> + ahb_hready <= UInt<1>("h00") + wire ahb_hready_q : UInt<1> + ahb_hready_q <= UInt<1>("h00") + wire ahb_htrans_in : UInt<2> + ahb_htrans_in <= UInt<2>("h00") + wire ahb_htrans_q : UInt<2> + ahb_htrans_q <= UInt<2>("h00") + wire ahb_hsize_q : UInt<3> + ahb_hsize_q <= UInt<3>("h00") + wire ahb_hwrite_q : UInt<1> + ahb_hwrite_q <= UInt<1>("h00") + wire ahb_haddr_q : UInt<32> + ahb_haddr_q <= UInt<32>("h00") + wire ahb_hwdata_q : UInt<64> + ahb_hwdata_q <= UInt<64>("h00") + wire ahb_hresp_q : UInt<1> + ahb_hresp_q <= UInt<1>("h00") + wire buf_rdata_en : UInt<1> + buf_rdata_en <= UInt<1>("h00") + wire ahb_bus_addr_clk_en : UInt<1> + ahb_bus_addr_clk_en <= UInt<1>("h00") + wire buf_rdata_clk_en : UInt<1> + buf_rdata_clk_en <= UInt<1>("h00") + wire ahb_clk : Clock @[ahb_to_axi4.scala 43:33] + wire ahb_addr_clk : Clock @[ahb_to_axi4.scala 44:33] + wire buf_rdata_clk : Clock @[ahb_to_axi4.scala 45:33] + wire cmdbuf_wr_en : UInt<1> + cmdbuf_wr_en <= UInt<1>("h00") + wire cmdbuf_rst : UInt<1> + cmdbuf_rst <= UInt<1>("h00") + wire cmdbuf_full : UInt<1> + cmdbuf_full <= UInt<1>("h00") + wire cmdbuf_vld : UInt<1> + cmdbuf_vld <= UInt<1>("h00") + wire cmdbuf_write : UInt<1> + cmdbuf_write <= UInt<1>("h00") + wire cmdbuf_size : UInt<2> + cmdbuf_size <= UInt<2>("h00") + wire cmdbuf_wstrb : UInt<8> + cmdbuf_wstrb <= UInt<8>("h00") + wire cmdbuf_addr : UInt<32> + cmdbuf_addr <= UInt<32>("h00") + wire cmdbuf_wdata : UInt<64> + cmdbuf_wdata <= UInt<64>("h00") + wire bus_clk : Clock @[ahb_to_axi4.scala 57:33] + node _T_1 = bits(ahb_haddr_q, 31, 28) @[lib.scala 84:25] + node ahb_addr_in_dccm_region_nc = eq(_T_1, UInt<4>("h0f")) @[lib.scala 84:47] + node _T_2 = bits(ahb_haddr_q, 31, 16) @[lib.scala 87:14] + node ahb_addr_in_dccm = eq(_T_2, UInt<16>("h0f004")) @[lib.scala 87:29] + node _T_3 = bits(ahb_haddr_q, 31, 28) @[lib.scala 84:25] + node ahb_addr_in_iccm_region_nc = eq(_T_3, UInt<4>("h0e")) @[lib.scala 84:47] + node _T_4 = bits(ahb_haddr_q, 31, 16) @[lib.scala 87:14] + node ahb_addr_in_iccm = eq(_T_4, UInt<16>("h0ee00")) @[lib.scala 87:29] + node _T_5 = bits(ahb_haddr_q, 31, 28) @[lib.scala 84:25] + node ahb_addr_in_pic_region_nc = eq(_T_5, UInt<4>("h0f")) @[lib.scala 84:47] + node _T_6 = bits(ahb_haddr_q, 31, 15) @[lib.scala 87:14] + node ahb_addr_in_pic = eq(_T_6, UInt<17>("h01e018")) @[lib.scala 87:29] + wire buf_state : UInt<2> + buf_state <= UInt<2>("h00") + wire buf_nxtstate : UInt<2> + buf_nxtstate <= UInt<2>("h00") + buf_nxtstate <= UInt<2>("h00") @[ahb_to_axi4.scala 67:31] + buf_state_en <= UInt<1>("h00") @[ahb_to_axi4.scala 68:31] + buf_rdata_en <= UInt<1>("h00") @[ahb_to_axi4.scala 69:31] + buf_read_error_in <= UInt<1>("h00") @[ahb_to_axi4.scala 70:31] + cmdbuf_wr_en <= UInt<1>("h00") @[ahb_to_axi4.scala 71:31] + node _T_7 = eq(UInt<2>("h00"), buf_state) @[Conditional.scala 37:30] + when _T_7 : @[Conditional.scala 40:58] + node _T_8 = mux(io.ahb.sig.out.hwrite, UInt<2>("h01"), UInt<2>("h02")) @[ahb_to_axi4.scala 75:26] + buf_nxtstate <= _T_8 @[ahb_to_axi4.scala 75:20] + node _T_9 = bits(io.ahb.sig.out.htrans, 1, 1) @[ahb_to_axi4.scala 76:57] + node _T_10 = and(ahb_hready, _T_9) @[ahb_to_axi4.scala 76:34] + node _T_11 = and(_T_10, io.ahb.hsel) @[ahb_to_axi4.scala 76:61] + buf_state_en <= _T_11 @[ahb_to_axi4.scala 76:20] + skip @[Conditional.scala 40:58] + else : @[Conditional.scala 39:67] + node _T_12 = eq(UInt<2>("h01"), buf_state) @[Conditional.scala 37:30] + when _T_12 : @[Conditional.scala 39:67] + node _T_13 = bits(io.ahb.sig.out.htrans, 1, 0) @[ahb_to_axi4.scala 79:72] + node _T_14 = eq(_T_13, UInt<1>("h00")) @[ahb_to_axi4.scala 79:79] + node _T_15 = or(io.ahb.sig.in.hresp, _T_14) @[ahb_to_axi4.scala 79:48] + node _T_16 = eq(io.ahb.hsel, UInt<1>("h00")) @[ahb_to_axi4.scala 79:93] + node _T_17 = or(_T_15, _T_16) @[ahb_to_axi4.scala 79:91] + node _T_18 = bits(_T_17, 0, 0) @[ahb_to_axi4.scala 79:107] + node _T_19 = mux(io.ahb.sig.out.hwrite, UInt<2>("h01"), UInt<2>("h02")) @[ahb_to_axi4.scala 79:124] + node _T_20 = mux(_T_18, UInt<2>("h00"), _T_19) @[ahb_to_axi4.scala 79:26] + buf_nxtstate <= _T_20 @[ahb_to_axi4.scala 79:20] + node _T_21 = eq(cmdbuf_full, UInt<1>("h00")) @[ahb_to_axi4.scala 80:24] + node _T_22 = or(_T_21, io.ahb.sig.in.hresp) @[ahb_to_axi4.scala 80:37] + buf_state_en <= _T_22 @[ahb_to_axi4.scala 80:20] + node _T_23 = eq(cmdbuf_full, UInt<1>("h00")) @[ahb_to_axi4.scala 81:23] + node _T_24 = bits(io.ahb.sig.out.htrans, 1, 0) @[ahb_to_axi4.scala 81:85] + node _T_25 = eq(_T_24, UInt<2>("h01")) @[ahb_to_axi4.scala 81:92] + node _T_26 = and(_T_25, io.ahb.hsel) @[ahb_to_axi4.scala 81:110] + node _T_27 = or(io.ahb.sig.in.hresp, _T_26) @[ahb_to_axi4.scala 81:60] + node _T_28 = eq(_T_27, UInt<1>("h00")) @[ahb_to_axi4.scala 81:38] + node _T_29 = and(_T_23, _T_28) @[ahb_to_axi4.scala 81:36] + cmdbuf_wr_en <= _T_29 @[ahb_to_axi4.scala 81:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_30 = eq(UInt<2>("h02"), buf_state) @[Conditional.scala 37:30] + when _T_30 : @[Conditional.scala 39:67] + node _T_31 = mux(io.ahb.sig.in.hresp, UInt<2>("h00"), UInt<2>("h03")) @[ahb_to_axi4.scala 84:26] + buf_nxtstate <= _T_31 @[ahb_to_axi4.scala 84:20] + node _T_32 = eq(cmdbuf_full, UInt<1>("h00")) @[ahb_to_axi4.scala 85:24] + node _T_33 = or(_T_32, io.ahb.sig.in.hresp) @[ahb_to_axi4.scala 85:37] + buf_state_en <= _T_33 @[ahb_to_axi4.scala 85:20] + node _T_34 = eq(io.ahb.sig.in.hresp, UInt<1>("h00")) @[ahb_to_axi4.scala 86:23] + node _T_35 = eq(cmdbuf_full, UInt<1>("h00")) @[ahb_to_axi4.scala 86:46] + node _T_36 = and(_T_34, _T_35) @[ahb_to_axi4.scala 86:44] + cmdbuf_wr_en <= _T_36 @[ahb_to_axi4.scala 86:20] + skip @[Conditional.scala 39:67] + else : @[Conditional.scala 39:67] + node _T_37 = eq(UInt<2>("h03"), buf_state) @[Conditional.scala 37:30] + when _T_37 : @[Conditional.scala 39:67] + buf_nxtstate <= UInt<2>("h00") @[ahb_to_axi4.scala 89:20] + node _T_38 = eq(cmdbuf_write, UInt<1>("h00")) @[ahb_to_axi4.scala 90:40] + node _T_39 = and(io.axi.r.valid, _T_38) @[ahb_to_axi4.scala 90:38] + buf_state_en <= _T_39 @[ahb_to_axi4.scala 90:20] + buf_rdata_en <= buf_state_en @[ahb_to_axi4.scala 91:20] + node _T_40 = bits(io.axi.r.bits.resp, 1, 0) @[ahb_to_axi4.scala 92:61] + node _T_41 = orr(_T_40) @[ahb_to_axi4.scala 92:68] + node _T_42 = and(buf_state_en, _T_41) @[ahb_to_axi4.scala 92:41] + buf_read_error_in <= _T_42 @[ahb_to_axi4.scala 92:25] + skip @[Conditional.scala 39:67] + node _T_43 = bits(buf_state_en, 0, 0) @[ahb_to_axi4.scala 95:99] + reg _T_44 : UInt, ahb_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_43 : @[Reg.scala 28:19] + _T_44 <= buf_nxtstate @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + buf_state <= _T_44 @[ahb_to_axi4.scala 95:31] + node _T_45 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 97:54] + node _T_46 = eq(_T_45, UInt<1>("h00")) @[ahb_to_axi4.scala 97:60] + node _T_47 = bits(_T_46, 0, 0) @[Bitwise.scala 72:15] + node _T_48 = mux(_T_47, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + node _T_49 = bits(ahb_haddr_q, 2, 0) @[ahb_to_axi4.scala 97:92] + node _T_50 = dshl(UInt<1>("h01"), _T_49) @[ahb_to_axi4.scala 97:78] + node _T_51 = and(_T_48, _T_50) @[ahb_to_axi4.scala 97:70] + node _T_52 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 98:24] + node _T_53 = eq(_T_52, UInt<1>("h01")) @[ahb_to_axi4.scala 98:30] + node _T_54 = bits(_T_53, 0, 0) @[Bitwise.scala 72:15] + node _T_55 = mux(_T_54, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + node _T_56 = bits(ahb_haddr_q, 2, 0) @[ahb_to_axi4.scala 98:62] + node _T_57 = dshl(UInt<2>("h03"), _T_56) @[ahb_to_axi4.scala 98:48] + node _T_58 = and(_T_55, _T_57) @[ahb_to_axi4.scala 98:40] + node _T_59 = or(_T_51, _T_58) @[ahb_to_axi4.scala 97:109] + node _T_60 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 99:24] + node _T_61 = eq(_T_60, UInt<2>("h02")) @[ahb_to_axi4.scala 99:30] + node _T_62 = bits(_T_61, 0, 0) @[Bitwise.scala 72:15] + node _T_63 = mux(_T_62, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + node _T_64 = bits(ahb_haddr_q, 2, 0) @[ahb_to_axi4.scala 99:62] + node _T_65 = dshl(UInt<4>("h0f"), _T_64) @[ahb_to_axi4.scala 99:48] + node _T_66 = and(_T_63, _T_65) @[ahb_to_axi4.scala 99:40] + node _T_67 = or(_T_59, _T_66) @[ahb_to_axi4.scala 98:79] + node _T_68 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 100:24] + node _T_69 = eq(_T_68, UInt<2>("h03")) @[ahb_to_axi4.scala 100:30] + node _T_70 = bits(_T_69, 0, 0) @[Bitwise.scala 72:15] + node _T_71 = mux(_T_70, UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + node _T_72 = and(_T_71, UInt<8>("h0ff")) @[ahb_to_axi4.scala 100:40] + node _T_73 = or(_T_67, _T_72) @[ahb_to_axi4.scala 99:79] + master_wstrb <= _T_73 @[ahb_to_axi4.scala 97:31] + node _T_74 = eq(ahb_hready_q, UInt<1>("h00")) @[ahb_to_axi4.scala 103:80] + node _T_75 = and(ahb_hresp_q, _T_74) @[ahb_to_axi4.scala 103:78] + node _T_76 = eq(cmdbuf_full, UInt<1>("h00")) @[ahb_to_axi4.scala 103:98] + node _T_77 = eq(buf_state, UInt<2>("h00")) @[ahb_to_axi4.scala 103:124] + node _T_78 = or(_T_76, _T_77) @[ahb_to_axi4.scala 103:111] + node _T_79 = eq(buf_state, UInt<2>("h02")) @[ahb_to_axi4.scala 103:149] + node _T_80 = eq(buf_state, UInt<2>("h03")) @[ahb_to_axi4.scala 103:168] + node _T_81 = or(_T_79, _T_80) @[ahb_to_axi4.scala 103:156] + node _T_82 = eq(_T_81, UInt<1>("h00")) @[ahb_to_axi4.scala 103:137] + node _T_83 = and(_T_78, _T_82) @[ahb_to_axi4.scala 103:135] + node _T_84 = eq(buf_read_error, UInt<1>("h00")) @[ahb_to_axi4.scala 103:181] + node _T_85 = and(_T_83, _T_84) @[ahb_to_axi4.scala 103:179] + node _T_86 = mux(io.ahb.sig.in.hresp, _T_75, _T_85) @[ahb_to_axi4.scala 103:44] + io.ahb.sig.in.hready <= _T_86 @[ahb_to_axi4.scala 103:38] + node _T_87 = and(io.ahb.sig.in.hready, io.ahb.hreadyin) @[ahb_to_axi4.scala 104:55] + ahb_hready <= _T_87 @[ahb_to_axi4.scala 104:31] + node _T_88 = bits(io.ahb.hsel, 0, 0) @[Bitwise.scala 72:15] + node _T_89 = mux(_T_88, UInt<2>("h03"), UInt<2>("h00")) @[Bitwise.scala 72:12] + node _T_90 = bits(io.ahb.sig.out.htrans, 1, 0) @[ahb_to_axi4.scala 105:77] + node _T_91 = and(_T_89, _T_90) @[ahb_to_axi4.scala 105:54] + ahb_htrans_in <= _T_91 @[ahb_to_axi4.scala 105:31] + node _T_92 = bits(buf_rdata, 63, 0) @[ahb_to_axi4.scala 106:50] + io.ahb.sig.in.hrdata <= _T_92 @[ahb_to_axi4.scala 106:38] + node _T_93 = bits(ahb_htrans_q, 1, 0) @[ahb_to_axi4.scala 107:55] + node _T_94 = neq(_T_93, UInt<1>("h00")) @[ahb_to_axi4.scala 107:61] + node _T_95 = neq(buf_state, UInt<2>("h00")) @[ahb_to_axi4.scala 107:83] + node _T_96 = and(_T_94, _T_95) @[ahb_to_axi4.scala 107:70] + node _T_97 = or(ahb_addr_in_dccm, ahb_addr_in_iccm) @[ahb_to_axi4.scala 108:26] + node _T_98 = eq(_T_97, UInt<1>("h00")) @[ahb_to_axi4.scala 108:7] + node _T_99 = and(ahb_addr_in_dccm, ahb_hwrite_q) @[ahb_to_axi4.scala 109:46] + node _T_100 = or(ahb_addr_in_iccm, _T_99) @[ahb_to_axi4.scala 109:26] + node _T_101 = bits(ahb_hsize_q, 1, 0) @[ahb_to_axi4.scala 109:80] + node _T_102 = eq(_T_101, UInt<2>("h02")) @[ahb_to_axi4.scala 109:86] + node _T_103 = bits(ahb_hsize_q, 1, 0) @[ahb_to_axi4.scala 109:109] + node _T_104 = eq(_T_103, UInt<2>("h03")) @[ahb_to_axi4.scala 109:115] + node _T_105 = or(_T_102, _T_104) @[ahb_to_axi4.scala 109:95] + node _T_106 = eq(_T_105, UInt<1>("h00")) @[ahb_to_axi4.scala 109:66] + node _T_107 = and(_T_100, _T_106) @[ahb_to_axi4.scala 109:64] + node _T_108 = or(_T_98, _T_107) @[ahb_to_axi4.scala 108:47] + node _T_109 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 110:20] + node _T_110 = eq(_T_109, UInt<1>("h01")) @[ahb_to_axi4.scala 110:26] + node _T_111 = bits(ahb_haddr_q, 0, 0) @[ahb_to_axi4.scala 110:48] + node _T_112 = and(_T_110, _T_111) @[ahb_to_axi4.scala 110:35] + node _T_113 = or(_T_108, _T_112) @[ahb_to_axi4.scala 109:126] + node _T_114 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 111:20] + node _T_115 = eq(_T_114, UInt<2>("h02")) @[ahb_to_axi4.scala 111:26] + node _T_116 = bits(ahb_haddr_q, 1, 0) @[ahb_to_axi4.scala 111:49] + node _T_117 = orr(_T_116) @[ahb_to_axi4.scala 111:56] + node _T_118 = and(_T_115, _T_117) @[ahb_to_axi4.scala 111:35] + node _T_119 = or(_T_113, _T_118) @[ahb_to_axi4.scala 110:55] + node _T_120 = bits(ahb_hsize_q, 2, 0) @[ahb_to_axi4.scala 112:20] + node _T_121 = eq(_T_120, UInt<2>("h03")) @[ahb_to_axi4.scala 112:26] + node _T_122 = bits(ahb_haddr_q, 2, 0) @[ahb_to_axi4.scala 112:49] + node _T_123 = orr(_T_122) @[ahb_to_axi4.scala 112:56] + node _T_124 = and(_T_121, _T_123) @[ahb_to_axi4.scala 112:35] + node _T_125 = or(_T_119, _T_124) @[ahb_to_axi4.scala 111:61] + node _T_126 = and(_T_96, _T_125) @[ahb_to_axi4.scala 107:94] + node _T_127 = or(_T_126, buf_read_error) @[ahb_to_axi4.scala 112:63] + node _T_128 = eq(ahb_hready_q, UInt<1>("h00")) @[ahb_to_axi4.scala 114:20] + node _T_129 = and(ahb_hresp_q, _T_128) @[ahb_to_axi4.scala 114:18] + node _T_130 = or(_T_127, _T_129) @[ahb_to_axi4.scala 113:20] + io.ahb.sig.in.hresp <= _T_130 @[ahb_to_axi4.scala 107:38] + reg _T_131 : UInt, buf_rdata_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 117:66] + _T_131 <= io.axi.r.bits.data @[ahb_to_axi4.scala 117:66] + buf_rdata <= _T_131 @[ahb_to_axi4.scala 117:31] + reg _T_132 : UInt<1>, ahb_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 118:60] + _T_132 <= buf_read_error_in @[ahb_to_axi4.scala 118:60] + buf_read_error <= _T_132 @[ahb_to_axi4.scala 118:31] + reg _T_133 : UInt<1>, ahb_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 121:60] + _T_133 <= io.ahb.sig.in.hresp @[ahb_to_axi4.scala 121:60] + ahb_hresp_q <= _T_133 @[ahb_to_axi4.scala 121:31] + reg _T_134 : UInt<1>, ahb_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 122:60] + _T_134 <= ahb_hready @[ahb_to_axi4.scala 122:60] + ahb_hready_q <= _T_134 @[ahb_to_axi4.scala 122:31] + reg _T_135 : UInt, ahb_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 123:60] + _T_135 <= ahb_htrans_in @[ahb_to_axi4.scala 123:60] + ahb_htrans_q <= _T_135 @[ahb_to_axi4.scala 123:31] + reg _T_136 : UInt, ahb_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 124:65] + _T_136 <= io.ahb.sig.out.hsize @[ahb_to_axi4.scala 124:65] + ahb_hsize_q <= _T_136 @[ahb_to_axi4.scala 124:31] + reg _T_137 : UInt<1>, ahb_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 125:65] + _T_137 <= io.ahb.sig.out.hwrite @[ahb_to_axi4.scala 125:65] + ahb_hwrite_q <= _T_137 @[ahb_to_axi4.scala 125:31] + reg _T_138 : UInt, ahb_addr_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 126:65] + _T_138 <= io.ahb.sig.out.haddr @[ahb_to_axi4.scala 126:65] + ahb_haddr_q <= _T_138 @[ahb_to_axi4.scala 126:31] + node _T_139 = bits(io.ahb.sig.out.htrans, 1, 1) @[ahb_to_axi4.scala 129:85] + node _T_140 = and(ahb_hready, _T_139) @[ahb_to_axi4.scala 129:62] + node _T_141 = and(io.bus_clk_en, _T_140) @[ahb_to_axi4.scala 129:48] + ahb_bus_addr_clk_en <= _T_141 @[ahb_to_axi4.scala 129:31] + node _T_142 = and(io.bus_clk_en, buf_rdata_en) @[ahb_to_axi4.scala 130:48] + buf_rdata_clk_en <= _T_142 @[ahb_to_axi4.scala 130:31] + inst rvclkhdr of rvclkhdr_879 @[lib.scala 343:22] + rvclkhdr.clock <= clock + rvclkhdr.reset <= reset + rvclkhdr.io.clk <= clock @[lib.scala 344:17] + rvclkhdr.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahb_clk <= rvclkhdr.io.l1clk @[ahb_to_axi4.scala 132:31] + inst rvclkhdr_1 of rvclkhdr_880 @[lib.scala 343:22] + rvclkhdr_1.clock <= clock + rvclkhdr_1.reset <= reset + rvclkhdr_1.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_1.io.en <= ahb_bus_addr_clk_en @[lib.scala 345:16] + rvclkhdr_1.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + ahb_addr_clk <= rvclkhdr_1.io.l1clk @[ahb_to_axi4.scala 133:31] + inst rvclkhdr_2 of rvclkhdr_881 @[lib.scala 343:22] + rvclkhdr_2.clock <= clock + rvclkhdr_2.reset <= reset + rvclkhdr_2.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_2.io.en <= buf_rdata_clk_en @[lib.scala 345:16] + rvclkhdr_2.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + buf_rdata_clk <= rvclkhdr_2.io.l1clk @[ahb_to_axi4.scala 134:31] + node _T_143 = and(io.axi.aw.valid, io.axi.aw.ready) @[ahb_to_axi4.scala 136:53] + node _T_144 = and(io.axi.ar.valid, io.axi.ar.ready) @[ahb_to_axi4.scala 136:91] + node _T_145 = or(_T_143, _T_144) @[ahb_to_axi4.scala 136:72] + node _T_146 = eq(cmdbuf_wr_en, UInt<1>("h00")) @[ahb_to_axi4.scala 136:113] + node _T_147 = and(_T_145, _T_146) @[ahb_to_axi4.scala 136:111] + node _T_148 = eq(cmdbuf_write, UInt<1>("h00")) @[ahb_to_axi4.scala 136:153] + node _T_149 = and(io.ahb.sig.in.hresp, _T_148) @[ahb_to_axi4.scala 136:151] + node _T_150 = or(_T_147, _T_149) @[ahb_to_axi4.scala 136:128] + cmdbuf_rst <= _T_150 @[ahb_to_axi4.scala 136:31] + node _T_151 = and(io.axi.aw.valid, io.axi.aw.ready) @[ahb_to_axi4.scala 137:67] + node _T_152 = and(io.axi.ar.valid, io.axi.ar.ready) @[ahb_to_axi4.scala 137:105] + node _T_153 = or(_T_151, _T_152) @[ahb_to_axi4.scala 137:86] + node _T_154 = eq(_T_153, UInt<1>("h00")) @[ahb_to_axi4.scala 137:48] + node _T_155 = and(cmdbuf_vld, _T_154) @[ahb_to_axi4.scala 137:46] + cmdbuf_full <= _T_155 @[ahb_to_axi4.scala 137:31] + node _T_156 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 139:86] + node _T_157 = mux(_T_156, UInt<1>("h01"), cmdbuf_vld) @[ahb_to_axi4.scala 139:66] + node _T_158 = eq(cmdbuf_rst, UInt<1>("h00")) @[ahb_to_axi4.scala 139:110] + node _T_159 = and(_T_157, _T_158) @[ahb_to_axi4.scala 139:108] + reg _T_160 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[ahb_to_axi4.scala 139:61] + _T_160 <= _T_159 @[ahb_to_axi4.scala 139:61] + cmdbuf_vld <= _T_160 @[ahb_to_axi4.scala 139:31] + node _T_161 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 143:53] + reg _T_162 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_161 : @[Reg.scala 28:19] + _T_162 <= ahb_hwrite_q @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + cmdbuf_write <= _T_162 @[ahb_to_axi4.scala 142:31] + node _T_163 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 146:52] + reg _T_164 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_163 : @[Reg.scala 28:19] + _T_164 <= ahb_hsize_q @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + cmdbuf_size <= _T_164 @[ahb_to_axi4.scala 145:31] + node _T_165 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 149:53] + reg _T_166 : UInt, bus_clk with : (reset => (reset, UInt<1>("h00"))) @[Reg.scala 27:20] + when _T_165 : @[Reg.scala 28:19] + _T_166 <= master_wstrb @[Reg.scala 28:23] + skip @[Reg.scala 28:19] + cmdbuf_wstrb <= _T_166 @[ahb_to_axi4.scala 148:31] + node _T_167 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 152:57] + inst rvclkhdr_3 of rvclkhdr_882 @[lib.scala 368:23] + rvclkhdr_3.clock <= clock + rvclkhdr_3.reset <= reset + rvclkhdr_3.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_3.io.en <= _T_167 @[lib.scala 371:17] + rvclkhdr_3.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_168 : UInt, rvclkhdr_3.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_168 <= ahb_haddr_q @[lib.scala 374:16] + cmdbuf_addr <= _T_168 @[ahb_to_axi4.scala 152:15] + node _T_169 = bits(cmdbuf_wr_en, 0, 0) @[ahb_to_axi4.scala 153:68] + inst rvclkhdr_4 of rvclkhdr_883 @[lib.scala 368:23] + rvclkhdr_4.clock <= clock + rvclkhdr_4.reset <= reset + rvclkhdr_4.io.clk <= bus_clk @[lib.scala 370:18] + rvclkhdr_4.io.en <= _T_169 @[lib.scala 371:17] + rvclkhdr_4.io.scan_mode <= io.scan_mode @[lib.scala 372:24] + reg _T_170 : UInt, rvclkhdr_4.io.l1clk with : (reset => (reset, UInt<1>("h00"))) @[lib.scala 374:16] + _T_170 <= io.ahb.sig.out.hwdata @[lib.scala 374:16] + cmdbuf_wdata <= _T_170 @[ahb_to_axi4.scala 153:16] + node _T_171 = and(cmdbuf_vld, cmdbuf_write) @[ahb_to_axi4.scala 156:42] + io.axi.aw.valid <= _T_171 @[ahb_to_axi4.scala 156:28] + io.axi.aw.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 157:33] + io.axi.aw.bits.addr <= cmdbuf_addr @[ahb_to_axi4.scala 158:33] + node _T_172 = bits(cmdbuf_size, 1, 0) @[ahb_to_axi4.scala 159:59] + node _T_173 = cat(UInt<1>("h00"), _T_172) @[Cat.scala 29:58] + io.axi.aw.bits.size <= _T_173 @[ahb_to_axi4.scala 159:33] + node _T_174 = mux(UInt<1>("h00"), UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + io.axi.aw.bits.prot <= _T_174 @[ahb_to_axi4.scala 160:33] + node _T_175 = mux(UInt<1>("h00"), UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + io.axi.aw.bits.len <= _T_175 @[ahb_to_axi4.scala 161:33] + io.axi.aw.bits.burst <= UInt<1>("h01") @[ahb_to_axi4.scala 162:33] + node _T_176 = and(cmdbuf_vld, cmdbuf_write) @[ahb_to_axi4.scala 164:42] + io.axi.w.valid <= _T_176 @[ahb_to_axi4.scala 164:28] + io.axi.w.bits.data <= cmdbuf_wdata @[ahb_to_axi4.scala 165:33] + io.axi.w.bits.strb <= cmdbuf_wstrb @[ahb_to_axi4.scala 166:33] + io.axi.w.bits.last <= UInt<1>("h01") @[ahb_to_axi4.scala 167:33] + io.axi.b.ready <= UInt<1>("h01") @[ahb_to_axi4.scala 169:28] + node _T_177 = eq(cmdbuf_write, UInt<1>("h00")) @[ahb_to_axi4.scala 171:44] + node _T_178 = and(cmdbuf_vld, _T_177) @[ahb_to_axi4.scala 171:42] + io.axi.ar.valid <= _T_178 @[ahb_to_axi4.scala 171:28] + io.axi.ar.bits.id <= UInt<1>("h00") @[ahb_to_axi4.scala 172:33] + io.axi.ar.bits.addr <= cmdbuf_addr @[ahb_to_axi4.scala 173:33] + node _T_179 = bits(cmdbuf_size, 1, 0) @[ahb_to_axi4.scala 174:59] + node _T_180 = cat(UInt<1>("h00"), _T_179) @[Cat.scala 29:58] + io.axi.ar.bits.size <= _T_180 @[ahb_to_axi4.scala 174:33] + node _T_181 = mux(UInt<1>("h00"), UInt<3>("h07"), UInt<3>("h00")) @[Bitwise.scala 72:12] + io.axi.ar.bits.prot <= _T_181 @[ahb_to_axi4.scala 175:33] + node _T_182 = mux(UInt<1>("h00"), UInt<8>("h0ff"), UInt<8>("h00")) @[Bitwise.scala 72:12] + io.axi.ar.bits.len <= _T_182 @[ahb_to_axi4.scala 176:33] + io.axi.ar.bits.burst <= UInt<1>("h01") @[ahb_to_axi4.scala 177:33] + io.axi.r.ready <= UInt<1>("h01") @[ahb_to_axi4.scala 179:28] + inst rvclkhdr_5 of rvclkhdr_884 @[lib.scala 343:22] + rvclkhdr_5.clock <= clock + rvclkhdr_5.reset <= reset + rvclkhdr_5.io.clk <= clock @[lib.scala 344:17] + rvclkhdr_5.io.en <= io.bus_clk_en @[lib.scala 345:16] + rvclkhdr_5.io.scan_mode <= io.scan_mode @[lib.scala 346:23] + bus_clk <= rvclkhdr_5.io.l1clk @[ahb_to_axi4.scala 180:27] + module quasar : input clock : Clock input reset : AsyncReset @@ -109444,7 +114261,8 @@ circuit quasar : pic_ctrl_inst.io.free_clk <= rvclkhdr.io.l1clk @[quasar.scala 211:29] pic_ctrl_inst.io.active_clk <= rvclkhdr_1.io.l1clk @[quasar.scala 212:31] pic_ctrl_inst.io.clk_override <= dec.io.dec_tlu_pic_clk_override @[quasar.scala 213:33] - pic_ctrl_inst.io.extintsrc_req <= io.extintsrc_req @[quasar.scala 214:34] + node _T_12 = cat(io.extintsrc_req, UInt<1>("h00")) @[Cat.scala 29:58] + pic_ctrl_inst.io.extintsrc_req <= _T_12 @[quasar.scala 214:34] lsu.io.lsu_pic.picm_rd_data <= pic_ctrl_inst.io.lsu_pic.picm_rd_data @[quasar.scala 215:28] pic_ctrl_inst.io.lsu_pic.picm_wr_data <= lsu.io.lsu_pic.picm_wr_data @[quasar.scala 215:28] pic_ctrl_inst.io.lsu_pic.picm_wraddr <= lsu.io.lsu_pic.picm_wraddr @[quasar.scala 215:28] @@ -109490,256 +114308,547 @@ circuit quasar : io.dccm.wr_addr_lo <= lsu.io.dccm.wr_addr_lo @[quasar.scala 238:11] io.dccm.rden <= lsu.io.dccm.rden @[quasar.scala 238:11] io.dccm.wren <= lsu.io.dccm.wren @[quasar.scala 238:11] - wire _T_12 : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}} @[quasar.scala 277:42] - _T_12.out.hwdata <= UInt<64>("h00") @[quasar.scala 277:42] - _T_12.out.hwrite <= UInt<1>("h00") @[quasar.scala 277:42] - _T_12.out.htrans <= UInt<2>("h00") @[quasar.scala 277:42] - _T_12.out.hsize <= UInt<3>("h00") @[quasar.scala 277:42] - _T_12.out.hprot <= UInt<4>("h00") @[quasar.scala 277:42] - _T_12.out.hmastlock <= UInt<1>("h00") @[quasar.scala 277:42] - _T_12.out.hburst <= UInt<3>("h00") @[quasar.scala 277:42] - _T_12.out.haddr <= UInt<32>("h00") @[quasar.scala 277:42] - _T_12.in.hresp <= UInt<1>("h00") @[quasar.scala 277:42] - _T_12.in.hready <= UInt<1>("h00") @[quasar.scala 277:42] - _T_12.in.hrdata <= UInt<64>("h00") @[quasar.scala 277:42] - io.lsu_ahb.out.hwdata <= _T_12.out.hwdata @[quasar.scala 277:27] - io.lsu_ahb.out.hwrite <= _T_12.out.hwrite @[quasar.scala 277:27] - io.lsu_ahb.out.htrans <= _T_12.out.htrans @[quasar.scala 277:27] - io.lsu_ahb.out.hsize <= _T_12.out.hsize @[quasar.scala 277:27] - io.lsu_ahb.out.hprot <= _T_12.out.hprot @[quasar.scala 277:27] - io.lsu_ahb.out.hmastlock <= _T_12.out.hmastlock @[quasar.scala 277:27] - io.lsu_ahb.out.hburst <= _T_12.out.hburst @[quasar.scala 277:27] - io.lsu_ahb.out.haddr <= _T_12.out.haddr @[quasar.scala 277:27] - _T_12.in.hresp <= io.lsu_ahb.in.hresp @[quasar.scala 277:27] - _T_12.in.hready <= io.lsu_ahb.in.hready @[quasar.scala 277:27] - _T_12.in.hrdata <= io.lsu_ahb.in.hrdata @[quasar.scala 277:27] - wire _T_13 : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}} @[quasar.scala 278:42] - _T_13.out.hwdata <= UInt<64>("h00") @[quasar.scala 278:42] - _T_13.out.hwrite <= UInt<1>("h00") @[quasar.scala 278:42] - _T_13.out.htrans <= UInt<2>("h00") @[quasar.scala 278:42] - _T_13.out.hsize <= UInt<3>("h00") @[quasar.scala 278:42] - _T_13.out.hprot <= UInt<4>("h00") @[quasar.scala 278:42] - _T_13.out.hmastlock <= UInt<1>("h00") @[quasar.scala 278:42] - _T_13.out.hburst <= UInt<3>("h00") @[quasar.scala 278:42] - _T_13.out.haddr <= UInt<32>("h00") @[quasar.scala 278:42] - _T_13.in.hresp <= UInt<1>("h00") @[quasar.scala 278:42] - _T_13.in.hready <= UInt<1>("h00") @[quasar.scala 278:42] - _T_13.in.hrdata <= UInt<64>("h00") @[quasar.scala 278:42] - io.ifu_ahb.out.hwdata <= _T_13.out.hwdata @[quasar.scala 278:27] - io.ifu_ahb.out.hwrite <= _T_13.out.hwrite @[quasar.scala 278:27] - io.ifu_ahb.out.htrans <= _T_13.out.htrans @[quasar.scala 278:27] - io.ifu_ahb.out.hsize <= _T_13.out.hsize @[quasar.scala 278:27] - io.ifu_ahb.out.hprot <= _T_13.out.hprot @[quasar.scala 278:27] - io.ifu_ahb.out.hmastlock <= _T_13.out.hmastlock @[quasar.scala 278:27] - io.ifu_ahb.out.hburst <= _T_13.out.hburst @[quasar.scala 278:27] - io.ifu_ahb.out.haddr <= _T_13.out.haddr @[quasar.scala 278:27] - _T_13.in.hresp <= io.ifu_ahb.in.hresp @[quasar.scala 278:27] - _T_13.in.hready <= io.ifu_ahb.in.hready @[quasar.scala 278:27] - _T_13.in.hrdata <= io.ifu_ahb.in.hrdata @[quasar.scala 278:27] - wire _T_14 : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}} @[quasar.scala 279:42] - _T_14.out.hwdata <= UInt<64>("h00") @[quasar.scala 279:42] - _T_14.out.hwrite <= UInt<1>("h00") @[quasar.scala 279:42] - _T_14.out.htrans <= UInt<2>("h00") @[quasar.scala 279:42] - _T_14.out.hsize <= UInt<3>("h00") @[quasar.scala 279:42] - _T_14.out.hprot <= UInt<4>("h00") @[quasar.scala 279:42] - _T_14.out.hmastlock <= UInt<1>("h00") @[quasar.scala 279:42] - _T_14.out.hburst <= UInt<3>("h00") @[quasar.scala 279:42] - _T_14.out.haddr <= UInt<32>("h00") @[quasar.scala 279:42] - _T_14.in.hresp <= UInt<1>("h00") @[quasar.scala 279:42] - _T_14.in.hready <= UInt<1>("h00") @[quasar.scala 279:42] - _T_14.in.hrdata <= UInt<64>("h00") @[quasar.scala 279:42] - io.sb_ahb.out.hwdata <= _T_14.out.hwdata @[quasar.scala 279:27] - io.sb_ahb.out.hwrite <= _T_14.out.hwrite @[quasar.scala 279:27] - io.sb_ahb.out.htrans <= _T_14.out.htrans @[quasar.scala 279:27] - io.sb_ahb.out.hsize <= _T_14.out.hsize @[quasar.scala 279:27] - io.sb_ahb.out.hprot <= _T_14.out.hprot @[quasar.scala 279:27] - io.sb_ahb.out.hmastlock <= _T_14.out.hmastlock @[quasar.scala 279:27] - io.sb_ahb.out.hburst <= _T_14.out.hburst @[quasar.scala 279:27] - io.sb_ahb.out.haddr <= _T_14.out.haddr @[quasar.scala 279:27] - _T_14.in.hresp <= io.sb_ahb.in.hresp @[quasar.scala 279:27] - _T_14.in.hready <= io.sb_ahb.in.hready @[quasar.scala 279:27] - _T_14.in.hrdata <= io.sb_ahb.in.hrdata @[quasar.scala 279:27] - wire _T_15 : {flip sig : {in : {flip hrdata : UInt<64>, flip hready : UInt<1>, flip hresp : UInt<1>}, out : {haddr : UInt<32>, hburst : UInt<3>, hmastlock : UInt<1>, hprot : UInt<4>, hsize : UInt<3>, htrans : UInt<2>, hwrite : UInt<1>, hwdata : UInt<64>}}, flip hsel : UInt<1>, flip hreadyin : UInt<1>} @[quasar.scala 280:42] - _T_15.hreadyin <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.hsel <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hwdata <= UInt<64>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hwrite <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.sig.out.htrans <= UInt<2>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hsize <= UInt<3>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hprot <= UInt<4>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hmastlock <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.sig.out.hburst <= UInt<3>("h00") @[quasar.scala 280:42] - _T_15.sig.out.haddr <= UInt<32>("h00") @[quasar.scala 280:42] - _T_15.sig.in.hresp <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.sig.in.hready <= UInt<1>("h00") @[quasar.scala 280:42] - _T_15.sig.in.hrdata <= UInt<64>("h00") @[quasar.scala 280:42] - _T_15.hreadyin <= io.dma_ahb.hreadyin @[quasar.scala 280:27] - _T_15.hsel <= io.dma_ahb.hsel @[quasar.scala 280:27] - _T_15.sig.out.hwdata <= io.dma_ahb.sig.out.hwdata @[quasar.scala 280:27] - _T_15.sig.out.hwrite <= io.dma_ahb.sig.out.hwrite @[quasar.scala 280:27] - _T_15.sig.out.htrans <= io.dma_ahb.sig.out.htrans @[quasar.scala 280:27] - _T_15.sig.out.hsize <= io.dma_ahb.sig.out.hsize @[quasar.scala 280:27] - _T_15.sig.out.hprot <= io.dma_ahb.sig.out.hprot @[quasar.scala 280:27] - _T_15.sig.out.hmastlock <= io.dma_ahb.sig.out.hmastlock @[quasar.scala 280:27] - _T_15.sig.out.hburst <= io.dma_ahb.sig.out.hburst @[quasar.scala 280:27] - _T_15.sig.out.haddr <= io.dma_ahb.sig.out.haddr @[quasar.scala 280:27] - io.dma_ahb.sig.in.hresp <= _T_15.sig.in.hresp @[quasar.scala 280:27] - io.dma_ahb.sig.in.hready <= _T_15.sig.in.hready @[quasar.scala 280:27] - io.dma_ahb.sig.in.hrdata <= _T_15.sig.in.hrdata @[quasar.scala 280:27] - io.dma_axi.r.bits.last <= dma_ctrl.io.dma_axi.r.bits.last @[quasar.scala 281:27] - io.dma_axi.r.bits.resp <= dma_ctrl.io.dma_axi.r.bits.resp @[quasar.scala 281:27] - io.dma_axi.r.bits.data <= dma_ctrl.io.dma_axi.r.bits.data @[quasar.scala 281:27] - io.dma_axi.r.bits.id <= dma_ctrl.io.dma_axi.r.bits.id @[quasar.scala 281:27] - io.dma_axi.r.valid <= dma_ctrl.io.dma_axi.r.valid @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.r.ready <= io.dma_axi.r.ready @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.qos <= io.dma_axi.ar.bits.qos @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.prot <= io.dma_axi.ar.bits.prot @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.cache <= io.dma_axi.ar.bits.cache @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.lock <= io.dma_axi.ar.bits.lock @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.burst <= io.dma_axi.ar.bits.burst @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.size <= io.dma_axi.ar.bits.size @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.len <= io.dma_axi.ar.bits.len @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.region <= io.dma_axi.ar.bits.region @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.addr <= io.dma_axi.ar.bits.addr @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.bits.id <= io.dma_axi.ar.bits.id @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.ar.valid <= io.dma_axi.ar.valid @[quasar.scala 281:27] - io.dma_axi.ar.ready <= dma_ctrl.io.dma_axi.ar.ready @[quasar.scala 281:27] - io.dma_axi.b.bits.id <= dma_ctrl.io.dma_axi.b.bits.id @[quasar.scala 281:27] - io.dma_axi.b.bits.resp <= dma_ctrl.io.dma_axi.b.bits.resp @[quasar.scala 281:27] - io.dma_axi.b.valid <= dma_ctrl.io.dma_axi.b.valid @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.b.ready <= io.dma_axi.b.ready @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.w.bits.last <= io.dma_axi.w.bits.last @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.w.bits.strb <= io.dma_axi.w.bits.strb @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.w.bits.data <= io.dma_axi.w.bits.data @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.w.valid <= io.dma_axi.w.valid @[quasar.scala 281:27] - io.dma_axi.w.ready <= dma_ctrl.io.dma_axi.w.ready @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.qos <= io.dma_axi.aw.bits.qos @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.prot <= io.dma_axi.aw.bits.prot @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.cache <= io.dma_axi.aw.bits.cache @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.lock <= io.dma_axi.aw.bits.lock @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.burst <= io.dma_axi.aw.bits.burst @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.size <= io.dma_axi.aw.bits.size @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.len <= io.dma_axi.aw.bits.len @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.region <= io.dma_axi.aw.bits.region @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.addr <= io.dma_axi.aw.bits.addr @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.bits.id <= io.dma_axi.aw.bits.id @[quasar.scala 281:27] - dma_ctrl.io.dma_axi.aw.valid <= io.dma_axi.aw.valid @[quasar.scala 281:27] - io.dma_axi.aw.ready <= dma_ctrl.io.dma_axi.aw.ready @[quasar.scala 281:27] - dbg.io.sb_axi.r.bits.last <= io.sb_axi.r.bits.last @[quasar.scala 282:27] - dbg.io.sb_axi.r.bits.resp <= io.sb_axi.r.bits.resp @[quasar.scala 282:27] - dbg.io.sb_axi.r.bits.data <= io.sb_axi.r.bits.data @[quasar.scala 282:27] - dbg.io.sb_axi.r.bits.id <= io.sb_axi.r.bits.id @[quasar.scala 282:27] - dbg.io.sb_axi.r.valid <= io.sb_axi.r.valid @[quasar.scala 282:27] - io.sb_axi.r.ready <= dbg.io.sb_axi.r.ready @[quasar.scala 282:27] - io.sb_axi.ar.bits.qos <= dbg.io.sb_axi.ar.bits.qos @[quasar.scala 282:27] - io.sb_axi.ar.bits.prot <= dbg.io.sb_axi.ar.bits.prot @[quasar.scala 282:27] - io.sb_axi.ar.bits.cache <= dbg.io.sb_axi.ar.bits.cache @[quasar.scala 282:27] - io.sb_axi.ar.bits.lock <= dbg.io.sb_axi.ar.bits.lock @[quasar.scala 282:27] - io.sb_axi.ar.bits.burst <= dbg.io.sb_axi.ar.bits.burst @[quasar.scala 282:27] - io.sb_axi.ar.bits.size <= dbg.io.sb_axi.ar.bits.size @[quasar.scala 282:27] - io.sb_axi.ar.bits.len <= dbg.io.sb_axi.ar.bits.len @[quasar.scala 282:27] - io.sb_axi.ar.bits.region <= dbg.io.sb_axi.ar.bits.region @[quasar.scala 282:27] - io.sb_axi.ar.bits.addr <= dbg.io.sb_axi.ar.bits.addr @[quasar.scala 282:27] - io.sb_axi.ar.bits.id <= dbg.io.sb_axi.ar.bits.id @[quasar.scala 282:27] - io.sb_axi.ar.valid <= dbg.io.sb_axi.ar.valid @[quasar.scala 282:27] - dbg.io.sb_axi.ar.ready <= io.sb_axi.ar.ready @[quasar.scala 282:27] - dbg.io.sb_axi.b.bits.id <= io.sb_axi.b.bits.id @[quasar.scala 282:27] - dbg.io.sb_axi.b.bits.resp <= io.sb_axi.b.bits.resp @[quasar.scala 282:27] - dbg.io.sb_axi.b.valid <= io.sb_axi.b.valid @[quasar.scala 282:27] - io.sb_axi.b.ready <= dbg.io.sb_axi.b.ready @[quasar.scala 282:27] - io.sb_axi.w.bits.last <= dbg.io.sb_axi.w.bits.last @[quasar.scala 282:27] - io.sb_axi.w.bits.strb <= dbg.io.sb_axi.w.bits.strb @[quasar.scala 282:27] - io.sb_axi.w.bits.data <= dbg.io.sb_axi.w.bits.data @[quasar.scala 282:27] - io.sb_axi.w.valid <= dbg.io.sb_axi.w.valid @[quasar.scala 282:27] - dbg.io.sb_axi.w.ready <= io.sb_axi.w.ready @[quasar.scala 282:27] - io.sb_axi.aw.bits.qos <= dbg.io.sb_axi.aw.bits.qos @[quasar.scala 282:27] - io.sb_axi.aw.bits.prot <= dbg.io.sb_axi.aw.bits.prot @[quasar.scala 282:27] - io.sb_axi.aw.bits.cache <= dbg.io.sb_axi.aw.bits.cache @[quasar.scala 282:27] - io.sb_axi.aw.bits.lock <= dbg.io.sb_axi.aw.bits.lock @[quasar.scala 282:27] - io.sb_axi.aw.bits.burst <= dbg.io.sb_axi.aw.bits.burst @[quasar.scala 282:27] - io.sb_axi.aw.bits.size <= dbg.io.sb_axi.aw.bits.size @[quasar.scala 282:27] - io.sb_axi.aw.bits.len <= dbg.io.sb_axi.aw.bits.len @[quasar.scala 282:27] - io.sb_axi.aw.bits.region <= dbg.io.sb_axi.aw.bits.region @[quasar.scala 282:27] - io.sb_axi.aw.bits.addr <= dbg.io.sb_axi.aw.bits.addr @[quasar.scala 282:27] - io.sb_axi.aw.bits.id <= dbg.io.sb_axi.aw.bits.id @[quasar.scala 282:27] - io.sb_axi.aw.valid <= dbg.io.sb_axi.aw.valid @[quasar.scala 282:27] - dbg.io.sb_axi.aw.ready <= io.sb_axi.aw.ready @[quasar.scala 282:27] - ifu.io.ifu.r.bits.last <= io.ifu_axi.r.bits.last @[quasar.scala 283:27] - ifu.io.ifu.r.bits.resp <= io.ifu_axi.r.bits.resp @[quasar.scala 283:27] - ifu.io.ifu.r.bits.data <= io.ifu_axi.r.bits.data @[quasar.scala 283:27] - ifu.io.ifu.r.bits.id <= io.ifu_axi.r.bits.id @[quasar.scala 283:27] - ifu.io.ifu.r.valid <= io.ifu_axi.r.valid @[quasar.scala 283:27] - io.ifu_axi.r.ready <= ifu.io.ifu.r.ready @[quasar.scala 283:27] - io.ifu_axi.ar.bits.qos <= ifu.io.ifu.ar.bits.qos @[quasar.scala 283:27] - io.ifu_axi.ar.bits.prot <= ifu.io.ifu.ar.bits.prot @[quasar.scala 283:27] - io.ifu_axi.ar.bits.cache <= ifu.io.ifu.ar.bits.cache @[quasar.scala 283:27] - io.ifu_axi.ar.bits.lock <= ifu.io.ifu.ar.bits.lock @[quasar.scala 283:27] - io.ifu_axi.ar.bits.burst <= ifu.io.ifu.ar.bits.burst @[quasar.scala 283:27] - io.ifu_axi.ar.bits.size <= ifu.io.ifu.ar.bits.size @[quasar.scala 283:27] - io.ifu_axi.ar.bits.len <= ifu.io.ifu.ar.bits.len @[quasar.scala 283:27] - io.ifu_axi.ar.bits.region <= ifu.io.ifu.ar.bits.region @[quasar.scala 283:27] - io.ifu_axi.ar.bits.addr <= ifu.io.ifu.ar.bits.addr @[quasar.scala 283:27] - io.ifu_axi.ar.bits.id <= ifu.io.ifu.ar.bits.id @[quasar.scala 283:27] - io.ifu_axi.ar.valid <= ifu.io.ifu.ar.valid @[quasar.scala 283:27] - ifu.io.ifu.ar.ready <= io.ifu_axi.ar.ready @[quasar.scala 283:27] - ifu.io.ifu.b.bits.id <= io.ifu_axi.b.bits.id @[quasar.scala 283:27] - ifu.io.ifu.b.bits.resp <= io.ifu_axi.b.bits.resp @[quasar.scala 283:27] - ifu.io.ifu.b.valid <= io.ifu_axi.b.valid @[quasar.scala 283:27] - io.ifu_axi.b.ready <= ifu.io.ifu.b.ready @[quasar.scala 283:27] - io.ifu_axi.w.bits.last <= ifu.io.ifu.w.bits.last @[quasar.scala 283:27] - io.ifu_axi.w.bits.strb <= ifu.io.ifu.w.bits.strb @[quasar.scala 283:27] - io.ifu_axi.w.bits.data <= ifu.io.ifu.w.bits.data @[quasar.scala 283:27] - io.ifu_axi.w.valid <= ifu.io.ifu.w.valid @[quasar.scala 283:27] - ifu.io.ifu.w.ready <= io.ifu_axi.w.ready @[quasar.scala 283:27] - io.ifu_axi.aw.bits.qos <= ifu.io.ifu.aw.bits.qos @[quasar.scala 283:27] - io.ifu_axi.aw.bits.prot <= ifu.io.ifu.aw.bits.prot @[quasar.scala 283:27] - io.ifu_axi.aw.bits.cache <= ifu.io.ifu.aw.bits.cache @[quasar.scala 283:27] - io.ifu_axi.aw.bits.lock <= ifu.io.ifu.aw.bits.lock @[quasar.scala 283:27] - io.ifu_axi.aw.bits.burst <= ifu.io.ifu.aw.bits.burst @[quasar.scala 283:27] - io.ifu_axi.aw.bits.size <= ifu.io.ifu.aw.bits.size @[quasar.scala 283:27] - io.ifu_axi.aw.bits.len <= ifu.io.ifu.aw.bits.len @[quasar.scala 283:27] - io.ifu_axi.aw.bits.region <= ifu.io.ifu.aw.bits.region @[quasar.scala 283:27] - io.ifu_axi.aw.bits.addr <= ifu.io.ifu.aw.bits.addr @[quasar.scala 283:27] - io.ifu_axi.aw.bits.id <= ifu.io.ifu.aw.bits.id @[quasar.scala 283:27] - io.ifu_axi.aw.valid <= ifu.io.ifu.aw.valid @[quasar.scala 283:27] - ifu.io.ifu.aw.ready <= io.ifu_axi.aw.ready @[quasar.scala 283:27] - lsu.io.axi.r.bits.last <= io.lsu_axi.r.bits.last @[quasar.scala 284:27] - lsu.io.axi.r.bits.resp <= io.lsu_axi.r.bits.resp @[quasar.scala 284:27] - lsu.io.axi.r.bits.data <= io.lsu_axi.r.bits.data @[quasar.scala 284:27] - lsu.io.axi.r.bits.id <= io.lsu_axi.r.bits.id @[quasar.scala 284:27] - lsu.io.axi.r.valid <= io.lsu_axi.r.valid @[quasar.scala 284:27] - io.lsu_axi.r.ready <= lsu.io.axi.r.ready @[quasar.scala 284:27] - io.lsu_axi.ar.bits.qos <= lsu.io.axi.ar.bits.qos @[quasar.scala 284:27] - io.lsu_axi.ar.bits.prot <= lsu.io.axi.ar.bits.prot @[quasar.scala 284:27] - io.lsu_axi.ar.bits.cache <= lsu.io.axi.ar.bits.cache @[quasar.scala 284:27] - io.lsu_axi.ar.bits.lock <= lsu.io.axi.ar.bits.lock @[quasar.scala 284:27] - io.lsu_axi.ar.bits.burst <= lsu.io.axi.ar.bits.burst @[quasar.scala 284:27] - io.lsu_axi.ar.bits.size <= lsu.io.axi.ar.bits.size @[quasar.scala 284:27] - io.lsu_axi.ar.bits.len <= lsu.io.axi.ar.bits.len @[quasar.scala 284:27] - io.lsu_axi.ar.bits.region <= lsu.io.axi.ar.bits.region @[quasar.scala 284:27] - io.lsu_axi.ar.bits.addr <= lsu.io.axi.ar.bits.addr @[quasar.scala 284:27] - io.lsu_axi.ar.bits.id <= lsu.io.axi.ar.bits.id @[quasar.scala 284:27] - io.lsu_axi.ar.valid <= lsu.io.axi.ar.valid @[quasar.scala 284:27] - lsu.io.axi.ar.ready <= io.lsu_axi.ar.ready @[quasar.scala 284:27] - lsu.io.axi.b.bits.id <= io.lsu_axi.b.bits.id @[quasar.scala 284:27] - lsu.io.axi.b.bits.resp <= io.lsu_axi.b.bits.resp @[quasar.scala 284:27] - lsu.io.axi.b.valid <= io.lsu_axi.b.valid @[quasar.scala 284:27] - io.lsu_axi.b.ready <= lsu.io.axi.b.ready @[quasar.scala 284:27] - io.lsu_axi.w.bits.last <= lsu.io.axi.w.bits.last @[quasar.scala 284:27] - io.lsu_axi.w.bits.strb <= lsu.io.axi.w.bits.strb @[quasar.scala 284:27] - io.lsu_axi.w.bits.data <= lsu.io.axi.w.bits.data @[quasar.scala 284:27] - io.lsu_axi.w.valid <= lsu.io.axi.w.valid @[quasar.scala 284:27] - lsu.io.axi.w.ready <= io.lsu_axi.w.ready @[quasar.scala 284:27] - io.lsu_axi.aw.bits.qos <= lsu.io.axi.aw.bits.qos @[quasar.scala 284:27] - io.lsu_axi.aw.bits.prot <= lsu.io.axi.aw.bits.prot @[quasar.scala 284:27] - io.lsu_axi.aw.bits.cache <= lsu.io.axi.aw.bits.cache @[quasar.scala 284:27] - io.lsu_axi.aw.bits.lock <= lsu.io.axi.aw.bits.lock @[quasar.scala 284:27] - io.lsu_axi.aw.bits.burst <= lsu.io.axi.aw.bits.burst @[quasar.scala 284:27] - io.lsu_axi.aw.bits.size <= lsu.io.axi.aw.bits.size @[quasar.scala 284:27] - io.lsu_axi.aw.bits.len <= lsu.io.axi.aw.bits.len @[quasar.scala 284:27] - io.lsu_axi.aw.bits.region <= lsu.io.axi.aw.bits.region @[quasar.scala 284:27] - io.lsu_axi.aw.bits.addr <= lsu.io.axi.aw.bits.addr @[quasar.scala 284:27] - io.lsu_axi.aw.bits.id <= lsu.io.axi.aw.bits.id @[quasar.scala 284:27] - io.lsu_axi.aw.valid <= lsu.io.axi.aw.valid @[quasar.scala 284:27] - lsu.io.axi.aw.ready <= io.lsu_axi.aw.ready @[quasar.scala 284:27] + inst axi4_to_ahb of axi4_to_ahb @[quasar.scala 241:32] + axi4_to_ahb.clock <= clock + axi4_to_ahb.reset <= reset + inst axi4_to_ahb_1 of axi4_to_ahb_1 @[quasar.scala 242:33] + axi4_to_ahb_1.clock <= clock + axi4_to_ahb_1.reset <= reset + inst axi4_to_ahb_2 of axi4_to_ahb_2 @[quasar.scala 243:33] + axi4_to_ahb_2.clock <= clock + axi4_to_ahb_2.reset <= reset + inst ahb_to_axi4 of ahb_to_axi4 @[quasar.scala 244:33] + ahb_to_axi4.clock <= clock + ahb_to_axi4.reset <= reset + axi4_to_ahb_2.io.scan_mode <= io.scan_mode @[quasar.scala 246:34] + axi4_to_ahb_2.io.bus_clk_en <= io.lsu_bus_clk_en @[quasar.scala 247:35] + axi4_to_ahb_2.io.clk_override <= dec.io.dec_tlu_bus_clk_override @[quasar.scala 248:37] + lsu.io.axi.r.bits.last <= axi4_to_ahb_2.io.axi.r.bits.last @[quasar.scala 249:28] + lsu.io.axi.r.bits.resp <= axi4_to_ahb_2.io.axi.r.bits.resp @[quasar.scala 249:28] + lsu.io.axi.r.bits.data <= axi4_to_ahb_2.io.axi.r.bits.data @[quasar.scala 249:28] + lsu.io.axi.r.bits.id <= axi4_to_ahb_2.io.axi.r.bits.id @[quasar.scala 249:28] + lsu.io.axi.r.valid <= axi4_to_ahb_2.io.axi.r.valid @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.r.ready <= lsu.io.axi.r.ready @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.qos <= lsu.io.axi.ar.bits.qos @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.prot <= lsu.io.axi.ar.bits.prot @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.cache <= lsu.io.axi.ar.bits.cache @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.lock <= lsu.io.axi.ar.bits.lock @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.burst <= lsu.io.axi.ar.bits.burst @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.size <= lsu.io.axi.ar.bits.size @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.len <= lsu.io.axi.ar.bits.len @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.region <= lsu.io.axi.ar.bits.region @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.addr <= lsu.io.axi.ar.bits.addr @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.bits.id <= lsu.io.axi.ar.bits.id @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.ar.valid <= lsu.io.axi.ar.valid @[quasar.scala 249:28] + lsu.io.axi.ar.ready <= axi4_to_ahb_2.io.axi.ar.ready @[quasar.scala 249:28] + lsu.io.axi.b.bits.id <= axi4_to_ahb_2.io.axi.b.bits.id @[quasar.scala 249:28] + lsu.io.axi.b.bits.resp <= axi4_to_ahb_2.io.axi.b.bits.resp @[quasar.scala 249:28] + lsu.io.axi.b.valid <= axi4_to_ahb_2.io.axi.b.valid @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.b.ready <= lsu.io.axi.b.ready @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.w.bits.last <= lsu.io.axi.w.bits.last @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.w.bits.strb <= lsu.io.axi.w.bits.strb @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.w.bits.data <= lsu.io.axi.w.bits.data @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.w.valid <= lsu.io.axi.w.valid @[quasar.scala 249:28] + lsu.io.axi.w.ready <= axi4_to_ahb_2.io.axi.w.ready @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.qos <= lsu.io.axi.aw.bits.qos @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.prot <= lsu.io.axi.aw.bits.prot @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.cache <= lsu.io.axi.aw.bits.cache @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.lock <= lsu.io.axi.aw.bits.lock @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.burst <= lsu.io.axi.aw.bits.burst @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.size <= lsu.io.axi.aw.bits.size @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.len <= lsu.io.axi.aw.bits.len @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.region <= lsu.io.axi.aw.bits.region @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.addr <= lsu.io.axi.aw.bits.addr @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.bits.id <= lsu.io.axi.aw.bits.id @[quasar.scala 249:28] + axi4_to_ahb_2.io.axi.aw.valid <= lsu.io.axi.aw.valid @[quasar.scala 249:28] + lsu.io.axi.aw.ready <= axi4_to_ahb_2.io.axi.aw.ready @[quasar.scala 249:28] + io.lsu_ahb.out.hwdata <= axi4_to_ahb_2.io.ahb.out.hwdata @[quasar.scala 250:28] + io.lsu_ahb.out.hwrite <= axi4_to_ahb_2.io.ahb.out.hwrite @[quasar.scala 250:28] + io.lsu_ahb.out.htrans <= axi4_to_ahb_2.io.ahb.out.htrans @[quasar.scala 250:28] + io.lsu_ahb.out.hsize <= axi4_to_ahb_2.io.ahb.out.hsize @[quasar.scala 250:28] + io.lsu_ahb.out.hprot <= axi4_to_ahb_2.io.ahb.out.hprot @[quasar.scala 250:28] + io.lsu_ahb.out.hmastlock <= axi4_to_ahb_2.io.ahb.out.hmastlock @[quasar.scala 250:28] + io.lsu_ahb.out.hburst <= axi4_to_ahb_2.io.ahb.out.hburst @[quasar.scala 250:28] + io.lsu_ahb.out.haddr <= axi4_to_ahb_2.io.ahb.out.haddr @[quasar.scala 250:28] + axi4_to_ahb_2.io.ahb.in.hresp <= io.lsu_ahb.in.hresp @[quasar.scala 250:28] + axi4_to_ahb_2.io.ahb.in.hready <= io.lsu_ahb.in.hready @[quasar.scala 250:28] + axi4_to_ahb_2.io.ahb.in.hrdata <= io.lsu_ahb.in.hrdata @[quasar.scala 250:28] + axi4_to_ahb_1.io.scan_mode <= io.scan_mode @[quasar.scala 252:34] + axi4_to_ahb_1.io.bus_clk_en <= io.ifu_bus_clk_en @[quasar.scala 253:35] + axi4_to_ahb_1.io.clk_override <= dec.io.dec_tlu_bus_clk_override @[quasar.scala 254:37] + ifu.io.ifu.r.bits.last <= axi4_to_ahb_1.io.axi.r.bits.last @[quasar.scala 255:28] + ifu.io.ifu.r.bits.resp <= axi4_to_ahb_1.io.axi.r.bits.resp @[quasar.scala 255:28] + ifu.io.ifu.r.bits.data <= axi4_to_ahb_1.io.axi.r.bits.data @[quasar.scala 255:28] + ifu.io.ifu.r.bits.id <= axi4_to_ahb_1.io.axi.r.bits.id @[quasar.scala 255:28] + ifu.io.ifu.r.valid <= axi4_to_ahb_1.io.axi.r.valid @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.r.ready <= ifu.io.ifu.r.ready @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.qos <= ifu.io.ifu.ar.bits.qos @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.prot <= ifu.io.ifu.ar.bits.prot @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.cache <= ifu.io.ifu.ar.bits.cache @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.lock <= ifu.io.ifu.ar.bits.lock @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.burst <= ifu.io.ifu.ar.bits.burst @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.size <= ifu.io.ifu.ar.bits.size @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.len <= ifu.io.ifu.ar.bits.len @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.region <= ifu.io.ifu.ar.bits.region @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.addr <= ifu.io.ifu.ar.bits.addr @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.bits.id <= ifu.io.ifu.ar.bits.id @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.ar.valid <= ifu.io.ifu.ar.valid @[quasar.scala 255:28] + ifu.io.ifu.ar.ready <= axi4_to_ahb_1.io.axi.ar.ready @[quasar.scala 255:28] + ifu.io.ifu.b.bits.id <= axi4_to_ahb_1.io.axi.b.bits.id @[quasar.scala 255:28] + ifu.io.ifu.b.bits.resp <= axi4_to_ahb_1.io.axi.b.bits.resp @[quasar.scala 255:28] + ifu.io.ifu.b.valid <= axi4_to_ahb_1.io.axi.b.valid @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.b.ready <= ifu.io.ifu.b.ready @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.w.bits.last <= ifu.io.ifu.w.bits.last @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.w.bits.strb <= ifu.io.ifu.w.bits.strb @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.w.bits.data <= ifu.io.ifu.w.bits.data @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.w.valid <= ifu.io.ifu.w.valid @[quasar.scala 255:28] + ifu.io.ifu.w.ready <= axi4_to_ahb_1.io.axi.w.ready @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.qos <= ifu.io.ifu.aw.bits.qos @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.prot <= ifu.io.ifu.aw.bits.prot @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.cache <= ifu.io.ifu.aw.bits.cache @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.lock <= ifu.io.ifu.aw.bits.lock @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.burst <= ifu.io.ifu.aw.bits.burst @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.size <= ifu.io.ifu.aw.bits.size @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.len <= ifu.io.ifu.aw.bits.len @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.region <= ifu.io.ifu.aw.bits.region @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.addr <= ifu.io.ifu.aw.bits.addr @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.bits.id <= ifu.io.ifu.aw.bits.id @[quasar.scala 255:28] + axi4_to_ahb_1.io.axi.aw.valid <= ifu.io.ifu.aw.valid @[quasar.scala 255:28] + ifu.io.ifu.aw.ready <= axi4_to_ahb_1.io.axi.aw.ready @[quasar.scala 255:28] + io.ifu_ahb.out.hwdata <= axi4_to_ahb_1.io.ahb.out.hwdata @[quasar.scala 256:28] + io.ifu_ahb.out.hwrite <= axi4_to_ahb_1.io.ahb.out.hwrite @[quasar.scala 256:28] + io.ifu_ahb.out.htrans <= axi4_to_ahb_1.io.ahb.out.htrans @[quasar.scala 256:28] + io.ifu_ahb.out.hsize <= axi4_to_ahb_1.io.ahb.out.hsize @[quasar.scala 256:28] + io.ifu_ahb.out.hprot <= axi4_to_ahb_1.io.ahb.out.hprot @[quasar.scala 256:28] + io.ifu_ahb.out.hmastlock <= axi4_to_ahb_1.io.ahb.out.hmastlock @[quasar.scala 256:28] + io.ifu_ahb.out.hburst <= axi4_to_ahb_1.io.ahb.out.hburst @[quasar.scala 256:28] + io.ifu_ahb.out.haddr <= axi4_to_ahb_1.io.ahb.out.haddr @[quasar.scala 256:28] + axi4_to_ahb_1.io.ahb.in.hresp <= io.ifu_ahb.in.hresp @[quasar.scala 256:28] + axi4_to_ahb_1.io.ahb.in.hready <= io.ifu_ahb.in.hready @[quasar.scala 256:28] + axi4_to_ahb_1.io.ahb.in.hrdata <= io.ifu_ahb.in.hrdata @[quasar.scala 256:28] + axi4_to_ahb_1.io.axi.b.ready <= UInt<1>("h01") @[quasar.scala 257:36] + axi4_to_ahb.io.scan_mode <= io.scan_mode @[quasar.scala 259:33] + axi4_to_ahb.io.bus_clk_en <= io.dbg_bus_clk_en @[quasar.scala 260:34] + axi4_to_ahb.io.clk_override <= dec.io.dec_tlu_bus_clk_override @[quasar.scala 261:36] + dbg.io.sb_axi.r.bits.last <= axi4_to_ahb.io.axi.r.bits.last @[quasar.scala 262:27] + dbg.io.sb_axi.r.bits.resp <= axi4_to_ahb.io.axi.r.bits.resp @[quasar.scala 262:27] + dbg.io.sb_axi.r.bits.data <= axi4_to_ahb.io.axi.r.bits.data @[quasar.scala 262:27] + dbg.io.sb_axi.r.bits.id <= axi4_to_ahb.io.axi.r.bits.id @[quasar.scala 262:27] + dbg.io.sb_axi.r.valid <= axi4_to_ahb.io.axi.r.valid @[quasar.scala 262:27] + axi4_to_ahb.io.axi.r.ready <= dbg.io.sb_axi.r.ready @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.qos <= dbg.io.sb_axi.ar.bits.qos @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.prot <= dbg.io.sb_axi.ar.bits.prot @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.cache <= dbg.io.sb_axi.ar.bits.cache @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.lock <= dbg.io.sb_axi.ar.bits.lock @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.burst <= dbg.io.sb_axi.ar.bits.burst @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.size <= dbg.io.sb_axi.ar.bits.size @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.len <= dbg.io.sb_axi.ar.bits.len @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.region <= dbg.io.sb_axi.ar.bits.region @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.addr <= dbg.io.sb_axi.ar.bits.addr @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.bits.id <= dbg.io.sb_axi.ar.bits.id @[quasar.scala 262:27] + axi4_to_ahb.io.axi.ar.valid <= dbg.io.sb_axi.ar.valid @[quasar.scala 262:27] + dbg.io.sb_axi.ar.ready <= axi4_to_ahb.io.axi.ar.ready @[quasar.scala 262:27] + dbg.io.sb_axi.b.bits.id <= axi4_to_ahb.io.axi.b.bits.id @[quasar.scala 262:27] + dbg.io.sb_axi.b.bits.resp <= axi4_to_ahb.io.axi.b.bits.resp @[quasar.scala 262:27] + dbg.io.sb_axi.b.valid <= axi4_to_ahb.io.axi.b.valid @[quasar.scala 262:27] + axi4_to_ahb.io.axi.b.ready <= dbg.io.sb_axi.b.ready @[quasar.scala 262:27] + axi4_to_ahb.io.axi.w.bits.last <= dbg.io.sb_axi.w.bits.last @[quasar.scala 262:27] + axi4_to_ahb.io.axi.w.bits.strb <= dbg.io.sb_axi.w.bits.strb @[quasar.scala 262:27] + axi4_to_ahb.io.axi.w.bits.data <= dbg.io.sb_axi.w.bits.data @[quasar.scala 262:27] + axi4_to_ahb.io.axi.w.valid <= dbg.io.sb_axi.w.valid @[quasar.scala 262:27] + dbg.io.sb_axi.w.ready <= axi4_to_ahb.io.axi.w.ready @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.qos <= dbg.io.sb_axi.aw.bits.qos @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.prot <= dbg.io.sb_axi.aw.bits.prot @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.cache <= dbg.io.sb_axi.aw.bits.cache @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.lock <= dbg.io.sb_axi.aw.bits.lock @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.burst <= dbg.io.sb_axi.aw.bits.burst @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.size <= dbg.io.sb_axi.aw.bits.size @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.len <= dbg.io.sb_axi.aw.bits.len @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.region <= dbg.io.sb_axi.aw.bits.region @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.addr <= dbg.io.sb_axi.aw.bits.addr @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.bits.id <= dbg.io.sb_axi.aw.bits.id @[quasar.scala 262:27] + axi4_to_ahb.io.axi.aw.valid <= dbg.io.sb_axi.aw.valid @[quasar.scala 262:27] + dbg.io.sb_axi.aw.ready <= axi4_to_ahb.io.axi.aw.ready @[quasar.scala 262:27] + io.sb_ahb.out.hwdata <= axi4_to_ahb.io.ahb.out.hwdata @[quasar.scala 263:27] + io.sb_ahb.out.hwrite <= axi4_to_ahb.io.ahb.out.hwrite @[quasar.scala 263:27] + io.sb_ahb.out.htrans <= axi4_to_ahb.io.ahb.out.htrans @[quasar.scala 263:27] + io.sb_ahb.out.hsize <= axi4_to_ahb.io.ahb.out.hsize @[quasar.scala 263:27] + io.sb_ahb.out.hprot <= axi4_to_ahb.io.ahb.out.hprot @[quasar.scala 263:27] + io.sb_ahb.out.hmastlock <= axi4_to_ahb.io.ahb.out.hmastlock @[quasar.scala 263:27] + io.sb_ahb.out.hburst <= axi4_to_ahb.io.ahb.out.hburst @[quasar.scala 263:27] + io.sb_ahb.out.haddr <= axi4_to_ahb.io.ahb.out.haddr @[quasar.scala 263:27] + axi4_to_ahb.io.ahb.in.hresp <= io.sb_ahb.in.hresp @[quasar.scala 263:27] + axi4_to_ahb.io.ahb.in.hready <= io.sb_ahb.in.hready @[quasar.scala 263:27] + axi4_to_ahb.io.ahb.in.hrdata <= io.sb_ahb.in.hrdata @[quasar.scala 263:27] + ahb_to_axi4.io.scan_mode <= io.scan_mode @[quasar.scala 265:34] + ahb_to_axi4.io.bus_clk_en <= io.dma_bus_clk_en @[quasar.scala 266:35] + ahb_to_axi4.io.clk_override <= dec.io.dec_tlu_bus_clk_override @[quasar.scala 267:37] + ahb_to_axi4.io.axi.r.bits.last <= dma_ctrl.io.dma_axi.r.bits.last @[quasar.scala 268:28] + ahb_to_axi4.io.axi.r.bits.resp <= dma_ctrl.io.dma_axi.r.bits.resp @[quasar.scala 268:28] + ahb_to_axi4.io.axi.r.bits.data <= dma_ctrl.io.dma_axi.r.bits.data @[quasar.scala 268:28] + ahb_to_axi4.io.axi.r.bits.id <= dma_ctrl.io.dma_axi.r.bits.id @[quasar.scala 268:28] + ahb_to_axi4.io.axi.r.valid <= dma_ctrl.io.dma_axi.r.valid @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.r.ready <= ahb_to_axi4.io.axi.r.ready @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.qos <= ahb_to_axi4.io.axi.ar.bits.qos @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.prot <= ahb_to_axi4.io.axi.ar.bits.prot @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.cache <= ahb_to_axi4.io.axi.ar.bits.cache @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.lock <= ahb_to_axi4.io.axi.ar.bits.lock @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.burst <= ahb_to_axi4.io.axi.ar.bits.burst @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.size <= ahb_to_axi4.io.axi.ar.bits.size @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.len <= ahb_to_axi4.io.axi.ar.bits.len @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.region <= ahb_to_axi4.io.axi.ar.bits.region @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.addr <= ahb_to_axi4.io.axi.ar.bits.addr @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.bits.id <= ahb_to_axi4.io.axi.ar.bits.id @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.ar.valid <= ahb_to_axi4.io.axi.ar.valid @[quasar.scala 268:28] + ahb_to_axi4.io.axi.ar.ready <= dma_ctrl.io.dma_axi.ar.ready @[quasar.scala 268:28] + ahb_to_axi4.io.axi.b.bits.id <= dma_ctrl.io.dma_axi.b.bits.id @[quasar.scala 268:28] + ahb_to_axi4.io.axi.b.bits.resp <= dma_ctrl.io.dma_axi.b.bits.resp @[quasar.scala 268:28] + ahb_to_axi4.io.axi.b.valid <= dma_ctrl.io.dma_axi.b.valid @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.b.ready <= ahb_to_axi4.io.axi.b.ready @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.w.bits.last <= ahb_to_axi4.io.axi.w.bits.last @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.w.bits.strb <= ahb_to_axi4.io.axi.w.bits.strb @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.w.bits.data <= ahb_to_axi4.io.axi.w.bits.data @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.w.valid <= ahb_to_axi4.io.axi.w.valid @[quasar.scala 268:28] + ahb_to_axi4.io.axi.w.ready <= dma_ctrl.io.dma_axi.w.ready @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.qos <= ahb_to_axi4.io.axi.aw.bits.qos @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.prot <= ahb_to_axi4.io.axi.aw.bits.prot @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.cache <= ahb_to_axi4.io.axi.aw.bits.cache @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.lock <= ahb_to_axi4.io.axi.aw.bits.lock @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.burst <= ahb_to_axi4.io.axi.aw.bits.burst @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.size <= ahb_to_axi4.io.axi.aw.bits.size @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.len <= ahb_to_axi4.io.axi.aw.bits.len @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.region <= ahb_to_axi4.io.axi.aw.bits.region @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.addr <= ahb_to_axi4.io.axi.aw.bits.addr @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.bits.id <= ahb_to_axi4.io.axi.aw.bits.id @[quasar.scala 268:28] + dma_ctrl.io.dma_axi.aw.valid <= ahb_to_axi4.io.axi.aw.valid @[quasar.scala 268:28] + ahb_to_axi4.io.axi.aw.ready <= dma_ctrl.io.dma_axi.aw.ready @[quasar.scala 268:28] + ahb_to_axi4.io.ahb.hreadyin <= io.dma_ahb.hreadyin @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.hsel <= io.dma_ahb.hsel @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hwdata <= io.dma_ahb.sig.out.hwdata @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hwrite <= io.dma_ahb.sig.out.hwrite @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.htrans <= io.dma_ahb.sig.out.htrans @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hsize <= io.dma_ahb.sig.out.hsize @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hprot <= io.dma_ahb.sig.out.hprot @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hmastlock <= io.dma_ahb.sig.out.hmastlock @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.hburst <= io.dma_ahb.sig.out.hburst @[quasar.scala 269:28] + ahb_to_axi4.io.ahb.sig.out.haddr <= io.dma_ahb.sig.out.haddr @[quasar.scala 269:28] + io.dma_ahb.sig.in.hresp <= ahb_to_axi4.io.ahb.sig.in.hresp @[quasar.scala 269:28] + io.dma_ahb.sig.in.hready <= ahb_to_axi4.io.ahb.sig.in.hready @[quasar.scala 269:28] + io.dma_ahb.sig.in.hrdata <= ahb_to_axi4.io.ahb.sig.in.hrdata @[quasar.scala 269:28] + wire _T_13 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 271:36] + _T_13.r.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.r.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] + _T_13.r.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.b.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.bits.strb <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.w.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] + _T_13.w.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.ready <= UInt<1>("h00") @[quasar.scala 271:36] + io.dma_axi.r.bits.last <= _T_13.r.bits.last @[quasar.scala 271:21] + io.dma_axi.r.bits.resp <= _T_13.r.bits.resp @[quasar.scala 271:21] + io.dma_axi.r.bits.data <= _T_13.r.bits.data @[quasar.scala 271:21] + io.dma_axi.r.bits.id <= _T_13.r.bits.id @[quasar.scala 271:21] + io.dma_axi.r.valid <= _T_13.r.valid @[quasar.scala 271:21] + _T_13.r.ready <= io.dma_axi.r.ready @[quasar.scala 271:21] + _T_13.ar.bits.qos <= io.dma_axi.ar.bits.qos @[quasar.scala 271:21] + _T_13.ar.bits.prot <= io.dma_axi.ar.bits.prot @[quasar.scala 271:21] + _T_13.ar.bits.cache <= io.dma_axi.ar.bits.cache @[quasar.scala 271:21] + _T_13.ar.bits.lock <= io.dma_axi.ar.bits.lock @[quasar.scala 271:21] + _T_13.ar.bits.burst <= io.dma_axi.ar.bits.burst @[quasar.scala 271:21] + _T_13.ar.bits.size <= io.dma_axi.ar.bits.size @[quasar.scala 271:21] + _T_13.ar.bits.len <= io.dma_axi.ar.bits.len @[quasar.scala 271:21] + _T_13.ar.bits.region <= io.dma_axi.ar.bits.region @[quasar.scala 271:21] + _T_13.ar.bits.addr <= io.dma_axi.ar.bits.addr @[quasar.scala 271:21] + _T_13.ar.bits.id <= io.dma_axi.ar.bits.id @[quasar.scala 271:21] + _T_13.ar.valid <= io.dma_axi.ar.valid @[quasar.scala 271:21] + io.dma_axi.ar.ready <= _T_13.ar.ready @[quasar.scala 271:21] + io.dma_axi.b.bits.id <= _T_13.b.bits.id @[quasar.scala 271:21] + io.dma_axi.b.bits.resp <= _T_13.b.bits.resp @[quasar.scala 271:21] + io.dma_axi.b.valid <= _T_13.b.valid @[quasar.scala 271:21] + _T_13.b.ready <= io.dma_axi.b.ready @[quasar.scala 271:21] + _T_13.w.bits.last <= io.dma_axi.w.bits.last @[quasar.scala 271:21] + _T_13.w.bits.strb <= io.dma_axi.w.bits.strb @[quasar.scala 271:21] + _T_13.w.bits.data <= io.dma_axi.w.bits.data @[quasar.scala 271:21] + _T_13.w.valid <= io.dma_axi.w.valid @[quasar.scala 271:21] + io.dma_axi.w.ready <= _T_13.w.ready @[quasar.scala 271:21] + _T_13.aw.bits.qos <= io.dma_axi.aw.bits.qos @[quasar.scala 271:21] + _T_13.aw.bits.prot <= io.dma_axi.aw.bits.prot @[quasar.scala 271:21] + _T_13.aw.bits.cache <= io.dma_axi.aw.bits.cache @[quasar.scala 271:21] + _T_13.aw.bits.lock <= io.dma_axi.aw.bits.lock @[quasar.scala 271:21] + _T_13.aw.bits.burst <= io.dma_axi.aw.bits.burst @[quasar.scala 271:21] + _T_13.aw.bits.size <= io.dma_axi.aw.bits.size @[quasar.scala 271:21] + _T_13.aw.bits.len <= io.dma_axi.aw.bits.len @[quasar.scala 271:21] + _T_13.aw.bits.region <= io.dma_axi.aw.bits.region @[quasar.scala 271:21] + _T_13.aw.bits.addr <= io.dma_axi.aw.bits.addr @[quasar.scala 271:21] + _T_13.aw.bits.id <= io.dma_axi.aw.bits.id @[quasar.scala 271:21] + _T_13.aw.valid <= io.dma_axi.aw.valid @[quasar.scala 271:21] + io.dma_axi.aw.ready <= _T_13.aw.ready @[quasar.scala 271:21] + wire _T_14 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 272:36] + _T_14.r.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.r.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] + _T_14.r.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.b.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.bits.strb <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.w.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] + _T_14.w.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.bits.last <= io.sb_axi.r.bits.last @[quasar.scala 272:21] + _T_14.r.bits.resp <= io.sb_axi.r.bits.resp @[quasar.scala 272:21] + _T_14.r.bits.data <= io.sb_axi.r.bits.data @[quasar.scala 272:21] + _T_14.r.bits.id <= io.sb_axi.r.bits.id @[quasar.scala 272:21] + _T_14.r.valid <= io.sb_axi.r.valid @[quasar.scala 272:21] + io.sb_axi.r.ready <= _T_14.r.ready @[quasar.scala 272:21] + io.sb_axi.ar.bits.qos <= _T_14.ar.bits.qos @[quasar.scala 272:21] + io.sb_axi.ar.bits.prot <= _T_14.ar.bits.prot @[quasar.scala 272:21] + io.sb_axi.ar.bits.cache <= _T_14.ar.bits.cache @[quasar.scala 272:21] + io.sb_axi.ar.bits.lock <= _T_14.ar.bits.lock @[quasar.scala 272:21] + io.sb_axi.ar.bits.burst <= _T_14.ar.bits.burst @[quasar.scala 272:21] + io.sb_axi.ar.bits.size <= _T_14.ar.bits.size @[quasar.scala 272:21] + io.sb_axi.ar.bits.len <= _T_14.ar.bits.len @[quasar.scala 272:21] + io.sb_axi.ar.bits.region <= _T_14.ar.bits.region @[quasar.scala 272:21] + io.sb_axi.ar.bits.addr <= _T_14.ar.bits.addr @[quasar.scala 272:21] + io.sb_axi.ar.bits.id <= _T_14.ar.bits.id @[quasar.scala 272:21] + io.sb_axi.ar.valid <= _T_14.ar.valid @[quasar.scala 272:21] + _T_14.ar.ready <= io.sb_axi.ar.ready @[quasar.scala 272:21] + _T_14.b.bits.id <= io.sb_axi.b.bits.id @[quasar.scala 272:21] + _T_14.b.bits.resp <= io.sb_axi.b.bits.resp @[quasar.scala 272:21] + _T_14.b.valid <= io.sb_axi.b.valid @[quasar.scala 272:21] + io.sb_axi.b.ready <= _T_14.b.ready @[quasar.scala 272:21] + io.sb_axi.w.bits.last <= _T_14.w.bits.last @[quasar.scala 272:21] + io.sb_axi.w.bits.strb <= _T_14.w.bits.strb @[quasar.scala 272:21] + io.sb_axi.w.bits.data <= _T_14.w.bits.data @[quasar.scala 272:21] + io.sb_axi.w.valid <= _T_14.w.valid @[quasar.scala 272:21] + _T_14.w.ready <= io.sb_axi.w.ready @[quasar.scala 272:21] + io.sb_axi.aw.bits.qos <= _T_14.aw.bits.qos @[quasar.scala 272:21] + io.sb_axi.aw.bits.prot <= _T_14.aw.bits.prot @[quasar.scala 272:21] + io.sb_axi.aw.bits.cache <= _T_14.aw.bits.cache @[quasar.scala 272:21] + io.sb_axi.aw.bits.lock <= _T_14.aw.bits.lock @[quasar.scala 272:21] + io.sb_axi.aw.bits.burst <= _T_14.aw.bits.burst @[quasar.scala 272:21] + io.sb_axi.aw.bits.size <= _T_14.aw.bits.size @[quasar.scala 272:21] + io.sb_axi.aw.bits.len <= _T_14.aw.bits.len @[quasar.scala 272:21] + io.sb_axi.aw.bits.region <= _T_14.aw.bits.region @[quasar.scala 272:21] + io.sb_axi.aw.bits.addr <= _T_14.aw.bits.addr @[quasar.scala 272:21] + io.sb_axi.aw.bits.id <= _T_14.aw.bits.id @[quasar.scala 272:21] + io.sb_axi.aw.valid <= _T_14.aw.valid @[quasar.scala 272:21] + _T_14.aw.ready <= io.sb_axi.aw.ready @[quasar.scala 272:21] + wire _T_15 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 273:36] + _T_15.r.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.r.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] + _T_15.r.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.r.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.b.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.b.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.b.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.b.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.bits.strb <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.w.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] + _T_15.w.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.bits.last <= io.ifu_axi.r.bits.last @[quasar.scala 273:21] + _T_15.r.bits.resp <= io.ifu_axi.r.bits.resp @[quasar.scala 273:21] + _T_15.r.bits.data <= io.ifu_axi.r.bits.data @[quasar.scala 273:21] + _T_15.r.bits.id <= io.ifu_axi.r.bits.id @[quasar.scala 273:21] + _T_15.r.valid <= io.ifu_axi.r.valid @[quasar.scala 273:21] + io.ifu_axi.r.ready <= _T_15.r.ready @[quasar.scala 273:21] + io.ifu_axi.ar.bits.qos <= _T_15.ar.bits.qos @[quasar.scala 273:21] + io.ifu_axi.ar.bits.prot <= _T_15.ar.bits.prot @[quasar.scala 273:21] + io.ifu_axi.ar.bits.cache <= _T_15.ar.bits.cache @[quasar.scala 273:21] + io.ifu_axi.ar.bits.lock <= _T_15.ar.bits.lock @[quasar.scala 273:21] + io.ifu_axi.ar.bits.burst <= _T_15.ar.bits.burst @[quasar.scala 273:21] + io.ifu_axi.ar.bits.size <= _T_15.ar.bits.size @[quasar.scala 273:21] + io.ifu_axi.ar.bits.len <= _T_15.ar.bits.len @[quasar.scala 273:21] + io.ifu_axi.ar.bits.region <= _T_15.ar.bits.region @[quasar.scala 273:21] + io.ifu_axi.ar.bits.addr <= _T_15.ar.bits.addr @[quasar.scala 273:21] + io.ifu_axi.ar.bits.id <= _T_15.ar.bits.id @[quasar.scala 273:21] + io.ifu_axi.ar.valid <= _T_15.ar.valid @[quasar.scala 273:21] + _T_15.ar.ready <= io.ifu_axi.ar.ready @[quasar.scala 273:21] + _T_15.b.bits.id <= io.ifu_axi.b.bits.id @[quasar.scala 273:21] + _T_15.b.bits.resp <= io.ifu_axi.b.bits.resp @[quasar.scala 273:21] + _T_15.b.valid <= io.ifu_axi.b.valid @[quasar.scala 273:21] + io.ifu_axi.b.ready <= _T_15.b.ready @[quasar.scala 273:21] + io.ifu_axi.w.bits.last <= _T_15.w.bits.last @[quasar.scala 273:21] + io.ifu_axi.w.bits.strb <= _T_15.w.bits.strb @[quasar.scala 273:21] + io.ifu_axi.w.bits.data <= _T_15.w.bits.data @[quasar.scala 273:21] + io.ifu_axi.w.valid <= _T_15.w.valid @[quasar.scala 273:21] + _T_15.w.ready <= io.ifu_axi.w.ready @[quasar.scala 273:21] + io.ifu_axi.aw.bits.qos <= _T_15.aw.bits.qos @[quasar.scala 273:21] + io.ifu_axi.aw.bits.prot <= _T_15.aw.bits.prot @[quasar.scala 273:21] + io.ifu_axi.aw.bits.cache <= _T_15.aw.bits.cache @[quasar.scala 273:21] + io.ifu_axi.aw.bits.lock <= _T_15.aw.bits.lock @[quasar.scala 273:21] + io.ifu_axi.aw.bits.burst <= _T_15.aw.bits.burst @[quasar.scala 273:21] + io.ifu_axi.aw.bits.size <= _T_15.aw.bits.size @[quasar.scala 273:21] + io.ifu_axi.aw.bits.len <= _T_15.aw.bits.len @[quasar.scala 273:21] + io.ifu_axi.aw.bits.region <= _T_15.aw.bits.region @[quasar.scala 273:21] + io.ifu_axi.aw.bits.addr <= _T_15.aw.bits.addr @[quasar.scala 273:21] + io.ifu_axi.aw.bits.id <= _T_15.aw.bits.id @[quasar.scala 273:21] + io.ifu_axi.aw.valid <= _T_15.aw.valid @[quasar.scala 273:21] + _T_15.aw.ready <= io.ifu_axi.aw.ready @[quasar.scala 273:21] + wire _T_16 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 274:36] + _T_16.r.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.r.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] + _T_16.r.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.r.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.b.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.b.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.b.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.b.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.bits.strb <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.w.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] + _T_16.w.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.bits.last <= io.lsu_axi.r.bits.last @[quasar.scala 274:21] + _T_16.r.bits.resp <= io.lsu_axi.r.bits.resp @[quasar.scala 274:21] + _T_16.r.bits.data <= io.lsu_axi.r.bits.data @[quasar.scala 274:21] + _T_16.r.bits.id <= io.lsu_axi.r.bits.id @[quasar.scala 274:21] + _T_16.r.valid <= io.lsu_axi.r.valid @[quasar.scala 274:21] + io.lsu_axi.r.ready <= _T_16.r.ready @[quasar.scala 274:21] + io.lsu_axi.ar.bits.qos <= _T_16.ar.bits.qos @[quasar.scala 274:21] + io.lsu_axi.ar.bits.prot <= _T_16.ar.bits.prot @[quasar.scala 274:21] + io.lsu_axi.ar.bits.cache <= _T_16.ar.bits.cache @[quasar.scala 274:21] + io.lsu_axi.ar.bits.lock <= _T_16.ar.bits.lock @[quasar.scala 274:21] + io.lsu_axi.ar.bits.burst <= _T_16.ar.bits.burst @[quasar.scala 274:21] + io.lsu_axi.ar.bits.size <= _T_16.ar.bits.size @[quasar.scala 274:21] + io.lsu_axi.ar.bits.len <= _T_16.ar.bits.len @[quasar.scala 274:21] + io.lsu_axi.ar.bits.region <= _T_16.ar.bits.region @[quasar.scala 274:21] + io.lsu_axi.ar.bits.addr <= _T_16.ar.bits.addr @[quasar.scala 274:21] + io.lsu_axi.ar.bits.id <= _T_16.ar.bits.id @[quasar.scala 274:21] + io.lsu_axi.ar.valid <= _T_16.ar.valid @[quasar.scala 274:21] + _T_16.ar.ready <= io.lsu_axi.ar.ready @[quasar.scala 274:21] + _T_16.b.bits.id <= io.lsu_axi.b.bits.id @[quasar.scala 274:21] + _T_16.b.bits.resp <= io.lsu_axi.b.bits.resp @[quasar.scala 274:21] + _T_16.b.valid <= io.lsu_axi.b.valid @[quasar.scala 274:21] + io.lsu_axi.b.ready <= _T_16.b.ready @[quasar.scala 274:21] + io.lsu_axi.w.bits.last <= _T_16.w.bits.last @[quasar.scala 274:21] + io.lsu_axi.w.bits.strb <= _T_16.w.bits.strb @[quasar.scala 274:21] + io.lsu_axi.w.bits.data <= _T_16.w.bits.data @[quasar.scala 274:21] + io.lsu_axi.w.valid <= _T_16.w.valid @[quasar.scala 274:21] + _T_16.w.ready <= io.lsu_axi.w.ready @[quasar.scala 274:21] + io.lsu_axi.aw.bits.qos <= _T_16.aw.bits.qos @[quasar.scala 274:21] + io.lsu_axi.aw.bits.prot <= _T_16.aw.bits.prot @[quasar.scala 274:21] + io.lsu_axi.aw.bits.cache <= _T_16.aw.bits.cache @[quasar.scala 274:21] + io.lsu_axi.aw.bits.lock <= _T_16.aw.bits.lock @[quasar.scala 274:21] + io.lsu_axi.aw.bits.burst <= _T_16.aw.bits.burst @[quasar.scala 274:21] + io.lsu_axi.aw.bits.size <= _T_16.aw.bits.size @[quasar.scala 274:21] + io.lsu_axi.aw.bits.len <= _T_16.aw.bits.len @[quasar.scala 274:21] + io.lsu_axi.aw.bits.region <= _T_16.aw.bits.region @[quasar.scala 274:21] + io.lsu_axi.aw.bits.addr <= _T_16.aw.bits.addr @[quasar.scala 274:21] + io.lsu_axi.aw.bits.id <= _T_16.aw.bits.id @[quasar.scala 274:21] + io.lsu_axi.aw.valid <= _T_16.aw.valid @[quasar.scala 274:21] + _T_16.aw.ready <= io.lsu_axi.aw.ready @[quasar.scala 274:21] diff --git a/quasar.v b/quasar.v index 0f4ed38b..21ee13de 100644 --- a/quasar.v +++ b/quasar.v @@ -57,7 +57,6 @@ module ifu_mem_ctl( output io_ifu_axi_ar_valid, output [2:0] io_ifu_axi_ar_bits_id, output [31:0] io_ifu_axi_ar_bits_addr, - output [3:0] io_ifu_axi_ar_bits_region, output io_ifu_axi_r_ready, input io_ifu_axi_r_valid, input [2:0] io_ifu_axi_r_bits_id, @@ -1929,7 +1928,6 @@ module ifu_mem_ctl( wire _T_318 = ~stream_miss_f; // @[ifu_mem_ctl.scala 226:106] reg ifc_region_acc_fault_f; // @[ifu_mem_ctl.scala 232:68] reg [2:0] bus_rd_addr_count; // @[ifu_mem_ctl.scala 540:55] - wire [28:0] ifu_ic_req_addr_f = {miss_addr,bus_rd_addr_count}; // @[Cat.scala 29:58] wire _T_325 = _T_239 | _T_2268; // @[ifu_mem_ctl.scala 234:55] wire _T_328 = _T_325 & _T_56; // @[ifu_mem_ctl.scala 234:82] wire _T_2289 = ~ifu_bus_rid_ff[0]; // @[ifu_mem_ctl.scala 378:55] @@ -5662,7 +5660,6 @@ module ifu_mem_ctl( assign io_ifu_axi_ar_valid = ifu_bus_cmd_valid; // @[ifu_mem_ctl.scala 497:23] assign io_ifu_axi_ar_bits_id = bus_rd_addr_count & _T_2608; // @[ifu_mem_ctl.scala 498:25] assign io_ifu_axi_ar_bits_addr = _T_2610 & _T_2612; // @[ifu_mem_ctl.scala 499:27] - assign io_ifu_axi_ar_bits_region = ifu_ic_req_addr_f[28:25]; // @[ifu_mem_ctl.scala 502:29] assign io_ifu_axi_r_ready = 1'h1; // @[ifu_mem_ctl.scala 504:22] assign io_iccm_rw_addr = _T_3110 ? io_dma_mem_ctl_dma_mem_addr[15:1] : _T_3117; // @[ifu_mem_ctl.scala 599:19] assign io_iccm_buf_correct_ecc = iccm_correct_ecc & _T_2497; // @[ifu_mem_ctl.scala 395:27] @@ -44533,7 +44530,6 @@ module ifu( output io_ifu_ar_valid, output [2:0] io_ifu_ar_bits_id, output [31:0] io_ifu_ar_bits_addr, - output [3:0] io_ifu_ar_bits_region, input io_ifu_r_valid, input [2:0] io_ifu_r_bits_id, input [63:0] io_ifu_r_bits_data, @@ -44592,7 +44588,6 @@ module ifu( wire mem_ctl_io_ifu_axi_ar_valid; // @[ifu.scala 34:23] wire [2:0] mem_ctl_io_ifu_axi_ar_bits_id; // @[ifu.scala 34:23] wire [31:0] mem_ctl_io_ifu_axi_ar_bits_addr; // @[ifu.scala 34:23] - wire [3:0] mem_ctl_io_ifu_axi_ar_bits_region; // @[ifu.scala 34:23] wire mem_ctl_io_ifu_axi_r_ready; // @[ifu.scala 34:23] wire mem_ctl_io_ifu_axi_r_valid; // @[ifu.scala 34:23] wire [2:0] mem_ctl_io_ifu_axi_r_bits_id; // @[ifu.scala 34:23] @@ -44808,7 +44803,6 @@ module ifu( .io_ifu_axi_ar_valid(mem_ctl_io_ifu_axi_ar_valid), .io_ifu_axi_ar_bits_id(mem_ctl_io_ifu_axi_ar_bits_id), .io_ifu_axi_ar_bits_addr(mem_ctl_io_ifu_axi_ar_bits_addr), - .io_ifu_axi_ar_bits_region(mem_ctl_io_ifu_axi_ar_bits_region), .io_ifu_axi_r_ready(mem_ctl_io_ifu_axi_r_ready), .io_ifu_axi_r_valid(mem_ctl_io_ifu_axi_r_valid), .io_ifu_axi_r_bits_id(mem_ctl_io_ifu_axi_r_bits_id), @@ -45049,7 +45043,6 @@ module ifu( assign io_ifu_ar_valid = mem_ctl_io_ifu_axi_ar_valid; // @[ifu.scala 103:22] assign io_ifu_ar_bits_id = mem_ctl_io_ifu_axi_ar_bits_id; // @[ifu.scala 103:22] assign io_ifu_ar_bits_addr = mem_ctl_io_ifu_axi_ar_bits_addr; // @[ifu.scala 103:22] - assign io_ifu_ar_bits_region = mem_ctl_io_ifu_axi_ar_bits_region; // @[ifu.scala 103:22] assign io_iccm_dma_ecc_error = mem_ctl_io_iccm_dma_ecc_error; // @[ifu.scala 113:25] assign io_iccm_dma_rvalid = mem_ctl_io_iccm_dma_rvalid; // @[ifu.scala 114:22] assign io_iccm_dma_rdata = mem_ctl_io_iccm_dma_rdata; // @[ifu.scala 115:21] @@ -50189,56 +50182,56 @@ module dec_timer_ctl( wire rvclkhdr_3_io_scan_mode; // @[lib.scala 368:23] reg [31:0] mitcnt0; // @[lib.scala 374:16] reg [31:0] mitb0_b; // @[lib.scala 374:16] - wire [31:0] mitb0 = ~mitb0_b; // @[dec_tlu_ctl.scala 2712:22] - wire mit0_match_ns = mitcnt0 >= mitb0; // @[dec_tlu_ctl.scala 2673:36] + wire [31:0] mitb0 = ~mitb0_b; // @[dec_tlu_ctl.scala 2694:22] + wire mit0_match_ns = mitcnt0 >= mitb0; // @[dec_tlu_ctl.scala 2655:36] reg [31:0] mitcnt1; // @[lib.scala 374:16] reg [31:0] mitb1_b; // @[lib.scala 374:16] - wire [31:0] mitb1 = ~mitb1_b; // @[dec_tlu_ctl.scala 2721:18] - wire mit1_match_ns = mitcnt1 >= mitb1; // @[dec_tlu_ctl.scala 2674:36] - wire _T = io_dec_csr_wraddr_r == 12'h7d2; // @[dec_tlu_ctl.scala 2684:72] - wire wr_mitcnt0_r = io_dec_csr_wen_r_mod & _T; // @[dec_tlu_ctl.scala 2684:49] - reg [1:0] _T_57; // @[dec_tlu_ctl.scala 2737:67] - reg mitctl0_0_b; // @[dec_tlu_ctl.scala 2736:60] - wire _T_58 = ~mitctl0_0_b; // @[dec_tlu_ctl.scala 2737:90] + wire [31:0] mitb1 = ~mitb1_b; // @[dec_tlu_ctl.scala 2703:18] + wire mit1_match_ns = mitcnt1 >= mitb1; // @[dec_tlu_ctl.scala 2656:36] + wire _T = io_dec_csr_wraddr_r == 12'h7d2; // @[dec_tlu_ctl.scala 2666:72] + wire wr_mitcnt0_r = io_dec_csr_wen_r_mod & _T; // @[dec_tlu_ctl.scala 2666:49] + reg [1:0] _T_57; // @[dec_tlu_ctl.scala 2719:67] + reg mitctl0_0_b; // @[dec_tlu_ctl.scala 2718:60] + wire _T_58 = ~mitctl0_0_b; // @[dec_tlu_ctl.scala 2719:90] wire [2:0] mitctl0 = {_T_57,_T_58}; // @[Cat.scala 29:58] - wire _T_2 = ~io_dec_pause_state; // @[dec_tlu_ctl.scala 2686:56] - wire _T_4 = _T_2 | mitctl0[2]; // @[dec_tlu_ctl.scala 2686:76] - wire _T_5 = mitctl0[0] & _T_4; // @[dec_tlu_ctl.scala 2686:53] - wire _T_6 = ~io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 2686:112] - wire _T_8 = _T_6 | mitctl0[1]; // @[dec_tlu_ctl.scala 2686:138] - wire _T_9 = _T_5 & _T_8; // @[dec_tlu_ctl.scala 2686:109] - wire _T_10 = ~io_internal_dbg_halt_timers; // @[dec_tlu_ctl.scala 2686:173] - wire mitcnt0_inc_ok = _T_9 & _T_10; // @[dec_tlu_ctl.scala 2686:171] - wire [31:0] mitcnt0_inc = mitcnt0 + 32'h1; // @[dec_tlu_ctl.scala 2687:35] - wire _T_15 = wr_mitcnt0_r | mitcnt0_inc_ok; // @[dec_tlu_ctl.scala 2689:59] - wire _T_19 = io_dec_csr_wraddr_r == 12'h7d5; // @[dec_tlu_ctl.scala 2696:72] - wire wr_mitcnt1_r = io_dec_csr_wen_r_mod & _T_19; // @[dec_tlu_ctl.scala 2696:49] - reg [2:0] _T_66; // @[dec_tlu_ctl.scala 2751:52] - reg mitctl1_0_b; // @[dec_tlu_ctl.scala 2750:55] - wire _T_67 = ~mitctl1_0_b; // @[dec_tlu_ctl.scala 2751:75] + wire _T_2 = ~io_dec_pause_state; // @[dec_tlu_ctl.scala 2668:56] + wire _T_4 = _T_2 | mitctl0[2]; // @[dec_tlu_ctl.scala 2668:76] + wire _T_5 = mitctl0[0] & _T_4; // @[dec_tlu_ctl.scala 2668:53] + wire _T_6 = ~io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 2668:112] + wire _T_8 = _T_6 | mitctl0[1]; // @[dec_tlu_ctl.scala 2668:138] + wire _T_9 = _T_5 & _T_8; // @[dec_tlu_ctl.scala 2668:109] + wire _T_10 = ~io_internal_dbg_halt_timers; // @[dec_tlu_ctl.scala 2668:173] + wire mitcnt0_inc_ok = _T_9 & _T_10; // @[dec_tlu_ctl.scala 2668:171] + wire [31:0] mitcnt0_inc = mitcnt0 + 32'h1; // @[dec_tlu_ctl.scala 2669:35] + wire _T_15 = wr_mitcnt0_r | mitcnt0_inc_ok; // @[dec_tlu_ctl.scala 2671:59] + wire _T_19 = io_dec_csr_wraddr_r == 12'h7d5; // @[dec_tlu_ctl.scala 2678:72] + wire wr_mitcnt1_r = io_dec_csr_wen_r_mod & _T_19; // @[dec_tlu_ctl.scala 2678:49] + reg [2:0] _T_66; // @[dec_tlu_ctl.scala 2733:52] + reg mitctl1_0_b; // @[dec_tlu_ctl.scala 2732:55] + wire _T_67 = ~mitctl1_0_b; // @[dec_tlu_ctl.scala 2733:75] wire [3:0] mitctl1 = {_T_66,_T_67}; // @[Cat.scala 29:58] - wire _T_23 = _T_2 | mitctl1[2]; // @[dec_tlu_ctl.scala 2698:76] - wire _T_24 = mitctl1[0] & _T_23; // @[dec_tlu_ctl.scala 2698:53] - wire _T_27 = _T_6 | mitctl1[1]; // @[dec_tlu_ctl.scala 2698:138] - wire _T_28 = _T_24 & _T_27; // @[dec_tlu_ctl.scala 2698:109] - wire mitcnt1_inc_ok = _T_28 & _T_10; // @[dec_tlu_ctl.scala 2698:171] - wire _T_32 = ~mitctl1[3]; // @[dec_tlu_ctl.scala 2701:60] - wire _T_33 = _T_32 | mit0_match_ns; // @[dec_tlu_ctl.scala 2701:72] + wire _T_23 = _T_2 | mitctl1[2]; // @[dec_tlu_ctl.scala 2680:76] + wire _T_24 = mitctl1[0] & _T_23; // @[dec_tlu_ctl.scala 2680:53] + wire _T_27 = _T_6 | mitctl1[1]; // @[dec_tlu_ctl.scala 2680:138] + wire _T_28 = _T_24 & _T_27; // @[dec_tlu_ctl.scala 2680:109] + wire mitcnt1_inc_ok = _T_28 & _T_10; // @[dec_tlu_ctl.scala 2680:171] + wire _T_32 = ~mitctl1[3]; // @[dec_tlu_ctl.scala 2683:60] + wire _T_33 = _T_32 | mit0_match_ns; // @[dec_tlu_ctl.scala 2683:72] wire [31:0] _T_34 = {31'h0,_T_33}; // @[Cat.scala 29:58] - wire [31:0] mitcnt1_inc = mitcnt1 + _T_34; // @[dec_tlu_ctl.scala 2701:35] - wire _T_39 = wr_mitcnt1_r | mitcnt1_inc_ok; // @[dec_tlu_ctl.scala 2703:60] - wire _T_43 = io_dec_csr_wraddr_r == 12'h7d3; // @[dec_tlu_ctl.scala 2710:70] - wire _T_47 = io_dec_csr_wraddr_r == 12'h7d6; // @[dec_tlu_ctl.scala 2719:69] - wire _T_51 = io_dec_csr_wraddr_r == 12'h7d4; // @[dec_tlu_ctl.scala 2732:72] - wire wr_mitctl0_r = io_dec_csr_wen_r_mod & _T_51; // @[dec_tlu_ctl.scala 2732:49] - wire [2:0] mitctl0_ns = wr_mitctl0_r ? io_dec_csr_wrdata_r[2:0] : mitctl0; // @[dec_tlu_ctl.scala 2733:31] - wire _T_60 = io_dec_csr_wraddr_r == 12'h7d7; // @[dec_tlu_ctl.scala 2747:71] - wire wr_mitctl1_r = io_dec_csr_wen_r_mod & _T_60; // @[dec_tlu_ctl.scala 2747:49] - wire [3:0] mitctl1_ns = wr_mitctl1_r ? io_dec_csr_wrdata_r[3:0] : mitctl1; // @[dec_tlu_ctl.scala 2748:31] - wire _T_69 = io_csr_mitcnt1 | io_csr_mitcnt0; // @[dec_tlu_ctl.scala 2753:51] - wire _T_70 = _T_69 | io_csr_mitb1; // @[dec_tlu_ctl.scala 2753:68] - wire _T_71 = _T_70 | io_csr_mitb0; // @[dec_tlu_ctl.scala 2753:83] - wire _T_72 = _T_71 | io_csr_mitctl0; // @[dec_tlu_ctl.scala 2753:98] + wire [31:0] mitcnt1_inc = mitcnt1 + _T_34; // @[dec_tlu_ctl.scala 2683:35] + wire _T_39 = wr_mitcnt1_r | mitcnt1_inc_ok; // @[dec_tlu_ctl.scala 2685:60] + wire _T_43 = io_dec_csr_wraddr_r == 12'h7d3; // @[dec_tlu_ctl.scala 2692:70] + wire _T_47 = io_dec_csr_wraddr_r == 12'h7d6; // @[dec_tlu_ctl.scala 2701:69] + wire _T_51 = io_dec_csr_wraddr_r == 12'h7d4; // @[dec_tlu_ctl.scala 2714:72] + wire wr_mitctl0_r = io_dec_csr_wen_r_mod & _T_51; // @[dec_tlu_ctl.scala 2714:49] + wire [2:0] mitctl0_ns = wr_mitctl0_r ? io_dec_csr_wrdata_r[2:0] : mitctl0; // @[dec_tlu_ctl.scala 2715:31] + wire _T_60 = io_dec_csr_wraddr_r == 12'h7d7; // @[dec_tlu_ctl.scala 2729:71] + wire wr_mitctl1_r = io_dec_csr_wen_r_mod & _T_60; // @[dec_tlu_ctl.scala 2729:49] + wire [3:0] mitctl1_ns = wr_mitctl1_r ? io_dec_csr_wrdata_r[3:0] : mitctl1; // @[dec_tlu_ctl.scala 2730:31] + wire _T_69 = io_csr_mitcnt1 | io_csr_mitcnt0; // @[dec_tlu_ctl.scala 2735:51] + wire _T_70 = _T_69 | io_csr_mitb1; // @[dec_tlu_ctl.scala 2735:68] + wire _T_71 = _T_70 | io_csr_mitb0; // @[dec_tlu_ctl.scala 2735:83] + wire _T_72 = _T_71 | io_csr_mitctl0; // @[dec_tlu_ctl.scala 2735:98] wire [31:0] _T_81 = {29'h0,_T_57,_T_58}; // @[Cat.scala 29:58] wire [31:0] _T_84 = {28'h0,_T_66,_T_67}; // @[Cat.scala 29:58] wire [31:0] _T_85 = io_csr_mitcnt0 ? mitcnt0 : 32'h0; // @[Mux.scala 27:72] @@ -50275,10 +50268,10 @@ module dec_timer_ctl( .io_en(rvclkhdr_3_io_en), .io_scan_mode(rvclkhdr_3_io_scan_mode) ); - assign io_dec_timer_rddata_d = _T_94 | _T_90; // @[dec_tlu_ctl.scala 2754:33] - assign io_dec_timer_read_d = _T_72 | io_csr_mitctl1; // @[dec_tlu_ctl.scala 2753:33] - assign io_dec_timer_t0_pulse = mitcnt0 >= mitb0; // @[dec_tlu_ctl.scala 2676:31] - assign io_dec_timer_t1_pulse = mitcnt1 >= mitb1; // @[dec_tlu_ctl.scala 2677:31] + assign io_dec_timer_rddata_d = _T_94 | _T_90; // @[dec_tlu_ctl.scala 2736:33] + assign io_dec_timer_read_d = _T_72 | io_csr_mitctl1; // @[dec_tlu_ctl.scala 2735:33] + assign io_dec_timer_t0_pulse = mitcnt0 >= mitb0; // @[dec_tlu_ctl.scala 2658:31] + assign io_dec_timer_t1_pulse = mitcnt1 >= mitb1; // @[dec_tlu_ctl.scala 2659:31] assign rvclkhdr_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_io_en = _T_15 | mit0_match_ns; // @[lib.scala 371:17] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] @@ -50524,6 +50517,7 @@ module csr_tlu( output io_dec_tlu_misc_clk_override, output io_dec_tlu_dec_clk_override, output io_dec_tlu_lsu_clk_override, + output io_dec_tlu_bus_clk_override, output io_dec_tlu_pic_clk_override, output io_dec_tlu_dccm_clk_override, output io_dec_tlu_icm_clk_override, @@ -50546,7 +50540,6 @@ module csr_tlu( input io_lsu_imprecise_error_load_any, input io_lsu_imprecise_error_store_any, output [31:0] io_dec_tlu_mrac_ff, - output io_dec_tlu_wb_coalescing_disable, output io_dec_tlu_bpred_disable, output io_dec_tlu_sideeffect_posted_disable, output io_dec_tlu_core_ecc_disable, @@ -50926,36 +50919,36 @@ module csr_tlu( wire rvclkhdr_34_io_clk; // @[lib.scala 343:22] wire rvclkhdr_34_io_en; // @[lib.scala 343:22] wire rvclkhdr_34_io_scan_mode; // @[lib.scala 343:22] - wire _T = ~io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 1449:45] - wire _T_1 = io_dec_csr_wen_r & _T; // @[dec_tlu_ctl.scala 1449:43] - wire _T_2 = ~io_rfpc_i0_r; // @[dec_tlu_ctl.scala 1449:68] - wire _T_5 = io_dec_csr_wraddr_r == 12'h300; // @[dec_tlu_ctl.scala 1450:71] - wire wr_mstatus_r = io_dec_csr_wen_r_mod & _T_5; // @[dec_tlu_ctl.scala 1450:42] - wire _T_498 = io_dec_csr_wraddr_r == 12'h7c6; // @[dec_tlu_ctl.scala 1836:68] - wire wr_mpmc_r = io_dec_csr_wen_r_mod & _T_498; // @[dec_tlu_ctl.scala 1836:39] - wire _T_510 = ~io_dec_csr_wrdata_r[1]; // @[dec_tlu_ctl.scala 1844:37] - reg mpmc_b; // @[dec_tlu_ctl.scala 1846:44] - wire mpmc = ~mpmc_b; // @[dec_tlu_ctl.scala 1849:10] - wire _T_511 = ~mpmc; // @[dec_tlu_ctl.scala 1844:62] - wire mpmc_b_ns = wr_mpmc_r ? _T_510 : _T_511; // @[dec_tlu_ctl.scala 1844:18] - wire _T_6 = ~mpmc_b_ns; // @[dec_tlu_ctl.scala 1453:28] - wire set_mie_pmu_fw_halt = _T_6 & io_fw_halt_req; // @[dec_tlu_ctl.scala 1453:39] - wire _T_7 = ~wr_mstatus_r; // @[dec_tlu_ctl.scala 1456:5] - wire _T_8 = _T_7 & io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1456:19] + wire _T = ~io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 1431:45] + wire _T_1 = io_dec_csr_wen_r & _T; // @[dec_tlu_ctl.scala 1431:43] + wire _T_2 = ~io_rfpc_i0_r; // @[dec_tlu_ctl.scala 1431:68] + wire _T_5 = io_dec_csr_wraddr_r == 12'h300; // @[dec_tlu_ctl.scala 1432:71] + wire wr_mstatus_r = io_dec_csr_wen_r_mod & _T_5; // @[dec_tlu_ctl.scala 1432:42] + wire _T_488 = io_dec_csr_wraddr_r == 12'h7c6; // @[dec_tlu_ctl.scala 1818:68] + wire wr_mpmc_r = io_dec_csr_wen_r_mod & _T_488; // @[dec_tlu_ctl.scala 1818:39] + wire _T_500 = ~io_dec_csr_wrdata_r[1]; // @[dec_tlu_ctl.scala 1826:37] + reg mpmc_b; // @[dec_tlu_ctl.scala 1828:44] + wire mpmc = ~mpmc_b; // @[dec_tlu_ctl.scala 1831:10] + wire _T_501 = ~mpmc; // @[dec_tlu_ctl.scala 1826:62] + wire mpmc_b_ns = wr_mpmc_r ? _T_500 : _T_501; // @[dec_tlu_ctl.scala 1826:18] + wire _T_6 = ~mpmc_b_ns; // @[dec_tlu_ctl.scala 1435:28] + wire set_mie_pmu_fw_halt = _T_6 & io_fw_halt_req; // @[dec_tlu_ctl.scala 1435:39] + wire _T_7 = ~wr_mstatus_r; // @[dec_tlu_ctl.scala 1438:5] + wire _T_8 = _T_7 & io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1438:19] wire [1:0] _T_12 = {io_mstatus[0],1'h0}; // @[Cat.scala 29:58] - wire _T_13 = wr_mstatus_r & io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1457:18] + wire _T_13 = wr_mstatus_r & io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1439:18] wire [1:0] _T_16 = {io_dec_csr_wrdata_r[3],1'h0}; // @[Cat.scala 29:58] - wire _T_17 = ~io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1458:17] - wire _T_18 = io_mret_r & _T_17; // @[dec_tlu_ctl.scala 1458:15] + wire _T_17 = ~io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 1440:17] + wire _T_18 = io_mret_r & _T_17; // @[dec_tlu_ctl.scala 1440:15] wire [1:0] _T_21 = {1'h1,io_mstatus[1]}; // @[Cat.scala 29:58] wire [1:0] _T_24 = {io_mstatus[1],1'h1}; // @[Cat.scala 29:58] - wire _T_26 = wr_mstatus_r & _T_17; // @[dec_tlu_ctl.scala 1460:18] + wire _T_26 = wr_mstatus_r & _T_17; // @[dec_tlu_ctl.scala 1442:18] wire [1:0] _T_30 = {io_dec_csr_wrdata_r[7],io_dec_csr_wrdata_r[3]}; // @[Cat.scala 29:58] - wire _T_33 = _T_7 & _T_17; // @[dec_tlu_ctl.scala 1461:19] - wire _T_34 = ~io_mret_r; // @[dec_tlu_ctl.scala 1461:46] - wire _T_35 = _T_33 & _T_34; // @[dec_tlu_ctl.scala 1461:44] - wire _T_36 = ~set_mie_pmu_fw_halt; // @[dec_tlu_ctl.scala 1461:59] - wire _T_37 = _T_35 & _T_36; // @[dec_tlu_ctl.scala 1461:57] + wire _T_33 = _T_7 & _T_17; // @[dec_tlu_ctl.scala 1443:19] + wire _T_34 = ~io_mret_r; // @[dec_tlu_ctl.scala 1443:46] + wire _T_35 = _T_33 & _T_34; // @[dec_tlu_ctl.scala 1443:44] + wire _T_36 = ~set_mie_pmu_fw_halt; // @[dec_tlu_ctl.scala 1443:59] + wire _T_37 = _T_35 & _T_36; // @[dec_tlu_ctl.scala 1443:57] wire [1:0] _T_39 = _T_8 ? _T_12 : 2'h0; // @[Mux.scala 27:72] wire [1:0] _T_40 = _T_13 ? _T_16 : 2'h0; // @[Mux.scala 27:72] wire [1:0] _T_41 = _T_18 ? _T_21 : 2'h0; // @[Mux.scala 27:72] @@ -50966,155 +50959,155 @@ module csr_tlu( wire [1:0] _T_46 = _T_45 | _T_41; // @[Mux.scala 27:72] wire [1:0] _T_47 = _T_46 | _T_42; // @[Mux.scala 27:72] wire [1:0] _T_48 = _T_47 | _T_43; // @[Mux.scala 27:72] - wire _T_52 = ~io_dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 1464:50] - wire _T_54 = _T_52 | io_dcsr[11]; // @[dec_tlu_ctl.scala 1464:81] - reg [1:0] _T_56; // @[dec_tlu_ctl.scala 1466:11] - wire _T_58 = io_dec_csr_wraddr_r == 12'h305; // @[dec_tlu_ctl.scala 1475:69] + wire _T_52 = ~io_dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 1446:50] + wire _T_54 = _T_52 | io_dcsr[11]; // @[dec_tlu_ctl.scala 1446:81] + reg [1:0] _T_56; // @[dec_tlu_ctl.scala 1448:11] + wire _T_58 = io_dec_csr_wraddr_r == 12'h305; // @[dec_tlu_ctl.scala 1457:69] reg [30:0] _T_62; // @[lib.scala 374:16] reg [31:0] mdccmect; // @[lib.scala 374:16] - wire [62:0] _T_574 = 63'hffffffff << mdccmect[31:27]; // @[dec_tlu_ctl.scala 1896:41] - wire [31:0] _T_576 = {5'h0,mdccmect[26:0]}; // @[Cat.scala 29:58] - wire [62:0] _GEN_9 = {{31'd0}, _T_576}; // @[dec_tlu_ctl.scala 1896:61] - wire [62:0] _T_577 = _T_574 & _GEN_9; // @[dec_tlu_ctl.scala 1896:61] - wire mdccme_ce_req = |_T_577; // @[dec_tlu_ctl.scala 1896:94] + wire [62:0] _T_564 = 63'hffffffff << mdccmect[31:27]; // @[dec_tlu_ctl.scala 1878:41] + wire [31:0] _T_566 = {5'h0,mdccmect[26:0]}; // @[Cat.scala 29:58] + wire [62:0] _GEN_9 = {{31'd0}, _T_566}; // @[dec_tlu_ctl.scala 1878:61] + wire [62:0] _T_567 = _T_564 & _GEN_9; // @[dec_tlu_ctl.scala 1878:61] + wire mdccme_ce_req = |_T_567; // @[dec_tlu_ctl.scala 1878:94] reg [31:0] miccmect; // @[lib.scala 374:16] - wire [62:0] _T_554 = 63'hffffffff << miccmect[31:27]; // @[dec_tlu_ctl.scala 1881:40] - wire [31:0] _T_556 = {5'h0,miccmect[26:0]}; // @[Cat.scala 29:58] - wire [62:0] _GEN_10 = {{31'd0}, _T_556}; // @[dec_tlu_ctl.scala 1881:60] - wire [62:0] _T_557 = _T_554 & _GEN_10; // @[dec_tlu_ctl.scala 1881:60] - wire miccme_ce_req = |_T_557; // @[dec_tlu_ctl.scala 1881:93] - wire _T_63 = mdccme_ce_req | miccme_ce_req; // @[dec_tlu_ctl.scala 1489:30] + wire [62:0] _T_544 = 63'hffffffff << miccmect[31:27]; // @[dec_tlu_ctl.scala 1863:40] + wire [31:0] _T_546 = {5'h0,miccmect[26:0]}; // @[Cat.scala 29:58] + wire [62:0] _GEN_10 = {{31'd0}, _T_546}; // @[dec_tlu_ctl.scala 1863:60] + wire [62:0] _T_547 = _T_544 & _GEN_10; // @[dec_tlu_ctl.scala 1863:60] + wire miccme_ce_req = |_T_547; // @[dec_tlu_ctl.scala 1863:93] + wire _T_63 = mdccme_ce_req | miccme_ce_req; // @[dec_tlu_ctl.scala 1471:30] reg [31:0] micect; // @[lib.scala 374:16] - wire [62:0] _T_532 = 63'hffffffff << micect[31:27]; // @[dec_tlu_ctl.scala 1866:39] - wire [31:0] _T_534 = {5'h0,micect[26:0]}; // @[Cat.scala 29:58] - wire [62:0] _GEN_11 = {{31'd0}, _T_534}; // @[dec_tlu_ctl.scala 1866:57] - wire [62:0] _T_535 = _T_532 & _GEN_11; // @[dec_tlu_ctl.scala 1866:57] - wire mice_ce_req = |_T_535; // @[dec_tlu_ctl.scala 1866:88] - wire ce_int = _T_63 | mice_ce_req; // @[dec_tlu_ctl.scala 1489:46] + wire [62:0] _T_522 = 63'hffffffff << micect[31:27]; // @[dec_tlu_ctl.scala 1848:39] + wire [31:0] _T_524 = {5'h0,micect[26:0]}; // @[Cat.scala 29:58] + wire [62:0] _GEN_11 = {{31'd0}, _T_524}; // @[dec_tlu_ctl.scala 1848:57] + wire [62:0] _T_525 = _T_522 & _GEN_11; // @[dec_tlu_ctl.scala 1848:57] + wire mice_ce_req = |_T_525; // @[dec_tlu_ctl.scala 1848:88] + wire ce_int = _T_63 | mice_ce_req; // @[dec_tlu_ctl.scala 1471:46] wire [2:0] _T_65 = {io_mexintpend,io_timer_int_sync,io_soft_int_sync}; // @[Cat.scala 29:58] wire [2:0] _T_67 = {ce_int,io_dec_timer_t0_pulse,io_dec_timer_t1_pulse}; // @[Cat.scala 29:58] - reg [5:0] _T_68; // @[dec_tlu_ctl.scala 1493:11] - wire _T_70 = io_dec_csr_wraddr_r == 12'h304; // @[dec_tlu_ctl.scala 1505:67] - wire wr_mie_r = io_dec_csr_wen_r_mod & _T_70; // @[dec_tlu_ctl.scala 1505:38] + reg [5:0] _T_68; // @[dec_tlu_ctl.scala 1475:11] + wire _T_70 = io_dec_csr_wraddr_r == 12'h304; // @[dec_tlu_ctl.scala 1487:67] + wire wr_mie_r = io_dec_csr_wen_r_mod & _T_70; // @[dec_tlu_ctl.scala 1487:38] wire [5:0] _T_78 = {io_dec_csr_wrdata_r[30:28],io_dec_csr_wrdata_r[11],io_dec_csr_wrdata_r[7],io_dec_csr_wrdata_r[3]}; // @[Cat.scala 29:58] - reg [5:0] mie; // @[dec_tlu_ctl.scala 1508:11] - wire kill_ebreak_count_r = io_ebreak_to_debug_mode_r & io_dcsr[10]; // @[dec_tlu_ctl.scala 1515:54] - wire _T_83 = io_dec_csr_wraddr_r == 12'hb00; // @[dec_tlu_ctl.scala 1517:71] - wire wr_mcyclel_r = io_dec_csr_wen_r_mod & _T_83; // @[dec_tlu_ctl.scala 1517:42] - wire _T_85 = io_dec_tlu_dbg_halted & io_dcsr[10]; // @[dec_tlu_ctl.scala 1519:71] - wire _T_86 = kill_ebreak_count_r | _T_85; // @[dec_tlu_ctl.scala 1519:46] - wire _T_87 = _T_86 | io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 1519:94] + reg [5:0] mie; // @[dec_tlu_ctl.scala 1490:11] + wire kill_ebreak_count_r = io_ebreak_to_debug_mode_r & io_dcsr[10]; // @[dec_tlu_ctl.scala 1497:54] + wire _T_83 = io_dec_csr_wraddr_r == 12'hb00; // @[dec_tlu_ctl.scala 1499:71] + wire wr_mcyclel_r = io_dec_csr_wen_r_mod & _T_83; // @[dec_tlu_ctl.scala 1499:42] + wire _T_85 = io_dec_tlu_dbg_halted & io_dcsr[10]; // @[dec_tlu_ctl.scala 1501:71] + wire _T_86 = kill_ebreak_count_r | _T_85; // @[dec_tlu_ctl.scala 1501:46] + wire _T_87 = _T_86 | io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 1501:94] reg [4:0] temp_ncount6_2; // @[Reg.scala 27:20] reg temp_ncount0; // @[Reg.scala 27:20] wire [6:0] mcountinhibit = {temp_ncount6_2,1'h0,temp_ncount0}; // @[Cat.scala 29:58] - wire _T_89 = _T_87 | mcountinhibit[0]; // @[dec_tlu_ctl.scala 1519:121] - wire mcyclel_cout_in = ~_T_89; // @[dec_tlu_ctl.scala 1519:24] + wire _T_89 = _T_87 | mcountinhibit[0]; // @[dec_tlu_ctl.scala 1501:121] + wire mcyclel_cout_in = ~_T_89; // @[dec_tlu_ctl.scala 1501:24] wire [31:0] _T_90 = {31'h0,mcyclel_cout_in}; // @[Cat.scala 29:58] reg [31:0] mcyclel; // @[lib.scala 374:16] - wire [32:0] mcyclel_inc = mcyclel + _T_90; // @[dec_tlu_ctl.scala 1523:25] - wire mcyclel_cout = mcyclel_inc[32]; // @[dec_tlu_ctl.scala 1525:32] - wire _T_101 = io_dec_csr_wraddr_r == 12'hb80; // @[dec_tlu_ctl.scala 1533:68] - wire wr_mcycleh_r = io_dec_csr_wen_r_mod & _T_101; // @[dec_tlu_ctl.scala 1533:39] - wire _T_98 = ~wr_mcycleh_r; // @[dec_tlu_ctl.scala 1527:71] - reg mcyclel_cout_f; // @[dec_tlu_ctl.scala 1527:54] + wire [32:0] mcyclel_inc = mcyclel + _T_90; // @[dec_tlu_ctl.scala 1505:25] + wire mcyclel_cout = mcyclel_inc[32]; // @[dec_tlu_ctl.scala 1507:32] + wire _T_101 = io_dec_csr_wraddr_r == 12'hb80; // @[dec_tlu_ctl.scala 1515:68] + wire wr_mcycleh_r = io_dec_csr_wen_r_mod & _T_101; // @[dec_tlu_ctl.scala 1515:39] + wire _T_98 = ~wr_mcycleh_r; // @[dec_tlu_ctl.scala 1509:71] + reg mcyclel_cout_f; // @[dec_tlu_ctl.scala 1509:54] wire [31:0] _T_103 = {31'h0,mcyclel_cout_f}; // @[Cat.scala 29:58] reg [31:0] mcycleh; // @[lib.scala 374:16] - wire [31:0] mcycleh_inc = mcycleh + _T_103; // @[dec_tlu_ctl.scala 1535:28] - wire _T_109 = io_ebreak_r | io_ecall_r; // @[dec_tlu_ctl.scala 1552:72] - wire _T_110 = _T_109 | io_ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 1552:85] - wire _T_111 = _T_110 | io_illegal_r; // @[dec_tlu_ctl.scala 1552:113] - wire _T_113 = _T_111 | mcountinhibit[2]; // @[dec_tlu_ctl.scala 1552:128] - wire _T_115 = ~_T_113; // @[dec_tlu_ctl.scala 1552:58] - wire i0_valid_no_ebreak_ecall_r = io_tlu_i0_commit_cmt & _T_115; // @[dec_tlu_ctl.scala 1552:56] - wire _T_117 = io_dec_csr_wraddr_r == 12'hb02; // @[dec_tlu_ctl.scala 1554:73] - wire wr_minstretl_r = io_dec_csr_wen_r_mod & _T_117; // @[dec_tlu_ctl.scala 1554:44] + wire [31:0] mcycleh_inc = mcycleh + _T_103; // @[dec_tlu_ctl.scala 1517:28] + wire _T_109 = io_ebreak_r | io_ecall_r; // @[dec_tlu_ctl.scala 1534:72] + wire _T_110 = _T_109 | io_ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 1534:85] + wire _T_111 = _T_110 | io_illegal_r; // @[dec_tlu_ctl.scala 1534:113] + wire _T_113 = _T_111 | mcountinhibit[2]; // @[dec_tlu_ctl.scala 1534:128] + wire _T_115 = ~_T_113; // @[dec_tlu_ctl.scala 1534:58] + wire i0_valid_no_ebreak_ecall_r = io_tlu_i0_commit_cmt & _T_115; // @[dec_tlu_ctl.scala 1534:56] + wire _T_117 = io_dec_csr_wraddr_r == 12'hb02; // @[dec_tlu_ctl.scala 1536:73] + wire wr_minstretl_r = io_dec_csr_wen_r_mod & _T_117; // @[dec_tlu_ctl.scala 1536:44] wire [31:0] _T_118 = {31'h0,i0_valid_no_ebreak_ecall_r}; // @[Cat.scala 29:58] reg [31:0] minstretl; // @[lib.scala 374:16] - wire [32:0] minstretl_inc = minstretl + _T_118; // @[dec_tlu_ctl.scala 1556:29] - wire minstretl_cout = minstretl_inc[32]; // @[dec_tlu_ctl.scala 1557:36] - reg minstret_enable_f; // @[dec_tlu_ctl.scala 1562:56] - wire _T_128 = io_dec_csr_wraddr_r == 12'hb82; // @[dec_tlu_ctl.scala 1571:71] - wire wr_minstreth_r = io_dec_csr_wen_r_mod & _T_128; // @[dec_tlu_ctl.scala 1571:42] - wire _T_125 = ~wr_minstreth_r; // @[dec_tlu_ctl.scala 1563:75] - reg minstretl_cout_f; // @[dec_tlu_ctl.scala 1563:56] + wire [32:0] minstretl_inc = minstretl + _T_118; // @[dec_tlu_ctl.scala 1538:29] + wire minstretl_cout = minstretl_inc[32]; // @[dec_tlu_ctl.scala 1539:36] + reg minstret_enable_f; // @[dec_tlu_ctl.scala 1544:56] + wire _T_128 = io_dec_csr_wraddr_r == 12'hb82; // @[dec_tlu_ctl.scala 1553:71] + wire wr_minstreth_r = io_dec_csr_wen_r_mod & _T_128; // @[dec_tlu_ctl.scala 1553:42] + wire _T_125 = ~wr_minstreth_r; // @[dec_tlu_ctl.scala 1545:75] + reg minstretl_cout_f; // @[dec_tlu_ctl.scala 1545:56] wire [31:0] _T_131 = {31'h0,minstretl_cout_f}; // @[Cat.scala 29:58] reg [31:0] minstreth; // @[lib.scala 374:16] - wire [31:0] minstreth_inc = minstreth + _T_131; // @[dec_tlu_ctl.scala 1574:29] - wire _T_139 = io_dec_csr_wraddr_r == 12'h340; // @[dec_tlu_ctl.scala 1585:72] + wire [31:0] minstreth_inc = minstreth + _T_131; // @[dec_tlu_ctl.scala 1556:29] + wire _T_139 = io_dec_csr_wraddr_r == 12'h340; // @[dec_tlu_ctl.scala 1567:72] reg [31:0] mscratch; // @[lib.scala 374:16] - wire _T_142 = ~io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 1596:22] - wire _T_143 = ~io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 1596:47] - wire _T_144 = _T_142 & _T_143; // @[dec_tlu_ctl.scala 1596:45] - wire sel_exu_npc_r = _T_144 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 1596:72] - wire _T_146 = _T_142 & io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 1597:47] - wire _T_147 = ~io_dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 1597:75] - wire sel_flush_npc_r = _T_146 & _T_147; // @[dec_tlu_ctl.scala 1597:73] - wire _T_148 = ~sel_exu_npc_r; // @[dec_tlu_ctl.scala 1598:23] - wire _T_149 = ~sel_flush_npc_r; // @[dec_tlu_ctl.scala 1598:40] - wire sel_hold_npc_r = _T_148 & _T_149; // @[dec_tlu_ctl.scala 1598:38] - wire _T_151 = ~io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 1602:13] - wire _T_152 = _T_151 & io_reset_delayed; // @[dec_tlu_ctl.scala 1602:35] + wire _T_142 = ~io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 1578:22] + wire _T_143 = ~io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 1578:47] + wire _T_144 = _T_142 & _T_143; // @[dec_tlu_ctl.scala 1578:45] + wire sel_exu_npc_r = _T_144 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 1578:72] + wire _T_146 = _T_142 & io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 1579:47] + wire _T_147 = ~io_dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 1579:75] + wire sel_flush_npc_r = _T_146 & _T_147; // @[dec_tlu_ctl.scala 1579:73] + wire _T_148 = ~sel_exu_npc_r; // @[dec_tlu_ctl.scala 1580:23] + wire _T_149 = ~sel_flush_npc_r; // @[dec_tlu_ctl.scala 1580:40] + wire sel_hold_npc_r = _T_148 & _T_149; // @[dec_tlu_ctl.scala 1580:38] + wire _T_151 = ~io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 1584:13] + wire _T_152 = _T_151 & io_reset_delayed; // @[dec_tlu_ctl.scala 1584:35] wire [30:0] _T_156 = sel_exu_npc_r ? io_exu_npc_r : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_157 = _T_152 ? io_rst_vec : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_158 = sel_flush_npc_r ? io_tlu_flush_path_r_d1 : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_159 = sel_hold_npc_r ? io_npc_r_d1 : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_160 = _T_156 | _T_157; // @[Mux.scala 27:72] wire [30:0] _T_161 = _T_160 | _T_158; // @[Mux.scala 27:72] - wire _T_164 = sel_exu_npc_r | sel_flush_npc_r; // @[dec_tlu_ctl.scala 1606:48] + wire _T_164 = sel_exu_npc_r | sel_flush_npc_r; // @[dec_tlu_ctl.scala 1588:48] reg [30:0] _T_167; // @[lib.scala 374:16] - wire pc0_valid_r = _T_142 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 1609:44] - wire _T_170 = ~pc0_valid_r; // @[dec_tlu_ctl.scala 1613:22] + wire pc0_valid_r = _T_142 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 1591:44] + wire _T_170 = ~pc0_valid_r; // @[dec_tlu_ctl.scala 1595:22] wire [30:0] _T_171 = pc0_valid_r ? io_dec_tlu_i0_pc_r : 31'h0; // @[Mux.scala 27:72] reg [30:0] pc_r_d1; // @[lib.scala 374:16] wire [30:0] _T_172 = _T_170 ? pc_r_d1 : 31'h0; // @[Mux.scala 27:72] wire [30:0] pc_r = _T_171 | _T_172; // @[Mux.scala 27:72] - wire _T_176 = io_dec_csr_wraddr_r == 12'h341; // @[dec_tlu_ctl.scala 1617:68] - wire wr_mepc_r = io_dec_csr_wen_r_mod & _T_176; // @[dec_tlu_ctl.scala 1617:39] - wire _T_177 = io_i0_exception_valid_r | io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 1620:27] - wire _T_178 = _T_177 | io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1620:48] - wire _T_182 = wr_mepc_r & _T_17; // @[dec_tlu_ctl.scala 1622:13] - wire _T_185 = ~wr_mepc_r; // @[dec_tlu_ctl.scala 1623:3] - wire _T_187 = _T_185 & _T_17; // @[dec_tlu_ctl.scala 1623:14] + wire _T_176 = io_dec_csr_wraddr_r == 12'h341; // @[dec_tlu_ctl.scala 1599:68] + wire wr_mepc_r = io_dec_csr_wen_r_mod & _T_176; // @[dec_tlu_ctl.scala 1599:39] + wire _T_177 = io_i0_exception_valid_r | io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 1602:27] + wire _T_178 = _T_177 | io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1602:48] + wire _T_182 = wr_mepc_r & _T_17; // @[dec_tlu_ctl.scala 1604:13] + wire _T_185 = ~wr_mepc_r; // @[dec_tlu_ctl.scala 1605:3] + wire _T_187 = _T_185 & _T_17; // @[dec_tlu_ctl.scala 1605:14] wire [30:0] _T_189 = _T_178 ? pc_r : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_190 = io_interrupt_valid_r ? io_npc_r : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_191 = _T_182 ? io_dec_csr_wrdata_r[31:1] : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_192 = _T_187 ? io_mepc : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_193 = _T_189 | _T_190; // @[Mux.scala 27:72] wire [30:0] _T_194 = _T_193 | _T_191; // @[Mux.scala 27:72] - reg [30:0] _T_196; // @[dec_tlu_ctl.scala 1625:47] - wire _T_198 = io_dec_csr_wraddr_r == 12'h342; // @[dec_tlu_ctl.scala 1632:72] - wire wr_mcause_r = io_dec_csr_wen_r_mod & _T_198; // @[dec_tlu_ctl.scala 1632:43] - wire _T_199 = io_exc_or_int_valid_r & io_take_nmi; // @[dec_tlu_ctl.scala 1633:53] - wire mcause_sel_nmi_store = _T_199 & io_nmi_lsu_store_type; // @[dec_tlu_ctl.scala 1633:67] - wire mcause_sel_nmi_load = _T_199 & io_nmi_lsu_load_type; // @[dec_tlu_ctl.scala 1634:66] - wire _T_202 = |io_lsu_fir_error; // @[dec_tlu_ctl.scala 1635:84] - wire mcause_sel_nmi_ext = _T_199 & _T_202; // @[dec_tlu_ctl.scala 1635:65] - wire _T_203 = &io_lsu_fir_error; // @[dec_tlu_ctl.scala 1641:53] - wire _T_206 = ~io_lsu_fir_error[0]; // @[dec_tlu_ctl.scala 1641:82] - wire _T_207 = io_lsu_fir_error[1] & _T_206; // @[dec_tlu_ctl.scala 1641:80] + reg [30:0] _T_196; // @[dec_tlu_ctl.scala 1607:47] + wire _T_198 = io_dec_csr_wraddr_r == 12'h342; // @[dec_tlu_ctl.scala 1614:72] + wire wr_mcause_r = io_dec_csr_wen_r_mod & _T_198; // @[dec_tlu_ctl.scala 1614:43] + wire _T_199 = io_exc_or_int_valid_r & io_take_nmi; // @[dec_tlu_ctl.scala 1615:53] + wire mcause_sel_nmi_store = _T_199 & io_nmi_lsu_store_type; // @[dec_tlu_ctl.scala 1615:67] + wire mcause_sel_nmi_load = _T_199 & io_nmi_lsu_load_type; // @[dec_tlu_ctl.scala 1616:66] + wire _T_202 = |io_lsu_fir_error; // @[dec_tlu_ctl.scala 1617:84] + wire mcause_sel_nmi_ext = _T_199 & _T_202; // @[dec_tlu_ctl.scala 1617:65] + wire _T_203 = &io_lsu_fir_error; // @[dec_tlu_ctl.scala 1623:53] + wire _T_206 = ~io_lsu_fir_error[0]; // @[dec_tlu_ctl.scala 1623:82] + wire _T_207 = io_lsu_fir_error[1] & _T_206; // @[dec_tlu_ctl.scala 1623:80] wire [31:0] _T_212 = {30'h3c000400,_T_203,_T_207}; // @[Cat.scala 29:58] - wire _T_213 = ~io_take_nmi; // @[dec_tlu_ctl.scala 1647:56] - wire _T_214 = io_exc_or_int_valid_r & _T_213; // @[dec_tlu_ctl.scala 1647:54] + wire _T_213 = ~io_take_nmi; // @[dec_tlu_ctl.scala 1629:56] + wire _T_214 = io_exc_or_int_valid_r & _T_213; // @[dec_tlu_ctl.scala 1629:54] wire [31:0] _T_217 = {io_interrupt_valid_r,26'h0,io_exc_cause_r}; // @[Cat.scala 29:58] - wire _T_219 = wr_mcause_r & _T_17; // @[dec_tlu_ctl.scala 1648:44] - wire _T_221 = ~wr_mcause_r; // @[dec_tlu_ctl.scala 1649:32] - wire _T_223 = _T_221 & _T_17; // @[dec_tlu_ctl.scala 1649:45] + wire _T_219 = wr_mcause_r & _T_17; // @[dec_tlu_ctl.scala 1630:44] + wire _T_221 = ~wr_mcause_r; // @[dec_tlu_ctl.scala 1631:32] + wire _T_223 = _T_221 & _T_17; // @[dec_tlu_ctl.scala 1631:45] wire [31:0] _T_225 = mcause_sel_nmi_store ? 32'hf0000000 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_226 = mcause_sel_nmi_load ? 32'hf0000001 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_227 = mcause_sel_nmi_ext ? _T_212 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_228 = _T_214 ? _T_217 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_229 = _T_219 ? io_dec_csr_wrdata_r : 32'h0; // @[Mux.scala 27:72] - reg [31:0] mcause; // @[dec_tlu_ctl.scala 1651:49] + reg [31:0] mcause; // @[dec_tlu_ctl.scala 1633:49] wire [31:0] _T_230 = _T_223 ? mcause : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_231 = _T_225 | _T_226; // @[Mux.scala 27:72] wire [31:0] _T_232 = _T_231 | _T_227; // @[Mux.scala 27:72] wire [31:0] _T_233 = _T_232 | _T_228; // @[Mux.scala 27:72] wire [31:0] _T_234 = _T_233 | _T_229; // @[Mux.scala 27:72] - wire _T_238 = io_dec_csr_wraddr_r == 12'h7ff; // @[dec_tlu_ctl.scala 1658:71] - wire wr_mscause_r = io_dec_csr_wen_r_mod & _T_238; // @[dec_tlu_ctl.scala 1658:42] - wire _T_239 = io_dec_tlu_packet_r_icaf_type == 2'h0; // @[dec_tlu_ctl.scala 1660:56] + wire _T_238 = io_dec_csr_wraddr_r == 12'h7ff; // @[dec_tlu_ctl.scala 1640:71] + wire wr_mscause_r = io_dec_csr_wen_r_mod & _T_238; // @[dec_tlu_ctl.scala 1640:42] + wire _T_239 = io_dec_tlu_packet_r_icaf_type == 2'h0; // @[dec_tlu_ctl.scala 1642:56] wire [3:0] _T_240 = {2'h0,io_dec_tlu_packet_r_icaf_type}; // @[Cat.scala 29:58] - wire [3:0] ifu_mscause = _T_239 ? 4'h9 : _T_240; // @[dec_tlu_ctl.scala 1660:24] + wire [3:0] ifu_mscause = _T_239 ? 4'h9 : _T_240; // @[dec_tlu_ctl.scala 1642:24] wire [3:0] _T_245 = io_lsu_i0_exc_r ? io_lsu_error_pkt_r_bits_mscause : 4'h0; // @[Mux.scala 27:72] wire [1:0] _T_247 = io_ebreak_r ? 2'h2 : 2'h0; // @[Mux.scala 27:72] wire [3:0] _T_248 = io_inst_acc_r ? ifu_mscause : 4'h0; // @[Mux.scala 27:72] @@ -51123,482 +51116,488 @@ module csr_tlu( wire [3:0] _GEN_13 = {{2'd0}, _T_247}; // @[Mux.scala 27:72] wire [3:0] _T_250 = _T_249 | _GEN_13; // @[Mux.scala 27:72] wire [3:0] mscause_type = _T_250 | _T_248; // @[Mux.scala 27:72] - wire _T_254 = wr_mscause_r & _T_17; // @[dec_tlu_ctl.scala 1671:38] - wire _T_257 = ~wr_mscause_r; // @[dec_tlu_ctl.scala 1672:25] - wire _T_259 = _T_257 & _T_17; // @[dec_tlu_ctl.scala 1672:39] + wire _T_254 = wr_mscause_r & _T_17; // @[dec_tlu_ctl.scala 1653:38] + wire _T_257 = ~wr_mscause_r; // @[dec_tlu_ctl.scala 1654:25] + wire _T_259 = _T_257 & _T_17; // @[dec_tlu_ctl.scala 1654:39] wire [3:0] _T_261 = io_exc_or_int_valid_r ? mscause_type : 4'h0; // @[Mux.scala 27:72] wire [3:0] _T_262 = _T_254 ? io_dec_csr_wrdata_r[3:0] : 4'h0; // @[Mux.scala 27:72] - reg [3:0] mscause; // @[dec_tlu_ctl.scala 1674:47] + reg [3:0] mscause; // @[dec_tlu_ctl.scala 1656:47] wire [3:0] _T_263 = _T_259 ? mscause : 4'h0; // @[Mux.scala 27:72] wire [3:0] _T_264 = _T_261 | _T_262; // @[Mux.scala 27:72] - wire _T_268 = io_dec_csr_wraddr_r == 12'h343; // @[dec_tlu_ctl.scala 1681:69] - wire wr_mtval_r = io_dec_csr_wen_r_mod & _T_268; // @[dec_tlu_ctl.scala 1681:40] - wire _T_269 = ~io_inst_acc_second_r; // @[dec_tlu_ctl.scala 1682:83] - wire _T_270 = io_inst_acc_r & _T_269; // @[dec_tlu_ctl.scala 1682:81] - wire _T_271 = io_ebreak_r | _T_270; // @[dec_tlu_ctl.scala 1682:64] - wire _T_272 = _T_271 | io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1682:106] - wire _T_273 = io_exc_or_int_valid_r & _T_272; // @[dec_tlu_ctl.scala 1682:49] - wire mtval_capture_pc_r = _T_273 & _T_213; // @[dec_tlu_ctl.scala 1682:138] - wire _T_275 = io_inst_acc_r & io_inst_acc_second_r; // @[dec_tlu_ctl.scala 1683:72] - wire _T_276 = io_exc_or_int_valid_r & _T_275; // @[dec_tlu_ctl.scala 1683:55] - wire mtval_capture_pc_plus2_r = _T_276 & _T_213; // @[dec_tlu_ctl.scala 1683:96] - wire _T_278 = io_exc_or_int_valid_r & io_illegal_r; // @[dec_tlu_ctl.scala 1684:51] - wire mtval_capture_inst_r = _T_278 & _T_213; // @[dec_tlu_ctl.scala 1684:66] - wire _T_280 = io_exc_or_int_valid_r & io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 1685:50] - wire mtval_capture_lsu_r = _T_280 & _T_213; // @[dec_tlu_ctl.scala 1685:71] - wire _T_282 = ~mtval_capture_pc_r; // @[dec_tlu_ctl.scala 1686:46] - wire _T_283 = io_exc_or_int_valid_r & _T_282; // @[dec_tlu_ctl.scala 1686:44] - wire _T_284 = ~mtval_capture_inst_r; // @[dec_tlu_ctl.scala 1686:68] - wire _T_285 = _T_283 & _T_284; // @[dec_tlu_ctl.scala 1686:66] - wire _T_286 = ~mtval_capture_lsu_r; // @[dec_tlu_ctl.scala 1686:92] - wire _T_287 = _T_285 & _T_286; // @[dec_tlu_ctl.scala 1686:90] - wire _T_288 = ~io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1686:115] - wire mtval_clear_r = _T_287 & _T_288; // @[dec_tlu_ctl.scala 1686:113] + wire _T_268 = io_dec_csr_wraddr_r == 12'h343; // @[dec_tlu_ctl.scala 1663:69] + wire wr_mtval_r = io_dec_csr_wen_r_mod & _T_268; // @[dec_tlu_ctl.scala 1663:40] + wire _T_269 = ~io_inst_acc_second_r; // @[dec_tlu_ctl.scala 1664:83] + wire _T_270 = io_inst_acc_r & _T_269; // @[dec_tlu_ctl.scala 1664:81] + wire _T_271 = io_ebreak_r | _T_270; // @[dec_tlu_ctl.scala 1664:64] + wire _T_272 = _T_271 | io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1664:106] + wire _T_273 = io_exc_or_int_valid_r & _T_272; // @[dec_tlu_ctl.scala 1664:49] + wire mtval_capture_pc_r = _T_273 & _T_213; // @[dec_tlu_ctl.scala 1664:138] + wire _T_275 = io_inst_acc_r & io_inst_acc_second_r; // @[dec_tlu_ctl.scala 1665:72] + wire _T_276 = io_exc_or_int_valid_r & _T_275; // @[dec_tlu_ctl.scala 1665:55] + wire mtval_capture_pc_plus2_r = _T_276 & _T_213; // @[dec_tlu_ctl.scala 1665:96] + wire _T_278 = io_exc_or_int_valid_r & io_illegal_r; // @[dec_tlu_ctl.scala 1666:51] + wire mtval_capture_inst_r = _T_278 & _T_213; // @[dec_tlu_ctl.scala 1666:66] + wire _T_280 = io_exc_or_int_valid_r & io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 1667:50] + wire mtval_capture_lsu_r = _T_280 & _T_213; // @[dec_tlu_ctl.scala 1667:71] + wire _T_282 = ~mtval_capture_pc_r; // @[dec_tlu_ctl.scala 1668:46] + wire _T_283 = io_exc_or_int_valid_r & _T_282; // @[dec_tlu_ctl.scala 1668:44] + wire _T_284 = ~mtval_capture_inst_r; // @[dec_tlu_ctl.scala 1668:68] + wire _T_285 = _T_283 & _T_284; // @[dec_tlu_ctl.scala 1668:66] + wire _T_286 = ~mtval_capture_lsu_r; // @[dec_tlu_ctl.scala 1668:92] + wire _T_287 = _T_285 & _T_286; // @[dec_tlu_ctl.scala 1668:90] + wire _T_288 = ~io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 1668:115] + wire mtval_clear_r = _T_287 & _T_288; // @[dec_tlu_ctl.scala 1668:113] wire [31:0] _T_290 = {pc_r,1'h0}; // @[Cat.scala 29:58] - wire [30:0] _T_293 = pc_r + 31'h1; // @[dec_tlu_ctl.scala 1691:83] + wire [30:0] _T_293 = pc_r + 31'h1; // @[dec_tlu_ctl.scala 1673:83] wire [31:0] _T_294 = {_T_293,1'h0}; // @[Cat.scala 29:58] - wire _T_297 = ~io_interrupt_valid_r; // @[dec_tlu_ctl.scala 1694:18] - wire _T_298 = wr_mtval_r & _T_297; // @[dec_tlu_ctl.scala 1694:16] - wire _T_301 = ~wr_mtval_r; // @[dec_tlu_ctl.scala 1695:20] - wire _T_302 = _T_213 & _T_301; // @[dec_tlu_ctl.scala 1695:18] - wire _T_304 = _T_302 & _T_282; // @[dec_tlu_ctl.scala 1695:32] - wire _T_306 = _T_304 & _T_284; // @[dec_tlu_ctl.scala 1695:54] - wire _T_307 = ~mtval_clear_r; // @[dec_tlu_ctl.scala 1695:80] - wire _T_308 = _T_306 & _T_307; // @[dec_tlu_ctl.scala 1695:78] - wire _T_310 = _T_308 & _T_286; // @[dec_tlu_ctl.scala 1695:95] + wire _T_297 = ~io_interrupt_valid_r; // @[dec_tlu_ctl.scala 1676:18] + wire _T_298 = wr_mtval_r & _T_297; // @[dec_tlu_ctl.scala 1676:16] + wire _T_301 = ~wr_mtval_r; // @[dec_tlu_ctl.scala 1677:20] + wire _T_302 = _T_213 & _T_301; // @[dec_tlu_ctl.scala 1677:18] + wire _T_304 = _T_302 & _T_282; // @[dec_tlu_ctl.scala 1677:32] + wire _T_306 = _T_304 & _T_284; // @[dec_tlu_ctl.scala 1677:54] + wire _T_307 = ~mtval_clear_r; // @[dec_tlu_ctl.scala 1677:80] + wire _T_308 = _T_306 & _T_307; // @[dec_tlu_ctl.scala 1677:78] + wire _T_310 = _T_308 & _T_286; // @[dec_tlu_ctl.scala 1677:95] wire [31:0] _T_312 = mtval_capture_pc_r ? _T_290 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_313 = mtval_capture_pc_plus2_r ? _T_294 : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_314 = mtval_capture_inst_r ? io_dec_illegal_inst : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_315 = mtval_capture_lsu_r ? io_lsu_error_pkt_addr_r : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_316 = _T_298 ? io_dec_csr_wrdata_r : 32'h0; // @[Mux.scala 27:72] - reg [31:0] mtval; // @[dec_tlu_ctl.scala 1697:46] + reg [31:0] mtval; // @[dec_tlu_ctl.scala 1679:46] wire [31:0] _T_317 = _T_310 ? mtval : 32'h0; // @[Mux.scala 27:72] wire [31:0] _T_318 = _T_312 | _T_313; // @[Mux.scala 27:72] wire [31:0] _T_319 = _T_318 | _T_314; // @[Mux.scala 27:72] wire [31:0] _T_320 = _T_319 | _T_315; // @[Mux.scala 27:72] wire [31:0] _T_321 = _T_320 | _T_316; // @[Mux.scala 27:72] - wire _T_325 = io_dec_csr_wraddr_r == 12'h7f8; // @[dec_tlu_ctl.scala 1712:68] + wire _T_325 = io_dec_csr_wraddr_r == 12'h7f8; // @[dec_tlu_ctl.scala 1694:68] reg [8:0] mcgc; // @[lib.scala 374:16] - wire _T_337 = io_dec_csr_wraddr_r == 12'h7f9; // @[dec_tlu_ctl.scala 1742:68] + wire _T_337 = io_dec_csr_wraddr_r == 12'h7f9; // @[dec_tlu_ctl.scala 1724:68] reg [14:0] mfdc_int; // @[lib.scala 374:16] - wire [2:0] _T_341 = ~io_dec_csr_wrdata_r[18:16]; // @[dec_tlu_ctl.scala 1751:20] - wire _T_344 = ~io_dec_csr_wrdata_r[6]; // @[dec_tlu_ctl.scala 1751:75] - wire [6:0] _T_346 = {_T_344,io_dec_csr_wrdata_r[5:0]}; // @[Cat.scala 29:58] - wire [7:0] _T_347 = {_T_341,io_dec_csr_wrdata_r[11:7]}; // @[Cat.scala 29:58] - wire [2:0] _T_350 = ~mfdc_int[14:12]; // @[dec_tlu_ctl.scala 1752:20] - wire _T_353 = ~mfdc_int[6]; // @[dec_tlu_ctl.scala 1752:63] - wire [18:0] mfdc = {_T_350,4'h0,mfdc_int[11:7],_T_353,mfdc_int[5:0]}; // @[Cat.scala 29:58] - wire _T_367 = io_dec_csr_wraddr_r == 12'h7c2; // @[dec_tlu_ctl.scala 1775:77] - wire _T_368 = io_dec_csr_wen_r_mod & _T_367; // @[dec_tlu_ctl.scala 1775:48] - wire _T_370 = _T_368 & _T_297; // @[dec_tlu_ctl.scala 1775:87] - wire _T_371 = ~io_take_ext_int_start; // @[dec_tlu_ctl.scala 1775:113] - wire _T_374 = io_dec_csr_wraddr_r == 12'h7c0; // @[dec_tlu_ctl.scala 1782:68] - wire _T_378 = ~io_dec_csr_wrdata_r[31]; // @[dec_tlu_ctl.scala 1785:71] - wire _T_379 = io_dec_csr_wrdata_r[30] & _T_378; // @[dec_tlu_ctl.scala 1785:69] - wire _T_383 = ~io_dec_csr_wrdata_r[29]; // @[dec_tlu_ctl.scala 1786:73] - wire _T_384 = io_dec_csr_wrdata_r[28] & _T_383; // @[dec_tlu_ctl.scala 1786:71] - wire _T_388 = ~io_dec_csr_wrdata_r[27]; // @[dec_tlu_ctl.scala 1787:73] - wire _T_389 = io_dec_csr_wrdata_r[26] & _T_388; // @[dec_tlu_ctl.scala 1787:71] - wire _T_393 = ~io_dec_csr_wrdata_r[25]; // @[dec_tlu_ctl.scala 1788:73] - wire _T_394 = io_dec_csr_wrdata_r[24] & _T_393; // @[dec_tlu_ctl.scala 1788:71] - wire _T_398 = ~io_dec_csr_wrdata_r[23]; // @[dec_tlu_ctl.scala 1789:73] - wire _T_399 = io_dec_csr_wrdata_r[22] & _T_398; // @[dec_tlu_ctl.scala 1789:71] - wire _T_403 = ~io_dec_csr_wrdata_r[21]; // @[dec_tlu_ctl.scala 1790:73] - wire _T_404 = io_dec_csr_wrdata_r[20] & _T_403; // @[dec_tlu_ctl.scala 1790:71] - wire _T_408 = ~io_dec_csr_wrdata_r[19]; // @[dec_tlu_ctl.scala 1791:73] - wire _T_409 = io_dec_csr_wrdata_r[18] & _T_408; // @[dec_tlu_ctl.scala 1791:71] - wire _T_413 = ~io_dec_csr_wrdata_r[17]; // @[dec_tlu_ctl.scala 1792:73] - wire _T_414 = io_dec_csr_wrdata_r[16] & _T_413; // @[dec_tlu_ctl.scala 1792:71] - wire _T_418 = ~io_dec_csr_wrdata_r[15]; // @[dec_tlu_ctl.scala 1793:73] - wire _T_419 = io_dec_csr_wrdata_r[14] & _T_418; // @[dec_tlu_ctl.scala 1793:71] - wire _T_423 = ~io_dec_csr_wrdata_r[13]; // @[dec_tlu_ctl.scala 1794:73] - wire _T_424 = io_dec_csr_wrdata_r[12] & _T_423; // @[dec_tlu_ctl.scala 1794:71] - wire _T_428 = ~io_dec_csr_wrdata_r[11]; // @[dec_tlu_ctl.scala 1795:73] - wire _T_429 = io_dec_csr_wrdata_r[10] & _T_428; // @[dec_tlu_ctl.scala 1795:71] - wire _T_433 = ~io_dec_csr_wrdata_r[9]; // @[dec_tlu_ctl.scala 1796:73] - wire _T_434 = io_dec_csr_wrdata_r[8] & _T_433; // @[dec_tlu_ctl.scala 1796:70] - wire _T_438 = ~io_dec_csr_wrdata_r[7]; // @[dec_tlu_ctl.scala 1797:73] - wire _T_439 = io_dec_csr_wrdata_r[6] & _T_438; // @[dec_tlu_ctl.scala 1797:70] - wire _T_443 = ~io_dec_csr_wrdata_r[5]; // @[dec_tlu_ctl.scala 1798:73] - wire _T_444 = io_dec_csr_wrdata_r[4] & _T_443; // @[dec_tlu_ctl.scala 1798:70] - wire _T_448 = ~io_dec_csr_wrdata_r[3]; // @[dec_tlu_ctl.scala 1799:73] - wire _T_449 = io_dec_csr_wrdata_r[2] & _T_448; // @[dec_tlu_ctl.scala 1799:70] - wire _T_454 = io_dec_csr_wrdata_r[0] & _T_510; // @[dec_tlu_ctl.scala 1800:70] - wire [7:0] _T_461 = {io_dec_csr_wrdata_r[7],_T_439,io_dec_csr_wrdata_r[5],_T_444,io_dec_csr_wrdata_r[3],_T_449,io_dec_csr_wrdata_r[1],_T_454}; // @[Cat.scala 29:58] - wire [15:0] _T_469 = {io_dec_csr_wrdata_r[15],_T_419,io_dec_csr_wrdata_r[13],_T_424,io_dec_csr_wrdata_r[11],_T_429,io_dec_csr_wrdata_r[9],_T_434,_T_461}; // @[Cat.scala 29:58] - wire [7:0] _T_476 = {io_dec_csr_wrdata_r[23],_T_399,io_dec_csr_wrdata_r[21],_T_404,io_dec_csr_wrdata_r[19],_T_409,io_dec_csr_wrdata_r[17],_T_414}; // @[Cat.scala 29:58] - wire [15:0] _T_484 = {io_dec_csr_wrdata_r[31],_T_379,io_dec_csr_wrdata_r[29],_T_384,io_dec_csr_wrdata_r[27],_T_389,io_dec_csr_wrdata_r[25],_T_394,_T_476}; // @[Cat.scala 29:58] + wire [2:0] _T_341 = ~io_dec_csr_wrdata_r[18:16]; // @[dec_tlu_ctl.scala 1737:19] + wire [2:0] _T_345 = ~mfdc_int[14:12]; // @[dec_tlu_ctl.scala 1738:19] + wire [18:0] mfdc = {_T_345,4'h0,mfdc_int[11:0]}; // @[Cat.scala 29:58] + wire _T_357 = io_dec_csr_wraddr_r == 12'h7c2; // @[dec_tlu_ctl.scala 1757:77] + wire _T_358 = io_dec_csr_wen_r_mod & _T_357; // @[dec_tlu_ctl.scala 1757:48] + wire _T_360 = _T_358 & _T_297; // @[dec_tlu_ctl.scala 1757:87] + wire _T_361 = ~io_take_ext_int_start; // @[dec_tlu_ctl.scala 1757:113] + wire _T_364 = io_dec_csr_wraddr_r == 12'h7c0; // @[dec_tlu_ctl.scala 1764:68] + wire _T_368 = ~io_dec_csr_wrdata_r[31]; // @[dec_tlu_ctl.scala 1767:71] + wire _T_369 = io_dec_csr_wrdata_r[30] & _T_368; // @[dec_tlu_ctl.scala 1767:69] + wire _T_373 = ~io_dec_csr_wrdata_r[29]; // @[dec_tlu_ctl.scala 1768:73] + wire _T_374 = io_dec_csr_wrdata_r[28] & _T_373; // @[dec_tlu_ctl.scala 1768:71] + wire _T_378 = ~io_dec_csr_wrdata_r[27]; // @[dec_tlu_ctl.scala 1769:73] + wire _T_379 = io_dec_csr_wrdata_r[26] & _T_378; // @[dec_tlu_ctl.scala 1769:71] + wire _T_383 = ~io_dec_csr_wrdata_r[25]; // @[dec_tlu_ctl.scala 1770:73] + wire _T_384 = io_dec_csr_wrdata_r[24] & _T_383; // @[dec_tlu_ctl.scala 1770:71] + wire _T_388 = ~io_dec_csr_wrdata_r[23]; // @[dec_tlu_ctl.scala 1771:73] + wire _T_389 = io_dec_csr_wrdata_r[22] & _T_388; // @[dec_tlu_ctl.scala 1771:71] + wire _T_393 = ~io_dec_csr_wrdata_r[21]; // @[dec_tlu_ctl.scala 1772:73] + wire _T_394 = io_dec_csr_wrdata_r[20] & _T_393; // @[dec_tlu_ctl.scala 1772:71] + wire _T_398 = ~io_dec_csr_wrdata_r[19]; // @[dec_tlu_ctl.scala 1773:73] + wire _T_399 = io_dec_csr_wrdata_r[18] & _T_398; // @[dec_tlu_ctl.scala 1773:71] + wire _T_403 = ~io_dec_csr_wrdata_r[17]; // @[dec_tlu_ctl.scala 1774:73] + wire _T_404 = io_dec_csr_wrdata_r[16] & _T_403; // @[dec_tlu_ctl.scala 1774:71] + wire _T_408 = ~io_dec_csr_wrdata_r[15]; // @[dec_tlu_ctl.scala 1775:73] + wire _T_409 = io_dec_csr_wrdata_r[14] & _T_408; // @[dec_tlu_ctl.scala 1775:71] + wire _T_413 = ~io_dec_csr_wrdata_r[13]; // @[dec_tlu_ctl.scala 1776:73] + wire _T_414 = io_dec_csr_wrdata_r[12] & _T_413; // @[dec_tlu_ctl.scala 1776:71] + wire _T_418 = ~io_dec_csr_wrdata_r[11]; // @[dec_tlu_ctl.scala 1777:73] + wire _T_419 = io_dec_csr_wrdata_r[10] & _T_418; // @[dec_tlu_ctl.scala 1777:71] + wire _T_423 = ~io_dec_csr_wrdata_r[9]; // @[dec_tlu_ctl.scala 1778:73] + wire _T_424 = io_dec_csr_wrdata_r[8] & _T_423; // @[dec_tlu_ctl.scala 1778:70] + wire _T_428 = ~io_dec_csr_wrdata_r[7]; // @[dec_tlu_ctl.scala 1779:73] + wire _T_429 = io_dec_csr_wrdata_r[6] & _T_428; // @[dec_tlu_ctl.scala 1779:70] + wire _T_433 = ~io_dec_csr_wrdata_r[5]; // @[dec_tlu_ctl.scala 1780:73] + wire _T_434 = io_dec_csr_wrdata_r[4] & _T_433; // @[dec_tlu_ctl.scala 1780:70] + wire _T_438 = ~io_dec_csr_wrdata_r[3]; // @[dec_tlu_ctl.scala 1781:73] + wire _T_439 = io_dec_csr_wrdata_r[2] & _T_438; // @[dec_tlu_ctl.scala 1781:70] + wire _T_444 = io_dec_csr_wrdata_r[0] & _T_500; // @[dec_tlu_ctl.scala 1782:70] + wire [7:0] _T_451 = {io_dec_csr_wrdata_r[7],_T_429,io_dec_csr_wrdata_r[5],_T_434,io_dec_csr_wrdata_r[3],_T_439,io_dec_csr_wrdata_r[1],_T_444}; // @[Cat.scala 29:58] + wire [15:0] _T_459 = {io_dec_csr_wrdata_r[15],_T_409,io_dec_csr_wrdata_r[13],_T_414,io_dec_csr_wrdata_r[11],_T_419,io_dec_csr_wrdata_r[9],_T_424,_T_451}; // @[Cat.scala 29:58] + wire [7:0] _T_466 = {io_dec_csr_wrdata_r[23],_T_389,io_dec_csr_wrdata_r[21],_T_394,io_dec_csr_wrdata_r[19],_T_399,io_dec_csr_wrdata_r[17],_T_404}; // @[Cat.scala 29:58] + wire [15:0] _T_474 = {io_dec_csr_wrdata_r[31],_T_369,io_dec_csr_wrdata_r[29],_T_374,io_dec_csr_wrdata_r[27],_T_379,io_dec_csr_wrdata_r[25],_T_384,_T_466}; // @[Cat.scala 29:58] reg [31:0] mrac; // @[lib.scala 374:16] - wire _T_487 = io_dec_csr_wraddr_r == 12'hbc0; // @[dec_tlu_ctl.scala 1813:69] - wire wr_mdeau_r = io_dec_csr_wen_r_mod & _T_487; // @[dec_tlu_ctl.scala 1813:40] - wire _T_488 = ~wr_mdeau_r; // @[dec_tlu_ctl.scala 1823:59] - wire _T_489 = io_mdseac_locked_f & _T_488; // @[dec_tlu_ctl.scala 1823:57] - wire _T_491 = io_lsu_imprecise_error_store_any | io_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 1825:49] - wire _T_492 = ~io_nmi_int_detected_f; // @[dec_tlu_ctl.scala 1825:86] - wire _T_493 = _T_491 & _T_492; // @[dec_tlu_ctl.scala 1825:84] - wire _T_494 = ~io_mdseac_locked_f; // @[dec_tlu_ctl.scala 1825:111] - wire mdseac_en = _T_493 & _T_494; // @[dec_tlu_ctl.scala 1825:109] + wire _T_477 = io_dec_csr_wraddr_r == 12'hbc0; // @[dec_tlu_ctl.scala 1795:69] + wire wr_mdeau_r = io_dec_csr_wen_r_mod & _T_477; // @[dec_tlu_ctl.scala 1795:40] + wire _T_478 = ~wr_mdeau_r; // @[dec_tlu_ctl.scala 1805:59] + wire _T_479 = io_mdseac_locked_f & _T_478; // @[dec_tlu_ctl.scala 1805:57] + wire _T_481 = io_lsu_imprecise_error_store_any | io_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 1807:49] + wire _T_482 = ~io_nmi_int_detected_f; // @[dec_tlu_ctl.scala 1807:86] + wire _T_483 = _T_481 & _T_482; // @[dec_tlu_ctl.scala 1807:84] + wire _T_484 = ~io_mdseac_locked_f; // @[dec_tlu_ctl.scala 1807:111] + wire mdseac_en = _T_483 & _T_484; // @[dec_tlu_ctl.scala 1807:109] reg [31:0] mdseac; // @[lib.scala 374:16] - wire _T_500 = wr_mpmc_r & io_dec_csr_wrdata_r[0]; // @[dec_tlu_ctl.scala 1840:30] - wire _T_501 = ~io_internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 1840:57] - wire _T_502 = _T_500 & _T_501; // @[dec_tlu_ctl.scala 1840:55] - wire _T_503 = ~io_ext_int_freeze_d1; // @[dec_tlu_ctl.scala 1840:89] - wire _T_516 = io_dec_csr_wrdata_r[31:27] > 5'h1a; // @[dec_tlu_ctl.scala 1858:48] - wire [4:0] csr_sat = _T_516 ? 5'h1a : io_dec_csr_wrdata_r[31:27]; // @[dec_tlu_ctl.scala 1858:19] - wire _T_519 = io_dec_csr_wraddr_r == 12'h7f0; // @[dec_tlu_ctl.scala 1860:70] - wire wr_micect_r = io_dec_csr_wen_r_mod & _T_519; // @[dec_tlu_ctl.scala 1860:41] - wire [26:0] _T_520 = {26'h0,io_ic_perr_r_d1}; // @[Cat.scala 29:58] - wire [31:0] _GEN_14 = {{5'd0}, _T_520}; // @[dec_tlu_ctl.scala 1861:23] - wire [31:0] _T_522 = micect + _GEN_14; // @[dec_tlu_ctl.scala 1861:23] - wire [31:0] _T_525 = {csr_sat,io_dec_csr_wrdata_r[26:0]}; // @[Cat.scala 29:58] - wire [26:0] micect_inc = _T_522[26:0]; // @[dec_tlu_ctl.scala 1861:13] - wire [31:0] _T_527 = {micect[31:27],micect_inc}; // @[Cat.scala 29:58] - wire _T_538 = io_dec_csr_wraddr_r == 12'h7f1; // @[dec_tlu_ctl.scala 1875:76] - wire wr_miccmect_r = io_dec_csr_wen_r_mod & _T_538; // @[dec_tlu_ctl.scala 1875:47] - wire _T_540 = io_iccm_sbecc_r_d1 | io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 1876:70] - wire [26:0] _T_541 = {26'h0,_T_540}; // @[Cat.scala 29:58] - wire [26:0] miccmect_inc = miccmect[26:0] + _T_541; // @[dec_tlu_ctl.scala 1876:33] - wire [31:0] _T_548 = {miccmect[31:27],miccmect_inc}; // @[Cat.scala 29:58] - wire _T_549 = wr_miccmect_r | io_iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 1879:48] - wire _T_560 = io_dec_csr_wraddr_r == 12'h7f2; // @[dec_tlu_ctl.scala 1890:76] - wire wr_mdccmect_r = io_dec_csr_wen_r_mod & _T_560; // @[dec_tlu_ctl.scala 1890:47] - wire [26:0] _T_562 = {26'h0,io_lsu_single_ecc_error_r_d1}; // @[Cat.scala 29:58] - wire [26:0] mdccmect_inc = mdccmect[26:0] + _T_562; // @[dec_tlu_ctl.scala 1891:33] - wire [31:0] _T_569 = {mdccmect[31:27],mdccmect_inc}; // @[Cat.scala 29:58] - wire _T_580 = io_dec_csr_wraddr_r == 12'h7ce; // @[dec_tlu_ctl.scala 1906:69] - wire wr_mfdht_r = io_dec_csr_wen_r_mod & _T_580; // @[dec_tlu_ctl.scala 1906:40] - reg [5:0] mfdht; // @[dec_tlu_ctl.scala 1910:43] - wire _T_585 = io_dec_csr_wraddr_r == 12'h7cf; // @[dec_tlu_ctl.scala 1919:69] - wire wr_mfdhs_r = io_dec_csr_wen_r_mod & _T_585; // @[dec_tlu_ctl.scala 1919:40] - wire _T_588 = ~io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 1922:43] - wire _T_589 = io_dbg_tlu_halted & _T_588; // @[dec_tlu_ctl.scala 1922:41] - wire _T_591 = ~io_lsu_idle_any_f; // @[dec_tlu_ctl.scala 1922:78] - wire _T_592 = ~io_ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 1922:98] - wire [1:0] _T_593 = {_T_591,_T_592}; // @[Cat.scala 29:58] + wire _T_490 = wr_mpmc_r & io_dec_csr_wrdata_r[0]; // @[dec_tlu_ctl.scala 1822:30] + wire _T_491 = ~io_internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 1822:57] + wire _T_492 = _T_490 & _T_491; // @[dec_tlu_ctl.scala 1822:55] + wire _T_493 = ~io_ext_int_freeze_d1; // @[dec_tlu_ctl.scala 1822:89] + wire _T_506 = io_dec_csr_wrdata_r[31:27] > 5'h1a; // @[dec_tlu_ctl.scala 1840:48] + wire [4:0] csr_sat = _T_506 ? 5'h1a : io_dec_csr_wrdata_r[31:27]; // @[dec_tlu_ctl.scala 1840:19] + wire _T_509 = io_dec_csr_wraddr_r == 12'h7f0; // @[dec_tlu_ctl.scala 1842:70] + wire wr_micect_r = io_dec_csr_wen_r_mod & _T_509; // @[dec_tlu_ctl.scala 1842:41] + wire [26:0] _T_510 = {26'h0,io_ic_perr_r_d1}; // @[Cat.scala 29:58] + wire [31:0] _GEN_14 = {{5'd0}, _T_510}; // @[dec_tlu_ctl.scala 1843:23] + wire [31:0] _T_512 = micect + _GEN_14; // @[dec_tlu_ctl.scala 1843:23] + wire [31:0] _T_515 = {csr_sat,io_dec_csr_wrdata_r[26:0]}; // @[Cat.scala 29:58] + wire [26:0] micect_inc = _T_512[26:0]; // @[dec_tlu_ctl.scala 1843:13] + wire [31:0] _T_517 = {micect[31:27],micect_inc}; // @[Cat.scala 29:58] + wire _T_528 = io_dec_csr_wraddr_r == 12'h7f1; // @[dec_tlu_ctl.scala 1857:76] + wire wr_miccmect_r = io_dec_csr_wen_r_mod & _T_528; // @[dec_tlu_ctl.scala 1857:47] + wire _T_530 = io_iccm_sbecc_r_d1 | io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 1858:70] + wire [26:0] _T_531 = {26'h0,_T_530}; // @[Cat.scala 29:58] + wire [26:0] miccmect_inc = miccmect[26:0] + _T_531; // @[dec_tlu_ctl.scala 1858:33] + wire [31:0] _T_538 = {miccmect[31:27],miccmect_inc}; // @[Cat.scala 29:58] + wire _T_539 = wr_miccmect_r | io_iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 1861:48] + wire _T_550 = io_dec_csr_wraddr_r == 12'h7f2; // @[dec_tlu_ctl.scala 1872:76] + wire wr_mdccmect_r = io_dec_csr_wen_r_mod & _T_550; // @[dec_tlu_ctl.scala 1872:47] + wire [26:0] _T_552 = {26'h0,io_lsu_single_ecc_error_r_d1}; // @[Cat.scala 29:58] + wire [26:0] mdccmect_inc = mdccmect[26:0] + _T_552; // @[dec_tlu_ctl.scala 1873:33] + wire [31:0] _T_559 = {mdccmect[31:27],mdccmect_inc}; // @[Cat.scala 29:58] + wire _T_570 = io_dec_csr_wraddr_r == 12'h7ce; // @[dec_tlu_ctl.scala 1888:69] + wire wr_mfdht_r = io_dec_csr_wen_r_mod & _T_570; // @[dec_tlu_ctl.scala 1888:40] + reg [5:0] mfdht; // @[dec_tlu_ctl.scala 1892:43] + wire _T_575 = io_dec_csr_wraddr_r == 12'h7cf; // @[dec_tlu_ctl.scala 1901:69] + wire wr_mfdhs_r = io_dec_csr_wen_r_mod & _T_575; // @[dec_tlu_ctl.scala 1901:40] + wire _T_578 = ~io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 1904:43] + wire _T_579 = io_dbg_tlu_halted & _T_578; // @[dec_tlu_ctl.scala 1904:41] + wire _T_581 = ~io_lsu_idle_any_f; // @[dec_tlu_ctl.scala 1904:78] + wire _T_582 = ~io_ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 1904:98] + wire [1:0] _T_583 = {_T_581,_T_582}; // @[Cat.scala 29:58] reg [1:0] mfdhs; // @[Reg.scala 27:20] - wire _T_595 = wr_mfdhs_r | io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 1924:71] + wire _T_585 = wr_mfdhs_r | io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 1906:71] reg [31:0] force_halt_ctr_f; // @[Reg.scala 27:20] - wire [31:0] _T_600 = force_halt_ctr_f + 32'h1; // @[dec_tlu_ctl.scala 1926:74] - wire [62:0] _T_607 = 63'hffffffff << mfdht[5:1]; // @[dec_tlu_ctl.scala 1931:71] - wire [62:0] _GEN_15 = {{31'd0}, force_halt_ctr_f}; // @[dec_tlu_ctl.scala 1931:48] - wire [62:0] _T_608 = _GEN_15 & _T_607; // @[dec_tlu_ctl.scala 1931:48] - wire _T_609 = |_T_608; // @[dec_tlu_ctl.scala 1931:87] - wire _T_612 = io_dec_csr_wraddr_r == 12'hbc8; // @[dec_tlu_ctl.scala 1939:69] + wire [31:0] _T_590 = force_halt_ctr_f + 32'h1; // @[dec_tlu_ctl.scala 1908:74] + wire [62:0] _T_597 = 63'hffffffff << mfdht[5:1]; // @[dec_tlu_ctl.scala 1913:71] + wire [62:0] _GEN_15 = {{31'd0}, force_halt_ctr_f}; // @[dec_tlu_ctl.scala 1913:48] + wire [62:0] _T_598 = _GEN_15 & _T_597; // @[dec_tlu_ctl.scala 1913:48] + wire _T_599 = |_T_598; // @[dec_tlu_ctl.scala 1913:87] + wire _T_602 = io_dec_csr_wraddr_r == 12'hbc8; // @[dec_tlu_ctl.scala 1921:69] reg [21:0] meivt; // @[lib.scala 374:16] - wire _T_631 = io_dec_csr_wraddr_r == 12'hbca; // @[dec_tlu_ctl.scala 1990:69] - wire _T_632 = io_dec_csr_wen_r_mod & _T_631; // @[dec_tlu_ctl.scala 1990:40] - wire wr_meicpct_r = _T_632 | io_take_ext_int_start; // @[dec_tlu_ctl.scala 1990:83] + wire _T_621 = io_dec_csr_wraddr_r == 12'hbca; // @[dec_tlu_ctl.scala 1972:69] + wire _T_622 = io_dec_csr_wen_r_mod & _T_621; // @[dec_tlu_ctl.scala 1972:40] + wire wr_meicpct_r = _T_622 | io_take_ext_int_start; // @[dec_tlu_ctl.scala 1972:83] reg [7:0] meihap; // @[lib.scala 374:16] - wire _T_618 = io_dec_csr_wraddr_r == 12'hbcc; // @[dec_tlu_ctl.scala 1963:72] - wire wr_meicurpl_r = io_dec_csr_wen_r_mod & _T_618; // @[dec_tlu_ctl.scala 1963:43] - reg [3:0] meicurpl; // @[dec_tlu_ctl.scala 1966:46] - wire _T_623 = io_dec_csr_wraddr_r == 12'hbcb; // @[dec_tlu_ctl.scala 1978:73] - wire _T_624 = io_dec_csr_wen_r_mod & _T_623; // @[dec_tlu_ctl.scala 1978:44] - wire wr_meicidpl_r = _T_624 | io_take_ext_int_start; // @[dec_tlu_ctl.scala 1978:88] - reg [3:0] meicidpl; // @[dec_tlu_ctl.scala 1983:44] - wire _T_635 = io_dec_csr_wraddr_r == 12'hbc9; // @[dec_tlu_ctl.scala 1999:69] - wire wr_meipt_r = io_dec_csr_wen_r_mod & _T_635; // @[dec_tlu_ctl.scala 1999:40] - reg [3:0] meipt; // @[dec_tlu_ctl.scala 2002:43] - wire _T_639 = io_trigger_hit_r_d1 & io_dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 2030:89] - wire trigger_hit_for_dscr_cause_r_d1 = io_trigger_hit_dmode_r_d1 | _T_639; // @[dec_tlu_ctl.scala 2030:66] - wire _T_640 = ~io_ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 2033:31] - wire _T_641 = io_dcsr_single_step_done_f & _T_640; // @[dec_tlu_ctl.scala 2033:29] - wire _T_642 = ~trigger_hit_for_dscr_cause_r_d1; // @[dec_tlu_ctl.scala 2033:63] - wire _T_643 = _T_641 & _T_642; // @[dec_tlu_ctl.scala 2033:61] - wire _T_644 = ~io_debug_halt_req; // @[dec_tlu_ctl.scala 2033:98] - wire _T_645 = _T_643 & _T_644; // @[dec_tlu_ctl.scala 2033:96] - wire _T_648 = io_debug_halt_req & _T_640; // @[dec_tlu_ctl.scala 2034:46] - wire _T_650 = _T_648 & _T_642; // @[dec_tlu_ctl.scala 2034:78] - wire _T_653 = io_ebreak_to_debug_mode_r_d1 & _T_642; // @[dec_tlu_ctl.scala 2035:75] - wire [2:0] _T_656 = _T_645 ? 3'h4 : 3'h0; // @[Mux.scala 27:72] - wire [2:0] _T_657 = _T_650 ? 3'h3 : 3'h0; // @[Mux.scala 27:72] - wire [2:0] _T_658 = _T_653 ? 3'h1 : 3'h0; // @[Mux.scala 27:72] - wire [2:0] _T_659 = trigger_hit_for_dscr_cause_r_d1 ? 3'h2 : 3'h0; // @[Mux.scala 27:72] - wire [2:0] _T_660 = _T_656 | _T_657; // @[Mux.scala 27:72] - wire [2:0] _T_661 = _T_660 | _T_658; // @[Mux.scala 27:72] - wire [2:0] dcsr_cause = _T_661 | _T_659; // @[Mux.scala 27:72] - wire _T_663 = io_allow_dbg_halt_csr_write & io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 2038:46] - wire _T_665 = io_dec_csr_wraddr_r == 12'h7b0; // @[dec_tlu_ctl.scala 2038:98] - wire wr_dcsr_r = _T_663 & _T_665; // @[dec_tlu_ctl.scala 2038:69] - wire _T_667 = io_dcsr[8:6] == 3'h3; // @[dec_tlu_ctl.scala 2044:75] - wire dcsr_cause_upgradeable = io_internal_dbg_halt_mode_f & _T_667; // @[dec_tlu_ctl.scala 2044:59] - wire _T_668 = ~io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 2045:59] - wire _T_669 = _T_668 | dcsr_cause_upgradeable; // @[dec_tlu_ctl.scala 2045:78] - wire enter_debug_halt_req_le = io_enter_debug_halt_req & _T_669; // @[dec_tlu_ctl.scala 2045:56] - wire nmi_in_debug_mode = io_nmi_int_detected_f & io_internal_dbg_halt_mode_f; // @[dec_tlu_ctl.scala 2047:48] - wire [15:0] _T_675 = {io_dcsr[15:9],dcsr_cause,io_dcsr[5:2],2'h3}; // @[Cat.scala 29:58] - wire _T_681 = nmi_in_debug_mode | io_dcsr[3]; // @[dec_tlu_ctl.scala 2049:145] - wire [15:0] _T_690 = {io_dec_csr_wrdata_r[15],3'h0,io_dec_csr_wrdata_r[11:10],1'h0,io_dcsr[8:6],2'h0,_T_681,io_dec_csr_wrdata_r[2],2'h3}; // @[Cat.scala 29:58] - wire [15:0] _T_695 = {io_dcsr[15:4],nmi_in_debug_mode,io_dcsr[2],2'h3}; // @[Cat.scala 29:58] - wire _T_697 = enter_debug_halt_req_le | wr_dcsr_r; // @[dec_tlu_ctl.scala 2051:54] - wire _T_698 = _T_697 | io_internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 2051:66] - reg [15:0] _T_701; // @[lib.scala 374:16] - wire _T_704 = io_dec_csr_wraddr_r == 12'h7b1; // @[dec_tlu_ctl.scala 2059:97] - wire wr_dpc_r = _T_663 & _T_704; // @[dec_tlu_ctl.scala 2059:68] - wire _T_707 = ~io_request_debug_mode_done; // @[dec_tlu_ctl.scala 2060:67] - wire dpc_capture_npc = _T_589 & _T_707; // @[dec_tlu_ctl.scala 2060:65] - wire _T_708 = ~io_request_debug_mode_r; // @[dec_tlu_ctl.scala 2064:21] - wire _T_709 = ~dpc_capture_npc; // @[dec_tlu_ctl.scala 2064:39] - wire _T_710 = _T_708 & _T_709; // @[dec_tlu_ctl.scala 2064:37] - wire _T_711 = _T_710 & wr_dpc_r; // @[dec_tlu_ctl.scala 2064:56] - wire _T_716 = _T_708 & dpc_capture_npc; // @[dec_tlu_ctl.scala 2066:49] - wire [30:0] _T_718 = _T_711 ? io_dec_csr_wrdata_r[31:1] : 31'h0; // @[Mux.scala 27:72] - wire [30:0] _T_719 = io_request_debug_mode_r ? pc_r : 31'h0; // @[Mux.scala 27:72] - wire [30:0] _T_720 = _T_716 ? io_npc_r : 31'h0; // @[Mux.scala 27:72] - wire [30:0] _T_721 = _T_718 | _T_719; // @[Mux.scala 27:72] - wire _T_723 = wr_dpc_r | io_request_debug_mode_r; // @[dec_tlu_ctl.scala 2068:36] - reg [30:0] _T_726; // @[lib.scala 374:16] - wire [2:0] _T_730 = {io_dec_csr_wrdata_r[24],io_dec_csr_wrdata_r[21:20]}; // @[Cat.scala 29:58] - wire _T_733 = io_dec_csr_wraddr_r == 12'h7c8; // @[dec_tlu_ctl.scala 2083:102] + wire _T_608 = io_dec_csr_wraddr_r == 12'hbcc; // @[dec_tlu_ctl.scala 1945:72] + wire wr_meicurpl_r = io_dec_csr_wen_r_mod & _T_608; // @[dec_tlu_ctl.scala 1945:43] + reg [3:0] meicurpl; // @[dec_tlu_ctl.scala 1948:46] + wire _T_613 = io_dec_csr_wraddr_r == 12'hbcb; // @[dec_tlu_ctl.scala 1960:73] + wire _T_614 = io_dec_csr_wen_r_mod & _T_613; // @[dec_tlu_ctl.scala 1960:44] + wire wr_meicidpl_r = _T_614 | io_take_ext_int_start; // @[dec_tlu_ctl.scala 1960:88] + reg [3:0] meicidpl; // @[dec_tlu_ctl.scala 1965:44] + wire _T_625 = io_dec_csr_wraddr_r == 12'hbc9; // @[dec_tlu_ctl.scala 1981:69] + wire wr_meipt_r = io_dec_csr_wen_r_mod & _T_625; // @[dec_tlu_ctl.scala 1981:40] + reg [3:0] meipt; // @[dec_tlu_ctl.scala 1984:43] + wire _T_629 = io_trigger_hit_r_d1 & io_dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 2012:89] + wire trigger_hit_for_dscr_cause_r_d1 = io_trigger_hit_dmode_r_d1 | _T_629; // @[dec_tlu_ctl.scala 2012:66] + wire _T_630 = ~io_ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 2015:31] + wire _T_631 = io_dcsr_single_step_done_f & _T_630; // @[dec_tlu_ctl.scala 2015:29] + wire _T_632 = ~trigger_hit_for_dscr_cause_r_d1; // @[dec_tlu_ctl.scala 2015:63] + wire _T_633 = _T_631 & _T_632; // @[dec_tlu_ctl.scala 2015:61] + wire _T_634 = ~io_debug_halt_req; // @[dec_tlu_ctl.scala 2015:98] + wire _T_635 = _T_633 & _T_634; // @[dec_tlu_ctl.scala 2015:96] + wire _T_638 = io_debug_halt_req & _T_630; // @[dec_tlu_ctl.scala 2016:46] + wire _T_640 = _T_638 & _T_632; // @[dec_tlu_ctl.scala 2016:78] + wire _T_643 = io_ebreak_to_debug_mode_r_d1 & _T_632; // @[dec_tlu_ctl.scala 2017:75] + wire [2:0] _T_646 = _T_635 ? 3'h4 : 3'h0; // @[Mux.scala 27:72] + wire [2:0] _T_647 = _T_640 ? 3'h3 : 3'h0; // @[Mux.scala 27:72] + wire [2:0] _T_648 = _T_643 ? 3'h1 : 3'h0; // @[Mux.scala 27:72] + wire [2:0] _T_649 = trigger_hit_for_dscr_cause_r_d1 ? 3'h2 : 3'h0; // @[Mux.scala 27:72] + wire [2:0] _T_650 = _T_646 | _T_647; // @[Mux.scala 27:72] + wire [2:0] _T_651 = _T_650 | _T_648; // @[Mux.scala 27:72] + wire [2:0] dcsr_cause = _T_651 | _T_649; // @[Mux.scala 27:72] + wire _T_653 = io_allow_dbg_halt_csr_write & io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 2020:46] + wire _T_655 = io_dec_csr_wraddr_r == 12'h7b0; // @[dec_tlu_ctl.scala 2020:98] + wire wr_dcsr_r = _T_653 & _T_655; // @[dec_tlu_ctl.scala 2020:69] + wire _T_657 = io_dcsr[8:6] == 3'h3; // @[dec_tlu_ctl.scala 2026:75] + wire dcsr_cause_upgradeable = io_internal_dbg_halt_mode_f & _T_657; // @[dec_tlu_ctl.scala 2026:59] + wire _T_658 = ~io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 2027:59] + wire _T_659 = _T_658 | dcsr_cause_upgradeable; // @[dec_tlu_ctl.scala 2027:78] + wire enter_debug_halt_req_le = io_enter_debug_halt_req & _T_659; // @[dec_tlu_ctl.scala 2027:56] + wire nmi_in_debug_mode = io_nmi_int_detected_f & io_internal_dbg_halt_mode_f; // @[dec_tlu_ctl.scala 2029:48] + wire [15:0] _T_665 = {io_dcsr[15:9],dcsr_cause,io_dcsr[5:2],2'h3}; // @[Cat.scala 29:58] + wire _T_671 = nmi_in_debug_mode | io_dcsr[3]; // @[dec_tlu_ctl.scala 2031:145] + wire [15:0] _T_680 = {io_dec_csr_wrdata_r[15],3'h0,io_dec_csr_wrdata_r[11:10],1'h0,io_dcsr[8:6],2'h0,_T_671,io_dec_csr_wrdata_r[2],2'h3}; // @[Cat.scala 29:58] + wire [15:0] _T_685 = {io_dcsr[15:4],nmi_in_debug_mode,io_dcsr[2],2'h3}; // @[Cat.scala 29:58] + wire _T_687 = enter_debug_halt_req_le | wr_dcsr_r; // @[dec_tlu_ctl.scala 2033:54] + wire _T_688 = _T_687 | io_internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 2033:66] + reg [15:0] _T_691; // @[lib.scala 374:16] + wire _T_694 = io_dec_csr_wraddr_r == 12'h7b1; // @[dec_tlu_ctl.scala 2041:97] + wire wr_dpc_r = _T_653 & _T_694; // @[dec_tlu_ctl.scala 2041:68] + wire _T_697 = ~io_request_debug_mode_done; // @[dec_tlu_ctl.scala 2042:67] + wire dpc_capture_npc = _T_579 & _T_697; // @[dec_tlu_ctl.scala 2042:65] + wire _T_698 = ~io_request_debug_mode_r; // @[dec_tlu_ctl.scala 2046:21] + wire _T_699 = ~dpc_capture_npc; // @[dec_tlu_ctl.scala 2046:39] + wire _T_700 = _T_698 & _T_699; // @[dec_tlu_ctl.scala 2046:37] + wire _T_701 = _T_700 & wr_dpc_r; // @[dec_tlu_ctl.scala 2046:56] + wire _T_706 = _T_698 & dpc_capture_npc; // @[dec_tlu_ctl.scala 2048:49] + wire [30:0] _T_708 = _T_701 ? io_dec_csr_wrdata_r[31:1] : 31'h0; // @[Mux.scala 27:72] + wire [30:0] _T_709 = io_request_debug_mode_r ? pc_r : 31'h0; // @[Mux.scala 27:72] + wire [30:0] _T_710 = _T_706 ? io_npc_r : 31'h0; // @[Mux.scala 27:72] + wire [30:0] _T_711 = _T_708 | _T_709; // @[Mux.scala 27:72] + wire _T_713 = wr_dpc_r | io_request_debug_mode_r; // @[dec_tlu_ctl.scala 2050:36] + reg [30:0] _T_716; // @[lib.scala 374:16] + wire [2:0] _T_720 = {io_dec_csr_wrdata_r[24],io_dec_csr_wrdata_r[21:20]}; // @[Cat.scala 29:58] + wire _T_723 = io_dec_csr_wraddr_r == 12'h7c8; // @[dec_tlu_ctl.scala 2065:102] reg [16:0] dicawics; // @[lib.scala 374:16] - wire _T_737 = io_dec_csr_wraddr_r == 12'h7c9; // @[dec_tlu_ctl.scala 2101:100] - wire wr_dicad0_r = _T_663 & _T_737; // @[dec_tlu_ctl.scala 2101:71] + wire _T_727 = io_dec_csr_wraddr_r == 12'h7c9; // @[dec_tlu_ctl.scala 2083:100] + wire wr_dicad0_r = _T_653 & _T_727; // @[dec_tlu_ctl.scala 2083:71] reg [70:0] dicad0; // @[lib.scala 374:16] - wire _T_743 = io_dec_csr_wraddr_r == 12'h7cc; // @[dec_tlu_ctl.scala 2114:101] - wire wr_dicad0h_r = _T_663 & _T_743; // @[dec_tlu_ctl.scala 2114:72] + wire _T_733 = io_dec_csr_wraddr_r == 12'h7cc; // @[dec_tlu_ctl.scala 2096:101] + wire wr_dicad0h_r = _T_653 & _T_733; // @[dec_tlu_ctl.scala 2096:72] reg [31:0] dicad0h; // @[lib.scala 374:16] - wire _T_751 = io_dec_csr_wraddr_r == 12'h7ca; // @[dec_tlu_ctl.scala 2126:100] - wire _T_752 = _T_663 & _T_751; // @[dec_tlu_ctl.scala 2126:71] - wire [31:0] _T_755 = _T_752 ? io_dec_csr_wrdata_r : {{25'd0}, io_ifu_ic_debug_rd_data[70:64]}; // @[dec_tlu_ctl.scala 2128:21] - wire _T_756 = _T_752 | io_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 2131:78] - reg [31:0] _T_758; // @[Reg.scala 27:20] - wire [31:0] dicad1 = {25'h0,_T_758[6:0]}; // @[Cat.scala 29:58] - wire [38:0] _T_763 = {dicad1[6:0],dicad0h}; // @[Cat.scala 29:58] - wire _T_765 = io_allow_dbg_halt_csr_write & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 2159:52] - wire _T_766 = _T_765 & io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 2159:75] - wire _T_767 = ~io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 2159:98] - wire _T_768 = _T_766 & _T_767; // @[dec_tlu_ctl.scala 2159:96] - wire _T_770 = io_dec_csr_rdaddr_d == 12'h7cb; // @[dec_tlu_ctl.scala 2159:149] - wire _T_773 = io_dec_csr_wraddr_r == 12'h7cb; // @[dec_tlu_ctl.scala 2160:104] - reg icache_rd_valid_f; // @[dec_tlu_ctl.scala 2162:58] - reg icache_wr_valid_f; // @[dec_tlu_ctl.scala 2163:58] - wire _T_775 = io_dec_csr_wraddr_r == 12'h7a0; // @[dec_tlu_ctl.scala 2174:69] - wire wr_mtsel_r = io_dec_csr_wen_r_mod & _T_775; // @[dec_tlu_ctl.scala 2174:40] - reg [1:0] mtsel; // @[dec_tlu_ctl.scala 2177:43] - wire tdata_load = io_dec_csr_wrdata_r[0] & _T_408; // @[dec_tlu_ctl.scala 2212:42] - wire tdata_opcode = io_dec_csr_wrdata_r[2] & _T_408; // @[dec_tlu_ctl.scala 2214:44] - wire _T_786 = io_dec_csr_wrdata_r[27] & io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2216:46] - wire tdata_action = _T_786 & io_dec_csr_wrdata_r[12]; // @[dec_tlu_ctl.scala 2216:69] - wire [9:0] tdata_wrdata_r = {_T_786,io_dec_csr_wrdata_r[20:19],tdata_action,io_dec_csr_wrdata_r[11],io_dec_csr_wrdata_r[7:6],tdata_opcode,io_dec_csr_wrdata_r[1],tdata_load}; // @[Cat.scala 29:58] - wire _T_801 = io_dec_csr_wraddr_r == 12'h7a1; // @[dec_tlu_ctl.scala 2222:99] - wire _T_802 = io_dec_csr_wen_r_mod & _T_801; // @[dec_tlu_ctl.scala 2222:70] - wire _T_803 = mtsel == 2'h0; // @[dec_tlu_ctl.scala 2222:121] - wire _T_804 = _T_802 & _T_803; // @[dec_tlu_ctl.scala 2222:112] - wire _T_806 = ~io_mtdata1_t_0[9]; // @[dec_tlu_ctl.scala 2222:138] - wire _T_807 = _T_806 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2222:170] - wire wr_mtdata1_t_r_0 = _T_804 & _T_807; // @[dec_tlu_ctl.scala 2222:135] - wire _T_812 = mtsel == 2'h1; // @[dec_tlu_ctl.scala 2222:121] - wire _T_813 = _T_802 & _T_812; // @[dec_tlu_ctl.scala 2222:112] - wire _T_815 = ~io_mtdata1_t_1[9]; // @[dec_tlu_ctl.scala 2222:138] - wire _T_816 = _T_815 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2222:170] - wire wr_mtdata1_t_r_1 = _T_813 & _T_816; // @[dec_tlu_ctl.scala 2222:135] - wire _T_821 = mtsel == 2'h2; // @[dec_tlu_ctl.scala 2222:121] - wire _T_822 = _T_802 & _T_821; // @[dec_tlu_ctl.scala 2222:112] - wire _T_824 = ~io_mtdata1_t_2[9]; // @[dec_tlu_ctl.scala 2222:138] - wire _T_825 = _T_824 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2222:170] - wire wr_mtdata1_t_r_2 = _T_822 & _T_825; // @[dec_tlu_ctl.scala 2222:135] - wire _T_830 = mtsel == 2'h3; // @[dec_tlu_ctl.scala 2222:121] - wire _T_831 = _T_802 & _T_830; // @[dec_tlu_ctl.scala 2222:112] - wire _T_833 = ~io_mtdata1_t_3[9]; // @[dec_tlu_ctl.scala 2222:138] - wire _T_834 = _T_833 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2222:170] - wire wr_mtdata1_t_r_3 = _T_831 & _T_834; // @[dec_tlu_ctl.scala 2222:135] - wire _T_840 = io_update_hit_bit_r[0] | io_mtdata1_t_0[8]; // @[dec_tlu_ctl.scala 2223:139] - wire [9:0] _T_843 = {io_mtdata1_t_0[9],_T_840,io_mtdata1_t_0[7:0]}; // @[Cat.scala 29:58] - wire _T_849 = io_update_hit_bit_r[1] | io_mtdata1_t_1[8]; // @[dec_tlu_ctl.scala 2223:139] - wire [9:0] _T_852 = {io_mtdata1_t_1[9],_T_849,io_mtdata1_t_1[7:0]}; // @[Cat.scala 29:58] - wire _T_858 = io_update_hit_bit_r[2] | io_mtdata1_t_2[8]; // @[dec_tlu_ctl.scala 2223:139] - wire [9:0] _T_861 = {io_mtdata1_t_2[9],_T_858,io_mtdata1_t_2[7:0]}; // @[Cat.scala 29:58] - wire _T_867 = io_update_hit_bit_r[3] | io_mtdata1_t_3[8]; // @[dec_tlu_ctl.scala 2223:139] - wire [9:0] _T_870 = {io_mtdata1_t_3[9],_T_867,io_mtdata1_t_3[7:0]}; // @[Cat.scala 29:58] - reg [9:0] _T_872; // @[dec_tlu_ctl.scala 2225:74] - reg [9:0] _T_873; // @[dec_tlu_ctl.scala 2225:74] - reg [9:0] _T_874; // @[dec_tlu_ctl.scala 2225:74] - reg [9:0] _T_875; // @[dec_tlu_ctl.scala 2225:74] - wire [31:0] _T_890 = {4'h2,io_mtdata1_t_0[9],6'h1f,io_mtdata1_t_0[8:7],6'h0,io_mtdata1_t_0[6:5],3'h0,io_mtdata1_t_0[4:3],3'h0,io_mtdata1_t_0[2:0]}; // @[Cat.scala 29:58] - wire [31:0] _T_905 = {4'h2,io_mtdata1_t_1[9],6'h1f,io_mtdata1_t_1[8:7],6'h0,io_mtdata1_t_1[6:5],3'h0,io_mtdata1_t_1[4:3],3'h0,io_mtdata1_t_1[2:0]}; // @[Cat.scala 29:58] - wire [31:0] _T_920 = {4'h2,io_mtdata1_t_2[9],6'h1f,io_mtdata1_t_2[8:7],6'h0,io_mtdata1_t_2[6:5],3'h0,io_mtdata1_t_2[4:3],3'h0,io_mtdata1_t_2[2:0]}; // @[Cat.scala 29:58] - wire [31:0] _T_935 = {4'h2,io_mtdata1_t_3[9],6'h1f,io_mtdata1_t_3[8:7],6'h0,io_mtdata1_t_3[6:5],3'h0,io_mtdata1_t_3[4:3],3'h0,io_mtdata1_t_3[2:0]}; // @[Cat.scala 29:58] - wire [31:0] _T_936 = _T_803 ? _T_890 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_937 = _T_812 ? _T_905 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_938 = _T_821 ? _T_920 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_939 = _T_830 ? _T_935 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_940 = _T_936 | _T_937; // @[Mux.scala 27:72] - wire [31:0] _T_941 = _T_940 | _T_938; // @[Mux.scala 27:72] - wire [31:0] mtdata1_tsel_out = _T_941 | _T_939; // @[Mux.scala 27:72] - wire _T_968 = io_dec_csr_wraddr_r == 12'h7a2; // @[dec_tlu_ctl.scala 2242:98] - wire _T_969 = io_dec_csr_wen_r_mod & _T_968; // @[dec_tlu_ctl.scala 2242:69] - wire _T_971 = _T_969 & _T_803; // @[dec_tlu_ctl.scala 2242:111] - wire _T_980 = _T_969 & _T_812; // @[dec_tlu_ctl.scala 2242:111] - wire _T_989 = _T_969 & _T_821; // @[dec_tlu_ctl.scala 2242:111] - wire _T_998 = _T_969 & _T_830; // @[dec_tlu_ctl.scala 2242:111] + wire _T_741 = io_dec_csr_wraddr_r == 12'h7ca; // @[dec_tlu_ctl.scala 2108:100] + wire _T_742 = _T_653 & _T_741; // @[dec_tlu_ctl.scala 2108:71] + wire [31:0] _T_745 = _T_742 ? io_dec_csr_wrdata_r : {{25'd0}, io_ifu_ic_debug_rd_data[70:64]}; // @[dec_tlu_ctl.scala 2110:21] + wire _T_746 = _T_742 | io_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 2113:78] + reg [31:0] _T_748; // @[Reg.scala 27:20] + wire [31:0] dicad1 = {25'h0,_T_748[6:0]}; // @[Cat.scala 29:58] + wire [38:0] _T_753 = {dicad1[6:0],dicad0h}; // @[Cat.scala 29:58] + wire _T_755 = io_allow_dbg_halt_csr_write & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 2141:52] + wire _T_756 = _T_755 & io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 2141:75] + wire _T_757 = ~io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 2141:98] + wire _T_758 = _T_756 & _T_757; // @[dec_tlu_ctl.scala 2141:96] + wire _T_760 = io_dec_csr_rdaddr_d == 12'h7cb; // @[dec_tlu_ctl.scala 2141:149] + wire _T_763 = io_dec_csr_wraddr_r == 12'h7cb; // @[dec_tlu_ctl.scala 2142:104] + reg icache_rd_valid_f; // @[dec_tlu_ctl.scala 2144:58] + reg icache_wr_valid_f; // @[dec_tlu_ctl.scala 2145:58] + wire _T_765 = io_dec_csr_wraddr_r == 12'h7a0; // @[dec_tlu_ctl.scala 2156:69] + wire wr_mtsel_r = io_dec_csr_wen_r_mod & _T_765; // @[dec_tlu_ctl.scala 2156:40] + reg [1:0] mtsel; // @[dec_tlu_ctl.scala 2159:43] + wire tdata_load = io_dec_csr_wrdata_r[0] & _T_398; // @[dec_tlu_ctl.scala 2194:42] + wire tdata_opcode = io_dec_csr_wrdata_r[2] & _T_398; // @[dec_tlu_ctl.scala 2196:44] + wire _T_776 = io_dec_csr_wrdata_r[27] & io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2198:46] + wire tdata_action = _T_776 & io_dec_csr_wrdata_r[12]; // @[dec_tlu_ctl.scala 2198:69] + wire [9:0] tdata_wrdata_r = {_T_776,io_dec_csr_wrdata_r[20:19],tdata_action,io_dec_csr_wrdata_r[11],io_dec_csr_wrdata_r[7:6],tdata_opcode,io_dec_csr_wrdata_r[1],tdata_load}; // @[Cat.scala 29:58] + wire _T_791 = io_dec_csr_wraddr_r == 12'h7a1; // @[dec_tlu_ctl.scala 2204:99] + wire _T_792 = io_dec_csr_wen_r_mod & _T_791; // @[dec_tlu_ctl.scala 2204:70] + wire _T_793 = mtsel == 2'h0; // @[dec_tlu_ctl.scala 2204:121] + wire _T_794 = _T_792 & _T_793; // @[dec_tlu_ctl.scala 2204:112] + wire _T_796 = ~io_mtdata1_t_0[9]; // @[dec_tlu_ctl.scala 2204:138] + wire _T_797 = _T_796 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2204:170] + wire wr_mtdata1_t_r_0 = _T_794 & _T_797; // @[dec_tlu_ctl.scala 2204:135] + wire _T_802 = mtsel == 2'h1; // @[dec_tlu_ctl.scala 2204:121] + wire _T_803 = _T_792 & _T_802; // @[dec_tlu_ctl.scala 2204:112] + wire _T_805 = ~io_mtdata1_t_1[9]; // @[dec_tlu_ctl.scala 2204:138] + wire _T_806 = _T_805 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2204:170] + wire wr_mtdata1_t_r_1 = _T_803 & _T_806; // @[dec_tlu_ctl.scala 2204:135] + wire _T_811 = mtsel == 2'h2; // @[dec_tlu_ctl.scala 2204:121] + wire _T_812 = _T_792 & _T_811; // @[dec_tlu_ctl.scala 2204:112] + wire _T_814 = ~io_mtdata1_t_2[9]; // @[dec_tlu_ctl.scala 2204:138] + wire _T_815 = _T_814 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2204:170] + wire wr_mtdata1_t_r_2 = _T_812 & _T_815; // @[dec_tlu_ctl.scala 2204:135] + wire _T_820 = mtsel == 2'h3; // @[dec_tlu_ctl.scala 2204:121] + wire _T_821 = _T_792 & _T_820; // @[dec_tlu_ctl.scala 2204:112] + wire _T_823 = ~io_mtdata1_t_3[9]; // @[dec_tlu_ctl.scala 2204:138] + wire _T_824 = _T_823 | io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 2204:170] + wire wr_mtdata1_t_r_3 = _T_821 & _T_824; // @[dec_tlu_ctl.scala 2204:135] + wire _T_830 = io_update_hit_bit_r[0] | io_mtdata1_t_0[8]; // @[dec_tlu_ctl.scala 2205:139] + wire [9:0] _T_833 = {io_mtdata1_t_0[9],_T_830,io_mtdata1_t_0[7:0]}; // @[Cat.scala 29:58] + wire _T_839 = io_update_hit_bit_r[1] | io_mtdata1_t_1[8]; // @[dec_tlu_ctl.scala 2205:139] + wire [9:0] _T_842 = {io_mtdata1_t_1[9],_T_839,io_mtdata1_t_1[7:0]}; // @[Cat.scala 29:58] + wire _T_848 = io_update_hit_bit_r[2] | io_mtdata1_t_2[8]; // @[dec_tlu_ctl.scala 2205:139] + wire [9:0] _T_851 = {io_mtdata1_t_2[9],_T_848,io_mtdata1_t_2[7:0]}; // @[Cat.scala 29:58] + wire _T_857 = io_update_hit_bit_r[3] | io_mtdata1_t_3[8]; // @[dec_tlu_ctl.scala 2205:139] + wire [9:0] _T_860 = {io_mtdata1_t_3[9],_T_857,io_mtdata1_t_3[7:0]}; // @[Cat.scala 29:58] + reg [9:0] _T_862; // @[dec_tlu_ctl.scala 2207:74] + reg [9:0] _T_863; // @[dec_tlu_ctl.scala 2207:74] + reg [9:0] _T_864; // @[dec_tlu_ctl.scala 2207:74] + reg [9:0] _T_865; // @[dec_tlu_ctl.scala 2207:74] + wire [31:0] _T_880 = {4'h2,io_mtdata1_t_0[9],6'h1f,io_mtdata1_t_0[8:7],6'h0,io_mtdata1_t_0[6:5],3'h0,io_mtdata1_t_0[4:3],3'h0,io_mtdata1_t_0[2:0]}; // @[Cat.scala 29:58] + wire [31:0] _T_895 = {4'h2,io_mtdata1_t_1[9],6'h1f,io_mtdata1_t_1[8:7],6'h0,io_mtdata1_t_1[6:5],3'h0,io_mtdata1_t_1[4:3],3'h0,io_mtdata1_t_1[2:0]}; // @[Cat.scala 29:58] + wire [31:0] _T_910 = {4'h2,io_mtdata1_t_2[9],6'h1f,io_mtdata1_t_2[8:7],6'h0,io_mtdata1_t_2[6:5],3'h0,io_mtdata1_t_2[4:3],3'h0,io_mtdata1_t_2[2:0]}; // @[Cat.scala 29:58] + wire [31:0] _T_925 = {4'h2,io_mtdata1_t_3[9],6'h1f,io_mtdata1_t_3[8:7],6'h0,io_mtdata1_t_3[6:5],3'h0,io_mtdata1_t_3[4:3],3'h0,io_mtdata1_t_3[2:0]}; // @[Cat.scala 29:58] + wire [31:0] _T_926 = _T_793 ? _T_880 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_927 = _T_802 ? _T_895 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_928 = _T_811 ? _T_910 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_929 = _T_820 ? _T_925 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_930 = _T_926 | _T_927; // @[Mux.scala 27:72] + wire [31:0] _T_931 = _T_930 | _T_928; // @[Mux.scala 27:72] + wire [31:0] mtdata1_tsel_out = _T_931 | _T_929; // @[Mux.scala 27:72] + wire _T_958 = io_dec_csr_wraddr_r == 12'h7a2; // @[dec_tlu_ctl.scala 2224:98] + wire _T_959 = io_dec_csr_wen_r_mod & _T_958; // @[dec_tlu_ctl.scala 2224:69] + wire _T_961 = _T_959 & _T_793; // @[dec_tlu_ctl.scala 2224:111] + wire _T_970 = _T_959 & _T_802; // @[dec_tlu_ctl.scala 2224:111] + wire _T_979 = _T_959 & _T_811; // @[dec_tlu_ctl.scala 2224:111] + wire _T_988 = _T_959 & _T_820; // @[dec_tlu_ctl.scala 2224:111] reg [31:0] mtdata2_t_0; // @[lib.scala 374:16] reg [31:0] mtdata2_t_1; // @[lib.scala 374:16] reg [31:0] mtdata2_t_2; // @[lib.scala 374:16] reg [31:0] mtdata2_t_3; // @[lib.scala 374:16] - wire [31:0] _T_1015 = _T_803 ? mtdata2_t_0 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_1016 = _T_812 ? mtdata2_t_1 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_1017 = _T_821 ? mtdata2_t_2 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_1018 = _T_830 ? mtdata2_t_3 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_1019 = _T_1015 | _T_1016; // @[Mux.scala 27:72] - wire [31:0] _T_1020 = _T_1019 | _T_1017; // @[Mux.scala 27:72] - wire [31:0] mtdata2_tsel_out = _T_1020 | _T_1018; // @[Mux.scala 27:72] - wire [3:0] _T_1023 = io_tlu_i0_commit_cmt ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] - wire [3:0] pmu_i0_itype_qual = io_dec_tlu_packet_r_pmu_i0_itype & _T_1023; // @[dec_tlu_ctl.scala 2267:59] - wire _T_1025 = ~mcountinhibit[3]; // @[dec_tlu_ctl.scala 2273:24] + wire [31:0] _T_1005 = _T_793 ? mtdata2_t_0 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_1006 = _T_802 ? mtdata2_t_1 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_1007 = _T_811 ? mtdata2_t_2 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_1008 = _T_820 ? mtdata2_t_3 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_1009 = _T_1005 | _T_1006; // @[Mux.scala 27:72] + wire [31:0] _T_1010 = _T_1009 | _T_1007; // @[Mux.scala 27:72] + wire [31:0] mtdata2_tsel_out = _T_1010 | _T_1008; // @[Mux.scala 27:72] + wire [3:0] _T_1013 = io_tlu_i0_commit_cmt ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] + wire [3:0] pmu_i0_itype_qual = io_dec_tlu_packet_r_pmu_i0_itype & _T_1013; // @[dec_tlu_ctl.scala 2249:59] + wire _T_1015 = ~mcountinhibit[3]; // @[dec_tlu_ctl.scala 2255:24] reg [9:0] mhpme3; // @[Reg.scala 27:20] - wire _T_1026 = mhpme3 == 10'h1; // @[dec_tlu_ctl.scala 2274:34] - wire _T_1028 = mhpme3 == 10'h2; // @[dec_tlu_ctl.scala 2275:34] - wire _T_1030 = mhpme3 == 10'h3; // @[dec_tlu_ctl.scala 2276:34] - wire _T_1032 = mhpme3 == 10'h4; // @[dec_tlu_ctl.scala 2277:34] - wire _T_1034 = ~io_illegal_r; // @[dec_tlu_ctl.scala 2277:96] - wire _T_1035 = io_tlu_i0_commit_cmt & _T_1034; // @[dec_tlu_ctl.scala 2277:94] - wire _T_1036 = mhpme3 == 10'h5; // @[dec_tlu_ctl.scala 2278:34] - wire _T_1038 = ~io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 2278:96] - wire _T_1039 = io_tlu_i0_commit_cmt & _T_1038; // @[dec_tlu_ctl.scala 2278:94] - wire _T_1041 = _T_1039 & _T_1034; // @[dec_tlu_ctl.scala 2278:115] - wire _T_1042 = mhpme3 == 10'h6; // @[dec_tlu_ctl.scala 2279:34] - wire _T_1044 = io_tlu_i0_commit_cmt & io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 2279:94] - wire _T_1046 = _T_1044 & _T_1034; // @[dec_tlu_ctl.scala 2279:115] - wire _T_1047 = mhpme3 == 10'h7; // @[dec_tlu_ctl.scala 2280:34] - wire _T_1049 = mhpme3 == 10'h8; // @[dec_tlu_ctl.scala 2281:34] - wire _T_1051 = mhpme3 == 10'h1e; // @[dec_tlu_ctl.scala 2282:34] - wire _T_1053 = mhpme3 == 10'h9; // @[dec_tlu_ctl.scala 2283:34] - wire _T_1055 = pmu_i0_itype_qual == 4'h1; // @[dec_tlu_ctl.scala 2283:91] - wire _T_1056 = mhpme3 == 10'ha; // @[dec_tlu_ctl.scala 2284:34] - wire _T_1058 = io_dec_tlu_packet_r_pmu_divide & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2284:105] - wire _T_1059 = mhpme3 == 10'hb; // @[dec_tlu_ctl.scala 2285:34] - wire _T_1061 = pmu_i0_itype_qual == 4'h2; // @[dec_tlu_ctl.scala 2285:91] - wire _T_1062 = mhpme3 == 10'hc; // @[dec_tlu_ctl.scala 2286:34] - wire _T_1064 = pmu_i0_itype_qual == 4'h3; // @[dec_tlu_ctl.scala 2286:91] - wire _T_1065 = mhpme3 == 10'hd; // @[dec_tlu_ctl.scala 2287:34] - wire _T_1068 = _T_1061 & io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 2287:100] - wire _T_1069 = mhpme3 == 10'he; // @[dec_tlu_ctl.scala 2288:34] - wire _T_1073 = _T_1064 & io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 2288:101] - wire _T_1074 = mhpme3 == 10'hf; // @[dec_tlu_ctl.scala 2289:34] - wire _T_1076 = pmu_i0_itype_qual == 4'h4; // @[dec_tlu_ctl.scala 2289:89] - wire _T_1077 = mhpme3 == 10'h10; // @[dec_tlu_ctl.scala 2290:34] - wire _T_1079 = pmu_i0_itype_qual == 4'h5; // @[dec_tlu_ctl.scala 2290:89] - wire _T_1080 = mhpme3 == 10'h12; // @[dec_tlu_ctl.scala 2291:34] - wire _T_1082 = pmu_i0_itype_qual == 4'h6; // @[dec_tlu_ctl.scala 2291:89] - wire _T_1083 = mhpme3 == 10'h11; // @[dec_tlu_ctl.scala 2292:34] - wire _T_1085 = pmu_i0_itype_qual == 4'h7; // @[dec_tlu_ctl.scala 2292:89] - wire _T_1086 = mhpme3 == 10'h13; // @[dec_tlu_ctl.scala 2293:34] - wire _T_1088 = pmu_i0_itype_qual == 4'h8; // @[dec_tlu_ctl.scala 2293:89] - wire _T_1089 = mhpme3 == 10'h14; // @[dec_tlu_ctl.scala 2294:34] - wire _T_1091 = pmu_i0_itype_qual == 4'h9; // @[dec_tlu_ctl.scala 2294:89] - wire _T_1092 = mhpme3 == 10'h15; // @[dec_tlu_ctl.scala 2295:34] - wire _T_1094 = pmu_i0_itype_qual == 4'ha; // @[dec_tlu_ctl.scala 2295:89] - wire _T_1095 = mhpme3 == 10'h16; // @[dec_tlu_ctl.scala 2296:34] - wire _T_1097 = pmu_i0_itype_qual == 4'hb; // @[dec_tlu_ctl.scala 2296:89] - wire _T_1098 = mhpme3 == 10'h17; // @[dec_tlu_ctl.scala 2297:34] - wire _T_1100 = pmu_i0_itype_qual == 4'hc; // @[dec_tlu_ctl.scala 2297:89] - wire _T_1101 = mhpme3 == 10'h18; // @[dec_tlu_ctl.scala 2298:34] - wire _T_1103 = pmu_i0_itype_qual == 4'hd; // @[dec_tlu_ctl.scala 2298:89] - wire _T_1104 = pmu_i0_itype_qual == 4'he; // @[dec_tlu_ctl.scala 2298:122] - wire _T_1105 = _T_1103 | _T_1104; // @[dec_tlu_ctl.scala 2298:101] - wire _T_1106 = mhpme3 == 10'h19; // @[dec_tlu_ctl.scala 2299:34] - wire _T_1108 = io_exu_pmu_i0_br_misp & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2299:95] - wire _T_1109 = mhpme3 == 10'h1a; // @[dec_tlu_ctl.scala 2300:34] - wire _T_1111 = io_exu_pmu_i0_br_ataken & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2300:97] - wire _T_1112 = mhpme3 == 10'h1b; // @[dec_tlu_ctl.scala 2301:34] - wire _T_1114 = io_dec_tlu_packet_r_pmu_i0_br_unpred & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2301:110] - wire _T_1115 = mhpme3 == 10'h1c; // @[dec_tlu_ctl.scala 2302:34] - wire _T_1119 = mhpme3 == 10'h1f; // @[dec_tlu_ctl.scala 2304:34] - wire _T_1121 = mhpme3 == 10'h20; // @[dec_tlu_ctl.scala 2305:34] - wire _T_1123 = mhpme3 == 10'h22; // @[dec_tlu_ctl.scala 2306:34] - wire _T_1125 = mhpme3 == 10'h23; // @[dec_tlu_ctl.scala 2307:34] - wire _T_1127 = mhpme3 == 10'h24; // @[dec_tlu_ctl.scala 2308:34] - wire _T_1129 = mhpme3 == 10'h25; // @[dec_tlu_ctl.scala 2309:34] - wire _T_1131 = io_i0_exception_valid_r | io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 2309:98] - wire _T_1132 = _T_1131 | io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 2309:120] - wire _T_1133 = mhpme3 == 10'h26; // @[dec_tlu_ctl.scala 2310:34] - wire _T_1135 = io_take_timer_int | io_take_int_timer0_int; // @[dec_tlu_ctl.scala 2310:92] - wire _T_1136 = _T_1135 | io_take_int_timer1_int; // @[dec_tlu_ctl.scala 2310:117] - wire _T_1137 = mhpme3 == 10'h27; // @[dec_tlu_ctl.scala 2311:34] - wire _T_1139 = mhpme3 == 10'h28; // @[dec_tlu_ctl.scala 2312:34] - wire _T_1141 = mhpme3 == 10'h29; // @[dec_tlu_ctl.scala 2313:34] - wire _T_1143 = io_dec_tlu_br0_error_r | io_dec_tlu_br0_start_error_r; // @[dec_tlu_ctl.scala 2313:97] - wire _T_1144 = _T_1143 & io_rfpc_i0_r; // @[dec_tlu_ctl.scala 2313:129] - wire _T_1145 = mhpme3 == 10'h2a; // @[dec_tlu_ctl.scala 2314:34] - wire _T_1147 = mhpme3 == 10'h2b; // @[dec_tlu_ctl.scala 2315:34] - wire _T_1149 = mhpme3 == 10'h2c; // @[dec_tlu_ctl.scala 2316:34] - wire _T_1151 = mhpme3 == 10'h2d; // @[dec_tlu_ctl.scala 2317:34] - wire _T_1153 = mhpme3 == 10'h2e; // @[dec_tlu_ctl.scala 2318:34] - wire _T_1155 = mhpme3 == 10'h2f; // @[dec_tlu_ctl.scala 2319:34] - wire _T_1157 = mhpme3 == 10'h30; // @[dec_tlu_ctl.scala 2320:34] - wire _T_1159 = mhpme3 == 10'h31; // @[dec_tlu_ctl.scala 2321:34] - wire _T_1163 = ~io_mstatus[0]; // @[dec_tlu_ctl.scala 2321:73] - wire _T_1164 = mhpme3 == 10'h32; // @[dec_tlu_ctl.scala 2322:34] - wire [5:0] _T_1171 = io_mip & mie; // @[dec_tlu_ctl.scala 2322:113] - wire _T_1172 = |_T_1171; // @[dec_tlu_ctl.scala 2322:125] - wire _T_1173 = _T_1163 & _T_1172; // @[dec_tlu_ctl.scala 2322:98] - wire _T_1174 = mhpme3 == 10'h36; // @[dec_tlu_ctl.scala 2323:34] - wire _T_1176 = pmu_i0_itype_qual == 4'hf; // @[dec_tlu_ctl.scala 2323:91] - wire _T_1177 = mhpme3 == 10'h37; // @[dec_tlu_ctl.scala 2324:34] - wire _T_1179 = io_tlu_i0_commit_cmt & io_lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 2324:94] - wire _T_1180 = mhpme3 == 10'h38; // @[dec_tlu_ctl.scala 2325:34] - wire _T_1182 = io_tlu_i0_commit_cmt & io_lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 2325:94] - wire _T_1183 = mhpme3 == 10'h200; // @[dec_tlu_ctl.scala 2327:34] - wire _T_1185 = mhpme3 == 10'h201; // @[dec_tlu_ctl.scala 2328:34] - wire _T_1187 = mhpme3 == 10'h202; // @[dec_tlu_ctl.scala 2329:34] - wire _T_1189 = mhpme3 == 10'h203; // @[dec_tlu_ctl.scala 2330:34] - wire _T_1191 = mhpme3 == 10'h204; // @[dec_tlu_ctl.scala 2331:34] - wire _T_1194 = _T_1028 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] - wire _T_1195 = _T_1030 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] - wire _T_1196 = _T_1032 & _T_1035; // @[Mux.scala 27:72] - wire _T_1197 = _T_1036 & _T_1041; // @[Mux.scala 27:72] - wire _T_1198 = _T_1042 & _T_1046; // @[Mux.scala 27:72] - wire _T_1199 = _T_1047 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] - wire _T_1200 = _T_1049 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] - wire _T_1201 = _T_1051 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] - wire _T_1202 = _T_1053 & _T_1055; // @[Mux.scala 27:72] - wire _T_1203 = _T_1056 & _T_1058; // @[Mux.scala 27:72] - wire _T_1204 = _T_1059 & _T_1061; // @[Mux.scala 27:72] - wire _T_1205 = _T_1062 & _T_1064; // @[Mux.scala 27:72] - wire _T_1206 = _T_1065 & _T_1068; // @[Mux.scala 27:72] - wire _T_1207 = _T_1069 & _T_1073; // @[Mux.scala 27:72] - wire _T_1208 = _T_1074 & _T_1076; // @[Mux.scala 27:72] - wire _T_1209 = _T_1077 & _T_1079; // @[Mux.scala 27:72] - wire _T_1210 = _T_1080 & _T_1082; // @[Mux.scala 27:72] - wire _T_1211 = _T_1083 & _T_1085; // @[Mux.scala 27:72] - wire _T_1212 = _T_1086 & _T_1088; // @[Mux.scala 27:72] - wire _T_1213 = _T_1089 & _T_1091; // @[Mux.scala 27:72] - wire _T_1214 = _T_1092 & _T_1094; // @[Mux.scala 27:72] - wire _T_1215 = _T_1095 & _T_1097; // @[Mux.scala 27:72] - wire _T_1216 = _T_1098 & _T_1100; // @[Mux.scala 27:72] - wire _T_1217 = _T_1101 & _T_1105; // @[Mux.scala 27:72] - wire _T_1218 = _T_1106 & _T_1108; // @[Mux.scala 27:72] - wire _T_1219 = _T_1109 & _T_1111; // @[Mux.scala 27:72] - wire _T_1220 = _T_1112 & _T_1114; // @[Mux.scala 27:72] - wire _T_1221 = _T_1115 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] - wire _T_1223 = _T_1119 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] - wire _T_1224 = _T_1121 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] - wire _T_1225 = _T_1123 & io_lsu_store_stall_any; // @[Mux.scala 27:72] - wire _T_1226 = _T_1125 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] - wire _T_1227 = _T_1127 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] - wire _T_1228 = _T_1129 & _T_1132; // @[Mux.scala 27:72] - wire _T_1229 = _T_1133 & _T_1136; // @[Mux.scala 27:72] - wire _T_1230 = _T_1137 & io_take_ext_int; // @[Mux.scala 27:72] - wire _T_1231 = _T_1139 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] - wire _T_1232 = _T_1141 & _T_1144; // @[Mux.scala 27:72] - wire _T_1233 = _T_1145 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1234 = _T_1147 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1235 = _T_1149 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] - wire _T_1236 = _T_1151 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1237 = _T_1153 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1238 = _T_1155 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1239 = _T_1157 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1240 = _T_1159 & _T_1163; // @[Mux.scala 27:72] - wire _T_1241 = _T_1164 & _T_1173; // @[Mux.scala 27:72] - wire _T_1242 = _T_1174 & _T_1176; // @[Mux.scala 27:72] - wire _T_1243 = _T_1177 & _T_1179; // @[Mux.scala 27:72] - wire _T_1244 = _T_1180 & _T_1182; // @[Mux.scala 27:72] - wire _T_1245 = _T_1183 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] - wire _T_1246 = _T_1185 & io_dma_pmu_any_read; // @[Mux.scala 27:72] - wire _T_1247 = _T_1187 & io_dma_pmu_any_write; // @[Mux.scala 27:72] - wire _T_1248 = _T_1189 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] - wire _T_1249 = _T_1191 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] - wire _T_1250 = _T_1026 | _T_1194; // @[Mux.scala 27:72] + wire _T_1016 = mhpme3 == 10'h1; // @[dec_tlu_ctl.scala 2256:34] + wire _T_1018 = mhpme3 == 10'h2; // @[dec_tlu_ctl.scala 2257:34] + wire _T_1020 = mhpme3 == 10'h3; // @[dec_tlu_ctl.scala 2258:34] + wire _T_1022 = mhpme3 == 10'h4; // @[dec_tlu_ctl.scala 2259:34] + wire _T_1024 = ~io_illegal_r; // @[dec_tlu_ctl.scala 2259:96] + wire _T_1025 = io_tlu_i0_commit_cmt & _T_1024; // @[dec_tlu_ctl.scala 2259:94] + wire _T_1026 = mhpme3 == 10'h5; // @[dec_tlu_ctl.scala 2260:34] + wire _T_1028 = ~io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 2260:96] + wire _T_1029 = io_tlu_i0_commit_cmt & _T_1028; // @[dec_tlu_ctl.scala 2260:94] + wire _T_1031 = _T_1029 & _T_1024; // @[dec_tlu_ctl.scala 2260:115] + wire _T_1032 = mhpme3 == 10'h6; // @[dec_tlu_ctl.scala 2261:34] + wire _T_1034 = io_tlu_i0_commit_cmt & io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 2261:94] + wire _T_1036 = _T_1034 & _T_1024; // @[dec_tlu_ctl.scala 2261:115] + wire _T_1037 = mhpme3 == 10'h7; // @[dec_tlu_ctl.scala 2262:34] + wire _T_1039 = mhpme3 == 10'h8; // @[dec_tlu_ctl.scala 2263:34] + wire _T_1041 = mhpme3 == 10'h1e; // @[dec_tlu_ctl.scala 2264:34] + wire _T_1043 = mhpme3 == 10'h9; // @[dec_tlu_ctl.scala 2265:34] + wire _T_1045 = pmu_i0_itype_qual == 4'h1; // @[dec_tlu_ctl.scala 2265:91] + wire _T_1046 = mhpme3 == 10'ha; // @[dec_tlu_ctl.scala 2266:34] + wire _T_1048 = io_dec_tlu_packet_r_pmu_divide & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2266:105] + wire _T_1049 = mhpme3 == 10'hb; // @[dec_tlu_ctl.scala 2267:34] + wire _T_1051 = pmu_i0_itype_qual == 4'h2; // @[dec_tlu_ctl.scala 2267:91] + wire _T_1052 = mhpme3 == 10'hc; // @[dec_tlu_ctl.scala 2268:34] + wire _T_1054 = pmu_i0_itype_qual == 4'h3; // @[dec_tlu_ctl.scala 2268:91] + wire _T_1055 = mhpme3 == 10'hd; // @[dec_tlu_ctl.scala 2269:34] + wire _T_1058 = _T_1051 & io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 2269:100] + wire _T_1059 = mhpme3 == 10'he; // @[dec_tlu_ctl.scala 2270:34] + wire _T_1063 = _T_1054 & io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 2270:101] + wire _T_1064 = mhpme3 == 10'hf; // @[dec_tlu_ctl.scala 2271:34] + wire _T_1066 = pmu_i0_itype_qual == 4'h4; // @[dec_tlu_ctl.scala 2271:89] + wire _T_1067 = mhpme3 == 10'h10; // @[dec_tlu_ctl.scala 2272:34] + wire _T_1069 = pmu_i0_itype_qual == 4'h5; // @[dec_tlu_ctl.scala 2272:89] + wire _T_1070 = mhpme3 == 10'h12; // @[dec_tlu_ctl.scala 2273:34] + wire _T_1072 = pmu_i0_itype_qual == 4'h6; // @[dec_tlu_ctl.scala 2273:89] + wire _T_1073 = mhpme3 == 10'h11; // @[dec_tlu_ctl.scala 2274:34] + wire _T_1075 = pmu_i0_itype_qual == 4'h7; // @[dec_tlu_ctl.scala 2274:89] + wire _T_1076 = mhpme3 == 10'h13; // @[dec_tlu_ctl.scala 2275:34] + wire _T_1078 = pmu_i0_itype_qual == 4'h8; // @[dec_tlu_ctl.scala 2275:89] + wire _T_1079 = mhpme3 == 10'h14; // @[dec_tlu_ctl.scala 2276:34] + wire _T_1081 = pmu_i0_itype_qual == 4'h9; // @[dec_tlu_ctl.scala 2276:89] + wire _T_1082 = mhpme3 == 10'h15; // @[dec_tlu_ctl.scala 2277:34] + wire _T_1084 = pmu_i0_itype_qual == 4'ha; // @[dec_tlu_ctl.scala 2277:89] + wire _T_1085 = mhpme3 == 10'h16; // @[dec_tlu_ctl.scala 2278:34] + wire _T_1087 = pmu_i0_itype_qual == 4'hb; // @[dec_tlu_ctl.scala 2278:89] + wire _T_1088 = mhpme3 == 10'h17; // @[dec_tlu_ctl.scala 2279:34] + wire _T_1090 = pmu_i0_itype_qual == 4'hc; // @[dec_tlu_ctl.scala 2279:89] + wire _T_1091 = mhpme3 == 10'h18; // @[dec_tlu_ctl.scala 2280:34] + wire _T_1093 = pmu_i0_itype_qual == 4'hd; // @[dec_tlu_ctl.scala 2280:89] + wire _T_1094 = pmu_i0_itype_qual == 4'he; // @[dec_tlu_ctl.scala 2280:122] + wire _T_1095 = _T_1093 | _T_1094; // @[dec_tlu_ctl.scala 2280:101] + wire _T_1096 = mhpme3 == 10'h19; // @[dec_tlu_ctl.scala 2281:34] + wire _T_1098 = io_exu_pmu_i0_br_misp & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2281:95] + wire _T_1099 = mhpme3 == 10'h1a; // @[dec_tlu_ctl.scala 2282:34] + wire _T_1101 = io_exu_pmu_i0_br_ataken & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2282:97] + wire _T_1102 = mhpme3 == 10'h1b; // @[dec_tlu_ctl.scala 2283:34] + wire _T_1104 = io_dec_tlu_packet_r_pmu_i0_br_unpred & io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 2283:110] + wire _T_1105 = mhpme3 == 10'h1c; // @[dec_tlu_ctl.scala 2284:34] + wire _T_1109 = mhpme3 == 10'h1f; // @[dec_tlu_ctl.scala 2286:34] + wire _T_1111 = mhpme3 == 10'h20; // @[dec_tlu_ctl.scala 2287:34] + wire _T_1113 = mhpme3 == 10'h22; // @[dec_tlu_ctl.scala 2288:34] + wire _T_1115 = mhpme3 == 10'h23; // @[dec_tlu_ctl.scala 2289:34] + wire _T_1117 = mhpme3 == 10'h24; // @[dec_tlu_ctl.scala 2290:34] + wire _T_1119 = mhpme3 == 10'h25; // @[dec_tlu_ctl.scala 2291:34] + wire _T_1121 = io_i0_exception_valid_r | io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 2291:98] + wire _T_1122 = _T_1121 | io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 2291:120] + wire _T_1123 = mhpme3 == 10'h26; // @[dec_tlu_ctl.scala 2292:34] + wire _T_1125 = io_take_timer_int | io_take_int_timer0_int; // @[dec_tlu_ctl.scala 2292:92] + wire _T_1126 = _T_1125 | io_take_int_timer1_int; // @[dec_tlu_ctl.scala 2292:117] + wire _T_1127 = mhpme3 == 10'h27; // @[dec_tlu_ctl.scala 2293:34] + wire _T_1129 = mhpme3 == 10'h28; // @[dec_tlu_ctl.scala 2294:34] + wire _T_1131 = mhpme3 == 10'h29; // @[dec_tlu_ctl.scala 2295:34] + wire _T_1133 = io_dec_tlu_br0_error_r | io_dec_tlu_br0_start_error_r; // @[dec_tlu_ctl.scala 2295:97] + wire _T_1134 = _T_1133 & io_rfpc_i0_r; // @[dec_tlu_ctl.scala 2295:129] + wire _T_1135 = mhpme3 == 10'h2a; // @[dec_tlu_ctl.scala 2296:34] + wire _T_1137 = mhpme3 == 10'h2b; // @[dec_tlu_ctl.scala 2297:34] + wire _T_1139 = mhpme3 == 10'h2c; // @[dec_tlu_ctl.scala 2298:34] + wire _T_1141 = mhpme3 == 10'h2d; // @[dec_tlu_ctl.scala 2299:34] + wire _T_1143 = mhpme3 == 10'h2e; // @[dec_tlu_ctl.scala 2300:34] + wire _T_1145 = mhpme3 == 10'h2f; // @[dec_tlu_ctl.scala 2301:34] + wire _T_1147 = mhpme3 == 10'h30; // @[dec_tlu_ctl.scala 2302:34] + wire _T_1149 = mhpme3 == 10'h31; // @[dec_tlu_ctl.scala 2303:34] + wire _T_1153 = ~io_mstatus[0]; // @[dec_tlu_ctl.scala 2303:73] + wire _T_1154 = mhpme3 == 10'h32; // @[dec_tlu_ctl.scala 2304:34] + wire [5:0] _T_1161 = io_mip & mie; // @[dec_tlu_ctl.scala 2304:113] + wire _T_1162 = |_T_1161; // @[dec_tlu_ctl.scala 2304:125] + wire _T_1163 = _T_1153 & _T_1162; // @[dec_tlu_ctl.scala 2304:98] + wire _T_1164 = mhpme3 == 10'h36; // @[dec_tlu_ctl.scala 2305:34] + wire _T_1166 = pmu_i0_itype_qual == 4'hf; // @[dec_tlu_ctl.scala 2305:91] + wire _T_1167 = mhpme3 == 10'h37; // @[dec_tlu_ctl.scala 2306:34] + wire _T_1169 = io_tlu_i0_commit_cmt & io_lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 2306:94] + wire _T_1170 = mhpme3 == 10'h38; // @[dec_tlu_ctl.scala 2307:34] + wire _T_1172 = io_tlu_i0_commit_cmt & io_lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 2307:94] + wire _T_1173 = mhpme3 == 10'h200; // @[dec_tlu_ctl.scala 2309:34] + wire _T_1175 = mhpme3 == 10'h201; // @[dec_tlu_ctl.scala 2310:34] + wire _T_1177 = mhpme3 == 10'h202; // @[dec_tlu_ctl.scala 2311:34] + wire _T_1179 = mhpme3 == 10'h203; // @[dec_tlu_ctl.scala 2312:34] + wire _T_1181 = mhpme3 == 10'h204; // @[dec_tlu_ctl.scala 2313:34] + wire _T_1184 = _T_1018 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] + wire _T_1185 = _T_1020 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] + wire _T_1186 = _T_1022 & _T_1025; // @[Mux.scala 27:72] + wire _T_1187 = _T_1026 & _T_1031; // @[Mux.scala 27:72] + wire _T_1188 = _T_1032 & _T_1036; // @[Mux.scala 27:72] + wire _T_1189 = _T_1037 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] + wire _T_1190 = _T_1039 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] + wire _T_1191 = _T_1041 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] + wire _T_1192 = _T_1043 & _T_1045; // @[Mux.scala 27:72] + wire _T_1193 = _T_1046 & _T_1048; // @[Mux.scala 27:72] + wire _T_1194 = _T_1049 & _T_1051; // @[Mux.scala 27:72] + wire _T_1195 = _T_1052 & _T_1054; // @[Mux.scala 27:72] + wire _T_1196 = _T_1055 & _T_1058; // @[Mux.scala 27:72] + wire _T_1197 = _T_1059 & _T_1063; // @[Mux.scala 27:72] + wire _T_1198 = _T_1064 & _T_1066; // @[Mux.scala 27:72] + wire _T_1199 = _T_1067 & _T_1069; // @[Mux.scala 27:72] + wire _T_1200 = _T_1070 & _T_1072; // @[Mux.scala 27:72] + wire _T_1201 = _T_1073 & _T_1075; // @[Mux.scala 27:72] + wire _T_1202 = _T_1076 & _T_1078; // @[Mux.scala 27:72] + wire _T_1203 = _T_1079 & _T_1081; // @[Mux.scala 27:72] + wire _T_1204 = _T_1082 & _T_1084; // @[Mux.scala 27:72] + wire _T_1205 = _T_1085 & _T_1087; // @[Mux.scala 27:72] + wire _T_1206 = _T_1088 & _T_1090; // @[Mux.scala 27:72] + wire _T_1207 = _T_1091 & _T_1095; // @[Mux.scala 27:72] + wire _T_1208 = _T_1096 & _T_1098; // @[Mux.scala 27:72] + wire _T_1209 = _T_1099 & _T_1101; // @[Mux.scala 27:72] + wire _T_1210 = _T_1102 & _T_1104; // @[Mux.scala 27:72] + wire _T_1211 = _T_1105 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] + wire _T_1213 = _T_1109 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] + wire _T_1214 = _T_1111 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] + wire _T_1215 = _T_1113 & io_lsu_store_stall_any; // @[Mux.scala 27:72] + wire _T_1216 = _T_1115 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] + wire _T_1217 = _T_1117 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] + wire _T_1218 = _T_1119 & _T_1122; // @[Mux.scala 27:72] + wire _T_1219 = _T_1123 & _T_1126; // @[Mux.scala 27:72] + wire _T_1220 = _T_1127 & io_take_ext_int; // @[Mux.scala 27:72] + wire _T_1221 = _T_1129 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] + wire _T_1222 = _T_1131 & _T_1134; // @[Mux.scala 27:72] + wire _T_1223 = _T_1135 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1224 = _T_1137 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1225 = _T_1139 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] + wire _T_1226 = _T_1141 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1227 = _T_1143 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1228 = _T_1145 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1229 = _T_1147 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1230 = _T_1149 & _T_1153; // @[Mux.scala 27:72] + wire _T_1231 = _T_1154 & _T_1163; // @[Mux.scala 27:72] + wire _T_1232 = _T_1164 & _T_1166; // @[Mux.scala 27:72] + wire _T_1233 = _T_1167 & _T_1169; // @[Mux.scala 27:72] + wire _T_1234 = _T_1170 & _T_1172; // @[Mux.scala 27:72] + wire _T_1235 = _T_1173 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] + wire _T_1236 = _T_1175 & io_dma_pmu_any_read; // @[Mux.scala 27:72] + wire _T_1237 = _T_1177 & io_dma_pmu_any_write; // @[Mux.scala 27:72] + wire _T_1238 = _T_1179 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] + wire _T_1239 = _T_1181 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] + wire _T_1240 = _T_1016 | _T_1184; // @[Mux.scala 27:72] + wire _T_1241 = _T_1240 | _T_1185; // @[Mux.scala 27:72] + wire _T_1242 = _T_1241 | _T_1186; // @[Mux.scala 27:72] + wire _T_1243 = _T_1242 | _T_1187; // @[Mux.scala 27:72] + wire _T_1244 = _T_1243 | _T_1188; // @[Mux.scala 27:72] + wire _T_1245 = _T_1244 | _T_1189; // @[Mux.scala 27:72] + wire _T_1246 = _T_1245 | _T_1190; // @[Mux.scala 27:72] + wire _T_1247 = _T_1246 | _T_1191; // @[Mux.scala 27:72] + wire _T_1248 = _T_1247 | _T_1192; // @[Mux.scala 27:72] + wire _T_1249 = _T_1248 | _T_1193; // @[Mux.scala 27:72] + wire _T_1250 = _T_1249 | _T_1194; // @[Mux.scala 27:72] wire _T_1251 = _T_1250 | _T_1195; // @[Mux.scala 27:72] wire _T_1252 = _T_1251 | _T_1196; // @[Mux.scala 27:72] wire _T_1253 = _T_1252 | _T_1197; // @[Mux.scala 27:72] @@ -51616,7 +51615,7 @@ module csr_tlu( wire _T_1265 = _T_1264 | _T_1209; // @[Mux.scala 27:72] wire _T_1266 = _T_1265 | _T_1210; // @[Mux.scala 27:72] wire _T_1267 = _T_1266 | _T_1211; // @[Mux.scala 27:72] - wire _T_1268 = _T_1267 | _T_1212; // @[Mux.scala 27:72] + wire _T_1268 = _T_1267 | _T_1191; // @[Mux.scala 27:72] wire _T_1269 = _T_1268 | _T_1213; // @[Mux.scala 27:72] wire _T_1270 = _T_1269 | _T_1214; // @[Mux.scala 27:72] wire _T_1271 = _T_1270 | _T_1215; // @[Mux.scala 27:72] @@ -51626,7 +51625,7 @@ module csr_tlu( wire _T_1275 = _T_1274 | _T_1219; // @[Mux.scala 27:72] wire _T_1276 = _T_1275 | _T_1220; // @[Mux.scala 27:72] wire _T_1277 = _T_1276 | _T_1221; // @[Mux.scala 27:72] - wire _T_1278 = _T_1277 | _T_1201; // @[Mux.scala 27:72] + wire _T_1278 = _T_1277 | _T_1222; // @[Mux.scala 27:72] wire _T_1279 = _T_1278 | _T_1223; // @[Mux.scala 27:72] wire _T_1280 = _T_1279 | _T_1224; // @[Mux.scala 27:72] wire _T_1281 = _T_1280 | _T_1225; // @[Mux.scala 27:72] @@ -51644,131 +51643,131 @@ module csr_tlu( wire _T_1293 = _T_1292 | _T_1237; // @[Mux.scala 27:72] wire _T_1294 = _T_1293 | _T_1238; // @[Mux.scala 27:72] wire _T_1295 = _T_1294 | _T_1239; // @[Mux.scala 27:72] - wire _T_1296 = _T_1295 | _T_1240; // @[Mux.scala 27:72] - wire _T_1297 = _T_1296 | _T_1241; // @[Mux.scala 27:72] - wire _T_1298 = _T_1297 | _T_1242; // @[Mux.scala 27:72] - wire _T_1299 = _T_1298 | _T_1243; // @[Mux.scala 27:72] - wire _T_1300 = _T_1299 | _T_1244; // @[Mux.scala 27:72] - wire _T_1301 = _T_1300 | _T_1245; // @[Mux.scala 27:72] - wire _T_1302 = _T_1301 | _T_1246; // @[Mux.scala 27:72] - wire _T_1303 = _T_1302 | _T_1247; // @[Mux.scala 27:72] - wire _T_1304 = _T_1303 | _T_1248; // @[Mux.scala 27:72] - wire _T_1305 = _T_1304 | _T_1249; // @[Mux.scala 27:72] - wire mhpmc_inc_r_0 = _T_1025 & _T_1305; // @[dec_tlu_ctl.scala 2273:44] - wire _T_1309 = ~mcountinhibit[4]; // @[dec_tlu_ctl.scala 2273:24] + wire mhpmc_inc_r_0 = _T_1015 & _T_1295; // @[dec_tlu_ctl.scala 2255:44] + wire _T_1299 = ~mcountinhibit[4]; // @[dec_tlu_ctl.scala 2255:24] reg [9:0] mhpme4; // @[Reg.scala 27:20] - wire _T_1310 = mhpme4 == 10'h1; // @[dec_tlu_ctl.scala 2274:34] - wire _T_1312 = mhpme4 == 10'h2; // @[dec_tlu_ctl.scala 2275:34] - wire _T_1314 = mhpme4 == 10'h3; // @[dec_tlu_ctl.scala 2276:34] - wire _T_1316 = mhpme4 == 10'h4; // @[dec_tlu_ctl.scala 2277:34] - wire _T_1320 = mhpme4 == 10'h5; // @[dec_tlu_ctl.scala 2278:34] - wire _T_1326 = mhpme4 == 10'h6; // @[dec_tlu_ctl.scala 2279:34] - wire _T_1331 = mhpme4 == 10'h7; // @[dec_tlu_ctl.scala 2280:34] - wire _T_1333 = mhpme4 == 10'h8; // @[dec_tlu_ctl.scala 2281:34] - wire _T_1335 = mhpme4 == 10'h1e; // @[dec_tlu_ctl.scala 2282:34] - wire _T_1337 = mhpme4 == 10'h9; // @[dec_tlu_ctl.scala 2283:34] - wire _T_1340 = mhpme4 == 10'ha; // @[dec_tlu_ctl.scala 2284:34] - wire _T_1343 = mhpme4 == 10'hb; // @[dec_tlu_ctl.scala 2285:34] - wire _T_1346 = mhpme4 == 10'hc; // @[dec_tlu_ctl.scala 2286:34] - wire _T_1349 = mhpme4 == 10'hd; // @[dec_tlu_ctl.scala 2287:34] - wire _T_1353 = mhpme4 == 10'he; // @[dec_tlu_ctl.scala 2288:34] - wire _T_1358 = mhpme4 == 10'hf; // @[dec_tlu_ctl.scala 2289:34] - wire _T_1361 = mhpme4 == 10'h10; // @[dec_tlu_ctl.scala 2290:34] - wire _T_1364 = mhpme4 == 10'h12; // @[dec_tlu_ctl.scala 2291:34] - wire _T_1367 = mhpme4 == 10'h11; // @[dec_tlu_ctl.scala 2292:34] - wire _T_1370 = mhpme4 == 10'h13; // @[dec_tlu_ctl.scala 2293:34] - wire _T_1373 = mhpme4 == 10'h14; // @[dec_tlu_ctl.scala 2294:34] - wire _T_1376 = mhpme4 == 10'h15; // @[dec_tlu_ctl.scala 2295:34] - wire _T_1379 = mhpme4 == 10'h16; // @[dec_tlu_ctl.scala 2296:34] - wire _T_1382 = mhpme4 == 10'h17; // @[dec_tlu_ctl.scala 2297:34] - wire _T_1385 = mhpme4 == 10'h18; // @[dec_tlu_ctl.scala 2298:34] - wire _T_1390 = mhpme4 == 10'h19; // @[dec_tlu_ctl.scala 2299:34] - wire _T_1393 = mhpme4 == 10'h1a; // @[dec_tlu_ctl.scala 2300:34] - wire _T_1396 = mhpme4 == 10'h1b; // @[dec_tlu_ctl.scala 2301:34] - wire _T_1399 = mhpme4 == 10'h1c; // @[dec_tlu_ctl.scala 2302:34] - wire _T_1403 = mhpme4 == 10'h1f; // @[dec_tlu_ctl.scala 2304:34] - wire _T_1405 = mhpme4 == 10'h20; // @[dec_tlu_ctl.scala 2305:34] - wire _T_1407 = mhpme4 == 10'h22; // @[dec_tlu_ctl.scala 2306:34] - wire _T_1409 = mhpme4 == 10'h23; // @[dec_tlu_ctl.scala 2307:34] - wire _T_1411 = mhpme4 == 10'h24; // @[dec_tlu_ctl.scala 2308:34] - wire _T_1413 = mhpme4 == 10'h25; // @[dec_tlu_ctl.scala 2309:34] - wire _T_1417 = mhpme4 == 10'h26; // @[dec_tlu_ctl.scala 2310:34] - wire _T_1421 = mhpme4 == 10'h27; // @[dec_tlu_ctl.scala 2311:34] - wire _T_1423 = mhpme4 == 10'h28; // @[dec_tlu_ctl.scala 2312:34] - wire _T_1425 = mhpme4 == 10'h29; // @[dec_tlu_ctl.scala 2313:34] - wire _T_1429 = mhpme4 == 10'h2a; // @[dec_tlu_ctl.scala 2314:34] - wire _T_1431 = mhpme4 == 10'h2b; // @[dec_tlu_ctl.scala 2315:34] - wire _T_1433 = mhpme4 == 10'h2c; // @[dec_tlu_ctl.scala 2316:34] - wire _T_1435 = mhpme4 == 10'h2d; // @[dec_tlu_ctl.scala 2317:34] - wire _T_1437 = mhpme4 == 10'h2e; // @[dec_tlu_ctl.scala 2318:34] - wire _T_1439 = mhpme4 == 10'h2f; // @[dec_tlu_ctl.scala 2319:34] - wire _T_1441 = mhpme4 == 10'h30; // @[dec_tlu_ctl.scala 2320:34] - wire _T_1443 = mhpme4 == 10'h31; // @[dec_tlu_ctl.scala 2321:34] - wire _T_1448 = mhpme4 == 10'h32; // @[dec_tlu_ctl.scala 2322:34] - wire _T_1458 = mhpme4 == 10'h36; // @[dec_tlu_ctl.scala 2323:34] - wire _T_1461 = mhpme4 == 10'h37; // @[dec_tlu_ctl.scala 2324:34] - wire _T_1464 = mhpme4 == 10'h38; // @[dec_tlu_ctl.scala 2325:34] - wire _T_1467 = mhpme4 == 10'h200; // @[dec_tlu_ctl.scala 2327:34] - wire _T_1469 = mhpme4 == 10'h201; // @[dec_tlu_ctl.scala 2328:34] - wire _T_1471 = mhpme4 == 10'h202; // @[dec_tlu_ctl.scala 2329:34] - wire _T_1473 = mhpme4 == 10'h203; // @[dec_tlu_ctl.scala 2330:34] - wire _T_1475 = mhpme4 == 10'h204; // @[dec_tlu_ctl.scala 2331:34] - wire _T_1478 = _T_1312 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] - wire _T_1479 = _T_1314 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] - wire _T_1480 = _T_1316 & _T_1035; // @[Mux.scala 27:72] - wire _T_1481 = _T_1320 & _T_1041; // @[Mux.scala 27:72] - wire _T_1482 = _T_1326 & _T_1046; // @[Mux.scala 27:72] - wire _T_1483 = _T_1331 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] - wire _T_1484 = _T_1333 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] - wire _T_1485 = _T_1335 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] - wire _T_1486 = _T_1337 & _T_1055; // @[Mux.scala 27:72] - wire _T_1487 = _T_1340 & _T_1058; // @[Mux.scala 27:72] - wire _T_1488 = _T_1343 & _T_1061; // @[Mux.scala 27:72] - wire _T_1489 = _T_1346 & _T_1064; // @[Mux.scala 27:72] - wire _T_1490 = _T_1349 & _T_1068; // @[Mux.scala 27:72] - wire _T_1491 = _T_1353 & _T_1073; // @[Mux.scala 27:72] - wire _T_1492 = _T_1358 & _T_1076; // @[Mux.scala 27:72] - wire _T_1493 = _T_1361 & _T_1079; // @[Mux.scala 27:72] - wire _T_1494 = _T_1364 & _T_1082; // @[Mux.scala 27:72] - wire _T_1495 = _T_1367 & _T_1085; // @[Mux.scala 27:72] - wire _T_1496 = _T_1370 & _T_1088; // @[Mux.scala 27:72] - wire _T_1497 = _T_1373 & _T_1091; // @[Mux.scala 27:72] - wire _T_1498 = _T_1376 & _T_1094; // @[Mux.scala 27:72] - wire _T_1499 = _T_1379 & _T_1097; // @[Mux.scala 27:72] - wire _T_1500 = _T_1382 & _T_1100; // @[Mux.scala 27:72] - wire _T_1501 = _T_1385 & _T_1105; // @[Mux.scala 27:72] - wire _T_1502 = _T_1390 & _T_1108; // @[Mux.scala 27:72] - wire _T_1503 = _T_1393 & _T_1111; // @[Mux.scala 27:72] - wire _T_1504 = _T_1396 & _T_1114; // @[Mux.scala 27:72] - wire _T_1505 = _T_1399 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] - wire _T_1507 = _T_1403 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] - wire _T_1508 = _T_1405 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] - wire _T_1509 = _T_1407 & io_lsu_store_stall_any; // @[Mux.scala 27:72] - wire _T_1510 = _T_1409 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] - wire _T_1511 = _T_1411 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] - wire _T_1512 = _T_1413 & _T_1132; // @[Mux.scala 27:72] - wire _T_1513 = _T_1417 & _T_1136; // @[Mux.scala 27:72] - wire _T_1514 = _T_1421 & io_take_ext_int; // @[Mux.scala 27:72] - wire _T_1515 = _T_1423 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] - wire _T_1516 = _T_1425 & _T_1144; // @[Mux.scala 27:72] - wire _T_1517 = _T_1429 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1518 = _T_1431 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1519 = _T_1433 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] - wire _T_1520 = _T_1435 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1521 = _T_1437 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1522 = _T_1439 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1523 = _T_1441 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1524 = _T_1443 & _T_1163; // @[Mux.scala 27:72] - wire _T_1525 = _T_1448 & _T_1173; // @[Mux.scala 27:72] - wire _T_1526 = _T_1458 & _T_1176; // @[Mux.scala 27:72] - wire _T_1527 = _T_1461 & _T_1179; // @[Mux.scala 27:72] - wire _T_1528 = _T_1464 & _T_1182; // @[Mux.scala 27:72] - wire _T_1529 = _T_1467 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] - wire _T_1530 = _T_1469 & io_dma_pmu_any_read; // @[Mux.scala 27:72] - wire _T_1531 = _T_1471 & io_dma_pmu_any_write; // @[Mux.scala 27:72] - wire _T_1532 = _T_1473 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] - wire _T_1533 = _T_1475 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] - wire _T_1534 = _T_1310 | _T_1478; // @[Mux.scala 27:72] + wire _T_1300 = mhpme4 == 10'h1; // @[dec_tlu_ctl.scala 2256:34] + wire _T_1302 = mhpme4 == 10'h2; // @[dec_tlu_ctl.scala 2257:34] + wire _T_1304 = mhpme4 == 10'h3; // @[dec_tlu_ctl.scala 2258:34] + wire _T_1306 = mhpme4 == 10'h4; // @[dec_tlu_ctl.scala 2259:34] + wire _T_1310 = mhpme4 == 10'h5; // @[dec_tlu_ctl.scala 2260:34] + wire _T_1316 = mhpme4 == 10'h6; // @[dec_tlu_ctl.scala 2261:34] + wire _T_1321 = mhpme4 == 10'h7; // @[dec_tlu_ctl.scala 2262:34] + wire _T_1323 = mhpme4 == 10'h8; // @[dec_tlu_ctl.scala 2263:34] + wire _T_1325 = mhpme4 == 10'h1e; // @[dec_tlu_ctl.scala 2264:34] + wire _T_1327 = mhpme4 == 10'h9; // @[dec_tlu_ctl.scala 2265:34] + wire _T_1330 = mhpme4 == 10'ha; // @[dec_tlu_ctl.scala 2266:34] + wire _T_1333 = mhpme4 == 10'hb; // @[dec_tlu_ctl.scala 2267:34] + wire _T_1336 = mhpme4 == 10'hc; // @[dec_tlu_ctl.scala 2268:34] + wire _T_1339 = mhpme4 == 10'hd; // @[dec_tlu_ctl.scala 2269:34] + wire _T_1343 = mhpme4 == 10'he; // @[dec_tlu_ctl.scala 2270:34] + wire _T_1348 = mhpme4 == 10'hf; // @[dec_tlu_ctl.scala 2271:34] + wire _T_1351 = mhpme4 == 10'h10; // @[dec_tlu_ctl.scala 2272:34] + wire _T_1354 = mhpme4 == 10'h12; // @[dec_tlu_ctl.scala 2273:34] + wire _T_1357 = mhpme4 == 10'h11; // @[dec_tlu_ctl.scala 2274:34] + wire _T_1360 = mhpme4 == 10'h13; // @[dec_tlu_ctl.scala 2275:34] + wire _T_1363 = mhpme4 == 10'h14; // @[dec_tlu_ctl.scala 2276:34] + wire _T_1366 = mhpme4 == 10'h15; // @[dec_tlu_ctl.scala 2277:34] + wire _T_1369 = mhpme4 == 10'h16; // @[dec_tlu_ctl.scala 2278:34] + wire _T_1372 = mhpme4 == 10'h17; // @[dec_tlu_ctl.scala 2279:34] + wire _T_1375 = mhpme4 == 10'h18; // @[dec_tlu_ctl.scala 2280:34] + wire _T_1380 = mhpme4 == 10'h19; // @[dec_tlu_ctl.scala 2281:34] + wire _T_1383 = mhpme4 == 10'h1a; // @[dec_tlu_ctl.scala 2282:34] + wire _T_1386 = mhpme4 == 10'h1b; // @[dec_tlu_ctl.scala 2283:34] + wire _T_1389 = mhpme4 == 10'h1c; // @[dec_tlu_ctl.scala 2284:34] + wire _T_1393 = mhpme4 == 10'h1f; // @[dec_tlu_ctl.scala 2286:34] + wire _T_1395 = mhpme4 == 10'h20; // @[dec_tlu_ctl.scala 2287:34] + wire _T_1397 = mhpme4 == 10'h22; // @[dec_tlu_ctl.scala 2288:34] + wire _T_1399 = mhpme4 == 10'h23; // @[dec_tlu_ctl.scala 2289:34] + wire _T_1401 = mhpme4 == 10'h24; // @[dec_tlu_ctl.scala 2290:34] + wire _T_1403 = mhpme4 == 10'h25; // @[dec_tlu_ctl.scala 2291:34] + wire _T_1407 = mhpme4 == 10'h26; // @[dec_tlu_ctl.scala 2292:34] + wire _T_1411 = mhpme4 == 10'h27; // @[dec_tlu_ctl.scala 2293:34] + wire _T_1413 = mhpme4 == 10'h28; // @[dec_tlu_ctl.scala 2294:34] + wire _T_1415 = mhpme4 == 10'h29; // @[dec_tlu_ctl.scala 2295:34] + wire _T_1419 = mhpme4 == 10'h2a; // @[dec_tlu_ctl.scala 2296:34] + wire _T_1421 = mhpme4 == 10'h2b; // @[dec_tlu_ctl.scala 2297:34] + wire _T_1423 = mhpme4 == 10'h2c; // @[dec_tlu_ctl.scala 2298:34] + wire _T_1425 = mhpme4 == 10'h2d; // @[dec_tlu_ctl.scala 2299:34] + wire _T_1427 = mhpme4 == 10'h2e; // @[dec_tlu_ctl.scala 2300:34] + wire _T_1429 = mhpme4 == 10'h2f; // @[dec_tlu_ctl.scala 2301:34] + wire _T_1431 = mhpme4 == 10'h30; // @[dec_tlu_ctl.scala 2302:34] + wire _T_1433 = mhpme4 == 10'h31; // @[dec_tlu_ctl.scala 2303:34] + wire _T_1438 = mhpme4 == 10'h32; // @[dec_tlu_ctl.scala 2304:34] + wire _T_1448 = mhpme4 == 10'h36; // @[dec_tlu_ctl.scala 2305:34] + wire _T_1451 = mhpme4 == 10'h37; // @[dec_tlu_ctl.scala 2306:34] + wire _T_1454 = mhpme4 == 10'h38; // @[dec_tlu_ctl.scala 2307:34] + wire _T_1457 = mhpme4 == 10'h200; // @[dec_tlu_ctl.scala 2309:34] + wire _T_1459 = mhpme4 == 10'h201; // @[dec_tlu_ctl.scala 2310:34] + wire _T_1461 = mhpme4 == 10'h202; // @[dec_tlu_ctl.scala 2311:34] + wire _T_1463 = mhpme4 == 10'h203; // @[dec_tlu_ctl.scala 2312:34] + wire _T_1465 = mhpme4 == 10'h204; // @[dec_tlu_ctl.scala 2313:34] + wire _T_1468 = _T_1302 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] + wire _T_1469 = _T_1304 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] + wire _T_1470 = _T_1306 & _T_1025; // @[Mux.scala 27:72] + wire _T_1471 = _T_1310 & _T_1031; // @[Mux.scala 27:72] + wire _T_1472 = _T_1316 & _T_1036; // @[Mux.scala 27:72] + wire _T_1473 = _T_1321 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] + wire _T_1474 = _T_1323 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] + wire _T_1475 = _T_1325 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] + wire _T_1476 = _T_1327 & _T_1045; // @[Mux.scala 27:72] + wire _T_1477 = _T_1330 & _T_1048; // @[Mux.scala 27:72] + wire _T_1478 = _T_1333 & _T_1051; // @[Mux.scala 27:72] + wire _T_1479 = _T_1336 & _T_1054; // @[Mux.scala 27:72] + wire _T_1480 = _T_1339 & _T_1058; // @[Mux.scala 27:72] + wire _T_1481 = _T_1343 & _T_1063; // @[Mux.scala 27:72] + wire _T_1482 = _T_1348 & _T_1066; // @[Mux.scala 27:72] + wire _T_1483 = _T_1351 & _T_1069; // @[Mux.scala 27:72] + wire _T_1484 = _T_1354 & _T_1072; // @[Mux.scala 27:72] + wire _T_1485 = _T_1357 & _T_1075; // @[Mux.scala 27:72] + wire _T_1486 = _T_1360 & _T_1078; // @[Mux.scala 27:72] + wire _T_1487 = _T_1363 & _T_1081; // @[Mux.scala 27:72] + wire _T_1488 = _T_1366 & _T_1084; // @[Mux.scala 27:72] + wire _T_1489 = _T_1369 & _T_1087; // @[Mux.scala 27:72] + wire _T_1490 = _T_1372 & _T_1090; // @[Mux.scala 27:72] + wire _T_1491 = _T_1375 & _T_1095; // @[Mux.scala 27:72] + wire _T_1492 = _T_1380 & _T_1098; // @[Mux.scala 27:72] + wire _T_1493 = _T_1383 & _T_1101; // @[Mux.scala 27:72] + wire _T_1494 = _T_1386 & _T_1104; // @[Mux.scala 27:72] + wire _T_1495 = _T_1389 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] + wire _T_1497 = _T_1393 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] + wire _T_1498 = _T_1395 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] + wire _T_1499 = _T_1397 & io_lsu_store_stall_any; // @[Mux.scala 27:72] + wire _T_1500 = _T_1399 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] + wire _T_1501 = _T_1401 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] + wire _T_1502 = _T_1403 & _T_1122; // @[Mux.scala 27:72] + wire _T_1503 = _T_1407 & _T_1126; // @[Mux.scala 27:72] + wire _T_1504 = _T_1411 & io_take_ext_int; // @[Mux.scala 27:72] + wire _T_1505 = _T_1413 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] + wire _T_1506 = _T_1415 & _T_1134; // @[Mux.scala 27:72] + wire _T_1507 = _T_1419 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1508 = _T_1421 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1509 = _T_1423 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] + wire _T_1510 = _T_1425 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1511 = _T_1427 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1512 = _T_1429 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1513 = _T_1431 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1514 = _T_1433 & _T_1153; // @[Mux.scala 27:72] + wire _T_1515 = _T_1438 & _T_1163; // @[Mux.scala 27:72] + wire _T_1516 = _T_1448 & _T_1166; // @[Mux.scala 27:72] + wire _T_1517 = _T_1451 & _T_1169; // @[Mux.scala 27:72] + wire _T_1518 = _T_1454 & _T_1172; // @[Mux.scala 27:72] + wire _T_1519 = _T_1457 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] + wire _T_1520 = _T_1459 & io_dma_pmu_any_read; // @[Mux.scala 27:72] + wire _T_1521 = _T_1461 & io_dma_pmu_any_write; // @[Mux.scala 27:72] + wire _T_1522 = _T_1463 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] + wire _T_1523 = _T_1465 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] + wire _T_1524 = _T_1300 | _T_1468; // @[Mux.scala 27:72] + wire _T_1525 = _T_1524 | _T_1469; // @[Mux.scala 27:72] + wire _T_1526 = _T_1525 | _T_1470; // @[Mux.scala 27:72] + wire _T_1527 = _T_1526 | _T_1471; // @[Mux.scala 27:72] + wire _T_1528 = _T_1527 | _T_1472; // @[Mux.scala 27:72] + wire _T_1529 = _T_1528 | _T_1473; // @[Mux.scala 27:72] + wire _T_1530 = _T_1529 | _T_1474; // @[Mux.scala 27:72] + wire _T_1531 = _T_1530 | _T_1475; // @[Mux.scala 27:72] + wire _T_1532 = _T_1531 | _T_1476; // @[Mux.scala 27:72] + wire _T_1533 = _T_1532 | _T_1477; // @[Mux.scala 27:72] + wire _T_1534 = _T_1533 | _T_1478; // @[Mux.scala 27:72] wire _T_1535 = _T_1534 | _T_1479; // @[Mux.scala 27:72] wire _T_1536 = _T_1535 | _T_1480; // @[Mux.scala 27:72] wire _T_1537 = _T_1536 | _T_1481; // @[Mux.scala 27:72] @@ -51786,7 +51785,7 @@ module csr_tlu( wire _T_1549 = _T_1548 | _T_1493; // @[Mux.scala 27:72] wire _T_1550 = _T_1549 | _T_1494; // @[Mux.scala 27:72] wire _T_1551 = _T_1550 | _T_1495; // @[Mux.scala 27:72] - wire _T_1552 = _T_1551 | _T_1496; // @[Mux.scala 27:72] + wire _T_1552 = _T_1551 | _T_1475; // @[Mux.scala 27:72] wire _T_1553 = _T_1552 | _T_1497; // @[Mux.scala 27:72] wire _T_1554 = _T_1553 | _T_1498; // @[Mux.scala 27:72] wire _T_1555 = _T_1554 | _T_1499; // @[Mux.scala 27:72] @@ -51796,7 +51795,7 @@ module csr_tlu( wire _T_1559 = _T_1558 | _T_1503; // @[Mux.scala 27:72] wire _T_1560 = _T_1559 | _T_1504; // @[Mux.scala 27:72] wire _T_1561 = _T_1560 | _T_1505; // @[Mux.scala 27:72] - wire _T_1562 = _T_1561 | _T_1485; // @[Mux.scala 27:72] + wire _T_1562 = _T_1561 | _T_1506; // @[Mux.scala 27:72] wire _T_1563 = _T_1562 | _T_1507; // @[Mux.scala 27:72] wire _T_1564 = _T_1563 | _T_1508; // @[Mux.scala 27:72] wire _T_1565 = _T_1564 | _T_1509; // @[Mux.scala 27:72] @@ -51814,131 +51813,131 @@ module csr_tlu( wire _T_1577 = _T_1576 | _T_1521; // @[Mux.scala 27:72] wire _T_1578 = _T_1577 | _T_1522; // @[Mux.scala 27:72] wire _T_1579 = _T_1578 | _T_1523; // @[Mux.scala 27:72] - wire _T_1580 = _T_1579 | _T_1524; // @[Mux.scala 27:72] - wire _T_1581 = _T_1580 | _T_1525; // @[Mux.scala 27:72] - wire _T_1582 = _T_1581 | _T_1526; // @[Mux.scala 27:72] - wire _T_1583 = _T_1582 | _T_1527; // @[Mux.scala 27:72] - wire _T_1584 = _T_1583 | _T_1528; // @[Mux.scala 27:72] - wire _T_1585 = _T_1584 | _T_1529; // @[Mux.scala 27:72] - wire _T_1586 = _T_1585 | _T_1530; // @[Mux.scala 27:72] - wire _T_1587 = _T_1586 | _T_1531; // @[Mux.scala 27:72] - wire _T_1588 = _T_1587 | _T_1532; // @[Mux.scala 27:72] - wire _T_1589 = _T_1588 | _T_1533; // @[Mux.scala 27:72] - wire mhpmc_inc_r_1 = _T_1309 & _T_1589; // @[dec_tlu_ctl.scala 2273:44] - wire _T_1593 = ~mcountinhibit[5]; // @[dec_tlu_ctl.scala 2273:24] + wire mhpmc_inc_r_1 = _T_1299 & _T_1579; // @[dec_tlu_ctl.scala 2255:44] + wire _T_1583 = ~mcountinhibit[5]; // @[dec_tlu_ctl.scala 2255:24] reg [9:0] mhpme5; // @[Reg.scala 27:20] - wire _T_1594 = mhpme5 == 10'h1; // @[dec_tlu_ctl.scala 2274:34] - wire _T_1596 = mhpme5 == 10'h2; // @[dec_tlu_ctl.scala 2275:34] - wire _T_1598 = mhpme5 == 10'h3; // @[dec_tlu_ctl.scala 2276:34] - wire _T_1600 = mhpme5 == 10'h4; // @[dec_tlu_ctl.scala 2277:34] - wire _T_1604 = mhpme5 == 10'h5; // @[dec_tlu_ctl.scala 2278:34] - wire _T_1610 = mhpme5 == 10'h6; // @[dec_tlu_ctl.scala 2279:34] - wire _T_1615 = mhpme5 == 10'h7; // @[dec_tlu_ctl.scala 2280:34] - wire _T_1617 = mhpme5 == 10'h8; // @[dec_tlu_ctl.scala 2281:34] - wire _T_1619 = mhpme5 == 10'h1e; // @[dec_tlu_ctl.scala 2282:34] - wire _T_1621 = mhpme5 == 10'h9; // @[dec_tlu_ctl.scala 2283:34] - wire _T_1624 = mhpme5 == 10'ha; // @[dec_tlu_ctl.scala 2284:34] - wire _T_1627 = mhpme5 == 10'hb; // @[dec_tlu_ctl.scala 2285:34] - wire _T_1630 = mhpme5 == 10'hc; // @[dec_tlu_ctl.scala 2286:34] - wire _T_1633 = mhpme5 == 10'hd; // @[dec_tlu_ctl.scala 2287:34] - wire _T_1637 = mhpme5 == 10'he; // @[dec_tlu_ctl.scala 2288:34] - wire _T_1642 = mhpme5 == 10'hf; // @[dec_tlu_ctl.scala 2289:34] - wire _T_1645 = mhpme5 == 10'h10; // @[dec_tlu_ctl.scala 2290:34] - wire _T_1648 = mhpme5 == 10'h12; // @[dec_tlu_ctl.scala 2291:34] - wire _T_1651 = mhpme5 == 10'h11; // @[dec_tlu_ctl.scala 2292:34] - wire _T_1654 = mhpme5 == 10'h13; // @[dec_tlu_ctl.scala 2293:34] - wire _T_1657 = mhpme5 == 10'h14; // @[dec_tlu_ctl.scala 2294:34] - wire _T_1660 = mhpme5 == 10'h15; // @[dec_tlu_ctl.scala 2295:34] - wire _T_1663 = mhpme5 == 10'h16; // @[dec_tlu_ctl.scala 2296:34] - wire _T_1666 = mhpme5 == 10'h17; // @[dec_tlu_ctl.scala 2297:34] - wire _T_1669 = mhpme5 == 10'h18; // @[dec_tlu_ctl.scala 2298:34] - wire _T_1674 = mhpme5 == 10'h19; // @[dec_tlu_ctl.scala 2299:34] - wire _T_1677 = mhpme5 == 10'h1a; // @[dec_tlu_ctl.scala 2300:34] - wire _T_1680 = mhpme5 == 10'h1b; // @[dec_tlu_ctl.scala 2301:34] - wire _T_1683 = mhpme5 == 10'h1c; // @[dec_tlu_ctl.scala 2302:34] - wire _T_1687 = mhpme5 == 10'h1f; // @[dec_tlu_ctl.scala 2304:34] - wire _T_1689 = mhpme5 == 10'h20; // @[dec_tlu_ctl.scala 2305:34] - wire _T_1691 = mhpme5 == 10'h22; // @[dec_tlu_ctl.scala 2306:34] - wire _T_1693 = mhpme5 == 10'h23; // @[dec_tlu_ctl.scala 2307:34] - wire _T_1695 = mhpme5 == 10'h24; // @[dec_tlu_ctl.scala 2308:34] - wire _T_1697 = mhpme5 == 10'h25; // @[dec_tlu_ctl.scala 2309:34] - wire _T_1701 = mhpme5 == 10'h26; // @[dec_tlu_ctl.scala 2310:34] - wire _T_1705 = mhpme5 == 10'h27; // @[dec_tlu_ctl.scala 2311:34] - wire _T_1707 = mhpme5 == 10'h28; // @[dec_tlu_ctl.scala 2312:34] - wire _T_1709 = mhpme5 == 10'h29; // @[dec_tlu_ctl.scala 2313:34] - wire _T_1713 = mhpme5 == 10'h2a; // @[dec_tlu_ctl.scala 2314:34] - wire _T_1715 = mhpme5 == 10'h2b; // @[dec_tlu_ctl.scala 2315:34] - wire _T_1717 = mhpme5 == 10'h2c; // @[dec_tlu_ctl.scala 2316:34] - wire _T_1719 = mhpme5 == 10'h2d; // @[dec_tlu_ctl.scala 2317:34] - wire _T_1721 = mhpme5 == 10'h2e; // @[dec_tlu_ctl.scala 2318:34] - wire _T_1723 = mhpme5 == 10'h2f; // @[dec_tlu_ctl.scala 2319:34] - wire _T_1725 = mhpme5 == 10'h30; // @[dec_tlu_ctl.scala 2320:34] - wire _T_1727 = mhpme5 == 10'h31; // @[dec_tlu_ctl.scala 2321:34] - wire _T_1732 = mhpme5 == 10'h32; // @[dec_tlu_ctl.scala 2322:34] - wire _T_1742 = mhpme5 == 10'h36; // @[dec_tlu_ctl.scala 2323:34] - wire _T_1745 = mhpme5 == 10'h37; // @[dec_tlu_ctl.scala 2324:34] - wire _T_1748 = mhpme5 == 10'h38; // @[dec_tlu_ctl.scala 2325:34] - wire _T_1751 = mhpme5 == 10'h200; // @[dec_tlu_ctl.scala 2327:34] - wire _T_1753 = mhpme5 == 10'h201; // @[dec_tlu_ctl.scala 2328:34] - wire _T_1755 = mhpme5 == 10'h202; // @[dec_tlu_ctl.scala 2329:34] - wire _T_1757 = mhpme5 == 10'h203; // @[dec_tlu_ctl.scala 2330:34] - wire _T_1759 = mhpme5 == 10'h204; // @[dec_tlu_ctl.scala 2331:34] - wire _T_1762 = _T_1596 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] - wire _T_1763 = _T_1598 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] - wire _T_1764 = _T_1600 & _T_1035; // @[Mux.scala 27:72] - wire _T_1765 = _T_1604 & _T_1041; // @[Mux.scala 27:72] - wire _T_1766 = _T_1610 & _T_1046; // @[Mux.scala 27:72] - wire _T_1767 = _T_1615 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] - wire _T_1768 = _T_1617 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] - wire _T_1769 = _T_1619 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] - wire _T_1770 = _T_1621 & _T_1055; // @[Mux.scala 27:72] - wire _T_1771 = _T_1624 & _T_1058; // @[Mux.scala 27:72] - wire _T_1772 = _T_1627 & _T_1061; // @[Mux.scala 27:72] - wire _T_1773 = _T_1630 & _T_1064; // @[Mux.scala 27:72] - wire _T_1774 = _T_1633 & _T_1068; // @[Mux.scala 27:72] - wire _T_1775 = _T_1637 & _T_1073; // @[Mux.scala 27:72] - wire _T_1776 = _T_1642 & _T_1076; // @[Mux.scala 27:72] - wire _T_1777 = _T_1645 & _T_1079; // @[Mux.scala 27:72] - wire _T_1778 = _T_1648 & _T_1082; // @[Mux.scala 27:72] - wire _T_1779 = _T_1651 & _T_1085; // @[Mux.scala 27:72] - wire _T_1780 = _T_1654 & _T_1088; // @[Mux.scala 27:72] - wire _T_1781 = _T_1657 & _T_1091; // @[Mux.scala 27:72] - wire _T_1782 = _T_1660 & _T_1094; // @[Mux.scala 27:72] - wire _T_1783 = _T_1663 & _T_1097; // @[Mux.scala 27:72] - wire _T_1784 = _T_1666 & _T_1100; // @[Mux.scala 27:72] - wire _T_1785 = _T_1669 & _T_1105; // @[Mux.scala 27:72] - wire _T_1786 = _T_1674 & _T_1108; // @[Mux.scala 27:72] - wire _T_1787 = _T_1677 & _T_1111; // @[Mux.scala 27:72] - wire _T_1788 = _T_1680 & _T_1114; // @[Mux.scala 27:72] - wire _T_1789 = _T_1683 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] - wire _T_1791 = _T_1687 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] - wire _T_1792 = _T_1689 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] - wire _T_1793 = _T_1691 & io_lsu_store_stall_any; // @[Mux.scala 27:72] - wire _T_1794 = _T_1693 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] - wire _T_1795 = _T_1695 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] - wire _T_1796 = _T_1697 & _T_1132; // @[Mux.scala 27:72] - wire _T_1797 = _T_1701 & _T_1136; // @[Mux.scala 27:72] - wire _T_1798 = _T_1705 & io_take_ext_int; // @[Mux.scala 27:72] - wire _T_1799 = _T_1707 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] - wire _T_1800 = _T_1709 & _T_1144; // @[Mux.scala 27:72] - wire _T_1801 = _T_1713 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1802 = _T_1715 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_1803 = _T_1717 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] - wire _T_1804 = _T_1719 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1805 = _T_1721 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_1806 = _T_1723 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1807 = _T_1725 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_1808 = _T_1727 & _T_1163; // @[Mux.scala 27:72] - wire _T_1809 = _T_1732 & _T_1173; // @[Mux.scala 27:72] - wire _T_1810 = _T_1742 & _T_1176; // @[Mux.scala 27:72] - wire _T_1811 = _T_1745 & _T_1179; // @[Mux.scala 27:72] - wire _T_1812 = _T_1748 & _T_1182; // @[Mux.scala 27:72] - wire _T_1813 = _T_1751 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] - wire _T_1814 = _T_1753 & io_dma_pmu_any_read; // @[Mux.scala 27:72] - wire _T_1815 = _T_1755 & io_dma_pmu_any_write; // @[Mux.scala 27:72] - wire _T_1816 = _T_1757 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] - wire _T_1817 = _T_1759 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] - wire _T_1818 = _T_1594 | _T_1762; // @[Mux.scala 27:72] + wire _T_1584 = mhpme5 == 10'h1; // @[dec_tlu_ctl.scala 2256:34] + wire _T_1586 = mhpme5 == 10'h2; // @[dec_tlu_ctl.scala 2257:34] + wire _T_1588 = mhpme5 == 10'h3; // @[dec_tlu_ctl.scala 2258:34] + wire _T_1590 = mhpme5 == 10'h4; // @[dec_tlu_ctl.scala 2259:34] + wire _T_1594 = mhpme5 == 10'h5; // @[dec_tlu_ctl.scala 2260:34] + wire _T_1600 = mhpme5 == 10'h6; // @[dec_tlu_ctl.scala 2261:34] + wire _T_1605 = mhpme5 == 10'h7; // @[dec_tlu_ctl.scala 2262:34] + wire _T_1607 = mhpme5 == 10'h8; // @[dec_tlu_ctl.scala 2263:34] + wire _T_1609 = mhpme5 == 10'h1e; // @[dec_tlu_ctl.scala 2264:34] + wire _T_1611 = mhpme5 == 10'h9; // @[dec_tlu_ctl.scala 2265:34] + wire _T_1614 = mhpme5 == 10'ha; // @[dec_tlu_ctl.scala 2266:34] + wire _T_1617 = mhpme5 == 10'hb; // @[dec_tlu_ctl.scala 2267:34] + wire _T_1620 = mhpme5 == 10'hc; // @[dec_tlu_ctl.scala 2268:34] + wire _T_1623 = mhpme5 == 10'hd; // @[dec_tlu_ctl.scala 2269:34] + wire _T_1627 = mhpme5 == 10'he; // @[dec_tlu_ctl.scala 2270:34] + wire _T_1632 = mhpme5 == 10'hf; // @[dec_tlu_ctl.scala 2271:34] + wire _T_1635 = mhpme5 == 10'h10; // @[dec_tlu_ctl.scala 2272:34] + wire _T_1638 = mhpme5 == 10'h12; // @[dec_tlu_ctl.scala 2273:34] + wire _T_1641 = mhpme5 == 10'h11; // @[dec_tlu_ctl.scala 2274:34] + wire _T_1644 = mhpme5 == 10'h13; // @[dec_tlu_ctl.scala 2275:34] + wire _T_1647 = mhpme5 == 10'h14; // @[dec_tlu_ctl.scala 2276:34] + wire _T_1650 = mhpme5 == 10'h15; // @[dec_tlu_ctl.scala 2277:34] + wire _T_1653 = mhpme5 == 10'h16; // @[dec_tlu_ctl.scala 2278:34] + wire _T_1656 = mhpme5 == 10'h17; // @[dec_tlu_ctl.scala 2279:34] + wire _T_1659 = mhpme5 == 10'h18; // @[dec_tlu_ctl.scala 2280:34] + wire _T_1664 = mhpme5 == 10'h19; // @[dec_tlu_ctl.scala 2281:34] + wire _T_1667 = mhpme5 == 10'h1a; // @[dec_tlu_ctl.scala 2282:34] + wire _T_1670 = mhpme5 == 10'h1b; // @[dec_tlu_ctl.scala 2283:34] + wire _T_1673 = mhpme5 == 10'h1c; // @[dec_tlu_ctl.scala 2284:34] + wire _T_1677 = mhpme5 == 10'h1f; // @[dec_tlu_ctl.scala 2286:34] + wire _T_1679 = mhpme5 == 10'h20; // @[dec_tlu_ctl.scala 2287:34] + wire _T_1681 = mhpme5 == 10'h22; // @[dec_tlu_ctl.scala 2288:34] + wire _T_1683 = mhpme5 == 10'h23; // @[dec_tlu_ctl.scala 2289:34] + wire _T_1685 = mhpme5 == 10'h24; // @[dec_tlu_ctl.scala 2290:34] + wire _T_1687 = mhpme5 == 10'h25; // @[dec_tlu_ctl.scala 2291:34] + wire _T_1691 = mhpme5 == 10'h26; // @[dec_tlu_ctl.scala 2292:34] + wire _T_1695 = mhpme5 == 10'h27; // @[dec_tlu_ctl.scala 2293:34] + wire _T_1697 = mhpme5 == 10'h28; // @[dec_tlu_ctl.scala 2294:34] + wire _T_1699 = mhpme5 == 10'h29; // @[dec_tlu_ctl.scala 2295:34] + wire _T_1703 = mhpme5 == 10'h2a; // @[dec_tlu_ctl.scala 2296:34] + wire _T_1705 = mhpme5 == 10'h2b; // @[dec_tlu_ctl.scala 2297:34] + wire _T_1707 = mhpme5 == 10'h2c; // @[dec_tlu_ctl.scala 2298:34] + wire _T_1709 = mhpme5 == 10'h2d; // @[dec_tlu_ctl.scala 2299:34] + wire _T_1711 = mhpme5 == 10'h2e; // @[dec_tlu_ctl.scala 2300:34] + wire _T_1713 = mhpme5 == 10'h2f; // @[dec_tlu_ctl.scala 2301:34] + wire _T_1715 = mhpme5 == 10'h30; // @[dec_tlu_ctl.scala 2302:34] + wire _T_1717 = mhpme5 == 10'h31; // @[dec_tlu_ctl.scala 2303:34] + wire _T_1722 = mhpme5 == 10'h32; // @[dec_tlu_ctl.scala 2304:34] + wire _T_1732 = mhpme5 == 10'h36; // @[dec_tlu_ctl.scala 2305:34] + wire _T_1735 = mhpme5 == 10'h37; // @[dec_tlu_ctl.scala 2306:34] + wire _T_1738 = mhpme5 == 10'h38; // @[dec_tlu_ctl.scala 2307:34] + wire _T_1741 = mhpme5 == 10'h200; // @[dec_tlu_ctl.scala 2309:34] + wire _T_1743 = mhpme5 == 10'h201; // @[dec_tlu_ctl.scala 2310:34] + wire _T_1745 = mhpme5 == 10'h202; // @[dec_tlu_ctl.scala 2311:34] + wire _T_1747 = mhpme5 == 10'h203; // @[dec_tlu_ctl.scala 2312:34] + wire _T_1749 = mhpme5 == 10'h204; // @[dec_tlu_ctl.scala 2313:34] + wire _T_1752 = _T_1586 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] + wire _T_1753 = _T_1588 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] + wire _T_1754 = _T_1590 & _T_1025; // @[Mux.scala 27:72] + wire _T_1755 = _T_1594 & _T_1031; // @[Mux.scala 27:72] + wire _T_1756 = _T_1600 & _T_1036; // @[Mux.scala 27:72] + wire _T_1757 = _T_1605 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] + wire _T_1758 = _T_1607 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] + wire _T_1759 = _T_1609 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] + wire _T_1760 = _T_1611 & _T_1045; // @[Mux.scala 27:72] + wire _T_1761 = _T_1614 & _T_1048; // @[Mux.scala 27:72] + wire _T_1762 = _T_1617 & _T_1051; // @[Mux.scala 27:72] + wire _T_1763 = _T_1620 & _T_1054; // @[Mux.scala 27:72] + wire _T_1764 = _T_1623 & _T_1058; // @[Mux.scala 27:72] + wire _T_1765 = _T_1627 & _T_1063; // @[Mux.scala 27:72] + wire _T_1766 = _T_1632 & _T_1066; // @[Mux.scala 27:72] + wire _T_1767 = _T_1635 & _T_1069; // @[Mux.scala 27:72] + wire _T_1768 = _T_1638 & _T_1072; // @[Mux.scala 27:72] + wire _T_1769 = _T_1641 & _T_1075; // @[Mux.scala 27:72] + wire _T_1770 = _T_1644 & _T_1078; // @[Mux.scala 27:72] + wire _T_1771 = _T_1647 & _T_1081; // @[Mux.scala 27:72] + wire _T_1772 = _T_1650 & _T_1084; // @[Mux.scala 27:72] + wire _T_1773 = _T_1653 & _T_1087; // @[Mux.scala 27:72] + wire _T_1774 = _T_1656 & _T_1090; // @[Mux.scala 27:72] + wire _T_1775 = _T_1659 & _T_1095; // @[Mux.scala 27:72] + wire _T_1776 = _T_1664 & _T_1098; // @[Mux.scala 27:72] + wire _T_1777 = _T_1667 & _T_1101; // @[Mux.scala 27:72] + wire _T_1778 = _T_1670 & _T_1104; // @[Mux.scala 27:72] + wire _T_1779 = _T_1673 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] + wire _T_1781 = _T_1677 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] + wire _T_1782 = _T_1679 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] + wire _T_1783 = _T_1681 & io_lsu_store_stall_any; // @[Mux.scala 27:72] + wire _T_1784 = _T_1683 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] + wire _T_1785 = _T_1685 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] + wire _T_1786 = _T_1687 & _T_1122; // @[Mux.scala 27:72] + wire _T_1787 = _T_1691 & _T_1126; // @[Mux.scala 27:72] + wire _T_1788 = _T_1695 & io_take_ext_int; // @[Mux.scala 27:72] + wire _T_1789 = _T_1697 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] + wire _T_1790 = _T_1699 & _T_1134; // @[Mux.scala 27:72] + wire _T_1791 = _T_1703 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1792 = _T_1705 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_1793 = _T_1707 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] + wire _T_1794 = _T_1709 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1795 = _T_1711 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_1796 = _T_1713 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1797 = _T_1715 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_1798 = _T_1717 & _T_1153; // @[Mux.scala 27:72] + wire _T_1799 = _T_1722 & _T_1163; // @[Mux.scala 27:72] + wire _T_1800 = _T_1732 & _T_1166; // @[Mux.scala 27:72] + wire _T_1801 = _T_1735 & _T_1169; // @[Mux.scala 27:72] + wire _T_1802 = _T_1738 & _T_1172; // @[Mux.scala 27:72] + wire _T_1803 = _T_1741 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] + wire _T_1804 = _T_1743 & io_dma_pmu_any_read; // @[Mux.scala 27:72] + wire _T_1805 = _T_1745 & io_dma_pmu_any_write; // @[Mux.scala 27:72] + wire _T_1806 = _T_1747 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] + wire _T_1807 = _T_1749 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] + wire _T_1808 = _T_1584 | _T_1752; // @[Mux.scala 27:72] + wire _T_1809 = _T_1808 | _T_1753; // @[Mux.scala 27:72] + wire _T_1810 = _T_1809 | _T_1754; // @[Mux.scala 27:72] + wire _T_1811 = _T_1810 | _T_1755; // @[Mux.scala 27:72] + wire _T_1812 = _T_1811 | _T_1756; // @[Mux.scala 27:72] + wire _T_1813 = _T_1812 | _T_1757; // @[Mux.scala 27:72] + wire _T_1814 = _T_1813 | _T_1758; // @[Mux.scala 27:72] + wire _T_1815 = _T_1814 | _T_1759; // @[Mux.scala 27:72] + wire _T_1816 = _T_1815 | _T_1760; // @[Mux.scala 27:72] + wire _T_1817 = _T_1816 | _T_1761; // @[Mux.scala 27:72] + wire _T_1818 = _T_1817 | _T_1762; // @[Mux.scala 27:72] wire _T_1819 = _T_1818 | _T_1763; // @[Mux.scala 27:72] wire _T_1820 = _T_1819 | _T_1764; // @[Mux.scala 27:72] wire _T_1821 = _T_1820 | _T_1765; // @[Mux.scala 27:72] @@ -51956,7 +51955,7 @@ module csr_tlu( wire _T_1833 = _T_1832 | _T_1777; // @[Mux.scala 27:72] wire _T_1834 = _T_1833 | _T_1778; // @[Mux.scala 27:72] wire _T_1835 = _T_1834 | _T_1779; // @[Mux.scala 27:72] - wire _T_1836 = _T_1835 | _T_1780; // @[Mux.scala 27:72] + wire _T_1836 = _T_1835 | _T_1759; // @[Mux.scala 27:72] wire _T_1837 = _T_1836 | _T_1781; // @[Mux.scala 27:72] wire _T_1838 = _T_1837 | _T_1782; // @[Mux.scala 27:72] wire _T_1839 = _T_1838 | _T_1783; // @[Mux.scala 27:72] @@ -51966,7 +51965,7 @@ module csr_tlu( wire _T_1843 = _T_1842 | _T_1787; // @[Mux.scala 27:72] wire _T_1844 = _T_1843 | _T_1788; // @[Mux.scala 27:72] wire _T_1845 = _T_1844 | _T_1789; // @[Mux.scala 27:72] - wire _T_1846 = _T_1845 | _T_1769; // @[Mux.scala 27:72] + wire _T_1846 = _T_1845 | _T_1790; // @[Mux.scala 27:72] wire _T_1847 = _T_1846 | _T_1791; // @[Mux.scala 27:72] wire _T_1848 = _T_1847 | _T_1792; // @[Mux.scala 27:72] wire _T_1849 = _T_1848 | _T_1793; // @[Mux.scala 27:72] @@ -51984,131 +51983,131 @@ module csr_tlu( wire _T_1861 = _T_1860 | _T_1805; // @[Mux.scala 27:72] wire _T_1862 = _T_1861 | _T_1806; // @[Mux.scala 27:72] wire _T_1863 = _T_1862 | _T_1807; // @[Mux.scala 27:72] - wire _T_1864 = _T_1863 | _T_1808; // @[Mux.scala 27:72] - wire _T_1865 = _T_1864 | _T_1809; // @[Mux.scala 27:72] - wire _T_1866 = _T_1865 | _T_1810; // @[Mux.scala 27:72] - wire _T_1867 = _T_1866 | _T_1811; // @[Mux.scala 27:72] - wire _T_1868 = _T_1867 | _T_1812; // @[Mux.scala 27:72] - wire _T_1869 = _T_1868 | _T_1813; // @[Mux.scala 27:72] - wire _T_1870 = _T_1869 | _T_1814; // @[Mux.scala 27:72] - wire _T_1871 = _T_1870 | _T_1815; // @[Mux.scala 27:72] - wire _T_1872 = _T_1871 | _T_1816; // @[Mux.scala 27:72] - wire _T_1873 = _T_1872 | _T_1817; // @[Mux.scala 27:72] - wire mhpmc_inc_r_2 = _T_1593 & _T_1873; // @[dec_tlu_ctl.scala 2273:44] - wire _T_1877 = ~mcountinhibit[6]; // @[dec_tlu_ctl.scala 2273:24] + wire mhpmc_inc_r_2 = _T_1583 & _T_1863; // @[dec_tlu_ctl.scala 2255:44] + wire _T_1867 = ~mcountinhibit[6]; // @[dec_tlu_ctl.scala 2255:24] reg [9:0] mhpme6; // @[Reg.scala 27:20] - wire _T_1878 = mhpme6 == 10'h1; // @[dec_tlu_ctl.scala 2274:34] - wire _T_1880 = mhpme6 == 10'h2; // @[dec_tlu_ctl.scala 2275:34] - wire _T_1882 = mhpme6 == 10'h3; // @[dec_tlu_ctl.scala 2276:34] - wire _T_1884 = mhpme6 == 10'h4; // @[dec_tlu_ctl.scala 2277:34] - wire _T_1888 = mhpme6 == 10'h5; // @[dec_tlu_ctl.scala 2278:34] - wire _T_1894 = mhpme6 == 10'h6; // @[dec_tlu_ctl.scala 2279:34] - wire _T_1899 = mhpme6 == 10'h7; // @[dec_tlu_ctl.scala 2280:34] - wire _T_1901 = mhpme6 == 10'h8; // @[dec_tlu_ctl.scala 2281:34] - wire _T_1903 = mhpme6 == 10'h1e; // @[dec_tlu_ctl.scala 2282:34] - wire _T_1905 = mhpme6 == 10'h9; // @[dec_tlu_ctl.scala 2283:34] - wire _T_1908 = mhpme6 == 10'ha; // @[dec_tlu_ctl.scala 2284:34] - wire _T_1911 = mhpme6 == 10'hb; // @[dec_tlu_ctl.scala 2285:34] - wire _T_1914 = mhpme6 == 10'hc; // @[dec_tlu_ctl.scala 2286:34] - wire _T_1917 = mhpme6 == 10'hd; // @[dec_tlu_ctl.scala 2287:34] - wire _T_1921 = mhpme6 == 10'he; // @[dec_tlu_ctl.scala 2288:34] - wire _T_1926 = mhpme6 == 10'hf; // @[dec_tlu_ctl.scala 2289:34] - wire _T_1929 = mhpme6 == 10'h10; // @[dec_tlu_ctl.scala 2290:34] - wire _T_1932 = mhpme6 == 10'h12; // @[dec_tlu_ctl.scala 2291:34] - wire _T_1935 = mhpme6 == 10'h11; // @[dec_tlu_ctl.scala 2292:34] - wire _T_1938 = mhpme6 == 10'h13; // @[dec_tlu_ctl.scala 2293:34] - wire _T_1941 = mhpme6 == 10'h14; // @[dec_tlu_ctl.scala 2294:34] - wire _T_1944 = mhpme6 == 10'h15; // @[dec_tlu_ctl.scala 2295:34] - wire _T_1947 = mhpme6 == 10'h16; // @[dec_tlu_ctl.scala 2296:34] - wire _T_1950 = mhpme6 == 10'h17; // @[dec_tlu_ctl.scala 2297:34] - wire _T_1953 = mhpme6 == 10'h18; // @[dec_tlu_ctl.scala 2298:34] - wire _T_1958 = mhpme6 == 10'h19; // @[dec_tlu_ctl.scala 2299:34] - wire _T_1961 = mhpme6 == 10'h1a; // @[dec_tlu_ctl.scala 2300:34] - wire _T_1964 = mhpme6 == 10'h1b; // @[dec_tlu_ctl.scala 2301:34] - wire _T_1967 = mhpme6 == 10'h1c; // @[dec_tlu_ctl.scala 2302:34] - wire _T_1971 = mhpme6 == 10'h1f; // @[dec_tlu_ctl.scala 2304:34] - wire _T_1973 = mhpme6 == 10'h20; // @[dec_tlu_ctl.scala 2305:34] - wire _T_1975 = mhpme6 == 10'h22; // @[dec_tlu_ctl.scala 2306:34] - wire _T_1977 = mhpme6 == 10'h23; // @[dec_tlu_ctl.scala 2307:34] - wire _T_1979 = mhpme6 == 10'h24; // @[dec_tlu_ctl.scala 2308:34] - wire _T_1981 = mhpme6 == 10'h25; // @[dec_tlu_ctl.scala 2309:34] - wire _T_1985 = mhpme6 == 10'h26; // @[dec_tlu_ctl.scala 2310:34] - wire _T_1989 = mhpme6 == 10'h27; // @[dec_tlu_ctl.scala 2311:34] - wire _T_1991 = mhpme6 == 10'h28; // @[dec_tlu_ctl.scala 2312:34] - wire _T_1993 = mhpme6 == 10'h29; // @[dec_tlu_ctl.scala 2313:34] - wire _T_1997 = mhpme6 == 10'h2a; // @[dec_tlu_ctl.scala 2314:34] - wire _T_1999 = mhpme6 == 10'h2b; // @[dec_tlu_ctl.scala 2315:34] - wire _T_2001 = mhpme6 == 10'h2c; // @[dec_tlu_ctl.scala 2316:34] - wire _T_2003 = mhpme6 == 10'h2d; // @[dec_tlu_ctl.scala 2317:34] - wire _T_2005 = mhpme6 == 10'h2e; // @[dec_tlu_ctl.scala 2318:34] - wire _T_2007 = mhpme6 == 10'h2f; // @[dec_tlu_ctl.scala 2319:34] - wire _T_2009 = mhpme6 == 10'h30; // @[dec_tlu_ctl.scala 2320:34] - wire _T_2011 = mhpme6 == 10'h31; // @[dec_tlu_ctl.scala 2321:34] - wire _T_2016 = mhpme6 == 10'h32; // @[dec_tlu_ctl.scala 2322:34] - wire _T_2026 = mhpme6 == 10'h36; // @[dec_tlu_ctl.scala 2323:34] - wire _T_2029 = mhpme6 == 10'h37; // @[dec_tlu_ctl.scala 2324:34] - wire _T_2032 = mhpme6 == 10'h38; // @[dec_tlu_ctl.scala 2325:34] - wire _T_2035 = mhpme6 == 10'h200; // @[dec_tlu_ctl.scala 2327:34] - wire _T_2037 = mhpme6 == 10'h201; // @[dec_tlu_ctl.scala 2328:34] - wire _T_2039 = mhpme6 == 10'h202; // @[dec_tlu_ctl.scala 2329:34] - wire _T_2041 = mhpme6 == 10'h203; // @[dec_tlu_ctl.scala 2330:34] - wire _T_2043 = mhpme6 == 10'h204; // @[dec_tlu_ctl.scala 2331:34] - wire _T_2046 = _T_1880 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] - wire _T_2047 = _T_1882 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] - wire _T_2048 = _T_1884 & _T_1035; // @[Mux.scala 27:72] - wire _T_2049 = _T_1888 & _T_1041; // @[Mux.scala 27:72] - wire _T_2050 = _T_1894 & _T_1046; // @[Mux.scala 27:72] - wire _T_2051 = _T_1899 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] - wire _T_2052 = _T_1901 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] - wire _T_2053 = _T_1903 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] - wire _T_2054 = _T_1905 & _T_1055; // @[Mux.scala 27:72] - wire _T_2055 = _T_1908 & _T_1058; // @[Mux.scala 27:72] - wire _T_2056 = _T_1911 & _T_1061; // @[Mux.scala 27:72] - wire _T_2057 = _T_1914 & _T_1064; // @[Mux.scala 27:72] - wire _T_2058 = _T_1917 & _T_1068; // @[Mux.scala 27:72] - wire _T_2059 = _T_1921 & _T_1073; // @[Mux.scala 27:72] - wire _T_2060 = _T_1926 & _T_1076; // @[Mux.scala 27:72] - wire _T_2061 = _T_1929 & _T_1079; // @[Mux.scala 27:72] - wire _T_2062 = _T_1932 & _T_1082; // @[Mux.scala 27:72] - wire _T_2063 = _T_1935 & _T_1085; // @[Mux.scala 27:72] - wire _T_2064 = _T_1938 & _T_1088; // @[Mux.scala 27:72] - wire _T_2065 = _T_1941 & _T_1091; // @[Mux.scala 27:72] - wire _T_2066 = _T_1944 & _T_1094; // @[Mux.scala 27:72] - wire _T_2067 = _T_1947 & _T_1097; // @[Mux.scala 27:72] - wire _T_2068 = _T_1950 & _T_1100; // @[Mux.scala 27:72] - wire _T_2069 = _T_1953 & _T_1105; // @[Mux.scala 27:72] - wire _T_2070 = _T_1958 & _T_1108; // @[Mux.scala 27:72] - wire _T_2071 = _T_1961 & _T_1111; // @[Mux.scala 27:72] - wire _T_2072 = _T_1964 & _T_1114; // @[Mux.scala 27:72] - wire _T_2073 = _T_1967 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] - wire _T_2075 = _T_1971 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] - wire _T_2076 = _T_1973 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] - wire _T_2077 = _T_1975 & io_lsu_store_stall_any; // @[Mux.scala 27:72] - wire _T_2078 = _T_1977 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] - wire _T_2079 = _T_1979 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] - wire _T_2080 = _T_1981 & _T_1132; // @[Mux.scala 27:72] - wire _T_2081 = _T_1985 & _T_1136; // @[Mux.scala 27:72] - wire _T_2082 = _T_1989 & io_take_ext_int; // @[Mux.scala 27:72] - wire _T_2083 = _T_1991 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] - wire _T_2084 = _T_1993 & _T_1144; // @[Mux.scala 27:72] - wire _T_2085 = _T_1997 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_2086 = _T_1999 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] - wire _T_2087 = _T_2001 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] - wire _T_2088 = _T_2003 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_2089 = _T_2005 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] - wire _T_2090 = _T_2007 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_2091 = _T_2009 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] - wire _T_2092 = _T_2011 & _T_1163; // @[Mux.scala 27:72] - wire _T_2093 = _T_2016 & _T_1173; // @[Mux.scala 27:72] - wire _T_2094 = _T_2026 & _T_1176; // @[Mux.scala 27:72] - wire _T_2095 = _T_2029 & _T_1179; // @[Mux.scala 27:72] - wire _T_2096 = _T_2032 & _T_1182; // @[Mux.scala 27:72] - wire _T_2097 = _T_2035 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] - wire _T_2098 = _T_2037 & io_dma_pmu_any_read; // @[Mux.scala 27:72] - wire _T_2099 = _T_2039 & io_dma_pmu_any_write; // @[Mux.scala 27:72] - wire _T_2100 = _T_2041 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] - wire _T_2101 = _T_2043 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] - wire _T_2102 = _T_1878 | _T_2046; // @[Mux.scala 27:72] + wire _T_1868 = mhpme6 == 10'h1; // @[dec_tlu_ctl.scala 2256:34] + wire _T_1870 = mhpme6 == 10'h2; // @[dec_tlu_ctl.scala 2257:34] + wire _T_1872 = mhpme6 == 10'h3; // @[dec_tlu_ctl.scala 2258:34] + wire _T_1874 = mhpme6 == 10'h4; // @[dec_tlu_ctl.scala 2259:34] + wire _T_1878 = mhpme6 == 10'h5; // @[dec_tlu_ctl.scala 2260:34] + wire _T_1884 = mhpme6 == 10'h6; // @[dec_tlu_ctl.scala 2261:34] + wire _T_1889 = mhpme6 == 10'h7; // @[dec_tlu_ctl.scala 2262:34] + wire _T_1891 = mhpme6 == 10'h8; // @[dec_tlu_ctl.scala 2263:34] + wire _T_1893 = mhpme6 == 10'h1e; // @[dec_tlu_ctl.scala 2264:34] + wire _T_1895 = mhpme6 == 10'h9; // @[dec_tlu_ctl.scala 2265:34] + wire _T_1898 = mhpme6 == 10'ha; // @[dec_tlu_ctl.scala 2266:34] + wire _T_1901 = mhpme6 == 10'hb; // @[dec_tlu_ctl.scala 2267:34] + wire _T_1904 = mhpme6 == 10'hc; // @[dec_tlu_ctl.scala 2268:34] + wire _T_1907 = mhpme6 == 10'hd; // @[dec_tlu_ctl.scala 2269:34] + wire _T_1911 = mhpme6 == 10'he; // @[dec_tlu_ctl.scala 2270:34] + wire _T_1916 = mhpme6 == 10'hf; // @[dec_tlu_ctl.scala 2271:34] + wire _T_1919 = mhpme6 == 10'h10; // @[dec_tlu_ctl.scala 2272:34] + wire _T_1922 = mhpme6 == 10'h12; // @[dec_tlu_ctl.scala 2273:34] + wire _T_1925 = mhpme6 == 10'h11; // @[dec_tlu_ctl.scala 2274:34] + wire _T_1928 = mhpme6 == 10'h13; // @[dec_tlu_ctl.scala 2275:34] + wire _T_1931 = mhpme6 == 10'h14; // @[dec_tlu_ctl.scala 2276:34] + wire _T_1934 = mhpme6 == 10'h15; // @[dec_tlu_ctl.scala 2277:34] + wire _T_1937 = mhpme6 == 10'h16; // @[dec_tlu_ctl.scala 2278:34] + wire _T_1940 = mhpme6 == 10'h17; // @[dec_tlu_ctl.scala 2279:34] + wire _T_1943 = mhpme6 == 10'h18; // @[dec_tlu_ctl.scala 2280:34] + wire _T_1948 = mhpme6 == 10'h19; // @[dec_tlu_ctl.scala 2281:34] + wire _T_1951 = mhpme6 == 10'h1a; // @[dec_tlu_ctl.scala 2282:34] + wire _T_1954 = mhpme6 == 10'h1b; // @[dec_tlu_ctl.scala 2283:34] + wire _T_1957 = mhpme6 == 10'h1c; // @[dec_tlu_ctl.scala 2284:34] + wire _T_1961 = mhpme6 == 10'h1f; // @[dec_tlu_ctl.scala 2286:34] + wire _T_1963 = mhpme6 == 10'h20; // @[dec_tlu_ctl.scala 2287:34] + wire _T_1965 = mhpme6 == 10'h22; // @[dec_tlu_ctl.scala 2288:34] + wire _T_1967 = mhpme6 == 10'h23; // @[dec_tlu_ctl.scala 2289:34] + wire _T_1969 = mhpme6 == 10'h24; // @[dec_tlu_ctl.scala 2290:34] + wire _T_1971 = mhpme6 == 10'h25; // @[dec_tlu_ctl.scala 2291:34] + wire _T_1975 = mhpme6 == 10'h26; // @[dec_tlu_ctl.scala 2292:34] + wire _T_1979 = mhpme6 == 10'h27; // @[dec_tlu_ctl.scala 2293:34] + wire _T_1981 = mhpme6 == 10'h28; // @[dec_tlu_ctl.scala 2294:34] + wire _T_1983 = mhpme6 == 10'h29; // @[dec_tlu_ctl.scala 2295:34] + wire _T_1987 = mhpme6 == 10'h2a; // @[dec_tlu_ctl.scala 2296:34] + wire _T_1989 = mhpme6 == 10'h2b; // @[dec_tlu_ctl.scala 2297:34] + wire _T_1991 = mhpme6 == 10'h2c; // @[dec_tlu_ctl.scala 2298:34] + wire _T_1993 = mhpme6 == 10'h2d; // @[dec_tlu_ctl.scala 2299:34] + wire _T_1995 = mhpme6 == 10'h2e; // @[dec_tlu_ctl.scala 2300:34] + wire _T_1997 = mhpme6 == 10'h2f; // @[dec_tlu_ctl.scala 2301:34] + wire _T_1999 = mhpme6 == 10'h30; // @[dec_tlu_ctl.scala 2302:34] + wire _T_2001 = mhpme6 == 10'h31; // @[dec_tlu_ctl.scala 2303:34] + wire _T_2006 = mhpme6 == 10'h32; // @[dec_tlu_ctl.scala 2304:34] + wire _T_2016 = mhpme6 == 10'h36; // @[dec_tlu_ctl.scala 2305:34] + wire _T_2019 = mhpme6 == 10'h37; // @[dec_tlu_ctl.scala 2306:34] + wire _T_2022 = mhpme6 == 10'h38; // @[dec_tlu_ctl.scala 2307:34] + wire _T_2025 = mhpme6 == 10'h200; // @[dec_tlu_ctl.scala 2309:34] + wire _T_2027 = mhpme6 == 10'h201; // @[dec_tlu_ctl.scala 2310:34] + wire _T_2029 = mhpme6 == 10'h202; // @[dec_tlu_ctl.scala 2311:34] + wire _T_2031 = mhpme6 == 10'h203; // @[dec_tlu_ctl.scala 2312:34] + wire _T_2033 = mhpme6 == 10'h204; // @[dec_tlu_ctl.scala 2313:34] + wire _T_2036 = _T_1870 & io_ifu_pmu_ic_hit; // @[Mux.scala 27:72] + wire _T_2037 = _T_1872 & io_ifu_pmu_ic_miss; // @[Mux.scala 27:72] + wire _T_2038 = _T_1874 & _T_1025; // @[Mux.scala 27:72] + wire _T_2039 = _T_1878 & _T_1031; // @[Mux.scala 27:72] + wire _T_2040 = _T_1884 & _T_1036; // @[Mux.scala 27:72] + wire _T_2041 = _T_1889 & io_ifu_pmu_instr_aligned; // @[Mux.scala 27:72] + wire _T_2042 = _T_1891 & io_dec_pmu_instr_decoded; // @[Mux.scala 27:72] + wire _T_2043 = _T_1893 & io_dec_pmu_decode_stall; // @[Mux.scala 27:72] + wire _T_2044 = _T_1895 & _T_1045; // @[Mux.scala 27:72] + wire _T_2045 = _T_1898 & _T_1048; // @[Mux.scala 27:72] + wire _T_2046 = _T_1901 & _T_1051; // @[Mux.scala 27:72] + wire _T_2047 = _T_1904 & _T_1054; // @[Mux.scala 27:72] + wire _T_2048 = _T_1907 & _T_1058; // @[Mux.scala 27:72] + wire _T_2049 = _T_1911 & _T_1063; // @[Mux.scala 27:72] + wire _T_2050 = _T_1916 & _T_1066; // @[Mux.scala 27:72] + wire _T_2051 = _T_1919 & _T_1069; // @[Mux.scala 27:72] + wire _T_2052 = _T_1922 & _T_1072; // @[Mux.scala 27:72] + wire _T_2053 = _T_1925 & _T_1075; // @[Mux.scala 27:72] + wire _T_2054 = _T_1928 & _T_1078; // @[Mux.scala 27:72] + wire _T_2055 = _T_1931 & _T_1081; // @[Mux.scala 27:72] + wire _T_2056 = _T_1934 & _T_1084; // @[Mux.scala 27:72] + wire _T_2057 = _T_1937 & _T_1087; // @[Mux.scala 27:72] + wire _T_2058 = _T_1940 & _T_1090; // @[Mux.scala 27:72] + wire _T_2059 = _T_1943 & _T_1095; // @[Mux.scala 27:72] + wire _T_2060 = _T_1948 & _T_1098; // @[Mux.scala 27:72] + wire _T_2061 = _T_1951 & _T_1101; // @[Mux.scala 27:72] + wire _T_2062 = _T_1954 & _T_1104; // @[Mux.scala 27:72] + wire _T_2063 = _T_1957 & io_ifu_pmu_fetch_stall; // @[Mux.scala 27:72] + wire _T_2065 = _T_1961 & io_dec_pmu_postsync_stall; // @[Mux.scala 27:72] + wire _T_2066 = _T_1963 & io_dec_pmu_presync_stall; // @[Mux.scala 27:72] + wire _T_2067 = _T_1965 & io_lsu_store_stall_any; // @[Mux.scala 27:72] + wire _T_2068 = _T_1967 & io_dma_dccm_stall_any; // @[Mux.scala 27:72] + wire _T_2069 = _T_1969 & io_dma_iccm_stall_any; // @[Mux.scala 27:72] + wire _T_2070 = _T_1971 & _T_1122; // @[Mux.scala 27:72] + wire _T_2071 = _T_1975 & _T_1126; // @[Mux.scala 27:72] + wire _T_2072 = _T_1979 & io_take_ext_int; // @[Mux.scala 27:72] + wire _T_2073 = _T_1981 & io_tlu_flush_lower_r; // @[Mux.scala 27:72] + wire _T_2074 = _T_1983 & _T_1134; // @[Mux.scala 27:72] + wire _T_2075 = _T_1987 & io_ifu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_2076 = _T_1989 & io_lsu_pmu_bus_trxn; // @[Mux.scala 27:72] + wire _T_2077 = _T_1991 & io_lsu_pmu_bus_misaligned; // @[Mux.scala 27:72] + wire _T_2078 = _T_1993 & io_ifu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_2079 = _T_1995 & io_lsu_pmu_bus_error; // @[Mux.scala 27:72] + wire _T_2080 = _T_1997 & io_ifu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_2081 = _T_1999 & io_lsu_pmu_bus_busy; // @[Mux.scala 27:72] + wire _T_2082 = _T_2001 & _T_1153; // @[Mux.scala 27:72] + wire _T_2083 = _T_2006 & _T_1163; // @[Mux.scala 27:72] + wire _T_2084 = _T_2016 & _T_1166; // @[Mux.scala 27:72] + wire _T_2085 = _T_2019 & _T_1169; // @[Mux.scala 27:72] + wire _T_2086 = _T_2022 & _T_1172; // @[Mux.scala 27:72] + wire _T_2087 = _T_2025 & io_dec_tlu_pmu_fw_halted; // @[Mux.scala 27:72] + wire _T_2088 = _T_2027 & io_dma_pmu_any_read; // @[Mux.scala 27:72] + wire _T_2089 = _T_2029 & io_dma_pmu_any_write; // @[Mux.scala 27:72] + wire _T_2090 = _T_2031 & io_dma_pmu_dccm_read; // @[Mux.scala 27:72] + wire _T_2091 = _T_2033 & io_dma_pmu_dccm_write; // @[Mux.scala 27:72] + wire _T_2092 = _T_1868 | _T_2036; // @[Mux.scala 27:72] + wire _T_2093 = _T_2092 | _T_2037; // @[Mux.scala 27:72] + wire _T_2094 = _T_2093 | _T_2038; // @[Mux.scala 27:72] + wire _T_2095 = _T_2094 | _T_2039; // @[Mux.scala 27:72] + wire _T_2096 = _T_2095 | _T_2040; // @[Mux.scala 27:72] + wire _T_2097 = _T_2096 | _T_2041; // @[Mux.scala 27:72] + wire _T_2098 = _T_2097 | _T_2042; // @[Mux.scala 27:72] + wire _T_2099 = _T_2098 | _T_2043; // @[Mux.scala 27:72] + wire _T_2100 = _T_2099 | _T_2044; // @[Mux.scala 27:72] + wire _T_2101 = _T_2100 | _T_2045; // @[Mux.scala 27:72] + wire _T_2102 = _T_2101 | _T_2046; // @[Mux.scala 27:72] wire _T_2103 = _T_2102 | _T_2047; // @[Mux.scala 27:72] wire _T_2104 = _T_2103 | _T_2048; // @[Mux.scala 27:72] wire _T_2105 = _T_2104 | _T_2049; // @[Mux.scala 27:72] @@ -52126,7 +52125,7 @@ module csr_tlu( wire _T_2117 = _T_2116 | _T_2061; // @[Mux.scala 27:72] wire _T_2118 = _T_2117 | _T_2062; // @[Mux.scala 27:72] wire _T_2119 = _T_2118 | _T_2063; // @[Mux.scala 27:72] - wire _T_2120 = _T_2119 | _T_2064; // @[Mux.scala 27:72] + wire _T_2120 = _T_2119 | _T_2043; // @[Mux.scala 27:72] wire _T_2121 = _T_2120 | _T_2065; // @[Mux.scala 27:72] wire _T_2122 = _T_2121 | _T_2066; // @[Mux.scala 27:72] wire _T_2123 = _T_2122 | _T_2067; // @[Mux.scala 27:72] @@ -52136,7 +52135,7 @@ module csr_tlu( wire _T_2127 = _T_2126 | _T_2071; // @[Mux.scala 27:72] wire _T_2128 = _T_2127 | _T_2072; // @[Mux.scala 27:72] wire _T_2129 = _T_2128 | _T_2073; // @[Mux.scala 27:72] - wire _T_2130 = _T_2129 | _T_2053; // @[Mux.scala 27:72] + wire _T_2130 = _T_2129 | _T_2074; // @[Mux.scala 27:72] wire _T_2131 = _T_2130 | _T_2075; // @[Mux.scala 27:72] wire _T_2132 = _T_2131 | _T_2076; // @[Mux.scala 27:72] wire _T_2133 = _T_2132 | _T_2077; // @[Mux.scala 27:72] @@ -52154,196 +52153,196 @@ module csr_tlu( wire _T_2145 = _T_2144 | _T_2089; // @[Mux.scala 27:72] wire _T_2146 = _T_2145 | _T_2090; // @[Mux.scala 27:72] wire _T_2147 = _T_2146 | _T_2091; // @[Mux.scala 27:72] - wire _T_2148 = _T_2147 | _T_2092; // @[Mux.scala 27:72] - wire _T_2149 = _T_2148 | _T_2093; // @[Mux.scala 27:72] - wire _T_2150 = _T_2149 | _T_2094; // @[Mux.scala 27:72] - wire _T_2151 = _T_2150 | _T_2095; // @[Mux.scala 27:72] - wire _T_2152 = _T_2151 | _T_2096; // @[Mux.scala 27:72] - wire _T_2153 = _T_2152 | _T_2097; // @[Mux.scala 27:72] - wire _T_2154 = _T_2153 | _T_2098; // @[Mux.scala 27:72] - wire _T_2155 = _T_2154 | _T_2099; // @[Mux.scala 27:72] - wire _T_2156 = _T_2155 | _T_2100; // @[Mux.scala 27:72] - wire _T_2157 = _T_2156 | _T_2101; // @[Mux.scala 27:72] - wire mhpmc_inc_r_3 = _T_1877 & _T_2157; // @[dec_tlu_ctl.scala 2273:44] - reg mhpmc_inc_r_d1_0; // @[dec_tlu_ctl.scala 2334:53] - reg mhpmc_inc_r_d1_1; // @[dec_tlu_ctl.scala 2335:53] - reg mhpmc_inc_r_d1_2; // @[dec_tlu_ctl.scala 2336:53] - reg mhpmc_inc_r_d1_3; // @[dec_tlu_ctl.scala 2337:53] - reg perfcnt_halted_d1; // @[dec_tlu_ctl.scala 2338:56] - wire perfcnt_halted = _T_85 | io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 2341:67] - wire _T_2169 = ~_T_85; // @[dec_tlu_ctl.scala 2342:37] - wire [3:0] _T_2171 = _T_2169 ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] - wire [3:0] _T_2178 = {mhpme6[9],mhpme5[9],mhpme4[9],mhpme3[9]}; // @[Cat.scala 29:58] - wire [3:0] perfcnt_during_sleep = _T_2171 & _T_2178; // @[dec_tlu_ctl.scala 2342:86] - wire _T_2180 = ~perfcnt_during_sleep[0]; // @[dec_tlu_ctl.scala 2344:67] - wire _T_2181 = perfcnt_halted_d1 & _T_2180; // @[dec_tlu_ctl.scala 2344:65] - wire _T_2182 = ~_T_2181; // @[dec_tlu_ctl.scala 2344:45] - wire _T_2185 = ~perfcnt_during_sleep[1]; // @[dec_tlu_ctl.scala 2345:67] - wire _T_2186 = perfcnt_halted_d1 & _T_2185; // @[dec_tlu_ctl.scala 2345:65] - wire _T_2187 = ~_T_2186; // @[dec_tlu_ctl.scala 2345:45] - wire _T_2190 = ~perfcnt_during_sleep[2]; // @[dec_tlu_ctl.scala 2346:67] - wire _T_2191 = perfcnt_halted_d1 & _T_2190; // @[dec_tlu_ctl.scala 2346:65] - wire _T_2192 = ~_T_2191; // @[dec_tlu_ctl.scala 2346:45] - wire _T_2195 = ~perfcnt_during_sleep[3]; // @[dec_tlu_ctl.scala 2347:67] - wire _T_2196 = perfcnt_halted_d1 & _T_2195; // @[dec_tlu_ctl.scala 2347:65] - wire _T_2197 = ~_T_2196; // @[dec_tlu_ctl.scala 2347:45] - wire _T_2200 = io_dec_csr_wraddr_r == 12'hb03; // @[dec_tlu_ctl.scala 2353:72] - wire mhpmc3_wr_en0 = io_dec_csr_wen_r_mod & _T_2200; // @[dec_tlu_ctl.scala 2353:43] - wire _T_2201 = ~perfcnt_halted; // @[dec_tlu_ctl.scala 2354:23] - wire _T_2203 = _T_2201 | perfcnt_during_sleep[0]; // @[dec_tlu_ctl.scala 2354:39] - wire _T_2204 = |mhpmc_inc_r_0; // @[dec_tlu_ctl.scala 2354:86] - wire mhpmc3_wr_en1 = _T_2203 & _T_2204; // @[dec_tlu_ctl.scala 2354:66] + wire mhpmc_inc_r_3 = _T_1867 & _T_2147; // @[dec_tlu_ctl.scala 2255:44] + reg mhpmc_inc_r_d1_0; // @[dec_tlu_ctl.scala 2316:53] + reg mhpmc_inc_r_d1_1; // @[dec_tlu_ctl.scala 2317:53] + reg mhpmc_inc_r_d1_2; // @[dec_tlu_ctl.scala 2318:53] + reg mhpmc_inc_r_d1_3; // @[dec_tlu_ctl.scala 2319:53] + reg perfcnt_halted_d1; // @[dec_tlu_ctl.scala 2320:56] + wire perfcnt_halted = _T_85 | io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 2323:67] + wire _T_2159 = ~_T_85; // @[dec_tlu_ctl.scala 2324:37] + wire [3:0] _T_2161 = _T_2159 ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] + wire [3:0] _T_2168 = {mhpme6[9],mhpme5[9],mhpme4[9],mhpme3[9]}; // @[Cat.scala 29:58] + wire [3:0] perfcnt_during_sleep = _T_2161 & _T_2168; // @[dec_tlu_ctl.scala 2324:86] + wire _T_2170 = ~perfcnt_during_sleep[0]; // @[dec_tlu_ctl.scala 2326:67] + wire _T_2171 = perfcnt_halted_d1 & _T_2170; // @[dec_tlu_ctl.scala 2326:65] + wire _T_2172 = ~_T_2171; // @[dec_tlu_ctl.scala 2326:45] + wire _T_2175 = ~perfcnt_during_sleep[1]; // @[dec_tlu_ctl.scala 2327:67] + wire _T_2176 = perfcnt_halted_d1 & _T_2175; // @[dec_tlu_ctl.scala 2327:65] + wire _T_2177 = ~_T_2176; // @[dec_tlu_ctl.scala 2327:45] + wire _T_2180 = ~perfcnt_during_sleep[2]; // @[dec_tlu_ctl.scala 2328:67] + wire _T_2181 = perfcnt_halted_d1 & _T_2180; // @[dec_tlu_ctl.scala 2328:65] + wire _T_2182 = ~_T_2181; // @[dec_tlu_ctl.scala 2328:45] + wire _T_2185 = ~perfcnt_during_sleep[3]; // @[dec_tlu_ctl.scala 2329:67] + wire _T_2186 = perfcnt_halted_d1 & _T_2185; // @[dec_tlu_ctl.scala 2329:65] + wire _T_2187 = ~_T_2186; // @[dec_tlu_ctl.scala 2329:45] + wire _T_2190 = io_dec_csr_wraddr_r == 12'hb03; // @[dec_tlu_ctl.scala 2335:72] + wire mhpmc3_wr_en0 = io_dec_csr_wen_r_mod & _T_2190; // @[dec_tlu_ctl.scala 2335:43] + wire _T_2191 = ~perfcnt_halted; // @[dec_tlu_ctl.scala 2336:23] + wire _T_2193 = _T_2191 | perfcnt_during_sleep[0]; // @[dec_tlu_ctl.scala 2336:39] + wire _T_2194 = |mhpmc_inc_r_0; // @[dec_tlu_ctl.scala 2336:86] + wire mhpmc3_wr_en1 = _T_2193 & _T_2194; // @[dec_tlu_ctl.scala 2336:66] reg [31:0] mhpmc3h; // @[lib.scala 374:16] reg [31:0] mhpmc3; // @[lib.scala 374:16] - wire [63:0] _T_2207 = {mhpmc3h,mhpmc3}; // @[Cat.scala 29:58] - wire [63:0] _T_2208 = {63'h0,mhpmc_inc_r_0}; // @[Cat.scala 29:58] - wire [63:0] mhpmc3_incr = _T_2207 + _T_2208; // @[dec_tlu_ctl.scala 2358:49] - wire _T_2216 = io_dec_csr_wraddr_r == 12'hb83; // @[dec_tlu_ctl.scala 2363:73] - wire mhpmc3h_wr_en0 = io_dec_csr_wen_r_mod & _T_2216; // @[dec_tlu_ctl.scala 2363:44] - wire _T_2222 = io_dec_csr_wraddr_r == 12'hb04; // @[dec_tlu_ctl.scala 2372:72] - wire mhpmc4_wr_en0 = io_dec_csr_wen_r_mod & _T_2222; // @[dec_tlu_ctl.scala 2372:43] - wire _T_2225 = _T_2201 | perfcnt_during_sleep[1]; // @[dec_tlu_ctl.scala 2373:39] - wire _T_2226 = |mhpmc_inc_r_1; // @[dec_tlu_ctl.scala 2373:86] - wire mhpmc4_wr_en1 = _T_2225 & _T_2226; // @[dec_tlu_ctl.scala 2373:66] + wire [63:0] _T_2197 = {mhpmc3h,mhpmc3}; // @[Cat.scala 29:58] + wire [63:0] _T_2198 = {63'h0,mhpmc_inc_r_0}; // @[Cat.scala 29:58] + wire [63:0] mhpmc3_incr = _T_2197 + _T_2198; // @[dec_tlu_ctl.scala 2340:49] + wire _T_2206 = io_dec_csr_wraddr_r == 12'hb83; // @[dec_tlu_ctl.scala 2345:73] + wire mhpmc3h_wr_en0 = io_dec_csr_wen_r_mod & _T_2206; // @[dec_tlu_ctl.scala 2345:44] + wire _T_2212 = io_dec_csr_wraddr_r == 12'hb04; // @[dec_tlu_ctl.scala 2354:72] + wire mhpmc4_wr_en0 = io_dec_csr_wen_r_mod & _T_2212; // @[dec_tlu_ctl.scala 2354:43] + wire _T_2215 = _T_2191 | perfcnt_during_sleep[1]; // @[dec_tlu_ctl.scala 2355:39] + wire _T_2216 = |mhpmc_inc_r_1; // @[dec_tlu_ctl.scala 2355:86] + wire mhpmc4_wr_en1 = _T_2215 & _T_2216; // @[dec_tlu_ctl.scala 2355:66] reg [31:0] mhpmc4h; // @[lib.scala 374:16] reg [31:0] mhpmc4; // @[lib.scala 374:16] - wire [63:0] _T_2229 = {mhpmc4h,mhpmc4}; // @[Cat.scala 29:58] - wire [63:0] _T_2230 = {63'h0,mhpmc_inc_r_1}; // @[Cat.scala 29:58] - wire [63:0] mhpmc4_incr = _T_2229 + _T_2230; // @[dec_tlu_ctl.scala 2378:49] - wire _T_2239 = io_dec_csr_wraddr_r == 12'hb84; // @[dec_tlu_ctl.scala 2382:73] - wire mhpmc4h_wr_en0 = io_dec_csr_wen_r_mod & _T_2239; // @[dec_tlu_ctl.scala 2382:44] - wire _T_2245 = io_dec_csr_wraddr_r == 12'hb05; // @[dec_tlu_ctl.scala 2391:72] - wire mhpmc5_wr_en0 = io_dec_csr_wen_r_mod & _T_2245; // @[dec_tlu_ctl.scala 2391:43] - wire _T_2248 = _T_2201 | perfcnt_during_sleep[2]; // @[dec_tlu_ctl.scala 2392:39] - wire _T_2249 = |mhpmc_inc_r_2; // @[dec_tlu_ctl.scala 2392:86] - wire mhpmc5_wr_en1 = _T_2248 & _T_2249; // @[dec_tlu_ctl.scala 2392:66] + wire [63:0] _T_2219 = {mhpmc4h,mhpmc4}; // @[Cat.scala 29:58] + wire [63:0] _T_2220 = {63'h0,mhpmc_inc_r_1}; // @[Cat.scala 29:58] + wire [63:0] mhpmc4_incr = _T_2219 + _T_2220; // @[dec_tlu_ctl.scala 2360:49] + wire _T_2229 = io_dec_csr_wraddr_r == 12'hb84; // @[dec_tlu_ctl.scala 2364:73] + wire mhpmc4h_wr_en0 = io_dec_csr_wen_r_mod & _T_2229; // @[dec_tlu_ctl.scala 2364:44] + wire _T_2235 = io_dec_csr_wraddr_r == 12'hb05; // @[dec_tlu_ctl.scala 2373:72] + wire mhpmc5_wr_en0 = io_dec_csr_wen_r_mod & _T_2235; // @[dec_tlu_ctl.scala 2373:43] + wire _T_2238 = _T_2191 | perfcnt_during_sleep[2]; // @[dec_tlu_ctl.scala 2374:39] + wire _T_2239 = |mhpmc_inc_r_2; // @[dec_tlu_ctl.scala 2374:86] + wire mhpmc5_wr_en1 = _T_2238 & _T_2239; // @[dec_tlu_ctl.scala 2374:66] reg [31:0] mhpmc5h; // @[lib.scala 374:16] reg [31:0] mhpmc5; // @[lib.scala 374:16] - wire [63:0] _T_2252 = {mhpmc5h,mhpmc5}; // @[Cat.scala 29:58] - wire [63:0] _T_2253 = {63'h0,mhpmc_inc_r_2}; // @[Cat.scala 29:58] - wire [63:0] mhpmc5_incr = _T_2252 + _T_2253; // @[dec_tlu_ctl.scala 2395:49] - wire _T_2261 = io_dec_csr_wraddr_r == 12'hb85; // @[dec_tlu_ctl.scala 2400:73] - wire mhpmc5h_wr_en0 = io_dec_csr_wen_r_mod & _T_2261; // @[dec_tlu_ctl.scala 2400:44] - wire _T_2267 = io_dec_csr_wraddr_r == 12'hb06; // @[dec_tlu_ctl.scala 2409:72] - wire mhpmc6_wr_en0 = io_dec_csr_wen_r_mod & _T_2267; // @[dec_tlu_ctl.scala 2409:43] - wire _T_2270 = _T_2201 | perfcnt_during_sleep[3]; // @[dec_tlu_ctl.scala 2410:39] - wire _T_2271 = |mhpmc_inc_r_3; // @[dec_tlu_ctl.scala 2410:86] - wire mhpmc6_wr_en1 = _T_2270 & _T_2271; // @[dec_tlu_ctl.scala 2410:66] + wire [63:0] _T_2242 = {mhpmc5h,mhpmc5}; // @[Cat.scala 29:58] + wire [63:0] _T_2243 = {63'h0,mhpmc_inc_r_2}; // @[Cat.scala 29:58] + wire [63:0] mhpmc5_incr = _T_2242 + _T_2243; // @[dec_tlu_ctl.scala 2377:49] + wire _T_2251 = io_dec_csr_wraddr_r == 12'hb85; // @[dec_tlu_ctl.scala 2382:73] + wire mhpmc5h_wr_en0 = io_dec_csr_wen_r_mod & _T_2251; // @[dec_tlu_ctl.scala 2382:44] + wire _T_2257 = io_dec_csr_wraddr_r == 12'hb06; // @[dec_tlu_ctl.scala 2391:72] + wire mhpmc6_wr_en0 = io_dec_csr_wen_r_mod & _T_2257; // @[dec_tlu_ctl.scala 2391:43] + wire _T_2260 = _T_2191 | perfcnt_during_sleep[3]; // @[dec_tlu_ctl.scala 2392:39] + wire _T_2261 = |mhpmc_inc_r_3; // @[dec_tlu_ctl.scala 2392:86] + wire mhpmc6_wr_en1 = _T_2260 & _T_2261; // @[dec_tlu_ctl.scala 2392:66] reg [31:0] mhpmc6h; // @[lib.scala 374:16] reg [31:0] mhpmc6; // @[lib.scala 374:16] - wire [63:0] _T_2274 = {mhpmc6h,mhpmc6}; // @[Cat.scala 29:58] - wire [63:0] _T_2275 = {63'h0,mhpmc_inc_r_3}; // @[Cat.scala 29:58] - wire [63:0] mhpmc6_incr = _T_2274 + _T_2275; // @[dec_tlu_ctl.scala 2413:49] - wire _T_2283 = io_dec_csr_wraddr_r == 12'hb86; // @[dec_tlu_ctl.scala 2418:73] - wire mhpmc6h_wr_en0 = io_dec_csr_wen_r_mod & _T_2283; // @[dec_tlu_ctl.scala 2418:44] - wire _T_2289 = io_dec_csr_wrdata_r[9:0] > 10'h204; // @[dec_tlu_ctl.scala 2429:56] - wire _T_2291 = |io_dec_csr_wrdata_r[31:10]; // @[dec_tlu_ctl.scala 2429:102] - wire _T_2292 = _T_2289 | _T_2291; // @[dec_tlu_ctl.scala 2429:71] - wire _T_2295 = io_dec_csr_wraddr_r == 12'h323; // @[dec_tlu_ctl.scala 2431:70] - wire wr_mhpme3_r = io_dec_csr_wen_r_mod & _T_2295; // @[dec_tlu_ctl.scala 2431:41] - wire _T_2299 = io_dec_csr_wraddr_r == 12'h324; // @[dec_tlu_ctl.scala 2438:70] - wire wr_mhpme4_r = io_dec_csr_wen_r_mod & _T_2299; // @[dec_tlu_ctl.scala 2438:41] - wire _T_2303 = io_dec_csr_wraddr_r == 12'h325; // @[dec_tlu_ctl.scala 2445:70] - wire wr_mhpme5_r = io_dec_csr_wen_r_mod & _T_2303; // @[dec_tlu_ctl.scala 2445:41] - wire _T_2307 = io_dec_csr_wraddr_r == 12'h326; // @[dec_tlu_ctl.scala 2452:70] - wire wr_mhpme6_r = io_dec_csr_wen_r_mod & _T_2307; // @[dec_tlu_ctl.scala 2452:41] - wire _T_2311 = io_dec_csr_wraddr_r == 12'h320; // @[dec_tlu_ctl.scala 2469:77] - wire wr_mcountinhibit_r = io_dec_csr_wen_r_mod & _T_2311; // @[dec_tlu_ctl.scala 2469:48] - wire _T_2323 = io_i0_valid_wb | io_exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 2484:51] - wire _T_2324 = _T_2323 | io_interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 2484:78] - wire _T_2325 = _T_2324 | io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 2484:104] - wire _T_2326 = _T_2325 | io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 2484:130] - wire _T_2327 = _T_2326 | io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 2485:32] - reg _T_2330; // @[dec_tlu_ctl.scala 2487:62] - wire _T_2331 = io_i0_exception_valid_r_d1 | io_lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 2488:91] - wire _T_2332 = ~io_trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 2488:137] - wire _T_2333 = io_trigger_hit_r_d1 & _T_2332; // @[dec_tlu_ctl.scala 2488:135] - reg _T_2335; // @[dec_tlu_ctl.scala 2488:62] - reg [4:0] _T_2336; // @[dec_tlu_ctl.scala 2489:62] - reg _T_2337; // @[dec_tlu_ctl.scala 2490:62] - wire [31:0] _T_2343 = {io_core_id,4'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2352 = {21'h3,3'h0,io_mstatus[1],3'h0,io_mstatus[0],3'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2357 = {io_mtvec[30:1],1'h0,io_mtvec[0]}; // @[Cat.scala 29:58] - wire [31:0] _T_2370 = {1'h0,io_mip[5:3],16'h0,io_mip[2],3'h0,io_mip[1],3'h0,io_mip[0],3'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2383 = {1'h0,mie[5:3],16'h0,mie[2],3'h0,mie[1],3'h0,mie[0],3'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2395 = {io_mepc,1'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2400 = {28'h0,mscause}; // @[Cat.scala 29:58] - wire [31:0] _T_2408 = {meivt,10'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2411 = {meivt,meihap,2'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2414 = {28'h0,meicurpl}; // @[Cat.scala 29:58] - wire [31:0] _T_2417 = {28'h0,meicidpl}; // @[Cat.scala 29:58] - wire [31:0] _T_2420 = {28'h0,meipt}; // @[Cat.scala 29:58] - wire [31:0] _T_2423 = {23'h0,mcgc}; // @[Cat.scala 29:58] - wire [31:0] _T_2426 = {13'h0,_T_350,4'h0,mfdc_int[11:7],_T_353,mfdc_int[5:0]}; // @[Cat.scala 29:58] - wire [31:0] _T_2430 = {16'h4000,io_dcsr[15:2],2'h3}; // @[Cat.scala 29:58] - wire [31:0] _T_2432 = {io_dpc,1'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2448 = {7'h0,dicawics[16],2'h0,dicawics[15:14],3'h0,dicawics[13:0],3'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2451 = {30'h0,mtsel}; // @[Cat.scala 29:58] - wire [31:0] _T_2480 = {26'h0,mfdht}; // @[Cat.scala 29:58] - wire [31:0] _T_2483 = {30'h0,mfdhs}; // @[Cat.scala 29:58] - wire [31:0] _T_2486 = {22'h0,mhpme3}; // @[Cat.scala 29:58] - wire [31:0] _T_2489 = {22'h0,mhpme4}; // @[Cat.scala 29:58] - wire [31:0] _T_2492 = {22'h0,mhpme5}; // @[Cat.scala 29:58] - wire [31:0] _T_2495 = {22'h0,mhpme6}; // @[Cat.scala 29:58] - wire [31:0] _T_2498 = {25'h0,temp_ncount6_2,1'h0,temp_ncount0}; // @[Cat.scala 29:58] - wire [31:0] _T_2501 = {30'h0,mpmc,1'h0}; // @[Cat.scala 29:58] - wire [31:0] _T_2504 = io_csr_pkt_csr_misa ? 32'h40001104 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2505 = io_csr_pkt_csr_mvendorid ? 32'h45 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2506 = io_csr_pkt_csr_marchid ? 32'h10 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2507 = io_csr_pkt_csr_mimpid ? 32'h1 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2508 = io_csr_pkt_csr_mhartid ? _T_2343 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2509 = io_csr_pkt_csr_mstatus ? _T_2352 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2510 = io_csr_pkt_csr_mtvec ? _T_2357 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2511 = io_csr_pkt_csr_mip ? _T_2370 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2512 = io_csr_pkt_csr_mie ? _T_2383 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2513 = io_csr_pkt_csr_mcyclel ? mcyclel : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2514 = io_csr_pkt_csr_mcycleh ? mcycleh_inc : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2515 = io_csr_pkt_csr_minstretl ? minstretl : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2516 = io_csr_pkt_csr_minstreth ? minstreth_inc : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2517 = io_csr_pkt_csr_mscratch ? mscratch : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2518 = io_csr_pkt_csr_mepc ? _T_2395 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2519 = io_csr_pkt_csr_mcause ? mcause : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2520 = io_csr_pkt_csr_mscause ? _T_2400 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2521 = io_csr_pkt_csr_mtval ? mtval : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2522 = io_csr_pkt_csr_mrac ? mrac : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2523 = io_csr_pkt_csr_mdseac ? mdseac : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2524 = io_csr_pkt_csr_meivt ? _T_2408 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2525 = io_csr_pkt_csr_meihap ? _T_2411 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2526 = io_csr_pkt_csr_meicurpl ? _T_2414 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2527 = io_csr_pkt_csr_meicidpl ? _T_2417 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2528 = io_csr_pkt_csr_meipt ? _T_2420 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2529 = io_csr_pkt_csr_mcgc ? _T_2423 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2530 = io_csr_pkt_csr_mfdc ? _T_2426 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2531 = io_csr_pkt_csr_dcsr ? _T_2430 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2532 = io_csr_pkt_csr_dpc ? _T_2432 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2533 = io_csr_pkt_csr_dicad0 ? dicad0[31:0] : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2534 = io_csr_pkt_csr_dicad0h ? dicad0h : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2535 = io_csr_pkt_csr_dicad1 ? dicad1 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2536 = io_csr_pkt_csr_dicawics ? _T_2448 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2537 = io_csr_pkt_csr_mtsel ? _T_2451 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2538 = io_csr_pkt_csr_mtdata1 ? mtdata1_tsel_out : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2539 = io_csr_pkt_csr_mtdata2 ? mtdata2_tsel_out : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2540 = io_csr_pkt_csr_micect ? micect : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2541 = io_csr_pkt_csr_miccmect ? miccmect : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2542 = io_csr_pkt_csr_mdccmect ? mdccmect : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2543 = io_csr_pkt_csr_mhpmc3 ? mhpmc3 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2544 = io_csr_pkt_csr_mhpmc4 ? mhpmc4 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2545 = io_csr_pkt_csr_mhpmc5 ? mhpmc5 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2546 = io_csr_pkt_csr_mhpmc6 ? mhpmc6 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2547 = io_csr_pkt_csr_mhpmc3h ? mhpmc3h : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2548 = io_csr_pkt_csr_mhpmc4h ? mhpmc4h : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2549 = io_csr_pkt_csr_mhpmc5h ? mhpmc5h : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2550 = io_csr_pkt_csr_mhpmc6h ? mhpmc6h : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2551 = io_csr_pkt_csr_mfdht ? _T_2480 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2552 = io_csr_pkt_csr_mfdhs ? _T_2483 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2553 = io_csr_pkt_csr_mhpme3 ? _T_2486 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2554 = io_csr_pkt_csr_mhpme4 ? _T_2489 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2555 = io_csr_pkt_csr_mhpme5 ? _T_2492 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2556 = io_csr_pkt_csr_mhpme6 ? _T_2495 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2557 = io_csr_pkt_csr_mcountinhibit ? _T_2498 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2558 = io_csr_pkt_csr_mpmc ? _T_2501 : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2559 = io_dec_timer_read_d ? io_dec_timer_rddata_d : 32'h0; // @[Mux.scala 27:72] - wire [31:0] _T_2560 = _T_2504 | _T_2505; // @[Mux.scala 27:72] + wire [63:0] _T_2264 = {mhpmc6h,mhpmc6}; // @[Cat.scala 29:58] + wire [63:0] _T_2265 = {63'h0,mhpmc_inc_r_3}; // @[Cat.scala 29:58] + wire [63:0] mhpmc6_incr = _T_2264 + _T_2265; // @[dec_tlu_ctl.scala 2395:49] + wire _T_2273 = io_dec_csr_wraddr_r == 12'hb86; // @[dec_tlu_ctl.scala 2400:73] + wire mhpmc6h_wr_en0 = io_dec_csr_wen_r_mod & _T_2273; // @[dec_tlu_ctl.scala 2400:44] + wire _T_2279 = io_dec_csr_wrdata_r[9:0] > 10'h204; // @[dec_tlu_ctl.scala 2411:56] + wire _T_2281 = |io_dec_csr_wrdata_r[31:10]; // @[dec_tlu_ctl.scala 2411:102] + wire _T_2282 = _T_2279 | _T_2281; // @[dec_tlu_ctl.scala 2411:71] + wire _T_2285 = io_dec_csr_wraddr_r == 12'h323; // @[dec_tlu_ctl.scala 2413:70] + wire wr_mhpme3_r = io_dec_csr_wen_r_mod & _T_2285; // @[dec_tlu_ctl.scala 2413:41] + wire _T_2289 = io_dec_csr_wraddr_r == 12'h324; // @[dec_tlu_ctl.scala 2420:70] + wire wr_mhpme4_r = io_dec_csr_wen_r_mod & _T_2289; // @[dec_tlu_ctl.scala 2420:41] + wire _T_2293 = io_dec_csr_wraddr_r == 12'h325; // @[dec_tlu_ctl.scala 2427:70] + wire wr_mhpme5_r = io_dec_csr_wen_r_mod & _T_2293; // @[dec_tlu_ctl.scala 2427:41] + wire _T_2297 = io_dec_csr_wraddr_r == 12'h326; // @[dec_tlu_ctl.scala 2434:70] + wire wr_mhpme6_r = io_dec_csr_wen_r_mod & _T_2297; // @[dec_tlu_ctl.scala 2434:41] + wire _T_2301 = io_dec_csr_wraddr_r == 12'h320; // @[dec_tlu_ctl.scala 2451:77] + wire wr_mcountinhibit_r = io_dec_csr_wen_r_mod & _T_2301; // @[dec_tlu_ctl.scala 2451:48] + wire _T_2313 = io_i0_valid_wb | io_exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 2466:51] + wire _T_2314 = _T_2313 | io_interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 2466:78] + wire _T_2315 = _T_2314 | io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 2466:104] + wire _T_2316 = _T_2315 | io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 2466:130] + wire _T_2317 = _T_2316 | io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 2467:32] + reg _T_2320; // @[dec_tlu_ctl.scala 2469:62] + wire _T_2321 = io_i0_exception_valid_r_d1 | io_lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 2470:91] + wire _T_2322 = ~io_trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 2470:137] + wire _T_2323 = io_trigger_hit_r_d1 & _T_2322; // @[dec_tlu_ctl.scala 2470:135] + reg _T_2325; // @[dec_tlu_ctl.scala 2470:62] + reg [4:0] _T_2326; // @[dec_tlu_ctl.scala 2471:62] + reg _T_2327; // @[dec_tlu_ctl.scala 2472:62] + wire [31:0] _T_2333 = {io_core_id,4'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2342 = {21'h3,3'h0,io_mstatus[1],3'h0,io_mstatus[0],3'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2347 = {io_mtvec[30:1],1'h0,io_mtvec[0]}; // @[Cat.scala 29:58] + wire [31:0] _T_2360 = {1'h0,io_mip[5:3],16'h0,io_mip[2],3'h0,io_mip[1],3'h0,io_mip[0],3'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2373 = {1'h0,mie[5:3],16'h0,mie[2],3'h0,mie[1],3'h0,mie[0],3'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2385 = {io_mepc,1'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2390 = {28'h0,mscause}; // @[Cat.scala 29:58] + wire [31:0] _T_2398 = {meivt,10'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2401 = {meivt,meihap,2'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2404 = {28'h0,meicurpl}; // @[Cat.scala 29:58] + wire [31:0] _T_2407 = {28'h0,meicidpl}; // @[Cat.scala 29:58] + wire [31:0] _T_2410 = {28'h0,meipt}; // @[Cat.scala 29:58] + wire [31:0] _T_2413 = {23'h0,mcgc}; // @[Cat.scala 29:58] + wire [31:0] _T_2416 = {13'h0,_T_345,4'h0,mfdc_int[11:0]}; // @[Cat.scala 29:58] + wire [31:0] _T_2420 = {16'h4000,io_dcsr[15:2],2'h3}; // @[Cat.scala 29:58] + wire [31:0] _T_2422 = {io_dpc,1'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2438 = {7'h0,dicawics[16],2'h0,dicawics[15:14],3'h0,dicawics[13:0],3'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2441 = {30'h0,mtsel}; // @[Cat.scala 29:58] + wire [31:0] _T_2470 = {26'h0,mfdht}; // @[Cat.scala 29:58] + wire [31:0] _T_2473 = {30'h0,mfdhs}; // @[Cat.scala 29:58] + wire [31:0] _T_2476 = {22'h0,mhpme3}; // @[Cat.scala 29:58] + wire [31:0] _T_2479 = {22'h0,mhpme4}; // @[Cat.scala 29:58] + wire [31:0] _T_2482 = {22'h0,mhpme5}; // @[Cat.scala 29:58] + wire [31:0] _T_2485 = {22'h0,mhpme6}; // @[Cat.scala 29:58] + wire [31:0] _T_2488 = {25'h0,temp_ncount6_2,1'h0,temp_ncount0}; // @[Cat.scala 29:58] + wire [31:0] _T_2491 = {30'h0,mpmc,1'h0}; // @[Cat.scala 29:58] + wire [31:0] _T_2494 = io_csr_pkt_csr_misa ? 32'h40001104 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2495 = io_csr_pkt_csr_mvendorid ? 32'h45 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2496 = io_csr_pkt_csr_marchid ? 32'h10 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2497 = io_csr_pkt_csr_mimpid ? 32'h2 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2498 = io_csr_pkt_csr_mhartid ? _T_2333 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2499 = io_csr_pkt_csr_mstatus ? _T_2342 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2500 = io_csr_pkt_csr_mtvec ? _T_2347 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2501 = io_csr_pkt_csr_mip ? _T_2360 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2502 = io_csr_pkt_csr_mie ? _T_2373 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2503 = io_csr_pkt_csr_mcyclel ? mcyclel : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2504 = io_csr_pkt_csr_mcycleh ? mcycleh_inc : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2505 = io_csr_pkt_csr_minstretl ? minstretl : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2506 = io_csr_pkt_csr_minstreth ? minstreth_inc : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2507 = io_csr_pkt_csr_mscratch ? mscratch : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2508 = io_csr_pkt_csr_mepc ? _T_2385 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2509 = io_csr_pkt_csr_mcause ? mcause : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2510 = io_csr_pkt_csr_mscause ? _T_2390 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2511 = io_csr_pkt_csr_mtval ? mtval : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2512 = io_csr_pkt_csr_mrac ? mrac : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2513 = io_csr_pkt_csr_mdseac ? mdseac : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2514 = io_csr_pkt_csr_meivt ? _T_2398 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2515 = io_csr_pkt_csr_meihap ? _T_2401 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2516 = io_csr_pkt_csr_meicurpl ? _T_2404 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2517 = io_csr_pkt_csr_meicidpl ? _T_2407 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2518 = io_csr_pkt_csr_meipt ? _T_2410 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2519 = io_csr_pkt_csr_mcgc ? _T_2413 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2520 = io_csr_pkt_csr_mfdc ? _T_2416 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2521 = io_csr_pkt_csr_dcsr ? _T_2420 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2522 = io_csr_pkt_csr_dpc ? _T_2422 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2523 = io_csr_pkt_csr_dicad0 ? dicad0[31:0] : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2524 = io_csr_pkt_csr_dicad0h ? dicad0h : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2525 = io_csr_pkt_csr_dicad1 ? dicad1 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2526 = io_csr_pkt_csr_dicawics ? _T_2438 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2527 = io_csr_pkt_csr_mtsel ? _T_2441 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2528 = io_csr_pkt_csr_mtdata1 ? mtdata1_tsel_out : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2529 = io_csr_pkt_csr_mtdata2 ? mtdata2_tsel_out : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2530 = io_csr_pkt_csr_micect ? micect : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2531 = io_csr_pkt_csr_miccmect ? miccmect : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2532 = io_csr_pkt_csr_mdccmect ? mdccmect : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2533 = io_csr_pkt_csr_mhpmc3 ? mhpmc3 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2534 = io_csr_pkt_csr_mhpmc4 ? mhpmc4 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2535 = io_csr_pkt_csr_mhpmc5 ? mhpmc5 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2536 = io_csr_pkt_csr_mhpmc6 ? mhpmc6 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2537 = io_csr_pkt_csr_mhpmc3h ? mhpmc3h : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2538 = io_csr_pkt_csr_mhpmc4h ? mhpmc4h : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2539 = io_csr_pkt_csr_mhpmc5h ? mhpmc5h : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2540 = io_csr_pkt_csr_mhpmc6h ? mhpmc6h : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2541 = io_csr_pkt_csr_mfdht ? _T_2470 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2542 = io_csr_pkt_csr_mfdhs ? _T_2473 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2543 = io_csr_pkt_csr_mhpme3 ? _T_2476 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2544 = io_csr_pkt_csr_mhpme4 ? _T_2479 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2545 = io_csr_pkt_csr_mhpme5 ? _T_2482 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2546 = io_csr_pkt_csr_mhpme6 ? _T_2485 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2547 = io_csr_pkt_csr_mcountinhibit ? _T_2488 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2548 = io_csr_pkt_csr_mpmc ? _T_2491 : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2549 = io_dec_timer_read_d ? io_dec_timer_rddata_d : 32'h0; // @[Mux.scala 27:72] + wire [31:0] _T_2550 = _T_2494 | _T_2495; // @[Mux.scala 27:72] + wire [31:0] _T_2551 = _T_2550 | _T_2496; // @[Mux.scala 27:72] + wire [31:0] _T_2552 = _T_2551 | _T_2497; // @[Mux.scala 27:72] + wire [31:0] _T_2553 = _T_2552 | _T_2498; // @[Mux.scala 27:72] + wire [31:0] _T_2554 = _T_2553 | _T_2499; // @[Mux.scala 27:72] + wire [31:0] _T_2555 = _T_2554 | _T_2500; // @[Mux.scala 27:72] + wire [31:0] _T_2556 = _T_2555 | _T_2501; // @[Mux.scala 27:72] + wire [31:0] _T_2557 = _T_2556 | _T_2502; // @[Mux.scala 27:72] + wire [31:0] _T_2558 = _T_2557 | _T_2503; // @[Mux.scala 27:72] + wire [31:0] _T_2559 = _T_2558 | _T_2504; // @[Mux.scala 27:72] + wire [31:0] _T_2560 = _T_2559 | _T_2505; // @[Mux.scala 27:72] wire [31:0] _T_2561 = _T_2560 | _T_2506; // @[Mux.scala 27:72] wire [31:0] _T_2562 = _T_2561 | _T_2507; // @[Mux.scala 27:72] wire [31:0] _T_2563 = _T_2562 | _T_2508; // @[Mux.scala 27:72] @@ -52387,16 +52386,6 @@ module csr_tlu( wire [31:0] _T_2601 = _T_2600 | _T_2546; // @[Mux.scala 27:72] wire [31:0] _T_2602 = _T_2601 | _T_2547; // @[Mux.scala 27:72] wire [31:0] _T_2603 = _T_2602 | _T_2548; // @[Mux.scala 27:72] - wire [31:0] _T_2604 = _T_2603 | _T_2549; // @[Mux.scala 27:72] - wire [31:0] _T_2605 = _T_2604 | _T_2550; // @[Mux.scala 27:72] - wire [31:0] _T_2606 = _T_2605 | _T_2551; // @[Mux.scala 27:72] - wire [31:0] _T_2607 = _T_2606 | _T_2552; // @[Mux.scala 27:72] - wire [31:0] _T_2608 = _T_2607 | _T_2553; // @[Mux.scala 27:72] - wire [31:0] _T_2609 = _T_2608 | _T_2554; // @[Mux.scala 27:72] - wire [31:0] _T_2610 = _T_2609 | _T_2555; // @[Mux.scala 27:72] - wire [31:0] _T_2611 = _T_2610 | _T_2556; // @[Mux.scala 27:72] - wire [31:0] _T_2612 = _T_2611 | _T_2557; // @[Mux.scala 27:72] - wire [31:0] _T_2613 = _T_2612 | _T_2558; // @[Mux.scala 27:72] rvclkhdr rvclkhdr ( // @[lib.scala 368:23] .io_l1clk(rvclkhdr_io_l1clk), .io_clk(rvclkhdr_io_clk), @@ -52607,84 +52596,84 @@ module csr_tlu( .io_en(rvclkhdr_34_io_en), .io_scan_mode(rvclkhdr_34_io_scan_mode) ); - assign io_dec_tlu_ic_diag_pkt_icache_wrdata = {_T_763,dicad0[31:0]}; // @[dec_tlu_ctl.scala 2154:56] - assign io_dec_tlu_ic_diag_pkt_icache_dicawics = dicawics; // @[dec_tlu_ctl.scala 2157:41] - assign io_dec_tlu_ic_diag_pkt_icache_rd_valid = icache_rd_valid_f; // @[dec_tlu_ctl.scala 2165:41] - assign io_dec_tlu_ic_diag_pkt_icache_wr_valid = icache_wr_valid_f; // @[dec_tlu_ctl.scala 2166:41] - assign io_trigger_pkt_any_0_select = io_mtdata1_t_0[7]; // @[dec_tlu_ctl.scala 2230:40] - assign io_trigger_pkt_any_0_match_pkt = io_mtdata1_t_0[4]; // @[dec_tlu_ctl.scala 2231:43] - assign io_trigger_pkt_any_0_store = io_mtdata1_t_0[1]; // @[dec_tlu_ctl.scala 2232:40] - assign io_trigger_pkt_any_0_load = io_mtdata1_t_0[0]; // @[dec_tlu_ctl.scala 2233:40] - assign io_trigger_pkt_any_0_execute = io_mtdata1_t_0[2]; // @[dec_tlu_ctl.scala 2234:40] - assign io_trigger_pkt_any_0_m = io_mtdata1_t_0[3]; // @[dec_tlu_ctl.scala 2235:40] - assign io_trigger_pkt_any_0_tdata2 = mtdata2_t_0; // @[dec_tlu_ctl.scala 2248:51] - assign io_trigger_pkt_any_1_select = io_mtdata1_t_1[7]; // @[dec_tlu_ctl.scala 2230:40] - assign io_trigger_pkt_any_1_match_pkt = io_mtdata1_t_1[4]; // @[dec_tlu_ctl.scala 2231:43] - assign io_trigger_pkt_any_1_store = io_mtdata1_t_1[1]; // @[dec_tlu_ctl.scala 2232:40] - assign io_trigger_pkt_any_1_load = io_mtdata1_t_1[0]; // @[dec_tlu_ctl.scala 2233:40] - assign io_trigger_pkt_any_1_execute = io_mtdata1_t_1[2]; // @[dec_tlu_ctl.scala 2234:40] - assign io_trigger_pkt_any_1_m = io_mtdata1_t_1[3]; // @[dec_tlu_ctl.scala 2235:40] - assign io_trigger_pkt_any_1_tdata2 = mtdata2_t_1; // @[dec_tlu_ctl.scala 2248:51] - assign io_trigger_pkt_any_2_select = io_mtdata1_t_2[7]; // @[dec_tlu_ctl.scala 2230:40] - assign io_trigger_pkt_any_2_match_pkt = io_mtdata1_t_2[4]; // @[dec_tlu_ctl.scala 2231:43] - assign io_trigger_pkt_any_2_store = io_mtdata1_t_2[1]; // @[dec_tlu_ctl.scala 2232:40] - assign io_trigger_pkt_any_2_load = io_mtdata1_t_2[0]; // @[dec_tlu_ctl.scala 2233:40] - assign io_trigger_pkt_any_2_execute = io_mtdata1_t_2[2]; // @[dec_tlu_ctl.scala 2234:40] - assign io_trigger_pkt_any_2_m = io_mtdata1_t_2[3]; // @[dec_tlu_ctl.scala 2235:40] - assign io_trigger_pkt_any_2_tdata2 = mtdata2_t_2; // @[dec_tlu_ctl.scala 2248:51] - assign io_trigger_pkt_any_3_select = io_mtdata1_t_3[7]; // @[dec_tlu_ctl.scala 2230:40] - assign io_trigger_pkt_any_3_match_pkt = io_mtdata1_t_3[4]; // @[dec_tlu_ctl.scala 2231:43] - assign io_trigger_pkt_any_3_store = io_mtdata1_t_3[1]; // @[dec_tlu_ctl.scala 2232:40] - assign io_trigger_pkt_any_3_load = io_mtdata1_t_3[0]; // @[dec_tlu_ctl.scala 2233:40] - assign io_trigger_pkt_any_3_execute = io_mtdata1_t_3[2]; // @[dec_tlu_ctl.scala 2234:40] - assign io_trigger_pkt_any_3_m = io_mtdata1_t_3[3]; // @[dec_tlu_ctl.scala 2235:40] - assign io_trigger_pkt_any_3_tdata2 = mtdata2_t_3; // @[dec_tlu_ctl.scala 2248:51] - assign io_dec_tlu_int_valid_wb1 = _T_2337; // @[dec_tlu_ctl.scala 2490:30] - assign io_dec_tlu_i0_exc_valid_wb1 = _T_2335; // @[dec_tlu_ctl.scala 2488:30] - assign io_dec_tlu_i0_valid_wb1 = _T_2330; // @[dec_tlu_ctl.scala 2487:30] - assign io_dec_tlu_mtval_wb1 = mtval; // @[dec_tlu_ctl.scala 2492:24] - assign io_dec_tlu_exc_cause_wb1 = _T_2336; // @[dec_tlu_ctl.scala 2489:30] - assign io_dec_tlu_perfcnt0 = mhpmc_inc_r_d1_0 & _T_2182; // @[dec_tlu_ctl.scala 2344:22] - assign io_dec_tlu_perfcnt1 = mhpmc_inc_r_d1_1 & _T_2187; // @[dec_tlu_ctl.scala 2345:22] - assign io_dec_tlu_perfcnt2 = mhpmc_inc_r_d1_2 & _T_2192; // @[dec_tlu_ctl.scala 2346:22] - assign io_dec_tlu_perfcnt3 = mhpmc_inc_r_d1_3 & _T_2197; // @[dec_tlu_ctl.scala 2347:22] - assign io_dec_tlu_misc_clk_override = mcgc[8]; // @[dec_tlu_ctl.scala 1716:31] - assign io_dec_tlu_dec_clk_override = mcgc[7]; // @[dec_tlu_ctl.scala 1717:31] - assign io_dec_tlu_lsu_clk_override = mcgc[4]; // @[dec_tlu_ctl.scala 1719:31] - assign io_dec_tlu_pic_clk_override = mcgc[2]; // @[dec_tlu_ctl.scala 1721:31] - assign io_dec_tlu_dccm_clk_override = mcgc[1]; // @[dec_tlu_ctl.scala 1722:31] - assign io_dec_tlu_icm_clk_override = mcgc[0]; // @[dec_tlu_ctl.scala 1723:31] - assign io_dec_csr_rddata_d = _T_2613 | _T_2559; // @[dec_tlu_ctl.scala 2497:21] - assign io_dec_tlu_pipelining_disable = mfdc[0]; // @[dec_tlu_ctl.scala 1766:39] - assign io_dec_tlu_wr_pause_r = _T_370 & _T_371; // @[dec_tlu_ctl.scala 1775:24] - assign io_dec_tlu_meipt = meipt; // @[dec_tlu_ctl.scala 2004:19] - assign io_dec_tlu_meicurpl = meicurpl; // @[dec_tlu_ctl.scala 1968:22] - assign io_dec_tlu_meihap = {meivt,meihap}; // @[dec_tlu_ctl.scala 1954:20] - assign io_dec_tlu_mrac_ff = mrac; // @[dec_tlu_ctl.scala 1805:21] - assign io_dec_tlu_wb_coalescing_disable = mfdc[2]; // @[dec_tlu_ctl.scala 1765:39] - assign io_dec_tlu_bpred_disable = mfdc[3]; // @[dec_tlu_ctl.scala 1764:39] - assign io_dec_tlu_sideeffect_posted_disable = mfdc[6]; // @[dec_tlu_ctl.scala 1763:39] - assign io_dec_tlu_core_ecc_disable = mfdc[8]; // @[dec_tlu_ctl.scala 1762:39] - assign io_dec_tlu_external_ldfwd_disable = mfdc[11]; // @[dec_tlu_ctl.scala 1761:39] - assign io_dec_tlu_dma_qos_prty = mfdc[18:16]; // @[dec_tlu_ctl.scala 1760:39] - assign io_dec_csr_wen_r_mod = _T_1 & _T_2; // @[dec_tlu_ctl.scala 1449:23] - assign io_fw_halt_req = _T_502 & _T_503; // @[dec_tlu_ctl.scala 1840:17] - assign io_mstatus = _T_56; // @[dec_tlu_ctl.scala 1465:13] - assign io_mstatus_mie_ns = io_mstatus[0] & _T_54; // @[dec_tlu_ctl.scala 1464:20] - assign io_dcsr = _T_701; // @[dec_tlu_ctl.scala 2051:10] - assign io_mtvec = _T_62; // @[dec_tlu_ctl.scala 1477:11] - assign io_mip = _T_68; // @[dec_tlu_ctl.scala 1492:9] - assign io_mie_ns = wr_mie_r ? _T_78 : mie; // @[dec_tlu_ctl.scala 1506:12] - assign io_npc_r = _T_161 | _T_159; // @[dec_tlu_ctl.scala 1600:11] - assign io_npc_r_d1 = _T_167; // @[dec_tlu_ctl.scala 1606:14] - assign io_mepc = _T_196; // @[dec_tlu_ctl.scala 1625:10] - assign io_mdseac_locked_ns = mdseac_en | _T_489; // @[dec_tlu_ctl.scala 1823:22] - assign io_force_halt = mfdht[0] & _T_609; // @[dec_tlu_ctl.scala 1931:16] - assign io_dpc = _T_726; // @[dec_tlu_ctl.scala 2068:9] - assign io_mtdata1_t_0 = _T_872; // @[dec_tlu_ctl.scala 2225:39] - assign io_mtdata1_t_1 = _T_873; // @[dec_tlu_ctl.scala 2225:39] - assign io_mtdata1_t_2 = _T_874; // @[dec_tlu_ctl.scala 2225:39] - assign io_mtdata1_t_3 = _T_875; // @[dec_tlu_ctl.scala 2225:39] + assign io_dec_tlu_ic_diag_pkt_icache_wrdata = {_T_753,dicad0[31:0]}; // @[dec_tlu_ctl.scala 2136:56] + assign io_dec_tlu_ic_diag_pkt_icache_dicawics = dicawics; // @[dec_tlu_ctl.scala 2139:41] + assign io_dec_tlu_ic_diag_pkt_icache_rd_valid = icache_rd_valid_f; // @[dec_tlu_ctl.scala 2147:41] + assign io_dec_tlu_ic_diag_pkt_icache_wr_valid = icache_wr_valid_f; // @[dec_tlu_ctl.scala 2148:41] + assign io_trigger_pkt_any_0_select = io_mtdata1_t_0[7]; // @[dec_tlu_ctl.scala 2212:40] + assign io_trigger_pkt_any_0_match_pkt = io_mtdata1_t_0[4]; // @[dec_tlu_ctl.scala 2213:43] + assign io_trigger_pkt_any_0_store = io_mtdata1_t_0[1]; // @[dec_tlu_ctl.scala 2214:40] + assign io_trigger_pkt_any_0_load = io_mtdata1_t_0[0]; // @[dec_tlu_ctl.scala 2215:40] + assign io_trigger_pkt_any_0_execute = io_mtdata1_t_0[2]; // @[dec_tlu_ctl.scala 2216:40] + assign io_trigger_pkt_any_0_m = io_mtdata1_t_0[3]; // @[dec_tlu_ctl.scala 2217:40] + assign io_trigger_pkt_any_0_tdata2 = mtdata2_t_0; // @[dec_tlu_ctl.scala 2230:51] + assign io_trigger_pkt_any_1_select = io_mtdata1_t_1[7]; // @[dec_tlu_ctl.scala 2212:40] + assign io_trigger_pkt_any_1_match_pkt = io_mtdata1_t_1[4]; // @[dec_tlu_ctl.scala 2213:43] + assign io_trigger_pkt_any_1_store = io_mtdata1_t_1[1]; // @[dec_tlu_ctl.scala 2214:40] + assign io_trigger_pkt_any_1_load = io_mtdata1_t_1[0]; // @[dec_tlu_ctl.scala 2215:40] + assign io_trigger_pkt_any_1_execute = io_mtdata1_t_1[2]; // @[dec_tlu_ctl.scala 2216:40] + assign io_trigger_pkt_any_1_m = io_mtdata1_t_1[3]; // @[dec_tlu_ctl.scala 2217:40] + assign io_trigger_pkt_any_1_tdata2 = mtdata2_t_1; // @[dec_tlu_ctl.scala 2230:51] + assign io_trigger_pkt_any_2_select = io_mtdata1_t_2[7]; // @[dec_tlu_ctl.scala 2212:40] + assign io_trigger_pkt_any_2_match_pkt = io_mtdata1_t_2[4]; // @[dec_tlu_ctl.scala 2213:43] + assign io_trigger_pkt_any_2_store = io_mtdata1_t_2[1]; // @[dec_tlu_ctl.scala 2214:40] + assign io_trigger_pkt_any_2_load = io_mtdata1_t_2[0]; // @[dec_tlu_ctl.scala 2215:40] + assign io_trigger_pkt_any_2_execute = io_mtdata1_t_2[2]; // @[dec_tlu_ctl.scala 2216:40] + assign io_trigger_pkt_any_2_m = io_mtdata1_t_2[3]; // @[dec_tlu_ctl.scala 2217:40] + assign io_trigger_pkt_any_2_tdata2 = mtdata2_t_2; // @[dec_tlu_ctl.scala 2230:51] + assign io_trigger_pkt_any_3_select = io_mtdata1_t_3[7]; // @[dec_tlu_ctl.scala 2212:40] + assign io_trigger_pkt_any_3_match_pkt = io_mtdata1_t_3[4]; // @[dec_tlu_ctl.scala 2213:43] + assign io_trigger_pkt_any_3_store = io_mtdata1_t_3[1]; // @[dec_tlu_ctl.scala 2214:40] + assign io_trigger_pkt_any_3_load = io_mtdata1_t_3[0]; // @[dec_tlu_ctl.scala 2215:40] + assign io_trigger_pkt_any_3_execute = io_mtdata1_t_3[2]; // @[dec_tlu_ctl.scala 2216:40] + assign io_trigger_pkt_any_3_m = io_mtdata1_t_3[3]; // @[dec_tlu_ctl.scala 2217:40] + assign io_trigger_pkt_any_3_tdata2 = mtdata2_t_3; // @[dec_tlu_ctl.scala 2230:51] + assign io_dec_tlu_int_valid_wb1 = _T_2327; // @[dec_tlu_ctl.scala 2472:30] + assign io_dec_tlu_i0_exc_valid_wb1 = _T_2325; // @[dec_tlu_ctl.scala 2470:30] + assign io_dec_tlu_i0_valid_wb1 = _T_2320; // @[dec_tlu_ctl.scala 2469:30] + assign io_dec_tlu_mtval_wb1 = mtval; // @[dec_tlu_ctl.scala 2474:24] + assign io_dec_tlu_exc_cause_wb1 = _T_2326; // @[dec_tlu_ctl.scala 2471:30] + assign io_dec_tlu_perfcnt0 = mhpmc_inc_r_d1_0 & _T_2172; // @[dec_tlu_ctl.scala 2326:22] + assign io_dec_tlu_perfcnt1 = mhpmc_inc_r_d1_1 & _T_2177; // @[dec_tlu_ctl.scala 2327:22] + assign io_dec_tlu_perfcnt2 = mhpmc_inc_r_d1_2 & _T_2182; // @[dec_tlu_ctl.scala 2328:22] + assign io_dec_tlu_perfcnt3 = mhpmc_inc_r_d1_3 & _T_2187; // @[dec_tlu_ctl.scala 2329:22] + assign io_dec_tlu_misc_clk_override = mcgc[8]; // @[dec_tlu_ctl.scala 1698:31] + assign io_dec_tlu_dec_clk_override = mcgc[7]; // @[dec_tlu_ctl.scala 1699:31] + assign io_dec_tlu_lsu_clk_override = mcgc[4]; // @[dec_tlu_ctl.scala 1701:31] + assign io_dec_tlu_bus_clk_override = mcgc[3]; // @[dec_tlu_ctl.scala 1702:31] + assign io_dec_tlu_pic_clk_override = mcgc[2]; // @[dec_tlu_ctl.scala 1703:31] + assign io_dec_tlu_dccm_clk_override = mcgc[1]; // @[dec_tlu_ctl.scala 1704:31] + assign io_dec_tlu_icm_clk_override = mcgc[0]; // @[dec_tlu_ctl.scala 1705:31] + assign io_dec_csr_rddata_d = _T_2603 | _T_2549; // @[dec_tlu_ctl.scala 2479:21] + assign io_dec_tlu_pipelining_disable = mfdc[0]; // @[dec_tlu_ctl.scala 1748:39] + assign io_dec_tlu_wr_pause_r = _T_360 & _T_361; // @[dec_tlu_ctl.scala 1757:24] + assign io_dec_tlu_meipt = meipt; // @[dec_tlu_ctl.scala 1986:19] + assign io_dec_tlu_meicurpl = meicurpl; // @[dec_tlu_ctl.scala 1950:22] + assign io_dec_tlu_meihap = {meivt,meihap}; // @[dec_tlu_ctl.scala 1936:20] + assign io_dec_tlu_mrac_ff = mrac; // @[dec_tlu_ctl.scala 1787:21] + assign io_dec_tlu_bpred_disable = mfdc[3]; // @[dec_tlu_ctl.scala 1746:39] + assign io_dec_tlu_sideeffect_posted_disable = mfdc[6]; // @[dec_tlu_ctl.scala 1745:39] + assign io_dec_tlu_core_ecc_disable = mfdc[8]; // @[dec_tlu_ctl.scala 1744:39] + assign io_dec_tlu_external_ldfwd_disable = mfdc[11]; // @[dec_tlu_ctl.scala 1743:39] + assign io_dec_tlu_dma_qos_prty = mfdc[18:16]; // @[dec_tlu_ctl.scala 1742:39] + assign io_dec_csr_wen_r_mod = _T_1 & _T_2; // @[dec_tlu_ctl.scala 1431:23] + assign io_fw_halt_req = _T_492 & _T_493; // @[dec_tlu_ctl.scala 1822:17] + assign io_mstatus = _T_56; // @[dec_tlu_ctl.scala 1447:13] + assign io_mstatus_mie_ns = io_mstatus[0] & _T_54; // @[dec_tlu_ctl.scala 1446:20] + assign io_dcsr = _T_691; // @[dec_tlu_ctl.scala 2033:10] + assign io_mtvec = _T_62; // @[dec_tlu_ctl.scala 1459:11] + assign io_mip = _T_68; // @[dec_tlu_ctl.scala 1474:9] + assign io_mie_ns = wr_mie_r ? _T_78 : mie; // @[dec_tlu_ctl.scala 1488:12] + assign io_npc_r = _T_161 | _T_159; // @[dec_tlu_ctl.scala 1582:11] + assign io_npc_r_d1 = _T_167; // @[dec_tlu_ctl.scala 1588:14] + assign io_mepc = _T_196; // @[dec_tlu_ctl.scala 1607:10] + assign io_mdseac_locked_ns = mdseac_en | _T_479; // @[dec_tlu_ctl.scala 1805:22] + assign io_force_halt = mfdht[0] & _T_599; // @[dec_tlu_ctl.scala 1913:16] + assign io_dpc = _T_716; // @[dec_tlu_ctl.scala 2050:9] + assign io_mtdata1_t_0 = _T_862; // @[dec_tlu_ctl.scala 2207:39] + assign io_mtdata1_t_1 = _T_863; // @[dec_tlu_ctl.scala 2207:39] + assign io_mtdata1_t_2 = _T_864; // @[dec_tlu_ctl.scala 2207:39] + assign io_mtdata1_t_3 = _T_865; // @[dec_tlu_ctl.scala 2207:39] assign rvclkhdr_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_io_en = io_dec_csr_wen_r_mod & _T_58; // @[lib.scala 371:17] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] @@ -52716,34 +52705,34 @@ module csr_tlu( assign rvclkhdr_9_io_en = io_dec_csr_wen_r_mod & _T_337; // @[lib.scala 371:17] assign rvclkhdr_9_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_10_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_10_io_en = io_dec_csr_wen_r_mod & _T_374; // @[lib.scala 371:17] + assign rvclkhdr_10_io_en = io_dec_csr_wen_r_mod & _T_364; // @[lib.scala 371:17] assign rvclkhdr_10_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_11_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_11_io_en = _T_493 & _T_494; // @[lib.scala 371:17] + assign rvclkhdr_11_io_en = _T_483 & _T_484; // @[lib.scala 371:17] assign rvclkhdr_11_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_12_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_12_io_en = wr_micect_r | io_ic_perr_r_d1; // @[lib.scala 371:17] assign rvclkhdr_12_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_13_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_13_io_en = _T_549 | io_iccm_dma_sb_error; // @[lib.scala 371:17] + assign rvclkhdr_13_io_en = _T_539 | io_iccm_dma_sb_error; // @[lib.scala 371:17] assign rvclkhdr_13_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_14_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_14_io_en = wr_mdccmect_r | io_lsu_single_ecc_error_r_d1; // @[lib.scala 371:17] assign rvclkhdr_14_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_15_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_15_io_en = io_dec_csr_wen_r_mod & _T_612; // @[lib.scala 371:17] + assign rvclkhdr_15_io_en = io_dec_csr_wen_r_mod & _T_602; // @[lib.scala 371:17] assign rvclkhdr_15_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_16_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_16_io_en = _T_632 | io_take_ext_int_start; // @[lib.scala 371:17] + assign rvclkhdr_16_io_en = _T_622 | io_take_ext_int_start; // @[lib.scala 371:17] assign rvclkhdr_16_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_17_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_17_io_en = _T_698 | io_take_nmi; // @[lib.scala 371:17] + assign rvclkhdr_17_io_en = _T_688 | io_take_nmi; // @[lib.scala 371:17] assign rvclkhdr_17_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_18_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_18_io_en = _T_723 | dpc_capture_npc; // @[lib.scala 371:17] + assign rvclkhdr_18_io_en = _T_713 | dpc_capture_npc; // @[lib.scala 371:17] assign rvclkhdr_18_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_19_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_19_io_en = _T_663 & _T_733; // @[lib.scala 371:17] + assign rvclkhdr_19_io_en = _T_653 & _T_723; // @[lib.scala 371:17] assign rvclkhdr_19_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_20_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_20_io_en = wr_dicad0_r | io_ifu_ic_debug_rd_data_valid; // @[lib.scala 371:17] @@ -52752,16 +52741,16 @@ module csr_tlu( assign rvclkhdr_21_io_en = wr_dicad0h_r | io_ifu_ic_debug_rd_data_valid; // @[lib.scala 371:17] assign rvclkhdr_21_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_22_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_22_io_en = _T_971 & _T_807; // @[lib.scala 371:17] + assign rvclkhdr_22_io_en = _T_961 & _T_797; // @[lib.scala 371:17] assign rvclkhdr_22_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_23_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_23_io_en = _T_980 & _T_816; // @[lib.scala 371:17] + assign rvclkhdr_23_io_en = _T_970 & _T_806; // @[lib.scala 371:17] assign rvclkhdr_23_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_24_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_24_io_en = _T_989 & _T_825; // @[lib.scala 371:17] + assign rvclkhdr_24_io_en = _T_979 & _T_815; // @[lib.scala 371:17] assign rvclkhdr_24_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_25_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_25_io_en = _T_998 & _T_834; // @[lib.scala 371:17] + assign rvclkhdr_25_io_en = _T_988 & _T_824; // @[lib.scala 371:17] assign rvclkhdr_25_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_26_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_26_io_en = mhpmc3_wr_en0 | mhpmc3_wr_en1; // @[lib.scala 371:17] @@ -52788,7 +52777,7 @@ module csr_tlu( assign rvclkhdr_33_io_en = mhpmc6h_wr_en0 | mhpmc6_wr_en1; // @[lib.scala 371:17] assign rvclkhdr_33_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] assign rvclkhdr_34_io_clk = clock; // @[lib.scala 344:17] - assign rvclkhdr_34_io_en = _T_2327 | io_clk_override; // @[lib.scala 345:16] + assign rvclkhdr_34_io_en = _T_2317 | io_clk_override; // @[lib.scala 345:16] assign rvclkhdr_34_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] `ifdef RANDOMIZE_GARBAGE_ASSIGN `define RANDOMIZE @@ -52898,9 +52887,9 @@ initial begin _RAND_35 = {1{`RANDOM}}; meipt = _RAND_35[3:0]; _RAND_36 = {1{`RANDOM}}; - _T_701 = _RAND_36[15:0]; + _T_691 = _RAND_36[15:0]; _RAND_37 = {1{`RANDOM}}; - _T_726 = _RAND_37[30:0]; + _T_716 = _RAND_37[30:0]; _RAND_38 = {1{`RANDOM}}; dicawics = _RAND_38[16:0]; _RAND_39 = {3{`RANDOM}}; @@ -52908,7 +52897,7 @@ initial begin _RAND_40 = {1{`RANDOM}}; dicad0h = _RAND_40[31:0]; _RAND_41 = {1{`RANDOM}}; - _T_758 = _RAND_41[31:0]; + _T_748 = _RAND_41[31:0]; _RAND_42 = {1{`RANDOM}}; icache_rd_valid_f = _RAND_42[0:0]; _RAND_43 = {1{`RANDOM}}; @@ -52916,13 +52905,13 @@ initial begin _RAND_44 = {1{`RANDOM}}; mtsel = _RAND_44[1:0]; _RAND_45 = {1{`RANDOM}}; - _T_872 = _RAND_45[9:0]; + _T_862 = _RAND_45[9:0]; _RAND_46 = {1{`RANDOM}}; - _T_873 = _RAND_46[9:0]; + _T_863 = _RAND_46[9:0]; _RAND_47 = {1{`RANDOM}}; - _T_874 = _RAND_47[9:0]; + _T_864 = _RAND_47[9:0]; _RAND_48 = {1{`RANDOM}}; - _T_875 = _RAND_48[9:0]; + _T_865 = _RAND_48[9:0]; _RAND_49 = {1{`RANDOM}}; mtdata2_t_0 = _RAND_49[31:0]; _RAND_50 = {1{`RANDOM}}; @@ -52966,13 +52955,13 @@ initial begin _RAND_69 = {1{`RANDOM}}; mhpmc6 = _RAND_69[31:0]; _RAND_70 = {1{`RANDOM}}; - _T_2330 = _RAND_70[0:0]; + _T_2320 = _RAND_70[0:0]; _RAND_71 = {1{`RANDOM}}; - _T_2335 = _RAND_71[0:0]; + _T_2325 = _RAND_71[0:0]; _RAND_72 = {1{`RANDOM}}; - _T_2336 = _RAND_72[4:0]; + _T_2326 = _RAND_72[4:0]; _RAND_73 = {1{`RANDOM}}; - _T_2337 = _RAND_73[0:0]; + _T_2327 = _RAND_73[0:0]; `endif // RANDOMIZE_REG_INIT if (reset) begin mpmc_b = 1'h0; @@ -53083,10 +53072,10 @@ initial begin meipt = 4'h0; end if (reset) begin - _T_701 = 16'h0; + _T_691 = 16'h0; end if (reset) begin - _T_726 = 31'h0; + _T_716 = 31'h0; end if (reset) begin dicawics = 17'h0; @@ -53098,7 +53087,7 @@ initial begin dicad0h = 32'h0; end if (reset) begin - _T_758 = 32'h0; + _T_748 = 32'h0; end if (reset) begin icache_rd_valid_f = 1'h0; @@ -53110,16 +53099,16 @@ initial begin mtsel = 2'h0; end if (reset) begin - _T_872 = 10'h0; + _T_862 = 10'h0; end if (reset) begin - _T_873 = 10'h0; + _T_863 = 10'h0; end if (reset) begin - _T_874 = 10'h0; + _T_864 = 10'h0; end if (reset) begin - _T_875 = 10'h0; + _T_865 = 10'h0; end if (reset) begin mtdata2_t_0 = 32'h0; @@ -53185,16 +53174,16 @@ initial begin mhpmc6 = 32'h0; end if (reset) begin - _T_2330 = 1'h0; + _T_2320 = 1'h0; end if (reset) begin - _T_2335 = 1'h0; + _T_2325 = 1'h0; end if (reset) begin - _T_2336 = 5'h0; + _T_2326 = 5'h0; end if (reset) begin - _T_2337 = 1'h0; + _T_2327 = 1'h0; end `endif // RANDOMIZE end // initial @@ -53206,9 +53195,9 @@ end // initial if (reset) begin mpmc_b <= 1'h0; end else if (wr_mpmc_r) begin - mpmc_b <= _T_510; + mpmc_b <= _T_500; end else begin - mpmc_b <= _T_511; + mpmc_b <= _T_501; end end always @(posedge io_free_clk or posedge reset) begin @@ -53229,27 +53218,27 @@ end // initial if (reset) begin mdccmect <= 32'h0; end else if (wr_mdccmect_r) begin - mdccmect <= _T_525; + mdccmect <= _T_515; end else begin - mdccmect <= _T_569; + mdccmect <= _T_559; end end always @(posedge rvclkhdr_13_io_l1clk or posedge reset) begin if (reset) begin miccmect <= 32'h0; end else if (wr_miccmect_r) begin - miccmect <= _T_525; + miccmect <= _T_515; end else begin - miccmect <= _T_548; + miccmect <= _T_538; end end always @(posedge rvclkhdr_12_io_l1clk or posedge reset) begin if (reset) begin micect <= 32'h0; end else if (wr_micect_r) begin - micect <= _T_525; + micect <= _T_515; end else begin - micect <= _T_527; + micect <= _T_517; end end always @(posedge io_free_clk or posedge reset) begin @@ -53397,14 +53386,14 @@ end // initial if (reset) begin mfdc_int <= 15'h0; end else begin - mfdc_int <= {_T_347,_T_346}; + mfdc_int <= {_T_341,io_dec_csr_wrdata_r[11:0]}; end end always @(posedge rvclkhdr_10_io_l1clk or posedge reset) begin if (reset) begin mrac <= 32'h0; end else begin - mrac <= {_T_484,_T_469}; + mrac <= {_T_474,_T_459}; end end always @(posedge rvclkhdr_11_io_l1clk or posedge reset) begin @@ -53424,11 +53413,11 @@ end // initial always @(posedge io_active_clk or posedge reset) begin if (reset) begin mfdhs <= 2'h0; - end else if (_T_595) begin + end else if (_T_585) begin if (wr_mfdhs_r) begin mfdhs <= io_dec_csr_wrdata_r[1:0]; - end else if (_T_589) begin - mfdhs <= _T_593; + end else if (_T_579) begin + mfdhs <= _T_583; end end end @@ -53437,7 +53426,7 @@ end // initial force_halt_ctr_f <= 32'h0; end else if (mfdht[0]) begin if (io_debug_halt_req_f) begin - force_halt_ctr_f <= _T_600; + force_halt_ctr_f <= _T_590; end else if (io_dbg_tlu_halted_f) begin force_halt_ctr_f <= 32'h0; end @@ -53482,27 +53471,27 @@ end // initial end always @(posedge rvclkhdr_17_io_l1clk or posedge reset) begin if (reset) begin - _T_701 <= 16'h0; + _T_691 <= 16'h0; end else if (enter_debug_halt_req_le) begin - _T_701 <= _T_675; + _T_691 <= _T_665; end else if (wr_dcsr_r) begin - _T_701 <= _T_690; + _T_691 <= _T_680; end else begin - _T_701 <= _T_695; + _T_691 <= _T_685; end end always @(posedge rvclkhdr_18_io_l1clk or posedge reset) begin if (reset) begin - _T_726 <= 31'h0; + _T_716 <= 31'h0; end else begin - _T_726 <= _T_721 | _T_720; + _T_716 <= _T_711 | _T_710; end end always @(posedge rvclkhdr_19_io_l1clk or posedge reset) begin if (reset) begin dicawics <= 17'h0; end else begin - dicawics <= {_T_730,io_dec_csr_wrdata_r[16:3]}; + dicawics <= {_T_720,io_dec_csr_wrdata_r[16:3]}; end end always @(posedge rvclkhdr_20_io_l1clk or posedge reset) begin @@ -53525,12 +53514,12 @@ end // initial end always @(posedge io_active_clk or posedge reset) begin if (reset) begin - _T_758 <= 32'h0; - end else if (_T_756) begin - if (_T_752) begin - _T_758 <= io_dec_csr_wrdata_r; + _T_748 <= 32'h0; + end else if (_T_746) begin + if (_T_742) begin + _T_748 <= io_dec_csr_wrdata_r; end else begin - _T_758 <= {{25'd0}, io_ifu_ic_debug_rd_data[70:64]}; + _T_748 <= {{25'd0}, io_ifu_ic_debug_rd_data[70:64]}; end end end @@ -53538,14 +53527,14 @@ end // initial if (reset) begin icache_rd_valid_f <= 1'h0; end else begin - icache_rd_valid_f <= _T_768 & _T_770; + icache_rd_valid_f <= _T_758 & _T_760; end end always @(posedge io_active_clk or posedge reset) begin if (reset) begin icache_wr_valid_f <= 1'h0; end else begin - icache_wr_valid_f <= _T_663 & _T_773; + icache_wr_valid_f <= _T_653 & _T_763; end end always @(posedge io_csr_wr_clk or posedge reset) begin @@ -53557,38 +53546,38 @@ end // initial end always @(posedge io_active_clk or posedge reset) begin if (reset) begin - _T_872 <= 10'h0; + _T_862 <= 10'h0; end else if (wr_mtdata1_t_r_0) begin - _T_872 <= tdata_wrdata_r; + _T_862 <= tdata_wrdata_r; end else begin - _T_872 <= _T_843; + _T_862 <= _T_833; end end always @(posedge io_active_clk or posedge reset) begin if (reset) begin - _T_873 <= 10'h0; + _T_863 <= 10'h0; end else if (wr_mtdata1_t_r_1) begin - _T_873 <= tdata_wrdata_r; + _T_863 <= tdata_wrdata_r; end else begin - _T_873 <= _T_852; + _T_863 <= _T_842; end end always @(posedge io_active_clk or posedge reset) begin if (reset) begin - _T_874 <= 10'h0; + _T_864 <= 10'h0; end else if (wr_mtdata1_t_r_2) begin - _T_874 <= tdata_wrdata_r; + _T_864 <= tdata_wrdata_r; end else begin - _T_874 <= _T_861; + _T_864 <= _T_851; end end always @(posedge io_active_clk or posedge reset) begin if (reset) begin - _T_875 <= 10'h0; + _T_865 <= 10'h0; end else if (wr_mtdata1_t_r_3) begin - _T_875 <= tdata_wrdata_r; + _T_865 <= tdata_wrdata_r; end else begin - _T_875 <= _T_870; + _T_865 <= _T_860; end end always @(posedge rvclkhdr_22_io_l1clk or posedge reset) begin @@ -53623,7 +53612,7 @@ end // initial if (reset) begin mhpme3 <= 10'h0; end else if (wr_mhpme3_r) begin - if (_T_2292) begin + if (_T_2282) begin mhpme3 <= 10'h204; end else begin mhpme3 <= io_dec_csr_wrdata_r[9:0]; @@ -53634,7 +53623,7 @@ end // initial if (reset) begin mhpme4 <= 10'h0; end else if (wr_mhpme4_r) begin - if (_T_2292) begin + if (_T_2282) begin mhpme4 <= 10'h204; end else begin mhpme4 <= io_dec_csr_wrdata_r[9:0]; @@ -53645,7 +53634,7 @@ end // initial if (reset) begin mhpme5 <= 10'h0; end else if (wr_mhpme5_r) begin - if (_T_2292) begin + if (_T_2282) begin mhpme5 <= 10'h204; end else begin mhpme5 <= io_dec_csr_wrdata_r[9:0]; @@ -53656,7 +53645,7 @@ end // initial if (reset) begin mhpme6 <= 10'h0; end else if (wr_mhpme6_r) begin - if (_T_2292) begin + if (_T_2282) begin mhpme6 <= 10'h204; end else begin mhpme6 <= io_dec_csr_wrdata_r[9:0]; @@ -53667,28 +53656,28 @@ end // initial if (reset) begin mhpmc_inc_r_d1_0 <= 1'h0; end else begin - mhpmc_inc_r_d1_0 <= _T_1025 & _T_1305; + mhpmc_inc_r_d1_0 <= _T_1015 & _T_1295; end end always @(posedge io_free_clk or posedge reset) begin if (reset) begin mhpmc_inc_r_d1_1 <= 1'h0; end else begin - mhpmc_inc_r_d1_1 <= _T_1309 & _T_1589; + mhpmc_inc_r_d1_1 <= _T_1299 & _T_1579; end end always @(posedge io_free_clk or posedge reset) begin if (reset) begin mhpmc_inc_r_d1_2 <= 1'h0; end else begin - mhpmc_inc_r_d1_2 <= _T_1593 & _T_1873; + mhpmc_inc_r_d1_2 <= _T_1583 & _T_1863; end end always @(posedge io_free_clk or posedge reset) begin if (reset) begin mhpmc_inc_r_d1_3 <= 1'h0; end else begin - mhpmc_inc_r_d1_3 <= _T_1877 & _T_2157; + mhpmc_inc_r_d1_3 <= _T_1867 & _T_2147; end end always @(posedge io_free_clk or posedge reset) begin @@ -53772,30 +53761,30 @@ end // initial end always @(posedge rvclkhdr_34_io_l1clk or posedge reset) begin if (reset) begin - _T_2330 <= 1'h0; + _T_2320 <= 1'h0; end else begin - _T_2330 <= io_i0_valid_wb; + _T_2320 <= io_i0_valid_wb; end end always @(posedge rvclkhdr_34_io_l1clk or posedge reset) begin if (reset) begin - _T_2335 <= 1'h0; + _T_2325 <= 1'h0; end else begin - _T_2335 <= _T_2331 | _T_2333; + _T_2325 <= _T_2321 | _T_2323; end end always @(posedge rvclkhdr_34_io_l1clk or posedge reset) begin if (reset) begin - _T_2336 <= 5'h0; + _T_2326 <= 5'h0; end else begin - _T_2336 <= io_exc_cause_wb; + _T_2326 <= io_exc_cause_wb; end end always @(posedge rvclkhdr_34_io_l1clk or posedge reset) begin if (reset) begin - _T_2337 <= 1'h0; + _T_2327 <= 1'h0; end else begin - _T_2337 <= io_interrupt_valid_r_d1; + _T_2327 <= io_interrupt_valid_r_d1; end end endmodule @@ -53869,371 +53858,371 @@ module dec_decode_csr_read( output io_csr_pkt_postsync, output io_csr_pkt_legal ); - wire _T_1 = ~io_dec_csr_rdaddr_d[11]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_3 = ~io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_5 = ~io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_7 = ~io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_9 = _T_1 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_10 = _T_9 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_11 = _T_10 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_15 = ~io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_17 = ~io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_19 = io_dec_csr_rdaddr_d[10] & _T_15; // @[dec_tlu_ctl.scala 2569:198] - wire _T_20 = _T_19 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_27 = ~io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:165] - wire _T_29 = _T_19 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_36 = io_dec_csr_rdaddr_d[10] & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_37 = _T_36 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_69 = _T_10 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_70 = _T_69 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_75 = _T_15 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_94 = ~io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_96 = ~io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_101 = io_dec_csr_rdaddr_d[11] & _T_15; // @[dec_tlu_ctl.scala 2569:198] - wire _T_102 = _T_101 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_103 = _T_102 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_104 = _T_103 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_119 = io_dec_csr_rdaddr_d[7] & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_120 = _T_119 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_121 = _T_120 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_122 = _T_121 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_123 = _T_122 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_138 = _T_15 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_139 = _T_138 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_140 = _T_139 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_141 = _T_140 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_142 = _T_141 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_145 = ~io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2569:129] - wire _T_156 = _T_145 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_157 = _T_156 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_158 = _T_157 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_159 = _T_158 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_160 = _T_159 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_172 = _T_75 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_173 = _T_172 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_182 = _T_75 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_183 = _T_182 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_191 = _T_75 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_196 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_217 = _T_1 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_218 = _T_217 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_219 = _T_218 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_220 = _T_219 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_230 = io_dec_csr_rdaddr_d[10] & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_231 = _T_230 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_232 = _T_231 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_240 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_241 = _T_240 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_258 = _T_145 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_259 = _T_258 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_260 = _T_259 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_261 = _T_260 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_268 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_269 = _T_268 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_281 = _T_268 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_291 = _T_36 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_292 = _T_291 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_299 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_300 = _T_299 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_310 = _T_300 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_311 = _T_310 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_330 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_331 = _T_330 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_332 = _T_331 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_342 = _T_231 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_381 = _T_103 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_382 = _T_381 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_397 = _T_103 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_411 = _T_15 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_412 = _T_411 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_413 = _T_412 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_414 = _T_413 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_415 = _T_414 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_426 = io_dec_csr_rdaddr_d[7] & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_427 = _T_426 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_428 = _T_427 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_429 = _T_428 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_444 = _T_119 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_445 = _T_444 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_446 = _T_445 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_447 = _T_446 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_460 = _T_427 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_461 = _T_460 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_478 = _T_446 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_490 = _T_15 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_491 = _T_490 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_492 = _T_491 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_493 = _T_492 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_505 = io_dec_csr_rdaddr_d[5] & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_506 = _T_505 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_507 = _T_506 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_508 = _T_507 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_536 = _T_507 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_553 = _T_493 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_562 = io_dec_csr_rdaddr_d[6] & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_563 = _T_562 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_564 = _T_563 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_572 = io_dec_csr_rdaddr_d[6] & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_573 = _T_572 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_574 = _T_573 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_585 = _T_563 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_593 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_594 = _T_593 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_595 = _T_594 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_614 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_615 = _T_614 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_624 = io_dec_csr_rdaddr_d[6] & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_625 = _T_624 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_626 = _T_625 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_668 = _T_196 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_669 = _T_668 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_685 = _T_196 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_693 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_694 = _T_693 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_695 = _T_694 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_703 = _T_624 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_716 = _T_1 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_717 = _T_716 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_718 = _T_717 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_719 = _T_718 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_726 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_727 = _T_726 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_737 = _T_230 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_738 = _T_737 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_748 = _T_726 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_749 = _T_748 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_787 = _T_311 | _T_553; // @[dec_tlu_ctl.scala 2637:81] - wire _T_799 = _T_3 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_800 = _T_799 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_801 = _T_800 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_802 = _T_801 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_803 = _T_802 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_804 = _T_787 | _T_803; // @[dec_tlu_ctl.scala 2637:121] - wire _T_813 = io_dec_csr_rdaddr_d[11] & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_814 = _T_813 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_815 = _T_814 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_816 = _T_815 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_817 = _T_804 | _T_816; // @[dec_tlu_ctl.scala 2637:155] - wire _T_828 = _T_814 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_829 = _T_828 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_830 = _T_817 | _T_829; // @[dec_tlu_ctl.scala 2638:97] - wire _T_841 = io_dec_csr_rdaddr_d[7] & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_842 = _T_841 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_843 = _T_842 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_844 = _T_843 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_845 = _T_844 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_869 = _T_311 | _T_70; // @[dec_tlu_ctl.scala 2639:81] - wire _T_879 = _T_869 | _T_183; // @[dec_tlu_ctl.scala 2639:121] - wire _T_889 = _T_879 | _T_342; // @[dec_tlu_ctl.scala 2639:162] - wire _T_904 = _T_1 & _T_15; // @[dec_tlu_ctl.scala 2569:198] - wire _T_905 = _T_904 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_906 = _T_905 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_907 = _T_906 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_908 = _T_907 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_909 = _T_908 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_910 = _T_889 | _T_909; // @[dec_tlu_ctl.scala 2640:105] - wire _T_922 = _T_217 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_923 = _T_922 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_924 = _T_923 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_925 = _T_924 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_926 = _T_910 | _T_925; // @[dec_tlu_ctl.scala 2640:145] - wire _T_937 = _T_231 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_938 = _T_937 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_955 = _T_1 & io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_956 = _T_955 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_957 = _T_956 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_958 = _T_957 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_959 = _T_958 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_960 = _T_959 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_961 = _T_960 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_962 = _T_961 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_963 = _T_962 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_964 = _T_963 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_983 = _T_1 & _T_145; // @[dec_tlu_ctl.scala 2569:198] - wire _T_984 = _T_983 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_985 = _T_984 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_986 = _T_985 & _T_15; // @[dec_tlu_ctl.scala 2569:198] - wire _T_987 = _T_986 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_988 = _T_987 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_989 = _T_988 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_990 = _T_989 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_991 = _T_990 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_992 = _T_964 | _T_991; // @[dec_tlu_ctl.scala 2642:81] - wire _T_1013 = _T_987 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1014 = _T_1013 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1015 = _T_1014 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1016 = _T_992 | _T_1015; // @[dec_tlu_ctl.scala 2642:129] - wire _T_1032 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1033 = _T_1032 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1034 = _T_1033 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1035 = _T_1034 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1036 = _T_1035 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1037 = _T_1036 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1038 = _T_1037 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1039 = _T_1038 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1040 = _T_1039 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1041 = _T_1016 | _T_1040; // @[dec_tlu_ctl.scala 2643:105] - wire _T_1053 = io_dec_csr_rdaddr_d[11] & _T_145; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1054 = _T_1053 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1055 = _T_1054 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1056 = _T_1055 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1057 = _T_1056 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1058 = _T_1057 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1059 = _T_1041 | _T_1058; // @[dec_tlu_ctl.scala 2643:153] - wire _T_1078 = _T_959 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1079 = _T_1078 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1080 = _T_1079 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1081 = _T_1080 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1082 = _T_1081 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1083 = _T_1082 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1084 = _T_1059 | _T_1083; // @[dec_tlu_ctl.scala 2644:105] - wire _T_1105 = _T_1079 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1106 = _T_1105 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1107 = _T_1084 | _T_1106; // @[dec_tlu_ctl.scala 2644:153] - wire _T_1125 = _T_1033 & _T_15; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1126 = _T_1125 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1127 = _T_1126 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1128 = _T_1127 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1129 = _T_1128 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1130 = _T_1129 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1131 = _T_1130 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1132 = _T_1107 | _T_1131; // @[dec_tlu_ctl.scala 2645:105] - wire _T_1152 = _T_958 & _T_3; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1153 = _T_1152 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1154 = _T_1153 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1155 = _T_1154 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1156 = _T_1155 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1157 = _T_1132 | _T_1156; // @[dec_tlu_ctl.scala 2645:161] - wire _T_1176 = _T_1013 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1177 = _T_1157 | _T_1176; // @[dec_tlu_ctl.scala 2646:105] - wire _T_1202 = _T_1129 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1203 = _T_1202 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1204 = _T_1203 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1205 = _T_1177 | _T_1204; // @[dec_tlu_ctl.scala 2646:161] - wire _T_1224 = _T_959 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1225 = _T_1224 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1226 = _T_1225 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1227 = _T_1226 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1228 = _T_1205 | _T_1227; // @[dec_tlu_ctl.scala 2647:97] - wire _T_1248 = _T_1224 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1249 = _T_1248 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1250 = _T_1249 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1251 = _T_1228 | _T_1250; // @[dec_tlu_ctl.scala 2647:153] - wire _T_1275 = _T_1130 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1276 = _T_1251 | _T_1275; // @[dec_tlu_ctl.scala 2648:105] - wire _T_1296 = _T_1013 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1297 = _T_1296 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1298 = _T_1276 | _T_1297; // @[dec_tlu_ctl.scala 2648:161] - wire _T_1315 = _T_1055 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1316 = _T_1315 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1317 = _T_1316 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1318 = _T_1317 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1319 = _T_1318 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1320 = _T_1298 | _T_1319; // @[dec_tlu_ctl.scala 2649:105] - wire _T_1343 = _T_1318 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1344 = _T_1343 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1345 = _T_1320 | _T_1344; // @[dec_tlu_ctl.scala 2649:161] - wire _T_1361 = _T_1057 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1362 = _T_1345 | _T_1361; // @[dec_tlu_ctl.scala 2650:105] - wire _T_1384 = _T_1249 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1385 = _T_1362 | _T_1384; // @[dec_tlu_ctl.scala 2650:161] - wire _T_1406 = _T_1225 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1407 = _T_1385 | _T_1406; // @[dec_tlu_ctl.scala 2651:105] - wire _T_1430 = _T_1226 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1431 = _T_1407 | _T_1430; // @[dec_tlu_ctl.scala 2651:161] - wire _T_1455 = _T_1153 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1456 = _T_1455 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1457 = _T_1456 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1458 = _T_1457 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1459 = _T_1431 | _T_1458; // @[dec_tlu_ctl.scala 2652:105] - wire _T_1475 = _T_1057 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1476 = _T_1459 | _T_1475; // @[dec_tlu_ctl.scala 2652:153] - wire _T_1498 = _T_986 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1499 = _T_1498 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1500 = _T_1499 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1501 = _T_1500 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1502 = _T_1501 & _T_7; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1503 = _T_1476 | _T_1502; // @[dec_tlu_ctl.scala 2653:113] - wire _T_1526 = _T_986 & _T_5; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1527 = _T_1526 & _T_94; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1528 = _T_1527 & _T_96; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1529 = _T_1528 & _T_17; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1530 = _T_1529 & _T_27; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1531 = _T_1503 | _T_1530; // @[dec_tlu_ctl.scala 2653:161] - wire _T_1550 = _T_1013 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1551 = _T_1531 | _T_1550; // @[dec_tlu_ctl.scala 2654:97] - wire _T_1567 = _T_1057 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1568 = _T_1551 | _T_1567; // @[dec_tlu_ctl.scala 2654:153] - wire _T_1587 = _T_1013 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - wire _T_1588 = _T_1568 | _T_1587; // @[dec_tlu_ctl.scala 2655:113] - wire _T_1604 = _T_1057 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2569:198] - assign io_csr_pkt_csr_misa = _T_11 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2571:57] - assign io_csr_pkt_csr_mvendorid = _T_20 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2572:57] - assign io_csr_pkt_csr_marchid = _T_29 & _T_27; // @[dec_tlu_ctl.scala 2573:57] - assign io_csr_pkt_csr_mimpid = _T_37 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2574:57] - assign io_csr_pkt_csr_mhartid = _T_19 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2575:57] - assign io_csr_pkt_csr_mstatus = _T_11 & _T_27; // @[dec_tlu_ctl.scala 2576:57] - assign io_csr_pkt_csr_mtvec = _T_69 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2577:57] - assign io_csr_pkt_csr_mip = _T_75 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2578:65] - assign io_csr_pkt_csr_mie = _T_69 & _T_27; // @[dec_tlu_ctl.scala 2579:65] - assign io_csr_pkt_csr_mcyclel = _T_104 & _T_17; // @[dec_tlu_ctl.scala 2580:57] - assign io_csr_pkt_csr_mcycleh = _T_123 & _T_17; // @[dec_tlu_ctl.scala 2581:57] - assign io_csr_pkt_csr_minstretl = _T_142 & _T_27; // @[dec_tlu_ctl.scala 2582:57] - assign io_csr_pkt_csr_minstreth = _T_160 & _T_27; // @[dec_tlu_ctl.scala 2583:57] - assign io_csr_pkt_csr_mscratch = _T_173 & _T_27; // @[dec_tlu_ctl.scala 2584:57] - assign io_csr_pkt_csr_mepc = _T_182 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2585:57] - assign io_csr_pkt_csr_mcause = _T_191 & _T_27; // @[dec_tlu_ctl.scala 2586:57] - assign io_csr_pkt_csr_mscause = _T_196 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2587:57] - assign io_csr_pkt_csr_mtval = _T_191 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2588:57] - assign io_csr_pkt_csr_mrac = _T_220 & _T_17; // @[dec_tlu_ctl.scala 2589:57] - assign io_csr_pkt_csr_dmst = _T_232 & _T_17; // @[dec_tlu_ctl.scala 2590:57] - assign io_csr_pkt_csr_mdseac = _T_241 & _T_96; // @[dec_tlu_ctl.scala 2591:57] - assign io_csr_pkt_csr_meihap = _T_240 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2592:57] - assign io_csr_pkt_csr_meivt = _T_261 & _T_27; // @[dec_tlu_ctl.scala 2593:57] - assign io_csr_pkt_csr_meipt = _T_269 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2594:57] - assign io_csr_pkt_csr_meicurpl = _T_268 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2595:57] - assign io_csr_pkt_csr_meicidpl = _T_281 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2596:57] - assign io_csr_pkt_csr_dcsr = _T_292 & _T_27; // @[dec_tlu_ctl.scala 2597:57] - assign io_csr_pkt_csr_mcgc = _T_300 & _T_27; // @[dec_tlu_ctl.scala 2598:57] - assign io_csr_pkt_csr_mfdc = _T_310 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2599:57] - assign io_csr_pkt_csr_dpc = _T_292 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2600:65] - assign io_csr_pkt_csr_mtsel = _T_332 & _T_27; // @[dec_tlu_ctl.scala 2601:57] - assign io_csr_pkt_csr_mtdata1 = _T_231 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2602:57] - assign io_csr_pkt_csr_mtdata2 = _T_331 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2603:57] - assign io_csr_pkt_csr_mhpmc3 = _T_104 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2604:57] - assign io_csr_pkt_csr_mhpmc4 = _T_382 & _T_27; // @[dec_tlu_ctl.scala 2605:57] - assign io_csr_pkt_csr_mhpmc5 = _T_397 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2606:57] - assign io_csr_pkt_csr_mhpmc6 = _T_415 & _T_27; // @[dec_tlu_ctl.scala 2607:57] - assign io_csr_pkt_csr_mhpmc3h = _T_429 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2608:57] - assign io_csr_pkt_csr_mhpmc4h = _T_447 & _T_27; // @[dec_tlu_ctl.scala 2609:57] - assign io_csr_pkt_csr_mhpmc5h = _T_461 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2610:57] - assign io_csr_pkt_csr_mhpmc6h = _T_478 & _T_27; // @[dec_tlu_ctl.scala 2611:57] - assign io_csr_pkt_csr_mhpme3 = _T_493 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2612:57] - assign io_csr_pkt_csr_mhpme4 = _T_508 & _T_27; // @[dec_tlu_ctl.scala 2613:57] - assign io_csr_pkt_csr_mhpme5 = _T_508 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2614:57] - assign io_csr_pkt_csr_mhpme6 = _T_536 & _T_27; // @[dec_tlu_ctl.scala 2615:57] - assign io_csr_pkt_csr_mcountinhibit = _T_493 & _T_27; // @[dec_tlu_ctl.scala 2616:49] - assign io_csr_pkt_csr_mitctl0 = _T_564 & _T_27; // @[dec_tlu_ctl.scala 2617:57] - assign io_csr_pkt_csr_mitctl1 = _T_574 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2618:57] - assign io_csr_pkt_csr_mitb0 = _T_585 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2619:57] - assign io_csr_pkt_csr_mitb1 = _T_595 & _T_27; // @[dec_tlu_ctl.scala 2620:57] - assign io_csr_pkt_csr_mitcnt0 = _T_585 & _T_27; // @[dec_tlu_ctl.scala 2621:57] - assign io_csr_pkt_csr_mitcnt1 = _T_615 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2622:57] - assign io_csr_pkt_csr_mpmc = _T_626 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2623:57] - assign io_csr_pkt_csr_meicpct = _T_281 & _T_27; // @[dec_tlu_ctl.scala 2625:57] - assign io_csr_pkt_csr_micect = _T_669 & _T_27; // @[dec_tlu_ctl.scala 2627:57] - assign io_csr_pkt_csr_miccmect = _T_668 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2628:57] - assign io_csr_pkt_csr_mdccmect = _T_685 & _T_27; // @[dec_tlu_ctl.scala 2629:57] - assign io_csr_pkt_csr_mfdht = _T_695 & _T_27; // @[dec_tlu_ctl.scala 2630:57] - assign io_csr_pkt_csr_mfdhs = _T_703 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2631:57] - assign io_csr_pkt_csr_dicawics = _T_719 & _T_27; // @[dec_tlu_ctl.scala 2632:57] - assign io_csr_pkt_csr_dicad0h = _T_727 & _T_17; // @[dec_tlu_ctl.scala 2633:57] - assign io_csr_pkt_csr_dicad0 = _T_738 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2634:57] - assign io_csr_pkt_csr_dicad1 = _T_749 & _T_27; // @[dec_tlu_ctl.scala 2635:57] - assign io_csr_pkt_csr_dicago = _T_749 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2636:57] - assign io_csr_pkt_presync = _T_830 | _T_845; // @[dec_tlu_ctl.scala 2637:34] - assign io_csr_pkt_postsync = _T_926 | _T_938; // @[dec_tlu_ctl.scala 2639:30] - assign io_csr_pkt_legal = _T_1588 | _T_1604; // @[dec_tlu_ctl.scala 2642:26] + wire _T_1 = ~io_dec_csr_rdaddr_d[11]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_3 = ~io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_5 = ~io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_7 = ~io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_9 = _T_1 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_10 = _T_9 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_11 = _T_10 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_15 = ~io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_17 = ~io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_19 = io_dec_csr_rdaddr_d[10] & _T_15; // @[dec_tlu_ctl.scala 2551:198] + wire _T_20 = _T_19 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_27 = ~io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:165] + wire _T_29 = _T_19 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_36 = io_dec_csr_rdaddr_d[10] & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_37 = _T_36 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_69 = _T_10 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_70 = _T_69 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_75 = _T_15 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_94 = ~io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_96 = ~io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_101 = io_dec_csr_rdaddr_d[11] & _T_15; // @[dec_tlu_ctl.scala 2551:198] + wire _T_102 = _T_101 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_103 = _T_102 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_104 = _T_103 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_119 = io_dec_csr_rdaddr_d[7] & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_120 = _T_119 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_121 = _T_120 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_122 = _T_121 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_123 = _T_122 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_138 = _T_15 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_139 = _T_138 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_140 = _T_139 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_141 = _T_140 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_142 = _T_141 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_145 = ~io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2551:129] + wire _T_156 = _T_145 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_157 = _T_156 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_158 = _T_157 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_159 = _T_158 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_160 = _T_159 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_172 = _T_75 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_173 = _T_172 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_182 = _T_75 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_183 = _T_182 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_191 = _T_75 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_196 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_217 = _T_1 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_218 = _T_217 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_219 = _T_218 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_220 = _T_219 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_230 = io_dec_csr_rdaddr_d[10] & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_231 = _T_230 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_232 = _T_231 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_240 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_241 = _T_240 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_258 = _T_145 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_259 = _T_258 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_260 = _T_259 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_261 = _T_260 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_268 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_269 = _T_268 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_281 = _T_268 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_291 = _T_36 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_292 = _T_291 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_299 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_300 = _T_299 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_310 = _T_300 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_311 = _T_310 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_330 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_331 = _T_330 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_332 = _T_331 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_342 = _T_231 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_381 = _T_103 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_382 = _T_381 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_397 = _T_103 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_411 = _T_15 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_412 = _T_411 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_413 = _T_412 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_414 = _T_413 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_415 = _T_414 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_426 = io_dec_csr_rdaddr_d[7] & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_427 = _T_426 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_428 = _T_427 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_429 = _T_428 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_444 = _T_119 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_445 = _T_444 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_446 = _T_445 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_447 = _T_446 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_460 = _T_427 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_461 = _T_460 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_478 = _T_446 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_490 = _T_15 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_491 = _T_490 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_492 = _T_491 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_493 = _T_492 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_505 = io_dec_csr_rdaddr_d[5] & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_506 = _T_505 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_507 = _T_506 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_508 = _T_507 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_536 = _T_507 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_553 = _T_493 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_562 = io_dec_csr_rdaddr_d[6] & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_563 = _T_562 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_564 = _T_563 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_572 = io_dec_csr_rdaddr_d[6] & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_573 = _T_572 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_574 = _T_573 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_585 = _T_563 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_593 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_594 = _T_593 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_595 = _T_594 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_614 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_615 = _T_614 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_624 = io_dec_csr_rdaddr_d[6] & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_625 = _T_624 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_626 = _T_625 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_668 = _T_196 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_669 = _T_668 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_685 = _T_196 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_693 = io_dec_csr_rdaddr_d[6] & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_694 = _T_693 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_695 = _T_694 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_703 = _T_624 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_716 = _T_1 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_717 = _T_716 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_718 = _T_717 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_719 = _T_718 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_726 = io_dec_csr_rdaddr_d[10] & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_727 = _T_726 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_737 = _T_230 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_738 = _T_737 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_748 = _T_726 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_749 = _T_748 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_787 = _T_311 | _T_553; // @[dec_tlu_ctl.scala 2619:81] + wire _T_799 = _T_3 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_800 = _T_799 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_801 = _T_800 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_802 = _T_801 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_803 = _T_802 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_804 = _T_787 | _T_803; // @[dec_tlu_ctl.scala 2619:121] + wire _T_813 = io_dec_csr_rdaddr_d[11] & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_814 = _T_813 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_815 = _T_814 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_816 = _T_815 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_817 = _T_804 | _T_816; // @[dec_tlu_ctl.scala 2619:155] + wire _T_828 = _T_814 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_829 = _T_828 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_830 = _T_817 | _T_829; // @[dec_tlu_ctl.scala 2620:97] + wire _T_841 = io_dec_csr_rdaddr_d[7] & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_842 = _T_841 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_843 = _T_842 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_844 = _T_843 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_845 = _T_844 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_869 = _T_311 | _T_70; // @[dec_tlu_ctl.scala 2621:81] + wire _T_879 = _T_869 | _T_183; // @[dec_tlu_ctl.scala 2621:121] + wire _T_889 = _T_879 | _T_342; // @[dec_tlu_ctl.scala 2621:162] + wire _T_904 = _T_1 & _T_15; // @[dec_tlu_ctl.scala 2551:198] + wire _T_905 = _T_904 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_906 = _T_905 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_907 = _T_906 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_908 = _T_907 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_909 = _T_908 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_910 = _T_889 | _T_909; // @[dec_tlu_ctl.scala 2622:105] + wire _T_922 = _T_217 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_923 = _T_922 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_924 = _T_923 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_925 = _T_924 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_926 = _T_910 | _T_925; // @[dec_tlu_ctl.scala 2622:145] + wire _T_937 = _T_231 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_938 = _T_937 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_955 = _T_1 & io_dec_csr_rdaddr_d[10]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_956 = _T_955 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_957 = _T_956 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_958 = _T_957 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_959 = _T_958 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_960 = _T_959 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_961 = _T_960 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_962 = _T_961 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_963 = _T_962 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_964 = _T_963 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_983 = _T_1 & _T_145; // @[dec_tlu_ctl.scala 2551:198] + wire _T_984 = _T_983 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_985 = _T_984 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_986 = _T_985 & _T_15; // @[dec_tlu_ctl.scala 2551:198] + wire _T_987 = _T_986 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_988 = _T_987 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_989 = _T_988 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_990 = _T_989 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_991 = _T_990 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_992 = _T_964 | _T_991; // @[dec_tlu_ctl.scala 2624:81] + wire _T_1013 = _T_987 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1014 = _T_1013 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1015 = _T_1014 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1016 = _T_992 | _T_1015; // @[dec_tlu_ctl.scala 2624:129] + wire _T_1032 = io_dec_csr_rdaddr_d[11] & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1033 = _T_1032 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1034 = _T_1033 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1035 = _T_1034 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1036 = _T_1035 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1037 = _T_1036 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1038 = _T_1037 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1039 = _T_1038 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1040 = _T_1039 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1041 = _T_1016 | _T_1040; // @[dec_tlu_ctl.scala 2625:105] + wire _T_1053 = io_dec_csr_rdaddr_d[11] & _T_145; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1054 = _T_1053 & io_dec_csr_rdaddr_d[9]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1055 = _T_1054 & io_dec_csr_rdaddr_d[8]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1056 = _T_1055 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1057 = _T_1056 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1058 = _T_1057 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1059 = _T_1041 | _T_1058; // @[dec_tlu_ctl.scala 2625:153] + wire _T_1078 = _T_959 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1079 = _T_1078 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1080 = _T_1079 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1081 = _T_1080 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1082 = _T_1081 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1083 = _T_1082 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1084 = _T_1059 | _T_1083; // @[dec_tlu_ctl.scala 2626:105] + wire _T_1105 = _T_1079 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1106 = _T_1105 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1107 = _T_1084 | _T_1106; // @[dec_tlu_ctl.scala 2626:153] + wire _T_1125 = _T_1033 & _T_15; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1126 = _T_1125 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1127 = _T_1126 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1128 = _T_1127 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1129 = _T_1128 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1130 = _T_1129 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1131 = _T_1130 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1132 = _T_1107 | _T_1131; // @[dec_tlu_ctl.scala 2627:105] + wire _T_1152 = _T_958 & _T_3; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1153 = _T_1152 & io_dec_csr_rdaddr_d[5]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1154 = _T_1153 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1155 = _T_1154 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1156 = _T_1155 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1157 = _T_1132 | _T_1156; // @[dec_tlu_ctl.scala 2627:161] + wire _T_1176 = _T_1013 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1177 = _T_1157 | _T_1176; // @[dec_tlu_ctl.scala 2628:105] + wire _T_1202 = _T_1129 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1203 = _T_1202 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1204 = _T_1203 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1205 = _T_1177 | _T_1204; // @[dec_tlu_ctl.scala 2628:161] + wire _T_1224 = _T_959 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1225 = _T_1224 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1226 = _T_1225 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1227 = _T_1226 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1228 = _T_1205 | _T_1227; // @[dec_tlu_ctl.scala 2629:97] + wire _T_1248 = _T_1224 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1249 = _T_1248 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1250 = _T_1249 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1251 = _T_1228 | _T_1250; // @[dec_tlu_ctl.scala 2629:153] + wire _T_1275 = _T_1130 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1276 = _T_1251 | _T_1275; // @[dec_tlu_ctl.scala 2630:105] + wire _T_1296 = _T_1013 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1297 = _T_1296 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1298 = _T_1276 | _T_1297; // @[dec_tlu_ctl.scala 2630:161] + wire _T_1315 = _T_1055 & io_dec_csr_rdaddr_d[7]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1316 = _T_1315 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1317 = _T_1316 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1318 = _T_1317 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1319 = _T_1318 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1320 = _T_1298 | _T_1319; // @[dec_tlu_ctl.scala 2631:105] + wire _T_1343 = _T_1318 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1344 = _T_1343 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1345 = _T_1320 | _T_1344; // @[dec_tlu_ctl.scala 2631:161] + wire _T_1361 = _T_1057 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1362 = _T_1345 | _T_1361; // @[dec_tlu_ctl.scala 2632:105] + wire _T_1384 = _T_1249 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1385 = _T_1362 | _T_1384; // @[dec_tlu_ctl.scala 2632:161] + wire _T_1406 = _T_1225 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1407 = _T_1385 | _T_1406; // @[dec_tlu_ctl.scala 2633:105] + wire _T_1430 = _T_1226 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1431 = _T_1407 | _T_1430; // @[dec_tlu_ctl.scala 2633:161] + wire _T_1455 = _T_1153 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1456 = _T_1455 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1457 = _T_1456 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1458 = _T_1457 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1459 = _T_1431 | _T_1458; // @[dec_tlu_ctl.scala 2634:105] + wire _T_1475 = _T_1057 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1476 = _T_1459 | _T_1475; // @[dec_tlu_ctl.scala 2634:153] + wire _T_1498 = _T_986 & io_dec_csr_rdaddr_d[6]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1499 = _T_1498 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1500 = _T_1499 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1501 = _T_1500 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1502 = _T_1501 & _T_7; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1503 = _T_1476 | _T_1502; // @[dec_tlu_ctl.scala 2635:113] + wire _T_1526 = _T_986 & _T_5; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1527 = _T_1526 & _T_94; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1528 = _T_1527 & _T_96; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1529 = _T_1528 & _T_17; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1530 = _T_1529 & _T_27; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1531 = _T_1503 | _T_1530; // @[dec_tlu_ctl.scala 2635:161] + wire _T_1550 = _T_1013 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1551 = _T_1531 | _T_1550; // @[dec_tlu_ctl.scala 2636:97] + wire _T_1567 = _T_1057 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1568 = _T_1551 | _T_1567; // @[dec_tlu_ctl.scala 2636:153] + wire _T_1587 = _T_1013 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + wire _T_1588 = _T_1568 | _T_1587; // @[dec_tlu_ctl.scala 2637:113] + wire _T_1604 = _T_1057 & io_dec_csr_rdaddr_d[4]; // @[dec_tlu_ctl.scala 2551:198] + assign io_csr_pkt_csr_misa = _T_11 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2553:57] + assign io_csr_pkt_csr_mvendorid = _T_20 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2554:57] + assign io_csr_pkt_csr_marchid = _T_29 & _T_27; // @[dec_tlu_ctl.scala 2555:57] + assign io_csr_pkt_csr_mimpid = _T_37 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2556:57] + assign io_csr_pkt_csr_mhartid = _T_19 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2557:57] + assign io_csr_pkt_csr_mstatus = _T_11 & _T_27; // @[dec_tlu_ctl.scala 2558:57] + assign io_csr_pkt_csr_mtvec = _T_69 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2559:57] + assign io_csr_pkt_csr_mip = _T_75 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2560:65] + assign io_csr_pkt_csr_mie = _T_69 & _T_27; // @[dec_tlu_ctl.scala 2561:65] + assign io_csr_pkt_csr_mcyclel = _T_104 & _T_17; // @[dec_tlu_ctl.scala 2562:57] + assign io_csr_pkt_csr_mcycleh = _T_123 & _T_17; // @[dec_tlu_ctl.scala 2563:57] + assign io_csr_pkt_csr_minstretl = _T_142 & _T_27; // @[dec_tlu_ctl.scala 2564:57] + assign io_csr_pkt_csr_minstreth = _T_160 & _T_27; // @[dec_tlu_ctl.scala 2565:57] + assign io_csr_pkt_csr_mscratch = _T_173 & _T_27; // @[dec_tlu_ctl.scala 2566:57] + assign io_csr_pkt_csr_mepc = _T_182 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2567:57] + assign io_csr_pkt_csr_mcause = _T_191 & _T_27; // @[dec_tlu_ctl.scala 2568:57] + assign io_csr_pkt_csr_mscause = _T_196 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2569:57] + assign io_csr_pkt_csr_mtval = _T_191 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2570:57] + assign io_csr_pkt_csr_mrac = _T_220 & _T_17; // @[dec_tlu_ctl.scala 2571:57] + assign io_csr_pkt_csr_dmst = _T_232 & _T_17; // @[dec_tlu_ctl.scala 2572:57] + assign io_csr_pkt_csr_mdseac = _T_241 & _T_96; // @[dec_tlu_ctl.scala 2573:57] + assign io_csr_pkt_csr_meihap = _T_240 & io_dec_csr_rdaddr_d[3]; // @[dec_tlu_ctl.scala 2574:57] + assign io_csr_pkt_csr_meivt = _T_261 & _T_27; // @[dec_tlu_ctl.scala 2575:57] + assign io_csr_pkt_csr_meipt = _T_269 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2576:57] + assign io_csr_pkt_csr_meicurpl = _T_268 & io_dec_csr_rdaddr_d[2]; // @[dec_tlu_ctl.scala 2577:57] + assign io_csr_pkt_csr_meicidpl = _T_281 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2578:57] + assign io_csr_pkt_csr_dcsr = _T_292 & _T_27; // @[dec_tlu_ctl.scala 2579:57] + assign io_csr_pkt_csr_mcgc = _T_300 & _T_27; // @[dec_tlu_ctl.scala 2580:57] + assign io_csr_pkt_csr_mfdc = _T_310 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2581:57] + assign io_csr_pkt_csr_dpc = _T_292 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2582:65] + assign io_csr_pkt_csr_mtsel = _T_332 & _T_27; // @[dec_tlu_ctl.scala 2583:57] + assign io_csr_pkt_csr_mtdata1 = _T_231 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2584:57] + assign io_csr_pkt_csr_mtdata2 = _T_331 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2585:57] + assign io_csr_pkt_csr_mhpmc3 = _T_104 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2586:57] + assign io_csr_pkt_csr_mhpmc4 = _T_382 & _T_27; // @[dec_tlu_ctl.scala 2587:57] + assign io_csr_pkt_csr_mhpmc5 = _T_397 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2588:57] + assign io_csr_pkt_csr_mhpmc6 = _T_415 & _T_27; // @[dec_tlu_ctl.scala 2589:57] + assign io_csr_pkt_csr_mhpmc3h = _T_429 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2590:57] + assign io_csr_pkt_csr_mhpmc4h = _T_447 & _T_27; // @[dec_tlu_ctl.scala 2591:57] + assign io_csr_pkt_csr_mhpmc5h = _T_461 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2592:57] + assign io_csr_pkt_csr_mhpmc6h = _T_478 & _T_27; // @[dec_tlu_ctl.scala 2593:57] + assign io_csr_pkt_csr_mhpme3 = _T_493 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2594:57] + assign io_csr_pkt_csr_mhpme4 = _T_508 & _T_27; // @[dec_tlu_ctl.scala 2595:57] + assign io_csr_pkt_csr_mhpme5 = _T_508 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2596:57] + assign io_csr_pkt_csr_mhpme6 = _T_536 & _T_27; // @[dec_tlu_ctl.scala 2597:57] + assign io_csr_pkt_csr_mcountinhibit = _T_493 & _T_27; // @[dec_tlu_ctl.scala 2598:49] + assign io_csr_pkt_csr_mitctl0 = _T_564 & _T_27; // @[dec_tlu_ctl.scala 2599:57] + assign io_csr_pkt_csr_mitctl1 = _T_574 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2600:57] + assign io_csr_pkt_csr_mitb0 = _T_585 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2601:57] + assign io_csr_pkt_csr_mitb1 = _T_595 & _T_27; // @[dec_tlu_ctl.scala 2602:57] + assign io_csr_pkt_csr_mitcnt0 = _T_585 & _T_27; // @[dec_tlu_ctl.scala 2603:57] + assign io_csr_pkt_csr_mitcnt1 = _T_615 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2604:57] + assign io_csr_pkt_csr_mpmc = _T_626 & io_dec_csr_rdaddr_d[1]; // @[dec_tlu_ctl.scala 2605:57] + assign io_csr_pkt_csr_meicpct = _T_281 & _T_27; // @[dec_tlu_ctl.scala 2607:57] + assign io_csr_pkt_csr_micect = _T_669 & _T_27; // @[dec_tlu_ctl.scala 2609:57] + assign io_csr_pkt_csr_miccmect = _T_668 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2610:57] + assign io_csr_pkt_csr_mdccmect = _T_685 & _T_27; // @[dec_tlu_ctl.scala 2611:57] + assign io_csr_pkt_csr_mfdht = _T_695 & _T_27; // @[dec_tlu_ctl.scala 2612:57] + assign io_csr_pkt_csr_mfdhs = _T_703 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2613:57] + assign io_csr_pkt_csr_dicawics = _T_719 & _T_27; // @[dec_tlu_ctl.scala 2614:57] + assign io_csr_pkt_csr_dicad0h = _T_727 & _T_17; // @[dec_tlu_ctl.scala 2615:57] + assign io_csr_pkt_csr_dicad0 = _T_738 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2616:57] + assign io_csr_pkt_csr_dicad1 = _T_749 & _T_27; // @[dec_tlu_ctl.scala 2617:57] + assign io_csr_pkt_csr_dicago = _T_749 & io_dec_csr_rdaddr_d[0]; // @[dec_tlu_ctl.scala 2618:57] + assign io_csr_pkt_presync = _T_830 | _T_845; // @[dec_tlu_ctl.scala 2619:34] + assign io_csr_pkt_postsync = _T_926 | _T_938; // @[dec_tlu_ctl.scala 2621:30] + assign io_csr_pkt_legal = _T_1588 | _T_1604; // @[dec_tlu_ctl.scala 2624:26] endmodule module dec_tlu_ctl( input clock, @@ -54379,6 +54368,7 @@ module dec_tlu_ctl( output io_dec_tlu_misc_clk_override, output io_dec_tlu_dec_clk_override, output io_dec_tlu_lsu_clk_override, + output io_dec_tlu_bus_clk_override, output io_dec_tlu_pic_clk_override, output io_dec_tlu_dccm_clk_override, output io_dec_tlu_icm_clk_override, @@ -54419,7 +54409,6 @@ module dec_tlu_ctl( input io_tlu_busbuff_lsu_pmu_bus_error, input io_tlu_busbuff_lsu_pmu_bus_busy, output io_tlu_busbuff_dec_tlu_external_ldfwd_disable, - output io_tlu_busbuff_dec_tlu_wb_coalescing_disable, output io_tlu_busbuff_dec_tlu_sideeffect_posted_disable, input io_tlu_busbuff_lsu_imprecise_error_load_any, input io_tlu_busbuff_lsu_imprecise_error_store_any, @@ -54510,26 +54499,26 @@ module dec_tlu_ctl( reg [31:0] _RAND_73; reg [31:0] _RAND_74; `endif // RANDOMIZE_REG_INIT - wire int_timers_clock; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_reset; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_free_clk; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_scan_mode; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 275:30] - wire [11:0] int_timers_io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 275:30] - wire [31:0] int_timers_io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitctl0; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitctl1; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitb0; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitb1; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitcnt0; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_csr_mitcnt1; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_pause_state; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_internal_dbg_halt_timers; // @[dec_tlu_ctl.scala 275:30] - wire [31:0] int_timers_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 275:30] - wire int_timers_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 275:30] + wire int_timers_clock; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_reset; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_free_clk; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_scan_mode; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 275:32] + wire [11:0] int_timers_io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 275:32] + wire [31:0] int_timers_io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitctl0; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitctl1; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitb0; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitb1; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitcnt0; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_csr_mitcnt1; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_pause_state; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_internal_dbg_halt_timers; // @[dec_tlu_ctl.scala 275:32] + wire [31:0] int_timers_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 275:32] + wire int_timers_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 275:32] wire rvclkhdr_io_l1clk; // @[lib.scala 343:22] wire rvclkhdr_io_clk; // @[lib.scala 343:22] wire rvclkhdr_io_en; // @[lib.scala 343:22] @@ -54546,546 +54535,546 @@ module dec_tlu_ctl( wire rvclkhdr_3_io_clk; // @[lib.scala 343:22] wire rvclkhdr_3_io_en; // @[lib.scala 343:22] wire rvclkhdr_3_io_scan_mode; // @[lib.scala 343:22] - wire csr_clock; // @[dec_tlu_ctl.scala 816:15] - wire csr_reset; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_free_clk; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_active_clk; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_scan_mode; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 816:15] - wire [11:0] csr_io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 816:15] - wire [11:0] csr_io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 816:15] - wire [70:0] csr_io_dec_tlu_ic_diag_pkt_icache_wrdata; // @[dec_tlu_ctl.scala 816:15] - wire [16:0] csr_io_dec_tlu_ic_diag_pkt_icache_dicawics; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_ic_diag_pkt_icache_rd_valid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_ic_diag_pkt_icache_wr_valid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_select; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_match_pkt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_store; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_load; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_execute; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_0_m; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_trigger_pkt_any_0_tdata2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_select; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_match_pkt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_store; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_load; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_execute; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_1_m; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_trigger_pkt_any_1_tdata2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_select; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_match_pkt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_store; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_load; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_execute; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_2_m; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_trigger_pkt_any_2_tdata2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_select; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_match_pkt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_store; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_load; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_execute; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_pkt_any_3_m; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_trigger_pkt_any_3_tdata2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_iccm_stall_any; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_dccm_stall_any; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_store_stall_any; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_pmu_presync_stall; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_pmu_postsync_stall; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_pmu_decode_stall; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_fetch_stall; // @[dec_tlu_ctl.scala 816:15] - wire [1:0] csr_io_dec_tlu_packet_r_icaf_type; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_dec_tlu_packet_r_pmu_i0_itype; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_packet_r_pmu_i0_br_unpred; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_packet_r_pmu_divide; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_exu_pmu_i0_br_misp; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_pmu_instr_decoded; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_instr_aligned; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_ic_miss; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_ic_hit; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_csr_wen_r; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_tlu_mtval_wb1; // @[dec_tlu_ctl.scala 816:15] - wire [4:0] csr_io_dec_tlu_exc_cause_wb1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_perfcnt0; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_perfcnt1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_perfcnt2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_perfcnt3; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_pmu_dccm_write; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_pmu_dccm_read; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_pmu_any_write; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dma_pmu_any_read; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_bus_busy; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_dec_tlu_i0_pc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_misc_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_lsu_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_pic_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_dccm_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_icm_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_csr_rddata_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_pipelining_disable; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_wr_pause_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_bus_busy; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_bus_error; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_pmu_bus_error; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_bus_misaligned; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 816:15] - wire [70:0] csr_io_ifu_ic_debug_rd_data; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_dec_tlu_meipt; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_pic_pl; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_dec_tlu_meicurpl; // @[dec_tlu_ctl.scala 816:15] - wire [29:0] csr_io_dec_tlu_meihap; // @[dec_tlu_ctl.scala 816:15] - wire [7:0] csr_io_pic_claimid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_lsu_imprecise_error_addr_any; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_tlu_mrac_ff; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_wb_coalescing_disable; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_bpred_disable; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_sideeffect_posted_disable; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_core_ecc_disable; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_external_ldfwd_disable; // @[dec_tlu_ctl.scala 816:15] - wire [2:0] csr_io_dec_tlu_dma_qos_prty; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_illegal_inst; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_lsu_error_pkt_r_bits_mscause; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mexintpend; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_exu_npc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_rst_vec; // @[dec_tlu_ctl.scala 816:15] - wire [27:0] csr_io_core_id; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_rfpc_i0_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_fw_halt_req; // @[dec_tlu_ctl.scala 816:15] - wire [1:0] csr_io_mstatus; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mret_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mstatus_mie_ns; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 816:15] - wire [15:0] csr_io_dcsr; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_mtvec; // @[dec_tlu_ctl.scala 816:15] - wire [5:0] csr_io_mip; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_timer_int_sync; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_soft_int_sync; // @[dec_tlu_ctl.scala 816:15] - wire [5:0] csr_io_mie_ns; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_wr_clk; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 816:15] - wire [1:0] csr_io_lsu_fir_error; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_npc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_npc_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_reset_delayed; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_mepc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_interrupt_valid_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_i0_exception_valid_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_e4e5_int_clk; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_i0_exc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_inst_acc_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_inst_acc_second_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_nmi; // @[dec_tlu_ctl.scala 816:15] - wire [31:0] csr_io_lsu_error_pkt_addr_r; // @[dec_tlu_ctl.scala 816:15] - wire [4:0] csr_io_exc_cause_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_i0_valid_wb; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_clk_override; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire [4:0] csr_io_exc_cause_wb; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_nmi_lsu_store_type; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_nmi_lsu_load_type; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ebreak_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ecall_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_illegal_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mdseac_locked_ns; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_mdseac_locked_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_nmi_int_detected_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ext_int_freeze_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ic_perr_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_idle_any_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_debug_halt_req_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_force_halt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_ext_int_start; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_trigger_hit_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_debug_halt_req; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_allow_dbg_halt_csr_write; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_internal_dbg_halt_mode_f; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_enter_debug_halt_req; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_request_debug_mode_done; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_request_debug_mode_r; // @[dec_tlu_ctl.scala 816:15] - wire [30:0] csr_io_dpc; // @[dec_tlu_ctl.scala 816:15] - wire [3:0] csr_io_update_hit_bit_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_timer_int; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_int_timer0_int; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_int_timer1_int; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_take_ext_int; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_tlu_flush_lower_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_br0_error_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_dec_tlu_br0_start_error_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 816:15] - wire csr_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 816:15] - wire [9:0] csr_io_mtdata1_t_0; // @[dec_tlu_ctl.scala 816:15] - wire [9:0] csr_io_mtdata1_t_1; // @[dec_tlu_ctl.scala 816:15] - wire [9:0] csr_io_mtdata1_t_2; // @[dec_tlu_ctl.scala 816:15] - wire [9:0] csr_io_mtdata1_t_3; // @[dec_tlu_ctl.scala 816:15] - wire [11:0] csr_read_io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitctl0; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitctl1; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitb0; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitb1; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitcnt0; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mitcnt1; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_meicpct; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_presync; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_postsync; // @[dec_tlu_ctl.scala 1009:22] - wire csr_read_io_csr_pkt_legal; // @[dec_tlu_ctl.scala 1009:22] - reg dbg_halt_state_f; // @[dec_tlu_ctl.scala 365:89] + wire csr_clock; // @[dec_tlu_ctl.scala 813:15] + wire csr_reset; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_free_clk; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_active_clk; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_scan_mode; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 813:15] + wire [11:0] csr_io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 813:15] + wire [11:0] csr_io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 813:15] + wire [70:0] csr_io_dec_tlu_ic_diag_pkt_icache_wrdata; // @[dec_tlu_ctl.scala 813:15] + wire [16:0] csr_io_dec_tlu_ic_diag_pkt_icache_dicawics; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_ic_diag_pkt_icache_rd_valid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_ic_diag_pkt_icache_wr_valid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_select; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_match_pkt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_store; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_load; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_execute; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_0_m; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_trigger_pkt_any_0_tdata2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_select; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_match_pkt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_store; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_load; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_execute; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_1_m; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_trigger_pkt_any_1_tdata2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_select; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_match_pkt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_store; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_load; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_execute; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_2_m; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_trigger_pkt_any_2_tdata2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_select; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_match_pkt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_store; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_load; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_execute; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_pkt_any_3_m; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_trigger_pkt_any_3_tdata2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_iccm_stall_any; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_dccm_stall_any; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_store_stall_any; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_pmu_presync_stall; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_pmu_postsync_stall; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_pmu_decode_stall; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_fetch_stall; // @[dec_tlu_ctl.scala 813:15] + wire [1:0] csr_io_dec_tlu_packet_r_icaf_type; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_dec_tlu_packet_r_pmu_i0_itype; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_packet_r_pmu_i0_br_unpred; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_packet_r_pmu_divide; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_exu_pmu_i0_br_misp; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_pmu_instr_decoded; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_instr_aligned; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_ic_miss; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_ic_hit; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_csr_wen_r; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_tlu_mtval_wb1; // @[dec_tlu_ctl.scala 813:15] + wire [4:0] csr_io_dec_tlu_exc_cause_wb1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_perfcnt0; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_perfcnt1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_perfcnt2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_perfcnt3; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_pmu_dccm_write; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_pmu_dccm_read; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_pmu_any_write; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dma_pmu_any_read; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_bus_busy; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_dec_tlu_i0_pc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_misc_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_lsu_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_bus_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_pic_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_dccm_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_icm_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_csr_rddata_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_pipelining_disable; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_wr_pause_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_bus_busy; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_bus_error; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_pmu_bus_error; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_bus_misaligned; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 813:15] + wire [70:0] csr_io_ifu_ic_debug_rd_data; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_dec_tlu_meipt; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_pic_pl; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_dec_tlu_meicurpl; // @[dec_tlu_ctl.scala 813:15] + wire [29:0] csr_io_dec_tlu_meihap; // @[dec_tlu_ctl.scala 813:15] + wire [7:0] csr_io_pic_claimid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_lsu_imprecise_error_addr_any; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_tlu_mrac_ff; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_bpred_disable; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_sideeffect_posted_disable; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_core_ecc_disable; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_external_ldfwd_disable; // @[dec_tlu_ctl.scala 813:15] + wire [2:0] csr_io_dec_tlu_dma_qos_prty; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_illegal_inst; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_lsu_error_pkt_r_bits_mscause; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mexintpend; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_exu_npc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_rst_vec; // @[dec_tlu_ctl.scala 813:15] + wire [27:0] csr_io_core_id; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_rfpc_i0_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_i0_trigger_hit_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_fw_halt_req; // @[dec_tlu_ctl.scala 813:15] + wire [1:0] csr_io_mstatus; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_exc_or_int_valid_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mret_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mstatus_mie_ns; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 813:15] + wire [15:0] csr_io_dcsr; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_mtvec; // @[dec_tlu_ctl.scala 813:15] + wire [5:0] csr_io_mip; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_timer_int_sync; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_soft_int_sync; // @[dec_tlu_ctl.scala 813:15] + wire [5:0] csr_io_mie_ns; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_wr_clk; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_pmu_fw_halted; // @[dec_tlu_ctl.scala 813:15] + wire [1:0] csr_io_lsu_fir_error; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_npc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_npc_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_reset_delayed; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_mepc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_interrupt_valid_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_i0_exception_valid_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_exc_valid_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_e4e5_int_clk; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_i0_exc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_inst_acc_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_inst_acc_second_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_nmi; // @[dec_tlu_ctl.scala 813:15] + wire [31:0] csr_io_lsu_error_pkt_addr_r; // @[dec_tlu_ctl.scala 813:15] + wire [4:0] csr_io_exc_cause_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_i0_valid_wb; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_clk_override; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire [4:0] csr_io_exc_cause_wb; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_nmi_lsu_store_type; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_nmi_lsu_load_type; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_tlu_i0_commit_cmt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ebreak_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ecall_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_illegal_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mdseac_locked_ns; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_mdseac_locked_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_nmi_int_detected_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ext_int_freeze_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ic_perr_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_idle_any_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dbg_tlu_halted; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_debug_halt_req_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_force_halt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_ext_int_start; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_trigger_hit_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_debug_halt_req; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_allow_dbg_halt_csr_write; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_internal_dbg_halt_mode_f; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_enter_debug_halt_req; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_request_debug_mode_done; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_request_debug_mode_r; // @[dec_tlu_ctl.scala 813:15] + wire [30:0] csr_io_dpc; // @[dec_tlu_ctl.scala 813:15] + wire [3:0] csr_io_update_hit_bit_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_timer_int; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_int_timer0_int; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_int_timer1_int; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_take_ext_int; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_tlu_flush_lower_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_br0_error_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_dec_tlu_br0_start_error_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 813:15] + wire csr_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 813:15] + wire [9:0] csr_io_mtdata1_t_0; // @[dec_tlu_ctl.scala 813:15] + wire [9:0] csr_io_mtdata1_t_1; // @[dec_tlu_ctl.scala 813:15] + wire [9:0] csr_io_mtdata1_t_2; // @[dec_tlu_ctl.scala 813:15] + wire [9:0] csr_io_mtdata1_t_3; // @[dec_tlu_ctl.scala 813:15] + wire [11:0] csr_read_io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitctl0; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitctl1; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitb0; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitb1; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitcnt0; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mitcnt1; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_meicpct; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_presync; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_postsync; // @[dec_tlu_ctl.scala 1006:22] + wire csr_read_io_csr_pkt_legal; // @[dec_tlu_ctl.scala 1006:22] + reg dbg_halt_state_f; // @[dec_tlu_ctl.scala 365:114] wire _T = ~dbg_halt_state_f; // @[dec_tlu_ctl.scala 274:39] - reg mpc_halt_state_f; // @[dec_tlu_ctl.scala 360:89] + reg mpc_halt_state_f; // @[dec_tlu_ctl.scala 360:114] wire [2:0] _T_3 = {io_i_cpu_run_req,io_mpc_debug_halt_req,io_mpc_debug_run_req}; // @[Cat.scala 29:58] wire [3:0] _T_6 = {io_nmi_int,io_timer_int,io_soft_int,io_i_cpu_halt_req}; // @[Cat.scala 29:58] reg [6:0] _T_8; // @[lib.scala 37:81] reg [6:0] syncro_ff; // @[lib.scala 37:58] - wire nmi_int_sync = syncro_ff[6]; // @[dec_tlu_ctl.scala 302:67] - wire i_cpu_halt_req_sync = syncro_ff[3]; // @[dec_tlu_ctl.scala 305:59] - wire i_cpu_run_req_sync = syncro_ff[2]; // @[dec_tlu_ctl.scala 306:59] - wire mpc_debug_halt_req_sync_raw = syncro_ff[1]; // @[dec_tlu_ctl.scala 307:51] - wire mpc_debug_run_req_sync = syncro_ff[0]; // @[dec_tlu_ctl.scala 308:51] - wire dec_csr_wen_r_mod = csr_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 1002:31] - reg lsu_exc_valid_r_d1; // @[dec_tlu_ctl.scala 611:74] - wire _T_11 = io_lsu_error_pkt_r_valid | lsu_exc_valid_r_d1; // @[dec_tlu_ctl.scala 312:67] - reg e5_valid; // @[dec_tlu_ctl.scala 324:97] - wire e4e5_valid = io_dec_tlu_i0_valid_r | e5_valid; // @[dec_tlu_ctl.scala 315:30] - reg debug_mode_status; // @[dec_tlu_ctl.scala 325:81] - reg i_cpu_run_req_d1_raw; // @[dec_tlu_ctl.scala 571:80] - reg nmi_int_delayed; // @[dec_tlu_ctl.scala 338:72] + wire nmi_int_sync = syncro_ff[6]; // @[dec_tlu_ctl.scala 302:76] + wire i_cpu_halt_req_sync = syncro_ff[3]; // @[dec_tlu_ctl.scala 305:64] + wire i_cpu_run_req_sync = syncro_ff[2]; // @[dec_tlu_ctl.scala 306:66] + wire mpc_debug_halt_req_sync_raw = syncro_ff[1]; // @[dec_tlu_ctl.scala 307:52] + wire mpc_debug_run_req_sync = syncro_ff[0]; // @[dec_tlu_ctl.scala 308:56] + wire dec_csr_wen_r_mod = csr_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 999:31] + reg lsu_exc_valid_r_d1; // @[dec_tlu_ctl.scala 609:74] + wire _T_11 = io_lsu_error_pkt_r_valid | lsu_exc_valid_r_d1; // @[dec_tlu_ctl.scala 312:71] + reg e5_valid; // @[dec_tlu_ctl.scala 324:138] + wire e4e5_valid = io_dec_tlu_i0_valid_r | e5_valid; // @[dec_tlu_ctl.scala 315:39] + reg debug_mode_status; // @[dec_tlu_ctl.scala 325:90] + reg i_cpu_run_req_d1_raw; // @[dec_tlu_ctl.scala 569:81] + reg nmi_int_delayed; // @[dec_tlu_ctl.scala 338:81] wire _T_37 = ~nmi_int_delayed; // @[dec_tlu_ctl.scala 347:45] wire _T_38 = nmi_int_sync & _T_37; // @[dec_tlu_ctl.scala 347:43] - reg mdseac_locked_f; // @[dec_tlu_ctl.scala 604:89] + reg mdseac_locked_f; // @[dec_tlu_ctl.scala 602:89] wire _T_35 = ~mdseac_locked_f; // @[dec_tlu_ctl.scala 345:32] wire _T_36 = io_tlu_busbuff_lsu_imprecise_error_load_any | io_tlu_busbuff_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 345:96] wire nmi_lsu_detected = _T_35 & _T_36; // @[dec_tlu_ctl.scala 345:49] wire _T_39 = _T_38 | nmi_lsu_detected; // @[dec_tlu_ctl.scala 347:63] - reg nmi_int_detected_f; // @[dec_tlu_ctl.scala 339:72] - reg take_nmi_r_d1; // @[dec_tlu_ctl.scala 813:98] + reg nmi_int_detected_f; // @[dec_tlu_ctl.scala 339:73] + reg take_nmi_r_d1; // @[dec_tlu_ctl.scala 810:107] wire _T_40 = ~take_nmi_r_d1; // @[dec_tlu_ctl.scala 347:106] wire _T_41 = nmi_int_detected_f & _T_40; // @[dec_tlu_ctl.scala 347:104] wire _T_42 = _T_39 | _T_41; // @[dec_tlu_ctl.scala 347:82] - reg take_ext_int_start_d3; // @[dec_tlu_ctl.scala 744:62] + reg take_ext_int_start_d3; // @[dec_tlu_ctl.scala 742:74] wire _T_43 = |io_lsu_fir_error; // @[dec_tlu_ctl.scala 347:165] wire _T_44 = take_ext_int_start_d3 & _T_43; // @[dec_tlu_ctl.scala 347:146] wire nmi_int_detected = _T_42 | _T_44; // @[dec_tlu_ctl.scala 347:122] - wire _T_631 = ~io_dec_csr_stall_int_ff; // @[dec_tlu_ctl.scala 721:23] - wire mstatus_mie_ns = csr_io_mstatus_mie_ns; // @[dec_tlu_ctl.scala 1001:31] - wire _T_632 = _T_631 & mstatus_mie_ns; // @[dec_tlu_ctl.scala 721:48] - wire [5:0] mip = csr_io_mip; // @[dec_tlu_ctl.scala 1007:31] - wire _T_634 = _T_632 & mip[1]; // @[dec_tlu_ctl.scala 721:65] - wire [5:0] mie_ns = csr_io_mie_ns; // @[dec_tlu_ctl.scala 996:31] - wire timer_int_ready = _T_634 & mie_ns[1]; // @[dec_tlu_ctl.scala 721:83] - wire _T_391 = nmi_int_detected | timer_int_ready; // @[dec_tlu_ctl.scala 598:66] - wire _T_628 = _T_632 & mip[0]; // @[dec_tlu_ctl.scala 720:65] - wire soft_int_ready = _T_628 & mie_ns[0]; // @[dec_tlu_ctl.scala 720:83] - wire _T_392 = _T_391 | soft_int_ready; // @[dec_tlu_ctl.scala 598:84] - reg int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 578:73] - wire _T_393 = _T_392 | int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 598:101] - reg int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 579:73] - wire _T_394 = _T_393 | int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 598:125] - wire _T_608 = _T_632 & mip[2]; // @[dec_tlu_ctl.scala 717:66] - wire mhwakeup_ready = _T_608 & mie_ns[2]; // @[dec_tlu_ctl.scala 717:84] - wire _T_395 = io_dec_pic_mhwakeup & mhwakeup_ready; // @[dec_tlu_ctl.scala 598:172] - wire _T_396 = _T_394 | _T_395; // @[dec_tlu_ctl.scala 598:149] - wire _T_397 = _T_396 & io_o_cpu_halt_status; // @[dec_tlu_ctl.scala 598:191] - reg i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 570:80] - wire _T_398 = ~i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 598:216] - wire _T_399 = _T_397 & _T_398; // @[dec_tlu_ctl.scala 598:214] - wire i_cpu_run_req_d1 = i_cpu_run_req_d1_raw | _T_399; // @[dec_tlu_ctl.scala 598:45] - wire _T_14 = debug_mode_status | i_cpu_run_req_d1; // @[dec_tlu_ctl.scala 316:50] - wire _T_685 = ~_T_43; // @[dec_tlu_ctl.scala 749:49] - wire take_ext_int = take_ext_int_start_d3 & _T_685; // @[dec_tlu_ctl.scala 749:47] - wire _T_698 = ~soft_int_ready; // @[dec_tlu_ctl.scala 766:40] - wire _T_699 = timer_int_ready & _T_698; // @[dec_tlu_ctl.scala 766:38] - wire _T_617 = ~io_lsu_fastint_stall_any; // @[dec_tlu_ctl.scala 718:104] - wire ext_int_ready = mhwakeup_ready & _T_617; // @[dec_tlu_ctl.scala 718:102] - wire _T_700 = ~ext_int_ready; // @[dec_tlu_ctl.scala 766:58] - wire _T_701 = _T_699 & _T_700; // @[dec_tlu_ctl.scala 766:56] - wire _T_622 = _T_632 & mip[5]; // @[dec_tlu_ctl.scala 719:65] - wire ce_int_ready = _T_622 & mie_ns[5]; // @[dec_tlu_ctl.scala 719:83] - wire _T_702 = ~ce_int_ready; // @[dec_tlu_ctl.scala 766:75] - wire _T_703 = _T_701 & _T_702; // @[dec_tlu_ctl.scala 766:73] + wire _T_631 = ~io_dec_csr_stall_int_ff; // @[dec_tlu_ctl.scala 719:23] + wire mstatus_mie_ns = csr_io_mstatus_mie_ns; // @[dec_tlu_ctl.scala 998:31] + wire _T_632 = _T_631 & mstatus_mie_ns; // @[dec_tlu_ctl.scala 719:48] + wire [5:0] mip = csr_io_mip; // @[dec_tlu_ctl.scala 1004:31] + wire _T_634 = _T_632 & mip[1]; // @[dec_tlu_ctl.scala 719:65] + wire [5:0] mie_ns = csr_io_mie_ns; // @[dec_tlu_ctl.scala 993:31] + wire timer_int_ready = _T_634 & mie_ns[1]; // @[dec_tlu_ctl.scala 719:83] + wire _T_391 = nmi_int_detected | timer_int_ready; // @[dec_tlu_ctl.scala 596:66] + wire _T_628 = _T_632 & mip[0]; // @[dec_tlu_ctl.scala 718:65] + wire soft_int_ready = _T_628 & mie_ns[0]; // @[dec_tlu_ctl.scala 718:83] + wire _T_392 = _T_391 | soft_int_ready; // @[dec_tlu_ctl.scala 596:84] + reg int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 576:74] + wire _T_393 = _T_392 | int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 596:101] + reg int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 577:74] + wire _T_394 = _T_393 | int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 596:125] + wire _T_608 = _T_632 & mip[2]; // @[dec_tlu_ctl.scala 715:65] + wire mhwakeup_ready = _T_608 & mie_ns[2]; // @[dec_tlu_ctl.scala 715:83] + wire _T_395 = io_dec_pic_mhwakeup & mhwakeup_ready; // @[dec_tlu_ctl.scala 596:172] + wire _T_396 = _T_394 | _T_395; // @[dec_tlu_ctl.scala 596:149] + wire _T_397 = _T_396 & io_o_cpu_halt_status; // @[dec_tlu_ctl.scala 596:191] + reg i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 568:81] + wire _T_398 = ~i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 596:216] + wire _T_399 = _T_397 & _T_398; // @[dec_tlu_ctl.scala 596:214] + wire i_cpu_run_req_d1 = i_cpu_run_req_d1_raw | _T_399; // @[dec_tlu_ctl.scala 596:45] + wire _T_14 = debug_mode_status | i_cpu_run_req_d1; // @[dec_tlu_ctl.scala 316:55] + wire _T_685 = ~_T_43; // @[dec_tlu_ctl.scala 747:49] + wire take_ext_int = take_ext_int_start_d3 & _T_685; // @[dec_tlu_ctl.scala 747:47] + wire _T_698 = ~soft_int_ready; // @[dec_tlu_ctl.scala 764:40] + wire _T_699 = timer_int_ready & _T_698; // @[dec_tlu_ctl.scala 764:38] + wire _T_617 = ~io_lsu_fastint_stall_any; // @[dec_tlu_ctl.scala 716:104] + wire ext_int_ready = mhwakeup_ready & _T_617; // @[dec_tlu_ctl.scala 716:102] + wire _T_700 = ~ext_int_ready; // @[dec_tlu_ctl.scala 764:58] + wire _T_701 = _T_699 & _T_700; // @[dec_tlu_ctl.scala 764:56] + wire _T_622 = _T_632 & mip[5]; // @[dec_tlu_ctl.scala 717:65] + wire ce_int_ready = _T_622 & mie_ns[5]; // @[dec_tlu_ctl.scala 717:83] + wire _T_702 = ~ce_int_ready; // @[dec_tlu_ctl.scala 764:75] + wire _T_703 = _T_701 & _T_702; // @[dec_tlu_ctl.scala 764:73] wire _T_152 = ~debug_mode_status; // @[dec_tlu_ctl.scala 421:37] - reg dbg_halt_req_held; // @[dec_tlu_ctl.scala 464:81] + reg dbg_halt_req_held; // @[dec_tlu_ctl.scala 464:98] wire _T_106 = io_dbg_halt_req | dbg_halt_req_held; // @[dec_tlu_ctl.scala 398:48] - reg ext_int_freeze_d1; // @[dec_tlu_ctl.scala 745:66] + reg ext_int_freeze_d1; // @[dec_tlu_ctl.scala 743:90] wire _T_107 = ~ext_int_freeze_d1; // @[dec_tlu_ctl.scala 398:71] wire dbg_halt_req_final = _T_106 & _T_107; // @[dec_tlu_ctl.scala 398:69] - wire mpc_debug_halt_req_sync = mpc_debug_halt_req_sync_raw & _T_107; // @[dec_tlu_ctl.scala 357:67] + wire mpc_debug_halt_req_sync = mpc_debug_halt_req_sync_raw & _T_107; // @[dec_tlu_ctl.scala 357:70] wire _T_109 = dbg_halt_req_final | mpc_debug_halt_req_sync; // @[dec_tlu_ctl.scala 401:50] - reg reset_detect; // @[dec_tlu_ctl.scala 334:88] - reg reset_detected; // @[dec_tlu_ctl.scala 335:88] - wire reset_delayed = reset_detect ^ reset_detected; // @[dec_tlu_ctl.scala 336:64] + reg reset_detect; // @[dec_tlu_ctl.scala 334:106] + reg reset_detected; // @[dec_tlu_ctl.scala 335:98] + wire reset_delayed = reset_detect ^ reset_detected; // @[dec_tlu_ctl.scala 336:89] wire _T_110 = ~io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 401:95] wire _T_111 = reset_delayed & _T_110; // @[dec_tlu_ctl.scala 401:93] wire _T_112 = _T_109 | _T_111; // @[dec_tlu_ctl.scala 401:76] wire _T_114 = _T_112 & _T_152; // @[dec_tlu_ctl.scala 401:119] wire debug_halt_req = _T_114 & _T_107; // @[dec_tlu_ctl.scala 401:147] wire _T_153 = _T_152 & debug_halt_req; // @[dec_tlu_ctl.scala 421:63] - reg dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 456:81] + reg dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 456:90] wire _T_154 = _T_153 | dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 421:81] - reg trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 455:81] + reg trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 455:90] wire _T_155 = _T_154 | trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 421:107] - reg ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 670:64] + reg ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 668:64] wire enter_debug_halt_req = _T_155 | ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 421:132] - reg debug_halt_req_f; // @[dec_tlu_ctl.scala 453:89] - wire force_halt = csr_io_force_halt; // @[dec_tlu_ctl.scala 999:31] - reg lsu_idle_any_f; // @[dec_tlu_ctl.scala 449:89] + reg debug_halt_req_f; // @[dec_tlu_ctl.scala 453:114] + wire force_halt = csr_io_force_halt; // @[dec_tlu_ctl.scala 996:31] + reg lsu_idle_any_f; // @[dec_tlu_ctl.scala 449:114] wire _T_142 = io_lsu_idle_any & lsu_idle_any_f; // @[dec_tlu_ctl.scala 415:53] wire _T_143 = _T_142 & io_tlu_mem_ifu_miss_state_idle; // @[dec_tlu_ctl.scala 415:70] - reg ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 450:81] + reg ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 450:98] wire _T_144 = _T_143 & ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 415:103] wire _T_145 = ~debug_halt_req; // @[dec_tlu_ctl.scala 415:129] wire _T_146 = _T_144 & _T_145; // @[dec_tlu_ctl.scala 415:127] - reg debug_halt_req_d1; // @[dec_tlu_ctl.scala 457:89] + reg debug_halt_req_d1; // @[dec_tlu_ctl.scala 457:114] wire _T_147 = ~debug_halt_req_d1; // @[dec_tlu_ctl.scala 415:147] wire _T_148 = _T_146 & _T_147; // @[dec_tlu_ctl.scala 415:145] wire _T_149 = ~io_dec_div_active; // @[dec_tlu_ctl.scala 415:168] wire _T_150 = _T_148 & _T_149; // @[dec_tlu_ctl.scala 415:166] wire core_empty = force_halt | _T_150; // @[dec_tlu_ctl.scala 415:34] wire _T_163 = debug_halt_req_f & core_empty; // @[dec_tlu_ctl.scala 431:48] - reg dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 447:81] - reg dec_tlu_flush_pause_r_d1; // @[dec_tlu_ctl.scala 463:73] + reg dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 447:82] + reg dec_tlu_flush_pause_r_d1; // @[dec_tlu_ctl.scala 463:74] wire _T_132 = ~dec_tlu_flush_pause_r_d1; // @[dec_tlu_ctl.scala 411:56] wire _T_133 = dec_tlu_flush_noredir_r_d1 & _T_132; // @[dec_tlu_ctl.scala 411:54] - reg take_ext_int_start_d1; // @[dec_tlu_ctl.scala 742:62] + reg take_ext_int_start_d1; // @[dec_tlu_ctl.scala 740:74] wire _T_134 = ~take_ext_int_start_d1; // @[dec_tlu_ctl.scala 411:84] wire _T_135 = _T_133 & _T_134; // @[dec_tlu_ctl.scala 411:82] - reg halt_taken_f; // @[dec_tlu_ctl.scala 448:89] - reg dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 451:89] + reg halt_taken_f; // @[dec_tlu_ctl.scala 448:122] + reg dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 451:114] wire _T_136 = ~dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 411:126] wire _T_137 = halt_taken_f & _T_136; // @[dec_tlu_ctl.scala 411:124] - reg pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 577:73] + reg pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 575:74] wire _T_138 = ~pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 411:146] wire _T_139 = _T_137 & _T_138; // @[dec_tlu_ctl.scala 411:144] - reg interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 807:90] + reg interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 804:91] wire _T_140 = ~interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 411:169] wire _T_141 = _T_139 & _T_140; // @[dec_tlu_ctl.scala 411:167] wire halt_taken = _T_135 | _T_141; // @[dec_tlu_ctl.scala 411:108] wire _T_164 = _T_163 & halt_taken; // @[dec_tlu_ctl.scala 431:61] - reg debug_resume_req_f; // @[dec_tlu_ctl.scala 454:89] + reg debug_resume_req_f; // @[dec_tlu_ctl.scala 454:106] wire _T_165 = ~debug_resume_req_f; // @[dec_tlu_ctl.scala 431:97] wire _T_166 = dbg_tlu_halted_f & _T_165; // @[dec_tlu_ctl.scala 431:95] wire dbg_tlu_halted = _T_164 | _T_166; // @[dec_tlu_ctl.scala 431:75] wire _T_167 = ~dbg_tlu_halted; // @[dec_tlu_ctl.scala 432:73] wire _T_168 = debug_halt_req_f & _T_167; // @[dec_tlu_ctl.scala 432:71] wire debug_halt_req_ns = enter_debug_halt_req | _T_168; // @[dec_tlu_ctl.scala 432:51] - wire [15:0] dcsr = csr_io_dcsr; // @[dec_tlu_ctl.scala 1005:31] + wire [15:0] dcsr = csr_io_dcsr; // @[dec_tlu_ctl.scala 1002:31] wire _T_157 = ~dcsr[2]; // @[dec_tlu_ctl.scala 424:106] wire _T_158 = debug_resume_req_f & _T_157; // @[dec_tlu_ctl.scala 424:104] wire _T_159 = ~_T_158; // @[dec_tlu_ctl.scala 424:83] wire _T_160 = debug_mode_status & _T_159; // @[dec_tlu_ctl.scala 424:81] wire internal_dbg_halt_mode = debug_halt_req_ns | _T_160; // @[dec_tlu_ctl.scala 424:53] wire _T_177 = debug_resume_req_f & dcsr[2]; // @[dec_tlu_ctl.scala 437:60] - reg dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 462:73] + reg dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 462:66] wire _T_178 = ~dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 437:111] wire _T_179 = dcsr_single_step_running_f & _T_178; // @[dec_tlu_ctl.scala 437:109] wire dcsr_single_step_running = _T_177 | _T_179; // @[dec_tlu_ctl.scala 437:79] - wire _T_665 = ~dcsr_single_step_running; // @[dec_tlu_ctl.scala 738:55] - wire _T_666 = _T_665 | io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 738:81] - wire _T_667 = internal_dbg_halt_mode & _T_666; // @[dec_tlu_ctl.scala 738:52] - wire _T_346 = ~io_dec_tlu_debug_mode; // @[dec_tlu_ctl.scala 567:62] - wire _T_347 = i_cpu_halt_req_sync & _T_346; // @[dec_tlu_ctl.scala 567:60] - wire i_cpu_halt_req_sync_qual = _T_347 & _T_107; // @[dec_tlu_ctl.scala 567:85] - wire ext_halt_pulse = i_cpu_halt_req_sync_qual & _T_398; // @[dec_tlu_ctl.scala 583:50] - wire fw_halt_req = csr_io_fw_halt_req; // @[dec_tlu_ctl.scala 1003:31] - wire enter_pmu_fw_halt_req = ext_halt_pulse | fw_halt_req; // @[dec_tlu_ctl.scala 584:48] - reg pmu_fw_halt_req_f; // @[dec_tlu_ctl.scala 576:73] - wire _T_371 = pmu_fw_halt_req_f & core_empty; // @[dec_tlu_ctl.scala 589:45] - wire _T_372 = _T_371 & halt_taken; // @[dec_tlu_ctl.scala 589:58] - wire _T_373 = ~enter_debug_halt_req; // @[dec_tlu_ctl.scala 589:73] - wire _T_374 = _T_372 & _T_373; // @[dec_tlu_ctl.scala 589:71] - wire _T_375 = ~i_cpu_run_req_d1; // @[dec_tlu_ctl.scala 589:121] - wire _T_376 = pmu_fw_tlu_halted_f & _T_375; // @[dec_tlu_ctl.scala 589:119] - wire _T_377 = _T_374 | _T_376; // @[dec_tlu_ctl.scala 589:96] - wire _T_378 = ~debug_halt_req_f; // @[dec_tlu_ctl.scala 589:143] - wire pmu_fw_tlu_halted = _T_377 & _T_378; // @[dec_tlu_ctl.scala 589:141] - wire _T_361 = ~pmu_fw_tlu_halted; // @[dec_tlu_ctl.scala 585:72] - wire _T_362 = pmu_fw_halt_req_f & _T_361; // @[dec_tlu_ctl.scala 585:70] - wire _T_363 = enter_pmu_fw_halt_req | _T_362; // @[dec_tlu_ctl.scala 585:49] - wire pmu_fw_halt_req_ns = _T_363 & _T_378; // @[dec_tlu_ctl.scala 585:93] - reg internal_pmu_fw_halt_mode_f; // @[dec_tlu_ctl.scala 575:68] - wire _T_367 = internal_pmu_fw_halt_mode_f & _T_375; // @[dec_tlu_ctl.scala 586:83] - wire _T_369 = _T_367 & _T_378; // @[dec_tlu_ctl.scala 586:103] - wire internal_pmu_fw_halt_mode = pmu_fw_halt_req_ns | _T_369; // @[dec_tlu_ctl.scala 586:52] - wire _T_668 = _T_667 | internal_pmu_fw_halt_mode; // @[dec_tlu_ctl.scala 738:107] - wire _T_669 = _T_668 | i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 738:135] - wire _T_738 = ~internal_pmu_fw_halt_mode; // @[dec_tlu_ctl.scala 770:35] - wire _T_739 = nmi_int_detected & _T_738; // @[dec_tlu_ctl.scala 770:33] - wire _T_740 = ~internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 770:65] - wire _T_742 = dcsr_single_step_running_f & dcsr[11]; // @[dec_tlu_ctl.scala 770:119] - wire _T_743 = ~io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 770:141] - wire _T_744 = _T_742 & _T_743; // @[dec_tlu_ctl.scala 770:139] - wire _T_746 = _T_744 & _T_178; // @[dec_tlu_ctl.scala 770:164] - wire _T_747 = _T_740 | _T_746; // @[dec_tlu_ctl.scala 770:89] - wire _T_748 = _T_739 & _T_747; // @[dec_tlu_ctl.scala 770:62] - wire _T_463 = io_dec_tlu_packet_r_pmu_i0_itype == 4'h8; // @[dec_tlu_ctl.scala 656:51] - wire _T_464 = _T_463 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 656:64] + wire _T_665 = ~dcsr_single_step_running; // @[dec_tlu_ctl.scala 736:55] + wire _T_666 = _T_665 | io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 736:81] + wire _T_667 = internal_dbg_halt_mode & _T_666; // @[dec_tlu_ctl.scala 736:52] + wire _T_346 = ~io_dec_tlu_debug_mode; // @[dec_tlu_ctl.scala 565:62] + wire _T_347 = i_cpu_halt_req_sync & _T_346; // @[dec_tlu_ctl.scala 565:60] + wire i_cpu_halt_req_sync_qual = _T_347 & _T_107; // @[dec_tlu_ctl.scala 565:85] + wire ext_halt_pulse = i_cpu_halt_req_sync_qual & _T_398; // @[dec_tlu_ctl.scala 581:50] + wire fw_halt_req = csr_io_fw_halt_req; // @[dec_tlu_ctl.scala 1000:31] + wire enter_pmu_fw_halt_req = ext_halt_pulse | fw_halt_req; // @[dec_tlu_ctl.scala 582:48] + reg pmu_fw_halt_req_f; // @[dec_tlu_ctl.scala 574:82] + wire _T_371 = pmu_fw_halt_req_f & core_empty; // @[dec_tlu_ctl.scala 587:45] + wire _T_372 = _T_371 & halt_taken; // @[dec_tlu_ctl.scala 587:58] + wire _T_373 = ~enter_debug_halt_req; // @[dec_tlu_ctl.scala 587:73] + wire _T_374 = _T_372 & _T_373; // @[dec_tlu_ctl.scala 587:71] + wire _T_375 = ~i_cpu_run_req_d1; // @[dec_tlu_ctl.scala 587:121] + wire _T_376 = pmu_fw_tlu_halted_f & _T_375; // @[dec_tlu_ctl.scala 587:119] + wire _T_377 = _T_374 | _T_376; // @[dec_tlu_ctl.scala 587:96] + wire _T_378 = ~debug_halt_req_f; // @[dec_tlu_ctl.scala 587:143] + wire pmu_fw_tlu_halted = _T_377 & _T_378; // @[dec_tlu_ctl.scala 587:141] + wire _T_361 = ~pmu_fw_tlu_halted; // @[dec_tlu_ctl.scala 583:72] + wire _T_362 = pmu_fw_halt_req_f & _T_361; // @[dec_tlu_ctl.scala 583:70] + wire _T_363 = enter_pmu_fw_halt_req | _T_362; // @[dec_tlu_ctl.scala 583:49] + wire pmu_fw_halt_req_ns = _T_363 & _T_378; // @[dec_tlu_ctl.scala 583:93] + reg internal_pmu_fw_halt_mode_f; // @[dec_tlu_ctl.scala 573:70] + wire _T_367 = internal_pmu_fw_halt_mode_f & _T_375; // @[dec_tlu_ctl.scala 584:83] + wire _T_369 = _T_367 & _T_378; // @[dec_tlu_ctl.scala 584:103] + wire internal_pmu_fw_halt_mode = pmu_fw_halt_req_ns | _T_369; // @[dec_tlu_ctl.scala 584:52] + wire _T_668 = _T_667 | internal_pmu_fw_halt_mode; // @[dec_tlu_ctl.scala 736:107] + wire _T_669 = _T_668 | i_cpu_halt_req_d1; // @[dec_tlu_ctl.scala 736:135] + wire _T_738 = ~internal_pmu_fw_halt_mode; // @[dec_tlu_ctl.scala 768:35] + wire _T_739 = nmi_int_detected & _T_738; // @[dec_tlu_ctl.scala 768:33] + wire _T_740 = ~internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 768:65] + wire _T_742 = dcsr_single_step_running_f & dcsr[11]; // @[dec_tlu_ctl.scala 768:119] + wire _T_743 = ~io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 768:141] + wire _T_744 = _T_742 & _T_743; // @[dec_tlu_ctl.scala 768:139] + wire _T_746 = _T_744 & _T_178; // @[dec_tlu_ctl.scala 768:164] + wire _T_747 = _T_740 | _T_746; // @[dec_tlu_ctl.scala 768:89] + wire _T_748 = _T_739 & _T_747; // @[dec_tlu_ctl.scala 768:62] + wire _T_463 = io_dec_tlu_packet_r_pmu_i0_itype == 4'h8; // @[dec_tlu_ctl.scala 654:52] + wire _T_464 = _T_463 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 654:65] wire _T_297 = io_dec_tlu_flush_lower_wb | io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 518:58] wire [3:0] _T_299 = _T_297 ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] wire [3:0] _T_300 = ~_T_299; // @[dec_tlu_ctl.scala 518:23] wire [3:0] _T_292 = io_dec_tlu_i0_valid_r ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] wire [3:0] _T_294 = _T_292 & io_dec_tlu_packet_r_i0trigger; // @[dec_tlu_ctl.scala 516:53] - wire [9:0] mtdata1_t_3 = csr_io_mtdata1_t_3; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1008:33] - wire [9:0] mtdata1_t_2 = csr_io_mtdata1_t_2; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1008:33] - wire [9:0] mtdata1_t_1 = csr_io_mtdata1_t_1; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1008:33] - wire [9:0] mtdata1_t_0 = csr_io_mtdata1_t_0; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1008:33] + wire [9:0] mtdata1_t_3 = csr_io_mtdata1_t_3; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1005:31] + wire [9:0] mtdata1_t_2 = csr_io_mtdata1_t_2; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1005:31] + wire [9:0] mtdata1_t_1 = csr_io_mtdata1_t_1; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1005:31] + wire [9:0] mtdata1_t_0 = csr_io_mtdata1_t_0; // @[dec_tlu_ctl.scala 156:67 dec_tlu_ctl.scala 1005:31] wire [3:0] trigger_execute = {mtdata1_t_3[2],mtdata1_t_2[2],mtdata1_t_1[2],mtdata1_t_0[2]}; // @[Cat.scala 29:58] wire [3:0] trigger_data = {mtdata1_t_3[7],mtdata1_t_2[7],mtdata1_t_1[7],mtdata1_t_0[7]}; // @[Cat.scala 29:58] wire [3:0] _T_279 = trigger_execute & trigger_data; // @[dec_tlu_ctl.scala 508:57] - wire inst_acc_r_raw = io_dec_tlu_packet_r_icaf & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 664:49] + wire inst_acc_r_raw = io_dec_tlu_packet_r_icaf & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 662:49] wire [3:0] _T_281 = inst_acc_r_raw ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] wire [3:0] _T_282 = _T_279 & _T_281; // @[dec_tlu_ctl.scala 508:72] wire _T_283 = io_tlu_exu_exu_i0_br_error_r | io_tlu_exu_exu_i0_br_start_error_r; // @[dec_tlu_ctl.scala 508:137] @@ -55099,7 +55088,7 @@ module dec_tlu_ctl( wire [3:0] _T_290 = _T_287 & _T_289; // @[dec_tlu_ctl.scala 511:66] wire [3:0] i0_lsu_trigger_has_pri_r = ~_T_290; // @[dec_tlu_ctl.scala 511:35] wire [3:0] _T_296 = _T_295 & i0_lsu_trigger_has_pri_r; // @[dec_tlu_ctl.scala 516:119] - wire [1:0] mstatus = csr_io_mstatus; // @[dec_tlu_ctl.scala 1004:31] + wire [1:0] mstatus = csr_io_mstatus; // @[dec_tlu_ctl.scala 1001:31] wire _T_259 = mtdata1_t_3[6] | mstatus[0]; // @[dec_tlu_ctl.scala 505:62] wire _T_261 = _T_259 & mtdata1_t_3[3]; // @[dec_tlu_ctl.scala 505:86] wire _T_264 = mtdata1_t_2[6] | mstatus[0]; // @[dec_tlu_ctl.scala 505:150] @@ -55123,86 +55112,86 @@ module dec_tlu_ctl( wire _T_324 = i0_trigger_r[0] & _T_323; // @[dec_tlu_ctl.scala 521:261] wire [3:0] i0_trigger_chain_masked_r = {_T_306,_T_312,_T_318,_T_324}; // @[Cat.scala 29:58] wire i0_trigger_hit_raw_r = |i0_trigger_chain_masked_r; // @[dec_tlu_ctl.scala 524:57] - wire _T_465 = ~i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 656:90] - wire _T_466 = _T_464 & _T_465; // @[dec_tlu_ctl.scala 656:88] - wire _T_468 = ~dcsr[15]; // @[dec_tlu_ctl.scala 656:110] - wire _T_469 = _T_466 & _T_468; // @[dec_tlu_ctl.scala 656:108] - reg tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 328:80] - wire _T_429 = ~tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 631:44] - wire _T_430 = io_dec_tlu_i0_valid_r & _T_429; // @[dec_tlu_ctl.scala 631:42] - wire _T_432 = _T_430 & _T_283; // @[dec_tlu_ctl.scala 631:66] - reg ic_perr_r_d1; // @[dec_tlu_ctl.scala 322:89] - reg iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 323:89] - wire _T_433 = ic_perr_r_d1 | iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 631:154] - wire _T_435 = _T_433 & _T_107; // @[dec_tlu_ctl.scala 631:173] - wire _T_436 = _T_432 | _T_435; // @[dec_tlu_ctl.scala 631:137] - wire _T_438 = _T_436 & _T_465; // @[dec_tlu_ctl.scala 631:196] - wire _T_410 = io_dec_tlu_i0_valid_r & _T_465; // @[dec_tlu_ctl.scala 619:47] - wire _T_411 = ~io_lsu_error_pkt_r_bits_inst_type; // @[dec_tlu_ctl.scala 619:70] - wire _T_412 = _T_411 & io_lsu_error_pkt_r_bits_single_ecc_error; // @[dec_tlu_ctl.scala 619:105] - wire lsu_i0_rfnpc_r = _T_410 & _T_412; // @[dec_tlu_ctl.scala 619:67] - wire _T_439 = ~lsu_i0_rfnpc_r; // @[dec_tlu_ctl.scala 631:220] - wire rfpc_i0_r = _T_438 & _T_439; // @[dec_tlu_ctl.scala 631:217] - wire _T_470 = ~rfpc_i0_r; // @[dec_tlu_ctl.scala 656:132] - wire ebreak_r = _T_469 & _T_470; // @[dec_tlu_ctl.scala 656:130] - wire _T_472 = io_dec_tlu_packet_r_pmu_i0_itype == 4'h9; // @[dec_tlu_ctl.scala 657:51] - wire _T_473 = _T_472 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 657:64] - wire _T_475 = _T_473 & _T_465; // @[dec_tlu_ctl.scala 657:88] - wire ecall_r = _T_475 & _T_470; // @[dec_tlu_ctl.scala 657:108] - wire _T_523 = ebreak_r | ecall_r; // @[dec_tlu_ctl.scala 684:41] - wire _T_478 = ~io_dec_tlu_packet_r_legal; // @[dec_tlu_ctl.scala 658:17] - wire _T_479 = _T_478 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 658:46] - wire _T_481 = _T_479 & _T_465; // @[dec_tlu_ctl.scala 658:70] - wire illegal_r = _T_481 & _T_470; // @[dec_tlu_ctl.scala 658:90] - wire _T_524 = _T_523 | illegal_r; // @[dec_tlu_ctl.scala 684:51] - wire _T_511 = inst_acc_r_raw & _T_470; // @[dec_tlu_ctl.scala 665:33] - wire inst_acc_r = _T_511 & _T_465; // @[dec_tlu_ctl.scala 665:46] - wire _T_525 = _T_524 | inst_acc_r; // @[dec_tlu_ctl.scala 684:63] - wire _T_527 = _T_525 & _T_470; // @[dec_tlu_ctl.scala 684:77] - wire _T_528 = ~io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 684:92] - wire i0_exception_valid_r = _T_527 & _T_528; // @[dec_tlu_ctl.scala 684:90] - wire _T_789 = i0_exception_valid_r | rfpc_i0_r; // @[dec_tlu_ctl.scala 783:49] - wire _T_402 = ~io_dec_tlu_flush_lower_wb; // @[dec_tlu_ctl.scala 607:57] - wire lsu_exc_valid_r_raw = io_lsu_error_pkt_r_valid & _T_402; // @[dec_tlu_ctl.scala 607:55] - wire _T_403 = io_lsu_error_pkt_r_valid & lsu_exc_valid_r_raw; // @[dec_tlu_ctl.scala 609:40] - wire _T_405 = _T_403 & _T_465; // @[dec_tlu_ctl.scala 609:62] - wire lsu_exc_valid_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 609:82] - wire _T_790 = _T_789 | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 783:61] - wire _T_490 = io_dec_tlu_packet_r_fence_i & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 661:50] - wire _T_492 = _T_490 & _T_465; // @[dec_tlu_ctl.scala 661:74] - wire fence_i_r = _T_492 & _T_470; // @[dec_tlu_ctl.scala 661:95] - wire _T_791 = _T_790 | fence_i_r; // @[dec_tlu_ctl.scala 783:79] - wire _T_792 = _T_791 | lsu_i0_rfnpc_r; // @[dec_tlu_ctl.scala 783:91] - wire _T_414 = io_dec_tlu_i0_valid_r & _T_470; // @[dec_tlu_ctl.scala 622:50] - wire _T_415 = ~lsu_exc_valid_r; // @[dec_tlu_ctl.scala 622:65] - wire _T_416 = _T_414 & _T_415; // @[dec_tlu_ctl.scala 622:63] - wire _T_417 = ~inst_acc_r; // @[dec_tlu_ctl.scala 622:82] - wire _T_418 = _T_416 & _T_417; // @[dec_tlu_ctl.scala 622:79] - wire _T_420 = _T_418 & _T_528; // @[dec_tlu_ctl.scala 622:94] - reg request_debug_mode_r_d1; // @[dec_tlu_ctl.scala 460:81] - wire _T_421 = ~request_debug_mode_r_d1; // @[dec_tlu_ctl.scala 622:121] - wire _T_422 = _T_420 & _T_421; // @[dec_tlu_ctl.scala 622:119] - wire tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 622:146] - reg iccm_repair_state_d1; // @[dec_tlu_ctl.scala 321:80] - wire _T_444 = tlu_i0_commit_cmt & iccm_repair_state_d1; // @[dec_tlu_ctl.scala 640:52] - wire _T_484 = io_dec_tlu_packet_r_pmu_i0_itype == 4'hc; // @[dec_tlu_ctl.scala 659:51] - wire _T_485 = _T_484 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 659:64] - wire _T_487 = _T_485 & _T_465; // @[dec_tlu_ctl.scala 659:88] - wire mret_r = _T_487 & _T_470; // @[dec_tlu_ctl.scala 659:108] - wire _T_446 = _T_523 | mret_r; // @[dec_tlu_ctl.scala 640:98] - wire take_reset = reset_delayed & io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 769:32] - wire _T_447 = _T_446 | take_reset; // @[dec_tlu_ctl.scala 640:107] - wire _T_448 = _T_447 | illegal_r; // @[dec_tlu_ctl.scala 640:120] - wire _T_449 = io_dec_csr_wraddr_r == 12'h7c2; // @[dec_tlu_ctl.scala 640:176] - wire _T_450 = dec_csr_wen_r_mod & _T_449; // @[dec_tlu_ctl.scala 640:153] - wire _T_451 = _T_448 | _T_450; // @[dec_tlu_ctl.scala 640:132] - wire _T_452 = ~_T_451; // @[dec_tlu_ctl.scala 640:77] - wire iccm_repair_state_rfnpc = _T_444 & _T_452; // @[dec_tlu_ctl.scala 640:75] - wire _T_793 = _T_792 | iccm_repair_state_rfnpc; // @[dec_tlu_ctl.scala 783:108] - wire _T_794 = _T_793 | debug_resume_req_f; // @[dec_tlu_ctl.scala 783:135] - wire _T_786 = i_cpu_run_req_d1 & pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 781:43] + wire _T_465 = ~i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 654:91] + wire _T_466 = _T_464 & _T_465; // @[dec_tlu_ctl.scala 654:89] + wire _T_468 = ~dcsr[15]; // @[dec_tlu_ctl.scala 654:111] + wire _T_469 = _T_466 & _T_468; // @[dec_tlu_ctl.scala 654:109] + reg tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 328:90] + wire _T_429 = ~tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 629:44] + wire _T_430 = io_dec_tlu_i0_valid_r & _T_429; // @[dec_tlu_ctl.scala 629:42] + wire _T_432 = _T_430 & _T_283; // @[dec_tlu_ctl.scala 629:66] + reg ic_perr_r_d1; // @[dec_tlu_ctl.scala 322:122] + reg iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 323:114] + wire _T_433 = ic_perr_r_d1 | iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 629:154] + wire _T_435 = _T_433 & _T_107; // @[dec_tlu_ctl.scala 629:173] + wire _T_436 = _T_432 | _T_435; // @[dec_tlu_ctl.scala 629:137] + wire _T_438 = _T_436 & _T_465; // @[dec_tlu_ctl.scala 629:196] + wire _T_410 = io_dec_tlu_i0_valid_r & _T_465; // @[dec_tlu_ctl.scala 617:47] + wire _T_411 = ~io_lsu_error_pkt_r_bits_inst_type; // @[dec_tlu_ctl.scala 617:70] + wire _T_412 = _T_411 & io_lsu_error_pkt_r_bits_single_ecc_error; // @[dec_tlu_ctl.scala 617:105] + wire lsu_i0_rfnpc_r = _T_410 & _T_412; // @[dec_tlu_ctl.scala 617:67] + wire _T_439 = ~lsu_i0_rfnpc_r; // @[dec_tlu_ctl.scala 629:220] + wire rfpc_i0_r = _T_438 & _T_439; // @[dec_tlu_ctl.scala 629:217] + wire _T_470 = ~rfpc_i0_r; // @[dec_tlu_ctl.scala 654:133] + wire ebreak_r = _T_469 & _T_470; // @[dec_tlu_ctl.scala 654:131] + wire _T_472 = io_dec_tlu_packet_r_pmu_i0_itype == 4'h9; // @[dec_tlu_ctl.scala 655:52] + wire _T_473 = _T_472 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 655:65] + wire _T_475 = _T_473 & _T_465; // @[dec_tlu_ctl.scala 655:89] + wire ecall_r = _T_475 & _T_470; // @[dec_tlu_ctl.scala 655:109] + wire _T_523 = ebreak_r | ecall_r; // @[dec_tlu_ctl.scala 682:41] + wire _T_478 = ~io_dec_tlu_packet_r_legal; // @[dec_tlu_ctl.scala 656:18] + wire _T_479 = _T_478 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 656:47] + wire _T_481 = _T_479 & _T_465; // @[dec_tlu_ctl.scala 656:71] + wire illegal_r = _T_481 & _T_470; // @[dec_tlu_ctl.scala 656:91] + wire _T_524 = _T_523 | illegal_r; // @[dec_tlu_ctl.scala 682:51] + wire _T_511 = inst_acc_r_raw & _T_470; // @[dec_tlu_ctl.scala 663:33] + wire inst_acc_r = _T_511 & _T_465; // @[dec_tlu_ctl.scala 663:46] + wire _T_525 = _T_524 | inst_acc_r; // @[dec_tlu_ctl.scala 682:63] + wire _T_527 = _T_525 & _T_470; // @[dec_tlu_ctl.scala 682:77] + wire _T_528 = ~io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 682:92] + wire i0_exception_valid_r = _T_527 & _T_528; // @[dec_tlu_ctl.scala 682:90] + wire _T_789 = i0_exception_valid_r | rfpc_i0_r; // @[dec_tlu_ctl.scala 781:49] + wire _T_402 = ~io_dec_tlu_flush_lower_wb; // @[dec_tlu_ctl.scala 605:57] + wire lsu_exc_valid_r_raw = io_lsu_error_pkt_r_valid & _T_402; // @[dec_tlu_ctl.scala 605:55] + wire _T_403 = io_lsu_error_pkt_r_valid & lsu_exc_valid_r_raw; // @[dec_tlu_ctl.scala 607:40] + wire _T_405 = _T_403 & _T_465; // @[dec_tlu_ctl.scala 607:62] + wire lsu_exc_valid_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 607:82] + wire _T_790 = _T_789 | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 781:61] + wire _T_490 = io_dec_tlu_packet_r_fence_i & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 659:50] + wire _T_492 = _T_490 & _T_465; // @[dec_tlu_ctl.scala 659:74] + wire fence_i_r = _T_492 & _T_470; // @[dec_tlu_ctl.scala 659:95] + wire _T_791 = _T_790 | fence_i_r; // @[dec_tlu_ctl.scala 781:79] + wire _T_792 = _T_791 | lsu_i0_rfnpc_r; // @[dec_tlu_ctl.scala 781:91] + wire _T_414 = io_dec_tlu_i0_valid_r & _T_470; // @[dec_tlu_ctl.scala 620:50] + wire _T_415 = ~lsu_exc_valid_r; // @[dec_tlu_ctl.scala 620:65] + wire _T_416 = _T_414 & _T_415; // @[dec_tlu_ctl.scala 620:63] + wire _T_417 = ~inst_acc_r; // @[dec_tlu_ctl.scala 620:82] + wire _T_418 = _T_416 & _T_417; // @[dec_tlu_ctl.scala 620:79] + wire _T_420 = _T_418 & _T_528; // @[dec_tlu_ctl.scala 620:94] + reg request_debug_mode_r_d1; // @[dec_tlu_ctl.scala 460:82] + wire _T_421 = ~request_debug_mode_r_d1; // @[dec_tlu_ctl.scala 620:121] + wire _T_422 = _T_420 & _T_421; // @[dec_tlu_ctl.scala 620:119] + wire tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 620:146] + reg iccm_repair_state_d1; // @[dec_tlu_ctl.scala 321:90] + wire _T_444 = tlu_i0_commit_cmt & iccm_repair_state_d1; // @[dec_tlu_ctl.scala 638:52] + wire _T_484 = io_dec_tlu_packet_r_pmu_i0_itype == 4'hc; // @[dec_tlu_ctl.scala 657:58] + wire _T_485 = _T_484 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 657:71] + wire _T_487 = _T_485 & _T_465; // @[dec_tlu_ctl.scala 657:95] + wire mret_r = _T_487 & _T_470; // @[dec_tlu_ctl.scala 657:115] + wire _T_446 = _T_523 | mret_r; // @[dec_tlu_ctl.scala 638:98] + wire take_reset = reset_delayed & io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 767:32] + wire _T_447 = _T_446 | take_reset; // @[dec_tlu_ctl.scala 638:107] + wire _T_448 = _T_447 | illegal_r; // @[dec_tlu_ctl.scala 638:120] + wire _T_449 = io_dec_csr_wraddr_r == 12'h7c2; // @[dec_tlu_ctl.scala 638:176] + wire _T_450 = dec_csr_wen_r_mod & _T_449; // @[dec_tlu_ctl.scala 638:153] + wire _T_451 = _T_448 | _T_450; // @[dec_tlu_ctl.scala 638:132] + wire _T_452 = ~_T_451; // @[dec_tlu_ctl.scala 638:77] + wire iccm_repair_state_rfnpc = _T_444 & _T_452; // @[dec_tlu_ctl.scala 638:75] + wire _T_793 = _T_792 | iccm_repair_state_rfnpc; // @[dec_tlu_ctl.scala 781:108] + wire _T_794 = _T_793 | debug_resume_req_f; // @[dec_tlu_ctl.scala 781:135] + wire _T_786 = i_cpu_run_req_d1 & pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 779:43] wire _T_211 = ~io_dec_pause_state; // @[dec_tlu_ctl.scala 480:28] - reg dec_pause_state_f; // @[dec_tlu_ctl.scala 459:81] + reg dec_pause_state_f; // @[dec_tlu_ctl.scala 459:98] wire _T_212 = _T_211 & dec_pause_state_f; // @[dec_tlu_ctl.scala 480:48] wire _T_213 = ext_int_ready | ce_int_ready; // @[dec_tlu_ctl.scala 480:86] wire _T_214 = _T_213 | timer_int_ready; // @[dec_tlu_ctl.scala 480:101] @@ -55219,92 +55208,92 @@ module dec_tlu_ctl( wire _T_227 = _T_225 & _T_226; // @[dec_tlu_ctl.scala 480:268] wire _T_228 = ~halt_taken_f; // @[dec_tlu_ctl.scala 480:291] wire pause_expired_r = _T_227 & _T_228; // @[dec_tlu_ctl.scala 480:289] - wire sel_npc_resume = _T_786 | pause_expired_r; // @[dec_tlu_ctl.scala 781:66] - wire _T_795 = _T_794 | sel_npc_resume; // @[dec_tlu_ctl.scala 783:157] - reg dec_tlu_wr_pause_r_d1; // @[dec_tlu_ctl.scala 458:81] - wire _T_796 = _T_795 | dec_tlu_wr_pause_r_d1; // @[dec_tlu_ctl.scala 783:175] - wire synchronous_flush_r = _T_796 | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 783:201] - wire _T_749 = ~synchronous_flush_r; // @[dec_tlu_ctl.scala 770:195] - wire _T_750 = _T_748 & _T_749; // @[dec_tlu_ctl.scala 770:193] - wire _T_751 = ~mret_r; // @[dec_tlu_ctl.scala 770:218] - wire _T_752 = _T_750 & _T_751; // @[dec_tlu_ctl.scala 770:216] - wire _T_753 = ~take_reset; // @[dec_tlu_ctl.scala 770:228] - wire _T_754 = _T_752 & _T_753; // @[dec_tlu_ctl.scala 770:226] - wire _T_519 = _T_466 & dcsr[15]; // @[dec_tlu_ctl.scala 668:121] - wire ebreak_to_debug_mode_r = _T_519 & _T_470; // @[dec_tlu_ctl.scala 668:142] - wire _T_755 = ~ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 770:242] - wire _T_756 = _T_754 & _T_755; // @[dec_tlu_ctl.scala 770:240] - wire _T_760 = _T_107 | _T_44; // @[dec_tlu_ctl.scala 770:288] - wire take_nmi = _T_756 & _T_760; // @[dec_tlu_ctl.scala 770:266] - wire _T_670 = _T_669 | take_nmi; // @[dec_tlu_ctl.scala 738:155] - wire _T_671 = _T_670 | ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 738:166] - wire _T_672 = _T_671 | synchronous_flush_r; // @[dec_tlu_ctl.scala 738:191] - reg exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 809:90] - wire _T_673 = _T_672 | exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 738:214] - wire _T_674 = _T_673 | mret_r; // @[dec_tlu_ctl.scala 738:238] - wire block_interrupts = _T_674 | ext_int_freeze_d1; // @[dec_tlu_ctl.scala 738:247] - wire _T_704 = ~block_interrupts; // @[dec_tlu_ctl.scala 766:91] - wire take_timer_int = _T_703 & _T_704; // @[dec_tlu_ctl.scala 766:89] - wire _T_762 = take_ext_int | take_timer_int; // @[dec_tlu_ctl.scala 773:38] - wire _T_693 = soft_int_ready & _T_700; // @[dec_tlu_ctl.scala 765:36] - wire _T_695 = _T_693 & _T_702; // @[dec_tlu_ctl.scala 765:53] - wire take_soft_int = _T_695 & _T_704; // @[dec_tlu_ctl.scala 765:69] - wire _T_763 = _T_762 | take_soft_int; // @[dec_tlu_ctl.scala 773:55] - wire _T_764 = _T_763 | take_nmi; // @[dec_tlu_ctl.scala 773:71] - wire _T_689 = ce_int_ready & _T_700; // @[dec_tlu_ctl.scala 764:33] - wire take_ce_int = _T_689 & _T_704; // @[dec_tlu_ctl.scala 764:50] - wire _T_765 = _T_764 | take_ce_int; // @[dec_tlu_ctl.scala 773:82] - wire int_timer0_int_possible = mstatus_mie_ns & mie_ns[4]; // @[dec_tlu_ctl.scala 724:49] - wire int_timer0_int_ready = mip[4] & int_timer0_int_possible; // @[dec_tlu_ctl.scala 725:47] - wire _T_706 = int_timer0_int_ready | int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 767:49] - wire _T_707 = _T_706 & int_timer0_int_possible; // @[dec_tlu_ctl.scala 767:74] - wire _T_709 = _T_707 & _T_631; // @[dec_tlu_ctl.scala 767:100] - wire _T_710 = ~timer_int_ready; // @[dec_tlu_ctl.scala 767:129] - wire _T_711 = _T_709 & _T_710; // @[dec_tlu_ctl.scala 767:127] - wire _T_713 = _T_711 & _T_698; // @[dec_tlu_ctl.scala 767:146] - wire _T_715 = _T_713 & _T_700; // @[dec_tlu_ctl.scala 767:164] - wire _T_717 = _T_715 & _T_702; // @[dec_tlu_ctl.scala 767:181] - wire take_int_timer0_int = _T_717 & _T_704; // @[dec_tlu_ctl.scala 767:197] - wire _T_766 = _T_765 | take_int_timer0_int; // @[dec_tlu_ctl.scala 773:96] - wire int_timer1_int_possible = mstatus_mie_ns & mie_ns[3]; // @[dec_tlu_ctl.scala 726:49] - wire int_timer1_int_ready = mip[3] & int_timer1_int_possible; // @[dec_tlu_ctl.scala 727:47] - wire _T_720 = int_timer1_int_ready | int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 768:49] - wire _T_721 = _T_720 & int_timer1_int_possible; // @[dec_tlu_ctl.scala 768:74] - wire _T_723 = _T_721 & _T_631; // @[dec_tlu_ctl.scala 768:100] - wire _T_725 = ~_T_706; // @[dec_tlu_ctl.scala 768:129] - wire _T_726 = _T_723 & _T_725; // @[dec_tlu_ctl.scala 768:127] - wire _T_728 = _T_726 & _T_710; // @[dec_tlu_ctl.scala 768:177] - wire _T_730 = _T_728 & _T_698; // @[dec_tlu_ctl.scala 768:196] - wire _T_732 = _T_730 & _T_700; // @[dec_tlu_ctl.scala 768:214] - wire _T_734 = _T_732 & _T_702; // @[dec_tlu_ctl.scala 768:231] - wire take_int_timer1_int = _T_734 & _T_704; // @[dec_tlu_ctl.scala 768:247] - wire interrupt_valid_r = _T_766 | take_int_timer1_int; // @[dec_tlu_ctl.scala 773:118] - wire _T_15 = _T_14 | interrupt_valid_r; // @[dec_tlu_ctl.scala 316:69] - wire _T_16 = _T_15 | interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 316:89] - wire _T_17 = _T_16 | reset_delayed; // @[dec_tlu_ctl.scala 316:112] - wire _T_18 = _T_17 | pause_expired_r; // @[dec_tlu_ctl.scala 316:128] - reg pause_expired_wb; // @[dec_tlu_ctl.scala 814:90] - wire _T_19 = _T_18 | pause_expired_wb; // @[dec_tlu_ctl.scala 316:146] - wire _T_496 = io_tlu_mem_ifu_ic_error_start & _T_107; // @[dec_tlu_ctl.scala 662:51] - wire _T_498 = _T_152 | dcsr_single_step_running; // @[dec_tlu_ctl.scala 662:101] - wire _T_499 = _T_496 & _T_498; // @[dec_tlu_ctl.scala 662:72] - wire _T_500 = ~internal_pmu_fw_halt_mode_f; // @[dec_tlu_ctl.scala 662:131] - wire ic_perr_r = _T_499 & _T_500; // @[dec_tlu_ctl.scala 662:129] - wire _T_20 = _T_19 | ic_perr_r; // @[dec_tlu_ctl.scala 316:165] - wire _T_21 = _T_20 | ic_perr_r_d1; // @[dec_tlu_ctl.scala 316:177] - wire _T_503 = io_tlu_mem_ifu_iccm_rd_ecc_single_err & _T_107; // @[dec_tlu_ctl.scala 663:59] - wire _T_506 = _T_503 & _T_498; // @[dec_tlu_ctl.scala 663:80] - wire iccm_sbecc_r = _T_506 & _T_500; // @[dec_tlu_ctl.scala 663:137] - wire _T_22 = _T_21 | iccm_sbecc_r; // @[dec_tlu_ctl.scala 316:192] - wire _T_23 = _T_22 | iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 316:207] - wire flush_clkvalid = _T_23 | io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 316:225] - reg lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 326:80] - reg lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 327:72] - reg _T_32; // @[dec_tlu_ctl.scala 329:73] - reg internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 330:72] - reg _T_33; // @[dec_tlu_ctl.scala 331:89] - reg nmi_lsu_load_type_f; // @[dec_tlu_ctl.scala 340:72] - reg nmi_lsu_store_type_f; // @[dec_tlu_ctl.scala 341:72] + wire sel_npc_resume = _T_786 | pause_expired_r; // @[dec_tlu_ctl.scala 779:66] + wire _T_795 = _T_794 | sel_npc_resume; // @[dec_tlu_ctl.scala 781:157] + reg dec_tlu_wr_pause_r_d1; // @[dec_tlu_ctl.scala 458:90] + wire _T_796 = _T_795 | dec_tlu_wr_pause_r_d1; // @[dec_tlu_ctl.scala 781:175] + wire synchronous_flush_r = _T_796 | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 781:201] + wire _T_749 = ~synchronous_flush_r; // @[dec_tlu_ctl.scala 768:195] + wire _T_750 = _T_748 & _T_749; // @[dec_tlu_ctl.scala 768:193] + wire _T_751 = ~mret_r; // @[dec_tlu_ctl.scala 768:218] + wire _T_752 = _T_750 & _T_751; // @[dec_tlu_ctl.scala 768:216] + wire _T_753 = ~take_reset; // @[dec_tlu_ctl.scala 768:228] + wire _T_754 = _T_752 & _T_753; // @[dec_tlu_ctl.scala 768:226] + wire _T_519 = _T_466 & dcsr[15]; // @[dec_tlu_ctl.scala 666:121] + wire ebreak_to_debug_mode_r = _T_519 & _T_470; // @[dec_tlu_ctl.scala 666:142] + wire _T_755 = ~ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 768:242] + wire _T_756 = _T_754 & _T_755; // @[dec_tlu_ctl.scala 768:240] + wire _T_760 = _T_107 | _T_44; // @[dec_tlu_ctl.scala 768:288] + wire take_nmi = _T_756 & _T_760; // @[dec_tlu_ctl.scala 768:266] + wire _T_670 = _T_669 | take_nmi; // @[dec_tlu_ctl.scala 736:155] + wire _T_671 = _T_670 | ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 736:166] + wire _T_672 = _T_671 | synchronous_flush_r; // @[dec_tlu_ctl.scala 736:191] + reg exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 806:91] + wire _T_673 = _T_672 | exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 736:214] + wire _T_674 = _T_673 | mret_r; // @[dec_tlu_ctl.scala 736:238] + wire block_interrupts = _T_674 | ext_int_freeze_d1; // @[dec_tlu_ctl.scala 736:247] + wire _T_704 = ~block_interrupts; // @[dec_tlu_ctl.scala 764:91] + wire take_timer_int = _T_703 & _T_704; // @[dec_tlu_ctl.scala 764:89] + wire _T_762 = take_ext_int | take_timer_int; // @[dec_tlu_ctl.scala 771:38] + wire _T_693 = soft_int_ready & _T_700; // @[dec_tlu_ctl.scala 763:36] + wire _T_695 = _T_693 & _T_702; // @[dec_tlu_ctl.scala 763:53] + wire take_soft_int = _T_695 & _T_704; // @[dec_tlu_ctl.scala 763:69] + wire _T_763 = _T_762 | take_soft_int; // @[dec_tlu_ctl.scala 771:55] + wire _T_764 = _T_763 | take_nmi; // @[dec_tlu_ctl.scala 771:71] + wire _T_689 = ce_int_ready & _T_700; // @[dec_tlu_ctl.scala 762:33] + wire take_ce_int = _T_689 & _T_704; // @[dec_tlu_ctl.scala 762:50] + wire _T_765 = _T_764 | take_ce_int; // @[dec_tlu_ctl.scala 771:82] + wire int_timer0_int_possible = mstatus_mie_ns & mie_ns[4]; // @[dec_tlu_ctl.scala 722:49] + wire int_timer0_int_ready = mip[4] & int_timer0_int_possible; // @[dec_tlu_ctl.scala 723:47] + wire _T_706 = int_timer0_int_ready | int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 765:49] + wire _T_707 = _T_706 & int_timer0_int_possible; // @[dec_tlu_ctl.scala 765:74] + wire _T_709 = _T_707 & _T_631; // @[dec_tlu_ctl.scala 765:100] + wire _T_710 = ~timer_int_ready; // @[dec_tlu_ctl.scala 765:129] + wire _T_711 = _T_709 & _T_710; // @[dec_tlu_ctl.scala 765:127] + wire _T_713 = _T_711 & _T_698; // @[dec_tlu_ctl.scala 765:146] + wire _T_715 = _T_713 & _T_700; // @[dec_tlu_ctl.scala 765:164] + wire _T_717 = _T_715 & _T_702; // @[dec_tlu_ctl.scala 765:181] + wire take_int_timer0_int = _T_717 & _T_704; // @[dec_tlu_ctl.scala 765:197] + wire _T_766 = _T_765 | take_int_timer0_int; // @[dec_tlu_ctl.scala 771:96] + wire int_timer1_int_possible = mstatus_mie_ns & mie_ns[3]; // @[dec_tlu_ctl.scala 724:49] + wire int_timer1_int_ready = mip[3] & int_timer1_int_possible; // @[dec_tlu_ctl.scala 725:47] + wire _T_720 = int_timer1_int_ready | int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 766:49] + wire _T_721 = _T_720 & int_timer1_int_possible; // @[dec_tlu_ctl.scala 766:74] + wire _T_723 = _T_721 & _T_631; // @[dec_tlu_ctl.scala 766:100] + wire _T_725 = ~_T_706; // @[dec_tlu_ctl.scala 766:129] + wire _T_726 = _T_723 & _T_725; // @[dec_tlu_ctl.scala 766:127] + wire _T_728 = _T_726 & _T_710; // @[dec_tlu_ctl.scala 766:177] + wire _T_730 = _T_728 & _T_698; // @[dec_tlu_ctl.scala 766:196] + wire _T_732 = _T_730 & _T_700; // @[dec_tlu_ctl.scala 766:214] + wire _T_734 = _T_732 & _T_702; // @[dec_tlu_ctl.scala 766:231] + wire take_int_timer1_int = _T_734 & _T_704; // @[dec_tlu_ctl.scala 766:247] + wire interrupt_valid_r = _T_766 | take_int_timer1_int; // @[dec_tlu_ctl.scala 771:118] + wire _T_15 = _T_14 | interrupt_valid_r; // @[dec_tlu_ctl.scala 316:74] + wire _T_16 = _T_15 | interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 316:94] + wire _T_17 = _T_16 | reset_delayed; // @[dec_tlu_ctl.scala 316:117] + wire _T_18 = _T_17 | pause_expired_r; // @[dec_tlu_ctl.scala 316:133] + reg pause_expired_wb; // @[dec_tlu_ctl.scala 811:91] + wire _T_19 = _T_18 | pause_expired_wb; // @[dec_tlu_ctl.scala 316:151] + wire _T_496 = io_tlu_mem_ifu_ic_error_start & _T_107; // @[dec_tlu_ctl.scala 660:51] + wire _T_498 = _T_152 | dcsr_single_step_running; // @[dec_tlu_ctl.scala 660:101] + wire _T_499 = _T_496 & _T_498; // @[dec_tlu_ctl.scala 660:72] + wire _T_500 = ~internal_pmu_fw_halt_mode_f; // @[dec_tlu_ctl.scala 660:131] + wire ic_perr_r = _T_499 & _T_500; // @[dec_tlu_ctl.scala 660:129] + wire _T_20 = _T_19 | ic_perr_r; // @[dec_tlu_ctl.scala 316:170] + wire _T_21 = _T_20 | ic_perr_r_d1; // @[dec_tlu_ctl.scala 316:182] + wire _T_503 = io_tlu_mem_ifu_iccm_rd_ecc_single_err & _T_107; // @[dec_tlu_ctl.scala 661:59] + wire _T_506 = _T_503 & _T_498; // @[dec_tlu_ctl.scala 661:80] + wire iccm_sbecc_r = _T_506 & _T_500; // @[dec_tlu_ctl.scala 661:137] + wire _T_22 = _T_21 | iccm_sbecc_r; // @[dec_tlu_ctl.scala 316:197] + wire _T_23 = _T_22 | iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 316:212] + wire flush_clkvalid = _T_23 | io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 316:230] + reg lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 326:82] + reg lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 327:74] + reg _T_32; // @[dec_tlu_ctl.scala 329:74] + reg internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 330:74] + reg _T_33; // @[dec_tlu_ctl.scala 331:74] + reg nmi_lsu_load_type_f; // @[dec_tlu_ctl.scala 340:73] + reg nmi_lsu_store_type_f; // @[dec_tlu_ctl.scala 341:73] wire _T_46 = nmi_lsu_detected & io_tlu_busbuff_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 349:48] wire _T_49 = ~_T_41; // @[dec_tlu_ctl.scala 349:96] wire _T_50 = _T_46 & _T_49; // @[dec_tlu_ctl.scala 349:94] @@ -55312,14 +55301,14 @@ module dec_tlu_ctl( wire _T_54 = nmi_lsu_detected & io_tlu_busbuff_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 350:49] wire _T_58 = _T_54 & _T_49; // @[dec_tlu_ctl.scala 350:96] wire _T_60 = nmi_lsu_store_type_f & _T_40; // @[dec_tlu_ctl.scala 350:162] - reg mpc_debug_halt_req_sync_f; // @[dec_tlu_ctl.scala 358:72] - reg mpc_debug_run_req_sync_f; // @[dec_tlu_ctl.scala 359:72] - reg mpc_run_state_f; // @[dec_tlu_ctl.scala 361:88] - reg debug_brkpt_status_f; // @[dec_tlu_ctl.scala 362:80] - reg mpc_debug_halt_ack_f; // @[dec_tlu_ctl.scala 363:80] - reg mpc_debug_run_ack_f; // @[dec_tlu_ctl.scala 364:80] - reg dbg_run_state_f; // @[dec_tlu_ctl.scala 366:88] - reg _T_65; // @[dec_tlu_ctl.scala 367:81] + reg mpc_debug_halt_req_sync_f; // @[dec_tlu_ctl.scala 358:74] + reg mpc_debug_run_req_sync_f; // @[dec_tlu_ctl.scala 359:74] + reg mpc_run_state_f; // @[dec_tlu_ctl.scala 361:106] + reg debug_brkpt_status_f; // @[dec_tlu_ctl.scala 362:90] + reg mpc_debug_halt_ack_f; // @[dec_tlu_ctl.scala 363:90] + reg mpc_debug_run_ack_f; // @[dec_tlu_ctl.scala 364:90] + reg dbg_run_state_f; // @[dec_tlu_ctl.scala 366:106] + reg _T_65; // @[dec_tlu_ctl.scala 367:82] wire _T_66 = ~mpc_debug_halt_req_sync_f; // @[dec_tlu_ctl.scala 371:71] wire mpc_debug_halt_req_sync_pulse = mpc_debug_halt_req_sync & _T_66; // @[dec_tlu_ctl.scala 371:69] wire _T_67 = ~mpc_debug_run_req_sync_f; // @[dec_tlu_ctl.scala 372:70] @@ -55376,15 +55365,15 @@ module dec_tlu_ctl( wire trigger_hit_dmode_r = i0_trigger_hit_raw_r & i0_trigger_action_r; // @[dec_tlu_ctl.scala 538:45] wire _T_180 = trigger_hit_dmode_r | ebreak_to_debug_mode_r; // @[dec_tlu_ctl.scala 442:57] wire _T_182 = request_debug_mode_r_d1 & _T_402; // @[dec_tlu_ctl.scala 442:110] - reg request_debug_mode_done_f; // @[dec_tlu_ctl.scala 461:73] + reg request_debug_mode_done_f; // @[dec_tlu_ctl.scala 461:74] wire _T_183 = request_debug_mode_r_d1 | request_debug_mode_done_f; // @[dec_tlu_ctl.scala 444:64] - reg _T_190; // @[dec_tlu_ctl.scala 452:81] + reg _T_190; // @[dec_tlu_ctl.scala 452:98] wire _T_201 = fence_i_r & internal_dbg_halt_mode; // @[dec_tlu_ctl.scala 473:71] wire _T_202 = take_halt | _T_201; // @[dec_tlu_ctl.scala 473:58] wire _T_203 = _T_202 | io_dec_tlu_flush_pause_r; // @[dec_tlu_ctl.scala 473:97] wire _T_204 = i0_trigger_hit_raw_r & trigger_hit_dmode_r; // @[dec_tlu_ctl.scala 473:144] wire _T_205 = _T_203 | _T_204; // @[dec_tlu_ctl.scala 473:124] - wire take_ext_int_start = ext_int_ready & _T_704; // @[dec_tlu_ctl.scala 746:45] + wire take_ext_int_start = ext_int_ready & _T_704; // @[dec_tlu_ctl.scala 744:66] wire _T_207 = ~interrupt_valid_r; // @[dec_tlu_ctl.scala 478:61] wire _T_208 = dec_tlu_wr_pause_r_d1 & _T_207; // @[dec_tlu_ctl.scala 478:59] wire _T_209 = ~take_ext_int_start; // @[dec_tlu_ctl.scala 478:82] @@ -55395,56 +55384,56 @@ module dec_tlu_ctl( wire [3:0] _T_342 = i0_trigger_hit_raw_r ? 4'hf : 4'h0; // @[Bitwise.scala 72:12] wire _T_345 = ~trigger_hit_dmode_r; // @[dec_tlu_ctl.scala 540:55] wire mepc_trigger_hit_sel_pc_r = i0_trigger_hit_raw_r & _T_345; // @[dec_tlu_ctl.scala 540:53] - wire _T_350 = i_cpu_run_req_sync & _T_346; // @[dec_tlu_ctl.scala 568:58] - wire _T_351 = _T_350 & pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 568:83] - wire i_cpu_run_req_sync_qual = _T_351 & _T_107; // @[dec_tlu_ctl.scala 568:105] - reg _T_353; // @[dec_tlu_ctl.scala 572:81] - reg _T_354; // @[dec_tlu_ctl.scala 573:81] - reg _T_355; // @[dec_tlu_ctl.scala 574:81] - wire _T_384 = io_o_cpu_halt_status & _T_375; // @[dec_tlu_ctl.scala 592:89] - wire _T_386 = _T_384 & _T_152; // @[dec_tlu_ctl.scala 592:109] - wire _T_388 = io_o_cpu_halt_status & i_cpu_run_req_sync_qual; // @[dec_tlu_ctl.scala 593:41] - wire _T_389 = io_o_cpu_run_ack & i_cpu_run_req_sync_qual; // @[dec_tlu_ctl.scala 593:88] - reg lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 605:72] - reg lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 612:73] - wire _T_408 = ~io_lsu_error_pkt_r_bits_exc_type; // @[dec_tlu_ctl.scala 613:40] - wire lsu_exc_ma_r = lsu_exc_valid_r & _T_408; // @[dec_tlu_ctl.scala 613:38] - wire lsu_exc_acc_r = lsu_exc_valid_r & io_lsu_error_pkt_r_bits_exc_type; // @[dec_tlu_ctl.scala 614:38] - wire lsu_exc_st_r = lsu_exc_valid_r & io_lsu_error_pkt_r_bits_inst_type; // @[dec_tlu_ctl.scala 615:38] - wire _T_424 = rfpc_i0_r | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 625:38] - wire _T_425 = _T_424 | inst_acc_r; // @[dec_tlu_ctl.scala 625:53] - wire _T_426 = illegal_r & io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 625:79] - wire _T_427 = _T_425 | _T_426; // @[dec_tlu_ctl.scala 625:66] - wire _T_441 = ~io_tlu_exu_dec_tlu_flush_lower_r; // @[dec_tlu_ctl.scala 634:70] - wire _T_442 = iccm_repair_state_d1 & _T_441; // @[dec_tlu_ctl.scala 634:68] - wire _T_453 = io_tlu_exu_exu_i0_br_error_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 643:59] - wire _T_455 = io_tlu_exu_exu_i0_br_start_error_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 644:71] - wire _T_457 = io_tlu_exu_exu_i0_br_valid_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 645:55] - wire _T_459 = _T_457 & _T_429; // @[dec_tlu_ctl.scala 645:79] - wire _T_460 = ~io_tlu_exu_exu_i0_br_mp_r; // @[dec_tlu_ctl.scala 645:106] - wire _T_461 = ~io_tlu_exu_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 645:135] - wire _T_462 = _T_460 | _T_461; // @[dec_tlu_ctl.scala 645:133] - wire _T_529 = ~take_nmi; // @[dec_tlu_ctl.scala 693:33] - wire _T_530 = take_ext_int & _T_529; // @[dec_tlu_ctl.scala 693:31] - wire _T_533 = take_timer_int & _T_529; // @[dec_tlu_ctl.scala 694:25] - wire _T_536 = take_soft_int & _T_529; // @[dec_tlu_ctl.scala 695:24] - wire _T_539 = take_int_timer0_int & _T_529; // @[dec_tlu_ctl.scala 696:30] - wire _T_542 = take_int_timer1_int & _T_529; // @[dec_tlu_ctl.scala 697:30] - wire _T_545 = take_ce_int & _T_529; // @[dec_tlu_ctl.scala 698:22] - wire _T_548 = illegal_r & _T_529; // @[dec_tlu_ctl.scala 699:20] - wire _T_551 = ecall_r & _T_529; // @[dec_tlu_ctl.scala 700:19] - wire _T_554 = inst_acc_r & _T_529; // @[dec_tlu_ctl.scala 701:22] - wire _T_556 = ebreak_r | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 702:20] - wire _T_558 = _T_556 & _T_529; // @[dec_tlu_ctl.scala 702:40] - wire _T_560 = ~lsu_exc_st_r; // @[dec_tlu_ctl.scala 703:25] - wire _T_561 = lsu_exc_ma_r & _T_560; // @[dec_tlu_ctl.scala 703:23] - wire _T_563 = _T_561 & _T_529; // @[dec_tlu_ctl.scala 703:39] - wire _T_566 = lsu_exc_acc_r & _T_560; // @[dec_tlu_ctl.scala 704:24] - wire _T_568 = _T_566 & _T_529; // @[dec_tlu_ctl.scala 704:40] - wire _T_570 = lsu_exc_ma_r & lsu_exc_st_r; // @[dec_tlu_ctl.scala 705:23] - wire _T_572 = _T_570 & _T_529; // @[dec_tlu_ctl.scala 705:38] - wire _T_574 = lsu_exc_acc_r & lsu_exc_st_r; // @[dec_tlu_ctl.scala 706:24] - wire _T_576 = _T_574 & _T_529; // @[dec_tlu_ctl.scala 706:39] + wire _T_350 = i_cpu_run_req_sync & _T_346; // @[dec_tlu_ctl.scala 566:58] + wire _T_351 = _T_350 & pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 566:83] + wire i_cpu_run_req_sync_qual = _T_351 & _T_107; // @[dec_tlu_ctl.scala 566:105] + reg _T_353; // @[dec_tlu_ctl.scala 570:82] + reg _T_354; // @[dec_tlu_ctl.scala 571:82] + reg _T_355; // @[dec_tlu_ctl.scala 572:82] + wire _T_384 = io_o_cpu_halt_status & _T_375; // @[dec_tlu_ctl.scala 590:89] + wire _T_386 = _T_384 & _T_152; // @[dec_tlu_ctl.scala 590:109] + wire _T_388 = io_o_cpu_halt_status & i_cpu_run_req_sync_qual; // @[dec_tlu_ctl.scala 591:41] + wire _T_389 = io_o_cpu_run_ack & i_cpu_run_req_sync_qual; // @[dec_tlu_ctl.scala 591:88] + reg lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 603:72] + reg lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 610:73] + wire _T_408 = ~io_lsu_error_pkt_r_bits_exc_type; // @[dec_tlu_ctl.scala 611:40] + wire lsu_exc_ma_r = lsu_exc_valid_r & _T_408; // @[dec_tlu_ctl.scala 611:38] + wire lsu_exc_acc_r = lsu_exc_valid_r & io_lsu_error_pkt_r_bits_exc_type; // @[dec_tlu_ctl.scala 612:38] + wire lsu_exc_st_r = lsu_exc_valid_r & io_lsu_error_pkt_r_bits_inst_type; // @[dec_tlu_ctl.scala 613:38] + wire _T_424 = rfpc_i0_r | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 623:38] + wire _T_425 = _T_424 | inst_acc_r; // @[dec_tlu_ctl.scala 623:53] + wire _T_426 = illegal_r & io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 623:79] + wire _T_427 = _T_425 | _T_426; // @[dec_tlu_ctl.scala 623:66] + wire _T_441 = ~io_tlu_exu_dec_tlu_flush_lower_r; // @[dec_tlu_ctl.scala 632:70] + wire _T_442 = iccm_repair_state_d1 & _T_441; // @[dec_tlu_ctl.scala 632:68] + wire _T_453 = io_tlu_exu_exu_i0_br_error_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 641:59] + wire _T_455 = io_tlu_exu_exu_i0_br_start_error_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 642:71] + wire _T_457 = io_tlu_exu_exu_i0_br_valid_r & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 643:55] + wire _T_459 = _T_457 & _T_429; // @[dec_tlu_ctl.scala 643:79] + wire _T_460 = ~io_tlu_exu_exu_i0_br_mp_r; // @[dec_tlu_ctl.scala 643:106] + wire _T_461 = ~io_tlu_exu_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 643:135] + wire _T_462 = _T_460 | _T_461; // @[dec_tlu_ctl.scala 643:133] + wire _T_529 = ~take_nmi; // @[dec_tlu_ctl.scala 691:33] + wire _T_530 = take_ext_int & _T_529; // @[dec_tlu_ctl.scala 691:31] + wire _T_533 = take_timer_int & _T_529; // @[dec_tlu_ctl.scala 692:25] + wire _T_536 = take_soft_int & _T_529; // @[dec_tlu_ctl.scala 693:24] + wire _T_539 = take_int_timer0_int & _T_529; // @[dec_tlu_ctl.scala 694:30] + wire _T_542 = take_int_timer1_int & _T_529; // @[dec_tlu_ctl.scala 695:30] + wire _T_545 = take_ce_int & _T_529; // @[dec_tlu_ctl.scala 696:22] + wire _T_548 = illegal_r & _T_529; // @[dec_tlu_ctl.scala 697:20] + wire _T_551 = ecall_r & _T_529; // @[dec_tlu_ctl.scala 698:19] + wire _T_554 = inst_acc_r & _T_529; // @[dec_tlu_ctl.scala 699:22] + wire _T_556 = ebreak_r | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 700:20] + wire _T_558 = _T_556 & _T_529; // @[dec_tlu_ctl.scala 700:40] + wire _T_560 = ~lsu_exc_st_r; // @[dec_tlu_ctl.scala 701:25] + wire _T_561 = lsu_exc_ma_r & _T_560; // @[dec_tlu_ctl.scala 701:23] + wire _T_563 = _T_561 & _T_529; // @[dec_tlu_ctl.scala 701:39] + wire _T_566 = lsu_exc_acc_r & _T_560; // @[dec_tlu_ctl.scala 702:24] + wire _T_568 = _T_566 & _T_529; // @[dec_tlu_ctl.scala 702:40] + wire _T_570 = lsu_exc_ma_r & lsu_exc_st_r; // @[dec_tlu_ctl.scala 703:23] + wire _T_572 = _T_570 & _T_529; // @[dec_tlu_ctl.scala 703:38] + wire _T_574 = lsu_exc_acc_r & lsu_exc_st_r; // @[dec_tlu_ctl.scala 704:24] + wire _T_576 = _T_574 & _T_529; // @[dec_tlu_ctl.scala 704:39] wire [4:0] _T_578 = _T_530 ? 5'hb : 5'h0; // @[Mux.scala 27:72] wire [4:0] _T_579 = _T_533 ? 5'h7 : 5'h0; // @[Mux.scala 27:72] wire [4:0] _T_580 = _T_536 ? 5'h3 : 5'h0; // @[Mux.scala 27:72] @@ -55472,66 +55461,66 @@ module dec_tlu_ctl( wire [4:0] _T_602 = _T_601 | _T_589; // @[Mux.scala 27:72] wire [4:0] _T_603 = _T_602 | _T_590; // @[Mux.scala 27:72] wire [4:0] exc_cause_r = _T_603 | _T_591; // @[Mux.scala 27:72] - wire _T_641 = io_dec_csr_stall_int_ff | synchronous_flush_r; // @[dec_tlu_ctl.scala 731:52] - wire _T_642 = _T_641 | exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 731:74] - wire int_timer_stalled = _T_642 | mret_r; // @[dec_tlu_ctl.scala 731:98] - wire _T_643 = pmu_fw_tlu_halted_f | int_timer_stalled; // @[dec_tlu_ctl.scala 733:72] - wire _T_644 = int_timer0_int_ready & _T_643; // @[dec_tlu_ctl.scala 733:49] - wire _T_645 = int_timer0_int_possible & int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 733:121] - wire _T_647 = _T_645 & _T_207; // @[dec_tlu_ctl.scala 733:145] - wire _T_649 = _T_647 & _T_209; // @[dec_tlu_ctl.scala 733:166] - wire _T_651 = _T_649 & _T_152; // @[dec_tlu_ctl.scala 733:188] - wire _T_654 = int_timer1_int_ready & _T_643; // @[dec_tlu_ctl.scala 734:49] - wire _T_655 = int_timer1_int_possible & int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 734:121] - wire _T_657 = _T_655 & _T_207; // @[dec_tlu_ctl.scala 734:145] - wire _T_659 = _T_657 & _T_209; // @[dec_tlu_ctl.scala 734:166] - wire _T_661 = _T_659 & _T_152; // @[dec_tlu_ctl.scala 734:188] - reg take_ext_int_start_d2; // @[dec_tlu_ctl.scala 743:62] - wire _T_681 = take_ext_int_start | take_ext_int_start_d1; // @[dec_tlu_ctl.scala 748:46] - wire _T_682 = _T_681 | take_ext_int_start_d2; // @[dec_tlu_ctl.scala 748:70] - wire csr_pkt_csr_meicpct = csr_read_io_csr_pkt_csr_meicpct; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire fast_int_meicpct = csr_pkt_csr_meicpct & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 750:49] - wire [30:0] mtvec = csr_io_mtvec; // @[dec_tlu_ctl.scala 1006:31] + wire _T_641 = io_dec_csr_stall_int_ff | synchronous_flush_r; // @[dec_tlu_ctl.scala 729:52] + wire _T_642 = _T_641 | exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 729:74] + wire int_timer_stalled = _T_642 | mret_r; // @[dec_tlu_ctl.scala 729:98] + wire _T_643 = pmu_fw_tlu_halted_f | int_timer_stalled; // @[dec_tlu_ctl.scala 731:72] + wire _T_644 = int_timer0_int_ready & _T_643; // @[dec_tlu_ctl.scala 731:49] + wire _T_645 = int_timer0_int_possible & int_timer0_int_hold_f; // @[dec_tlu_ctl.scala 731:121] + wire _T_647 = _T_645 & _T_207; // @[dec_tlu_ctl.scala 731:145] + wire _T_649 = _T_647 & _T_209; // @[dec_tlu_ctl.scala 731:166] + wire _T_651 = _T_649 & _T_152; // @[dec_tlu_ctl.scala 731:188] + wire _T_654 = int_timer1_int_ready & _T_643; // @[dec_tlu_ctl.scala 732:49] + wire _T_655 = int_timer1_int_possible & int_timer1_int_hold_f; // @[dec_tlu_ctl.scala 732:121] + wire _T_657 = _T_655 & _T_207; // @[dec_tlu_ctl.scala 732:145] + wire _T_659 = _T_657 & _T_209; // @[dec_tlu_ctl.scala 732:166] + wire _T_661 = _T_659 & _T_152; // @[dec_tlu_ctl.scala 732:188] + reg take_ext_int_start_d2; // @[dec_tlu_ctl.scala 741:74] + wire _T_681 = take_ext_int_start | take_ext_int_start_d1; // @[dec_tlu_ctl.scala 746:46] + wire _T_682 = _T_681 | take_ext_int_start_d2; // @[dec_tlu_ctl.scala 746:70] + wire csr_pkt_csr_meicpct = csr_read_io_csr_pkt_csr_meicpct; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire fast_int_meicpct = csr_pkt_csr_meicpct & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 748:49] + wire [30:0] mtvec = csr_io_mtvec; // @[dec_tlu_ctl.scala 1003:31] wire [30:0] _T_769 = {mtvec[30:1],1'h0}; // @[Cat.scala 29:58] wire [30:0] _T_771 = {25'h0,exc_cause_r,1'h0}; // @[Cat.scala 29:58] - wire [30:0] vectored_path = _T_769 + _T_771; // @[dec_tlu_ctl.scala 778:51] - wire [30:0] _T_778 = mtvec[0] ? vectored_path : _T_769; // @[dec_tlu_ctl.scala 779:61] - wire [30:0] interrupt_path = take_nmi ? io_nmi_vec : _T_778; // @[dec_tlu_ctl.scala 779:28] - wire _T_779 = lsu_i0_rfnpc_r | fence_i_r; // @[dec_tlu_ctl.scala 780:36] - wire _T_780 = _T_779 | iccm_repair_state_rfnpc; // @[dec_tlu_ctl.scala 780:48] - wire _T_782 = i_cpu_run_req_d1 & _T_207; // @[dec_tlu_ctl.scala 780:94] - wire _T_783 = _T_780 | _T_782; // @[dec_tlu_ctl.scala 780:74] - wire _T_785 = rfpc_i0_r & _T_743; // @[dec_tlu_ctl.scala 780:129] - wire sel_npc_r = _T_783 | _T_785; // @[dec_tlu_ctl.scala 780:116] - wire _T_798 = interrupt_valid_r | mret_r; // @[dec_tlu_ctl.scala 784:43] - wire _T_799 = _T_798 | synchronous_flush_r; // @[dec_tlu_ctl.scala 784:52] - wire _T_800 = _T_799 | take_halt; // @[dec_tlu_ctl.scala 784:74] - wire _T_801 = _T_800 | take_reset; // @[dec_tlu_ctl.scala 784:86] - wire _T_807 = _T_529 & sel_npc_r; // @[dec_tlu_ctl.scala 788:73] - wire _T_810 = _T_529 & rfpc_i0_r; // @[dec_tlu_ctl.scala 789:73] - wire _T_812 = _T_810 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 789:91] - wire _T_813 = ~sel_npc_r; // @[dec_tlu_ctl.scala 789:132] - wire _T_814 = _T_812 & _T_813; // @[dec_tlu_ctl.scala 789:121] - wire _T_816 = ~take_ext_int; // @[dec_tlu_ctl.scala 790:96] - wire _T_817 = interrupt_valid_r & _T_816; // @[dec_tlu_ctl.scala 790:82] - wire _T_818 = i0_exception_valid_r | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 791:80] - wire _T_821 = _T_818 | mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 791:98] - wire _T_823 = _T_821 & _T_207; // @[dec_tlu_ctl.scala 791:143] - wire _T_825 = _T_823 & _T_816; // @[dec_tlu_ctl.scala 791:164] - wire _T_830 = _T_529 & mret_r; // @[dec_tlu_ctl.scala 792:68] - wire _T_833 = _T_529 & debug_resume_req_f; // @[dec_tlu_ctl.scala 793:68] - wire _T_836 = _T_529 & sel_npc_resume; // @[dec_tlu_ctl.scala 794:68] + wire [30:0] vectored_path = _T_769 + _T_771; // @[dec_tlu_ctl.scala 776:51] + wire [30:0] _T_778 = mtvec[0] ? vectored_path : _T_769; // @[dec_tlu_ctl.scala 777:61] + wire [30:0] interrupt_path = take_nmi ? io_nmi_vec : _T_778; // @[dec_tlu_ctl.scala 777:28] + wire _T_779 = lsu_i0_rfnpc_r | fence_i_r; // @[dec_tlu_ctl.scala 778:36] + wire _T_780 = _T_779 | iccm_repair_state_rfnpc; // @[dec_tlu_ctl.scala 778:48] + wire _T_782 = i_cpu_run_req_d1 & _T_207; // @[dec_tlu_ctl.scala 778:94] + wire _T_783 = _T_780 | _T_782; // @[dec_tlu_ctl.scala 778:74] + wire _T_785 = rfpc_i0_r & _T_743; // @[dec_tlu_ctl.scala 778:129] + wire sel_npc_r = _T_783 | _T_785; // @[dec_tlu_ctl.scala 778:116] + wire _T_798 = interrupt_valid_r | mret_r; // @[dec_tlu_ctl.scala 782:43] + wire _T_799 = _T_798 | synchronous_flush_r; // @[dec_tlu_ctl.scala 782:52] + wire _T_800 = _T_799 | take_halt; // @[dec_tlu_ctl.scala 782:74] + wire _T_801 = _T_800 | take_reset; // @[dec_tlu_ctl.scala 782:86] + wire _T_807 = _T_529 & sel_npc_r; // @[dec_tlu_ctl.scala 786:73] + wire _T_810 = _T_529 & rfpc_i0_r; // @[dec_tlu_ctl.scala 787:73] + wire _T_812 = _T_810 & io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 787:91] + wire _T_813 = ~sel_npc_r; // @[dec_tlu_ctl.scala 787:132] + wire _T_814 = _T_812 & _T_813; // @[dec_tlu_ctl.scala 787:121] + wire _T_816 = ~take_ext_int; // @[dec_tlu_ctl.scala 788:96] + wire _T_817 = interrupt_valid_r & _T_816; // @[dec_tlu_ctl.scala 788:82] + wire _T_818 = i0_exception_valid_r | lsu_exc_valid_r; // @[dec_tlu_ctl.scala 789:80] + wire _T_821 = _T_818 | mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 789:98] + wire _T_823 = _T_821 & _T_207; // @[dec_tlu_ctl.scala 789:143] + wire _T_825 = _T_823 & _T_816; // @[dec_tlu_ctl.scala 789:164] + wire _T_830 = _T_529 & mret_r; // @[dec_tlu_ctl.scala 790:68] + wire _T_833 = _T_529 & debug_resume_req_f; // @[dec_tlu_ctl.scala 791:68] + wire _T_836 = _T_529 & sel_npc_resume; // @[dec_tlu_ctl.scala 792:68] wire [30:0] _T_838 = take_ext_int ? io_lsu_fir_addr : 31'h0; // @[Mux.scala 27:72] - wire [30:0] npc_r = csr_io_npc_r; // @[dec_tlu_ctl.scala 994:31] + wire [30:0] npc_r = csr_io_npc_r; // @[dec_tlu_ctl.scala 991:31] wire [30:0] _T_839 = _T_807 ? npc_r : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_840 = _T_814 ? io_dec_tlu_i0_pc_r : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_841 = _T_817 ? interrupt_path : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_842 = _T_825 ? _T_769 : 31'h0; // @[Mux.scala 27:72] - wire [30:0] mepc = csr_io_mepc; // @[dec_tlu_ctl.scala 997:31] + wire [30:0] mepc = csr_io_mepc; // @[dec_tlu_ctl.scala 994:31] wire [30:0] _T_843 = _T_830 ? mepc : 31'h0; // @[Mux.scala 27:72] - wire [30:0] dpc = csr_io_dpc; // @[dec_tlu_ctl.scala 1000:31] + wire [30:0] dpc = csr_io_dpc; // @[dec_tlu_ctl.scala 997:31] wire [30:0] _T_844 = _T_833 ? dpc : 31'h0; // @[Mux.scala 27:72] - wire [30:0] npc_r_d1 = csr_io_npc_r_d1; // @[dec_tlu_ctl.scala 995:31] + wire [30:0] npc_r_d1 = csr_io_npc_r_d1; // @[dec_tlu_ctl.scala 992:31] wire [30:0] _T_845 = _T_836 ? npc_r_d1 : 31'h0; // @[Mux.scala 27:72] wire [30:0] _T_846 = _T_838 | _T_839; // @[Mux.scala 27:72] wire [30:0] _T_847 = _T_846 | _T_840; // @[Mux.scala 27:72] @@ -55540,54 +55529,54 @@ module dec_tlu_ctl( wire [30:0] _T_850 = _T_849 | _T_843; // @[Mux.scala 27:72] wire [30:0] _T_851 = _T_850 | _T_844; // @[Mux.scala 27:72] wire [30:0] _T_852 = _T_851 | _T_845; // @[Mux.scala 27:72] - reg [30:0] tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 797:64] - wire _T_854 = lsu_exc_valid_r | i0_exception_valid_r; // @[dec_tlu_ctl.scala 805:45] - wire _T_855 = _T_854 | interrupt_valid_r; // @[dec_tlu_ctl.scala 805:68] - reg i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 808:89] - reg [4:0] exc_cause_wb; // @[dec_tlu_ctl.scala 810:89] - wire _T_860 = ~illegal_r; // @[dec_tlu_ctl.scala 811:119] - reg i0_valid_wb; // @[dec_tlu_ctl.scala 811:97] - reg trigger_hit_r_d1; // @[dec_tlu_ctl.scala 812:89] - wire csr_pkt_presync = csr_read_io_csr_pkt_presync; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_864 = csr_pkt_presync & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 1013:42] - wire _T_865 = ~io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 1013:67] - wire csr_pkt_postsync = csr_read_io_csr_pkt_postsync; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire csr_pkt_csr_dcsr = csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire csr_pkt_csr_dpc = csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_874 = csr_pkt_csr_dcsr | csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 1018:55] - wire csr_pkt_csr_dmst = csr_read_io_csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_875 = _T_874 | csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 1018:73] - wire csr_pkt_csr_dicawics = csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_876 = _T_875 | csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 1018:92] - wire csr_pkt_csr_dicad0 = csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_877 = _T_876 | csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 1018:115] - wire csr_pkt_csr_dicad0h = csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_878 = _T_877 | csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 1018:136] - wire csr_pkt_csr_dicad1 = csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_879 = _T_878 | csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 1018:158] - wire csr_pkt_csr_dicago = csr_read_io_csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_880 = _T_879 | csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 1018:179] - wire _T_881 = ~_T_880; // @[dec_tlu_ctl.scala 1018:36] - wire _T_882 = _T_881 | dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 1018:201] - wire csr_pkt_legal = csr_read_io_csr_pkt_legal; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_883 = csr_pkt_legal & _T_882; // @[dec_tlu_ctl.scala 1018:33] - wire _T_884 = ~fast_int_meicpct; // @[dec_tlu_ctl.scala 1018:223] - wire valid_csr = _T_883 & _T_884; // @[dec_tlu_ctl.scala 1018:221] - wire _T_887 = io_dec_csr_any_unq_d & valid_csr; // @[dec_tlu_ctl.scala 1020:46] - wire csr_pkt_csr_mvendorid = csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire csr_pkt_csr_marchid = csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_888 = csr_pkt_csr_mvendorid | csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 1020:107] - wire csr_pkt_csr_mimpid = csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_889 = _T_888 | csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 1020:129] - wire csr_pkt_csr_mhartid = csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_890 = _T_889 | csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 1020:150] - wire csr_pkt_csr_mdseac = csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_891 = _T_890 | csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 1020:172] - wire csr_pkt_csr_meihap = csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1011:16] - wire _T_892 = _T_891 | csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 1020:193] - wire _T_893 = io_dec_csr_wen_unq_d & _T_892; // @[dec_tlu_ctl.scala 1020:82] - wire _T_894 = ~_T_893; // @[dec_tlu_ctl.scala 1020:59] - dec_timer_ctl int_timers ( // @[dec_tlu_ctl.scala 275:30] + reg [30:0] tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 795:64] + wire _T_854 = lsu_exc_valid_r | i0_exception_valid_r; // @[dec_tlu_ctl.scala 802:45] + wire _T_855 = _T_854 | interrupt_valid_r; // @[dec_tlu_ctl.scala 802:68] + reg i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 805:75] + reg [4:0] exc_cause_wb; // @[dec_tlu_ctl.scala 807:91] + wire _T_860 = ~illegal_r; // @[dec_tlu_ctl.scala 808:121] + reg i0_valid_wb; // @[dec_tlu_ctl.scala 808:99] + reg trigger_hit_r_d1; // @[dec_tlu_ctl.scala 809:83] + wire csr_pkt_presync = csr_read_io_csr_pkt_presync; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_864 = csr_pkt_presync & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 1010:42] + wire _T_865 = ~io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 1010:67] + wire csr_pkt_postsync = csr_read_io_csr_pkt_postsync; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire csr_pkt_csr_dcsr = csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire csr_pkt_csr_dpc = csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_874 = csr_pkt_csr_dcsr | csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 1015:55] + wire csr_pkt_csr_dmst = csr_read_io_csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_875 = _T_874 | csr_pkt_csr_dmst; // @[dec_tlu_ctl.scala 1015:73] + wire csr_pkt_csr_dicawics = csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_876 = _T_875 | csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 1015:92] + wire csr_pkt_csr_dicad0 = csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_877 = _T_876 | csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 1015:115] + wire csr_pkt_csr_dicad0h = csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_878 = _T_877 | csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 1015:136] + wire csr_pkt_csr_dicad1 = csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_879 = _T_878 | csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 1015:158] + wire csr_pkt_csr_dicago = csr_read_io_csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_880 = _T_879 | csr_pkt_csr_dicago; // @[dec_tlu_ctl.scala 1015:179] + wire _T_881 = ~_T_880; // @[dec_tlu_ctl.scala 1015:36] + wire _T_882 = _T_881 | dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 1015:201] + wire csr_pkt_legal = csr_read_io_csr_pkt_legal; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_883 = csr_pkt_legal & _T_882; // @[dec_tlu_ctl.scala 1015:33] + wire _T_884 = ~fast_int_meicpct; // @[dec_tlu_ctl.scala 1015:223] + wire valid_csr = _T_883 & _T_884; // @[dec_tlu_ctl.scala 1015:221] + wire _T_887 = io_dec_csr_any_unq_d & valid_csr; // @[dec_tlu_ctl.scala 1017:46] + wire csr_pkt_csr_mvendorid = csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire csr_pkt_csr_marchid = csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_888 = csr_pkt_csr_mvendorid | csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 1017:107] + wire csr_pkt_csr_mimpid = csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_889 = _T_888 | csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 1017:129] + wire csr_pkt_csr_mhartid = csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_890 = _T_889 | csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 1017:150] + wire csr_pkt_csr_mdseac = csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_891 = _T_890 | csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 1017:172] + wire csr_pkt_csr_meihap = csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 271:41 dec_tlu_ctl.scala 1008:16] + wire _T_892 = _T_891 | csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 1017:193] + wire _T_893 = io_dec_csr_wen_unq_d & _T_892; // @[dec_tlu_ctl.scala 1017:82] + wire _T_894 = ~_T_893; // @[dec_tlu_ctl.scala 1017:59] + dec_timer_ctl int_timers ( // @[dec_tlu_ctl.scala 275:32] .clock(int_timers_clock), .reset(int_timers_reset), .io_free_clk(int_timers_io_free_clk), @@ -55633,7 +55622,7 @@ module dec_tlu_ctl( .io_en(rvclkhdr_3_io_en), .io_scan_mode(rvclkhdr_3_io_scan_mode) ); - csr_tlu csr ( // @[dec_tlu_ctl.scala 816:15] + csr_tlu csr ( // @[dec_tlu_ctl.scala 813:15] .clock(csr_clock), .reset(csr_reset), .io_free_clk(csr_io_free_clk), @@ -55719,6 +55708,7 @@ module dec_tlu_ctl( .io_dec_tlu_misc_clk_override(csr_io_dec_tlu_misc_clk_override), .io_dec_tlu_dec_clk_override(csr_io_dec_tlu_dec_clk_override), .io_dec_tlu_lsu_clk_override(csr_io_dec_tlu_lsu_clk_override), + .io_dec_tlu_bus_clk_override(csr_io_dec_tlu_bus_clk_override), .io_dec_tlu_pic_clk_override(csr_io_dec_tlu_pic_clk_override), .io_dec_tlu_dccm_clk_override(csr_io_dec_tlu_dccm_clk_override), .io_dec_tlu_icm_clk_override(csr_io_dec_tlu_icm_clk_override), @@ -55741,7 +55731,6 @@ module dec_tlu_ctl( .io_lsu_imprecise_error_load_any(csr_io_lsu_imprecise_error_load_any), .io_lsu_imprecise_error_store_any(csr_io_lsu_imprecise_error_store_any), .io_dec_tlu_mrac_ff(csr_io_dec_tlu_mrac_ff), - .io_dec_tlu_wb_coalescing_disable(csr_io_dec_tlu_wb_coalescing_disable), .io_dec_tlu_bpred_disable(csr_io_dec_tlu_bpred_disable), .io_dec_tlu_sideeffect_posted_disable(csr_io_dec_tlu_sideeffect_posted_disable), .io_dec_tlu_core_ecc_disable(csr_io_dec_tlu_core_ecc_disable), @@ -55905,7 +55894,7 @@ module dec_tlu_ctl( .io_mtdata1_t_2(csr_io_mtdata1_t_2), .io_mtdata1_t_3(csr_io_mtdata1_t_3) ); - dec_decode_csr_read csr_read ( // @[dec_tlu_ctl.scala 1009:22] + dec_decode_csr_read csr_read ( // @[dec_tlu_ctl.scala 1006:22] .io_dec_csr_rdaddr_d(csr_read_io_dec_csr_rdaddr_d), .io_csr_pkt_csr_misa(csr_read_io_csr_pkt_csr_misa), .io_csr_pkt_csr_mvendorid(csr_read_io_csr_pkt_csr_mvendorid), @@ -55975,118 +55964,118 @@ module dec_tlu_ctl( .io_csr_pkt_postsync(csr_read_io_csr_pkt_postsync), .io_csr_pkt_legal(csr_read_io_csr_pkt_legal) ); - assign io_tlu_exu_dec_tlu_meihap = csr_io_dec_tlu_meihap; // @[dec_tlu_ctl.scala 875:52] - assign io_tlu_exu_dec_tlu_flush_lower_r = _T_801 | take_ext_int_start; // @[dec_tlu_ctl.scala 801:49] - assign io_tlu_exu_dec_tlu_flush_path_r = take_reset ? io_rst_vec : _T_852; // @[dec_tlu_ctl.scala 802:49] - assign io_tlu_dma_dec_tlu_dma_qos_prty = csr_io_dec_tlu_dma_qos_prty; // @[dec_tlu_ctl.scala 905:48] + assign io_tlu_exu_dec_tlu_meihap = csr_io_dec_tlu_meihap; // @[dec_tlu_ctl.scala 872:44] + assign io_tlu_exu_dec_tlu_flush_lower_r = _T_801 | take_ext_int_start; // @[dec_tlu_ctl.scala 798:49] + assign io_tlu_exu_dec_tlu_flush_path_r = take_reset ? io_rst_vec : _T_852; // @[dec_tlu_ctl.scala 799:49] + assign io_tlu_dma_dec_tlu_dma_qos_prty = csr_io_dec_tlu_dma_qos_prty; // @[dec_tlu_ctl.scala 902:48] assign io_dec_dbg_cmd_done = io_dec_tlu_i0_valid_r & io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 486:29] assign io_dec_dbg_cmd_fail = illegal_r & io_dec_dbg_cmd_done; // @[dec_tlu_ctl.scala 487:29] assign io_dec_tlu_dbg_halted = dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 468:41] assign io_dec_tlu_debug_mode = debug_mode_status; // @[dec_tlu_ctl.scala 469:41] - assign io_dec_tlu_resume_ack = _T_190; // @[dec_tlu_ctl.scala 452:49] + assign io_dec_tlu_resume_ack = _T_190; // @[dec_tlu_ctl.scala 452:65] assign io_dec_tlu_debug_stall = debug_halt_req_f; // @[dec_tlu_ctl.scala 467:41] assign io_dec_tlu_mpc_halted_only = _T_65; // @[dec_tlu_ctl.scala 367:49] assign io_dec_tlu_flush_extint = ext_int_ready & _T_704; // @[dec_tlu_ctl.scala 475:33] - assign io_trigger_pkt_any_0_select = csr_io_trigger_pkt_any_0_select; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_match_pkt = csr_io_trigger_pkt_any_0_match_pkt; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_store = csr_io_trigger_pkt_any_0_store; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_load = csr_io_trigger_pkt_any_0_load; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_execute = csr_io_trigger_pkt_any_0_execute; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_m = csr_io_trigger_pkt_any_0_m; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_0_tdata2 = csr_io_trigger_pkt_any_0_tdata2; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_select = csr_io_trigger_pkt_any_1_select; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_match_pkt = csr_io_trigger_pkt_any_1_match_pkt; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_store = csr_io_trigger_pkt_any_1_store; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_load = csr_io_trigger_pkt_any_1_load; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_execute = csr_io_trigger_pkt_any_1_execute; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_m = csr_io_trigger_pkt_any_1_m; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_1_tdata2 = csr_io_trigger_pkt_any_1_tdata2; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_select = csr_io_trigger_pkt_any_2_select; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_match_pkt = csr_io_trigger_pkt_any_2_match_pkt; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_store = csr_io_trigger_pkt_any_2_store; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_load = csr_io_trigger_pkt_any_2_load; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_execute = csr_io_trigger_pkt_any_2_execute; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_m = csr_io_trigger_pkt_any_2_m; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_2_tdata2 = csr_io_trigger_pkt_any_2_tdata2; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_select = csr_io_trigger_pkt_any_3_select; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_match_pkt = csr_io_trigger_pkt_any_3_match_pkt; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_store = csr_io_trigger_pkt_any_3_store; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_load = csr_io_trigger_pkt_any_3_load; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_execute = csr_io_trigger_pkt_any_3_execute; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_m = csr_io_trigger_pkt_any_3_m; // @[dec_tlu_ctl.scala 881:40] - assign io_trigger_pkt_any_3_tdata2 = csr_io_trigger_pkt_any_3_tdata2; // @[dec_tlu_ctl.scala 881:40] - assign io_o_cpu_halt_status = _T_353; // @[dec_tlu_ctl.scala 572:49] - assign io_o_cpu_halt_ack = _T_354; // @[dec_tlu_ctl.scala 573:49] - assign io_o_cpu_run_ack = _T_355; // @[dec_tlu_ctl.scala 574:49] - assign io_o_debug_mode_status = debug_mode_status; // @[dec_tlu_ctl.scala 595:27] + assign io_trigger_pkt_any_0_select = csr_io_trigger_pkt_any_0_select; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_match_pkt = csr_io_trigger_pkt_any_0_match_pkt; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_store = csr_io_trigger_pkt_any_0_store; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_load = csr_io_trigger_pkt_any_0_load; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_execute = csr_io_trigger_pkt_any_0_execute; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_m = csr_io_trigger_pkt_any_0_m; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_0_tdata2 = csr_io_trigger_pkt_any_0_tdata2; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_select = csr_io_trigger_pkt_any_1_select; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_match_pkt = csr_io_trigger_pkt_any_1_match_pkt; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_store = csr_io_trigger_pkt_any_1_store; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_load = csr_io_trigger_pkt_any_1_load; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_execute = csr_io_trigger_pkt_any_1_execute; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_m = csr_io_trigger_pkt_any_1_m; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_1_tdata2 = csr_io_trigger_pkt_any_1_tdata2; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_select = csr_io_trigger_pkt_any_2_select; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_match_pkt = csr_io_trigger_pkt_any_2_match_pkt; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_store = csr_io_trigger_pkt_any_2_store; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_load = csr_io_trigger_pkt_any_2_load; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_execute = csr_io_trigger_pkt_any_2_execute; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_m = csr_io_trigger_pkt_any_2_m; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_2_tdata2 = csr_io_trigger_pkt_any_2_tdata2; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_select = csr_io_trigger_pkt_any_3_select; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_match_pkt = csr_io_trigger_pkt_any_3_match_pkt; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_store = csr_io_trigger_pkt_any_3_store; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_load = csr_io_trigger_pkt_any_3_load; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_execute = csr_io_trigger_pkt_any_3_execute; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_m = csr_io_trigger_pkt_any_3_m; // @[dec_tlu_ctl.scala 878:40] + assign io_trigger_pkt_any_3_tdata2 = csr_io_trigger_pkt_any_3_tdata2; // @[dec_tlu_ctl.scala 878:40] + assign io_o_cpu_halt_status = _T_353; // @[dec_tlu_ctl.scala 570:49] + assign io_o_cpu_halt_ack = _T_354; // @[dec_tlu_ctl.scala 571:49] + assign io_o_cpu_run_ack = _T_355; // @[dec_tlu_ctl.scala 572:49] + assign io_o_debug_mode_status = debug_mode_status; // @[dec_tlu_ctl.scala 593:27] assign io_mpc_debug_halt_ack = mpc_debug_halt_ack_f; // @[dec_tlu_ctl.scala 392:31] assign io_mpc_debug_run_ack = mpc_debug_run_ack_f; // @[dec_tlu_ctl.scala 393:31] assign io_debug_brkpt_status = debug_brkpt_status_f; // @[dec_tlu_ctl.scala 394:31] - assign io_dec_csr_rddata_d = csr_io_dec_csr_rddata_d; // @[dec_tlu_ctl.scala 896:40] - assign io_dec_csr_legal_d = _T_887 & _T_894; // @[dec_tlu_ctl.scala 1020:20] + assign io_dec_csr_rddata_d = csr_io_dec_csr_rddata_d; // @[dec_tlu_ctl.scala 893:40] + assign io_dec_csr_legal_d = _T_887 & _T_894; // @[dec_tlu_ctl.scala 1017:20] assign io_dec_tlu_i0_kill_writeb_wb = _T_32; // @[dec_tlu_ctl.scala 329:41] - assign io_dec_tlu_i0_kill_writeb_r = _T_427 | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 333:41] - assign io_dec_tlu_wr_pause_r = csr_io_dec_tlu_wr_pause_r; // @[dec_tlu_ctl.scala 898:40] + assign io_dec_tlu_i0_kill_writeb_r = _T_427 | i0_trigger_hit_raw_r; // @[dec_tlu_ctl.scala 333:37] + assign io_dec_tlu_wr_pause_r = csr_io_dec_tlu_wr_pause_r; // @[dec_tlu_ctl.scala 895:40] assign io_dec_tlu_flush_pause_r = _T_208 & _T_209; // @[dec_tlu_ctl.scala 478:34] - assign io_dec_tlu_presync_d = _T_864 & _T_865; // @[dec_tlu_ctl.scala 1013:23] - assign io_dec_tlu_postsync_d = csr_pkt_postsync & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 1014:23] - assign io_dec_tlu_perfcnt0 = csr_io_dec_tlu_perfcnt0; // @[dec_tlu_ctl.scala 884:40] - assign io_dec_tlu_perfcnt1 = csr_io_dec_tlu_perfcnt1; // @[dec_tlu_ctl.scala 885:40] - assign io_dec_tlu_perfcnt2 = csr_io_dec_tlu_perfcnt2; // @[dec_tlu_ctl.scala 886:40] - assign io_dec_tlu_perfcnt3 = csr_io_dec_tlu_perfcnt3; // @[dec_tlu_ctl.scala 887:40] - assign io_dec_tlu_i0_exc_valid_wb1 = csr_io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 878:44] - assign io_dec_tlu_i0_valid_wb1 = csr_io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 879:44] - assign io_dec_tlu_int_valid_wb1 = csr_io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 877:44] - assign io_dec_tlu_exc_cause_wb1 = csr_io_dec_tlu_exc_cause_wb1; // @[dec_tlu_ctl.scala 883:40] - assign io_dec_tlu_mtval_wb1 = csr_io_dec_tlu_mtval_wb1; // @[dec_tlu_ctl.scala 882:40] - assign io_dec_tlu_pipelining_disable = csr_io_dec_tlu_pipelining_disable; // @[dec_tlu_ctl.scala 897:40] - assign io_dec_tlu_misc_clk_override = csr_io_dec_tlu_misc_clk_override; // @[dec_tlu_ctl.scala 888:40] - assign io_dec_tlu_dec_clk_override = csr_io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 889:40] - assign io_dec_tlu_lsu_clk_override = csr_io_dec_tlu_lsu_clk_override; // @[dec_tlu_ctl.scala 891:40] - assign io_dec_tlu_pic_clk_override = csr_io_dec_tlu_pic_clk_override; // @[dec_tlu_ctl.scala 893:40] - assign io_dec_tlu_dccm_clk_override = csr_io_dec_tlu_dccm_clk_override; // @[dec_tlu_ctl.scala 894:40] - assign io_dec_tlu_icm_clk_override = csr_io_dec_tlu_icm_clk_override; // @[dec_tlu_ctl.scala 895:40] - assign io_dec_tlu_flush_lower_wb = tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 799:41] - assign io_tlu_bp_dec_tlu_br0_r_pkt_valid = _T_459 & _T_462; // @[dec_tlu_ctl.scala 651:57] - assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_hist = io_tlu_exu_exu_i0_br_hist_r; // @[dec_tlu_ctl.scala 648:65] - assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_br_error = _T_453 & _T_429; // @[dec_tlu_ctl.scala 649:57] - assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_br_start_error = _T_455 & _T_429; // @[dec_tlu_ctl.scala 650:57] - assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_way = io_exu_i0_br_way_r; // @[dec_tlu_ctl.scala 652:65] - assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_middle = io_tlu_exu_exu_i0_br_middle_r; // @[dec_tlu_ctl.scala 653:65] + assign io_dec_tlu_presync_d = _T_864 & _T_865; // @[dec_tlu_ctl.scala 1010:23] + assign io_dec_tlu_postsync_d = csr_pkt_postsync & io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 1011:23] + assign io_dec_tlu_perfcnt0 = csr_io_dec_tlu_perfcnt0; // @[dec_tlu_ctl.scala 881:40] + assign io_dec_tlu_perfcnt1 = csr_io_dec_tlu_perfcnt1; // @[dec_tlu_ctl.scala 882:40] + assign io_dec_tlu_perfcnt2 = csr_io_dec_tlu_perfcnt2; // @[dec_tlu_ctl.scala 883:40] + assign io_dec_tlu_perfcnt3 = csr_io_dec_tlu_perfcnt3; // @[dec_tlu_ctl.scala 884:40] + assign io_dec_tlu_i0_exc_valid_wb1 = csr_io_dec_tlu_i0_exc_valid_wb1; // @[dec_tlu_ctl.scala 875:44] + assign io_dec_tlu_i0_valid_wb1 = csr_io_dec_tlu_i0_valid_wb1; // @[dec_tlu_ctl.scala 876:44] + assign io_dec_tlu_int_valid_wb1 = csr_io_dec_tlu_int_valid_wb1; // @[dec_tlu_ctl.scala 874:44] + assign io_dec_tlu_exc_cause_wb1 = csr_io_dec_tlu_exc_cause_wb1; // @[dec_tlu_ctl.scala 880:40] + assign io_dec_tlu_mtval_wb1 = csr_io_dec_tlu_mtval_wb1; // @[dec_tlu_ctl.scala 879:40] + assign io_dec_tlu_pipelining_disable = csr_io_dec_tlu_pipelining_disable; // @[dec_tlu_ctl.scala 894:40] + assign io_dec_tlu_misc_clk_override = csr_io_dec_tlu_misc_clk_override; // @[dec_tlu_ctl.scala 885:40] + assign io_dec_tlu_dec_clk_override = csr_io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 886:40] + assign io_dec_tlu_lsu_clk_override = csr_io_dec_tlu_lsu_clk_override; // @[dec_tlu_ctl.scala 888:40] + assign io_dec_tlu_bus_clk_override = csr_io_dec_tlu_bus_clk_override; // @[dec_tlu_ctl.scala 889:40] + assign io_dec_tlu_pic_clk_override = csr_io_dec_tlu_pic_clk_override; // @[dec_tlu_ctl.scala 890:40] + assign io_dec_tlu_dccm_clk_override = csr_io_dec_tlu_dccm_clk_override; // @[dec_tlu_ctl.scala 891:40] + assign io_dec_tlu_icm_clk_override = csr_io_dec_tlu_icm_clk_override; // @[dec_tlu_ctl.scala 892:40] + assign io_dec_tlu_flush_lower_wb = tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 797:41] + assign io_tlu_bp_dec_tlu_br0_r_pkt_valid = _T_459 & _T_462; // @[dec_tlu_ctl.scala 649:57] + assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_hist = io_tlu_exu_exu_i0_br_hist_r; // @[dec_tlu_ctl.scala 646:65] + assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_br_error = _T_453 & _T_429; // @[dec_tlu_ctl.scala 647:57] + assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_br_start_error = _T_455 & _T_429; // @[dec_tlu_ctl.scala 648:57] + assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_way = io_exu_i0_br_way_r; // @[dec_tlu_ctl.scala 650:65] + assign io_tlu_bp_dec_tlu_br0_r_pkt_bits_middle = io_tlu_exu_exu_i0_br_middle_r; // @[dec_tlu_ctl.scala 651:65] assign io_tlu_bp_dec_tlu_flush_leak_one_wb = _T_233 & _T_234; // @[dec_tlu_ctl.scala 482:45] - assign io_tlu_bp_dec_tlu_bpred_disable = csr_io_dec_tlu_bpred_disable; // @[dec_tlu_ctl.scala 901:47] + assign io_tlu_bp_dec_tlu_bpred_disable = csr_io_dec_tlu_bpred_disable; // @[dec_tlu_ctl.scala 898:47] assign io_tlu_ifc_dec_tlu_flush_noredir_wb = _T_205 | take_ext_int_start; // @[dec_tlu_ctl.scala 473:45] - assign io_tlu_ifc_dec_tlu_mrac_ff = csr_io_dec_tlu_mrac_ff; // @[dec_tlu_ctl.scala 899:48] + assign io_tlu_ifc_dec_tlu_mrac_ff = csr_io_dec_tlu_mrac_ff; // @[dec_tlu_ctl.scala 896:48] assign io_tlu_mem_dec_tlu_flush_err_wb = io_tlu_exu_dec_tlu_flush_lower_r & _T_433; // @[dec_tlu_ctl.scala 483:41] - assign io_tlu_mem_dec_tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 626:37] - assign io_tlu_mem_dec_tlu_force_halt = _T_33; // @[dec_tlu_ctl.scala 331:57] - assign io_tlu_mem_dec_tlu_fence_i_wb = _T_492 & _T_470; // @[dec_tlu_ctl.scala 671:39] - assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_wrdata = csr_io_dec_tlu_ic_diag_pkt_icache_wrdata; // @[dec_tlu_ctl.scala 880:52] - assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_dicawics = csr_io_dec_tlu_ic_diag_pkt_icache_dicawics; // @[dec_tlu_ctl.scala 880:52] - assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_rd_valid = csr_io_dec_tlu_ic_diag_pkt_icache_rd_valid; // @[dec_tlu_ctl.scala 880:52] - assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_wr_valid = csr_io_dec_tlu_ic_diag_pkt_icache_wr_valid; // @[dec_tlu_ctl.scala 880:52] - assign io_tlu_mem_dec_tlu_core_ecc_disable = csr_io_dec_tlu_core_ecc_disable; // @[dec_tlu_ctl.scala 903:48] - assign io_tlu_busbuff_dec_tlu_external_ldfwd_disable = csr_io_dec_tlu_external_ldfwd_disable; // @[dec_tlu_ctl.scala 904:52] - assign io_tlu_busbuff_dec_tlu_wb_coalescing_disable = csr_io_dec_tlu_wb_coalescing_disable; // @[dec_tlu_ctl.scala 900:52] - assign io_tlu_busbuff_dec_tlu_sideeffect_posted_disable = csr_io_dec_tlu_sideeffect_posted_disable; // @[dec_tlu_ctl.scala 902:52] - assign io_dec_pic_dec_tlu_meicurpl = csr_io_dec_tlu_meicurpl; // @[dec_tlu_ctl.scala 874:52] - assign io_dec_pic_dec_tlu_meipt = csr_io_dec_tlu_meipt; // @[dec_tlu_ctl.scala 876:52] + assign io_tlu_mem_dec_tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 624:37] + assign io_tlu_mem_dec_tlu_force_halt = _T_33; // @[dec_tlu_ctl.scala 331:41] + assign io_tlu_mem_dec_tlu_fence_i_wb = _T_492 & _T_470; // @[dec_tlu_ctl.scala 669:39] + assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_wrdata = csr_io_dec_tlu_ic_diag_pkt_icache_wrdata; // @[dec_tlu_ctl.scala 877:44] + assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_dicawics = csr_io_dec_tlu_ic_diag_pkt_icache_dicawics; // @[dec_tlu_ctl.scala 877:44] + assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_rd_valid = csr_io_dec_tlu_ic_diag_pkt_icache_rd_valid; // @[dec_tlu_ctl.scala 877:44] + assign io_tlu_mem_dec_tlu_ic_diag_pkt_icache_wr_valid = csr_io_dec_tlu_ic_diag_pkt_icache_wr_valid; // @[dec_tlu_ctl.scala 877:44] + assign io_tlu_mem_dec_tlu_core_ecc_disable = csr_io_dec_tlu_core_ecc_disable; // @[dec_tlu_ctl.scala 900:48] + assign io_tlu_busbuff_dec_tlu_external_ldfwd_disable = csr_io_dec_tlu_external_ldfwd_disable; // @[dec_tlu_ctl.scala 901:52] + assign io_tlu_busbuff_dec_tlu_sideeffect_posted_disable = csr_io_dec_tlu_sideeffect_posted_disable; // @[dec_tlu_ctl.scala 899:52] + assign io_dec_pic_dec_tlu_meicurpl = csr_io_dec_tlu_meicurpl; // @[dec_tlu_ctl.scala 871:44] + assign io_dec_pic_dec_tlu_meipt = csr_io_dec_tlu_meipt; // @[dec_tlu_ctl.scala 873:44] assign int_timers_clock = clock; assign int_timers_reset = reset; - assign int_timers_io_free_clk = io_free_clk; // @[dec_tlu_ctl.scala 276:57] - assign int_timers_io_scan_mode = io_scan_mode; // @[dec_tlu_ctl.scala 277:57] + assign int_timers_io_free_clk = io_free_clk; // @[dec_tlu_ctl.scala 276:73] + assign int_timers_io_scan_mode = io_scan_mode; // @[dec_tlu_ctl.scala 277:73] assign int_timers_io_dec_csr_wen_r_mod = csr_io_dec_csr_wen_r_mod; // @[dec_tlu_ctl.scala 278:49] assign int_timers_io_dec_csr_wraddr_r = io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 280:49] assign int_timers_io_dec_csr_wrdata_r = io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 281:49] - assign int_timers_io_csr_mitctl0 = csr_read_io_csr_pkt_csr_mitctl0; // @[dec_tlu_ctl.scala 282:57] - assign int_timers_io_csr_mitctl1 = csr_read_io_csr_pkt_csr_mitctl1; // @[dec_tlu_ctl.scala 283:57] - assign int_timers_io_csr_mitb0 = csr_read_io_csr_pkt_csr_mitb0; // @[dec_tlu_ctl.scala 284:57] - assign int_timers_io_csr_mitb1 = csr_read_io_csr_pkt_csr_mitb1; // @[dec_tlu_ctl.scala 285:57] - assign int_timers_io_csr_mitcnt0 = csr_read_io_csr_pkt_csr_mitcnt0; // @[dec_tlu_ctl.scala 286:57] - assign int_timers_io_csr_mitcnt1 = csr_read_io_csr_pkt_csr_mitcnt1; // @[dec_tlu_ctl.scala 287:57] - assign int_timers_io_dec_pause_state = io_dec_pause_state; // @[dec_tlu_ctl.scala 288:49] + assign int_timers_io_csr_mitctl0 = csr_read_io_csr_pkt_csr_mitctl0; // @[dec_tlu_ctl.scala 282:73] + assign int_timers_io_csr_mitctl1 = csr_read_io_csr_pkt_csr_mitctl1; // @[dec_tlu_ctl.scala 283:73] + assign int_timers_io_csr_mitb0 = csr_read_io_csr_pkt_csr_mitb0; // @[dec_tlu_ctl.scala 284:73] + assign int_timers_io_csr_mitb1 = csr_read_io_csr_pkt_csr_mitb1; // @[dec_tlu_ctl.scala 285:73] + assign int_timers_io_csr_mitcnt0 = csr_read_io_csr_pkt_csr_mitcnt0; // @[dec_tlu_ctl.scala 286:73] + assign int_timers_io_csr_mitcnt1 = csr_read_io_csr_pkt_csr_mitcnt1; // @[dec_tlu_ctl.scala 287:73] + assign int_timers_io_dec_pause_state = io_dec_pause_state; // @[dec_tlu_ctl.scala 288:57] assign int_timers_io_dec_tlu_pmu_fw_halted = pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 289:49] - assign int_timers_io_internal_dbg_halt_timers = debug_mode_status & _T_665; // @[dec_tlu_ctl.scala 290:47] + assign int_timers_io_internal_dbg_halt_timers = debug_mode_status & _T_665; // @[dec_tlu_ctl.scala 290:48] assign rvclkhdr_io_clk = clock; // @[lib.scala 344:17] assign rvclkhdr_io_en = dec_csr_wen_r_mod | io_dec_tlu_dec_clk_override; // @[lib.scala 345:16] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] @@ -56101,197 +56090,197 @@ module dec_tlu_ctl( assign rvclkhdr_3_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] assign csr_clock = clock; assign csr_reset = reset; - assign csr_io_free_clk = io_free_clk; // @[dec_tlu_ctl.scala 817:44] - assign csr_io_active_clk = io_active_clk; // @[dec_tlu_ctl.scala 818:44] - assign csr_io_scan_mode = io_scan_mode; // @[dec_tlu_ctl.scala 819:44] - assign csr_io_dec_csr_wrdata_r = io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 820:44] - assign csr_io_dec_csr_wraddr_r = io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 821:44] - assign csr_io_dec_csr_rdaddr_d = io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 822:44] - assign csr_io_dec_csr_wen_unq_d = io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 823:44] - assign csr_io_dec_i0_decode_d = io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 824:44] - assign csr_io_ifu_ic_debug_rd_data_valid = io_tlu_mem_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 825:44] - assign csr_io_ifu_pmu_bus_trxn = io_tlu_mem_ifu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 826:44] - assign csr_io_dma_iccm_stall_any = io_tlu_dma_dma_iccm_stall_any; // @[dec_tlu_ctl.scala 827:44] - assign csr_io_dma_dccm_stall_any = io_tlu_dma_dma_dccm_stall_any; // @[dec_tlu_ctl.scala 828:44] - assign csr_io_lsu_store_stall_any = io_lsu_store_stall_any; // @[dec_tlu_ctl.scala 829:44] - assign csr_io_dec_pmu_presync_stall = io_dec_pmu_presync_stall; // @[dec_tlu_ctl.scala 830:44] - assign csr_io_dec_pmu_postsync_stall = io_dec_pmu_postsync_stall; // @[dec_tlu_ctl.scala 831:44] - assign csr_io_dec_pmu_decode_stall = io_dec_pmu_decode_stall; // @[dec_tlu_ctl.scala 832:44] - assign csr_io_ifu_pmu_fetch_stall = io_tlu_ifc_ifu_pmu_fetch_stall; // @[dec_tlu_ctl.scala 833:44] - assign csr_io_dec_tlu_packet_r_icaf_type = io_dec_tlu_packet_r_icaf_type; // @[dec_tlu_ctl.scala 834:44] - assign csr_io_dec_tlu_packet_r_pmu_i0_itype = io_dec_tlu_packet_r_pmu_i0_itype; // @[dec_tlu_ctl.scala 834:44] - assign csr_io_dec_tlu_packet_r_pmu_i0_br_unpred = io_dec_tlu_packet_r_pmu_i0_br_unpred; // @[dec_tlu_ctl.scala 834:44] - assign csr_io_dec_tlu_packet_r_pmu_divide = io_dec_tlu_packet_r_pmu_divide; // @[dec_tlu_ctl.scala 834:44] - assign csr_io_dec_tlu_packet_r_pmu_lsu_misaligned = io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 834:44] - assign csr_io_exu_pmu_i0_br_ataken = io_tlu_exu_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 835:44] - assign csr_io_exu_pmu_i0_br_misp = io_tlu_exu_exu_pmu_i0_br_misp; // @[dec_tlu_ctl.scala 836:44] - assign csr_io_dec_pmu_instr_decoded = io_dec_pmu_instr_decoded; // @[dec_tlu_ctl.scala 837:44] - assign csr_io_ifu_pmu_instr_aligned = io_ifu_pmu_instr_aligned; // @[dec_tlu_ctl.scala 838:44] - assign csr_io_exu_pmu_i0_pc4 = io_tlu_exu_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 839:44] - assign csr_io_ifu_pmu_ic_miss = io_tlu_mem_ifu_pmu_ic_miss; // @[dec_tlu_ctl.scala 840:44] - assign csr_io_ifu_pmu_ic_hit = io_tlu_mem_ifu_pmu_ic_hit; // @[dec_tlu_ctl.scala 841:44] - assign csr_io_dec_csr_wen_r = io_dec_csr_wen_r; // @[dec_tlu_ctl.scala 842:44] - assign csr_io_dec_tlu_dbg_halted = io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 843:44] - assign csr_io_dma_pmu_dccm_write = io_tlu_dma_dma_pmu_dccm_write; // @[dec_tlu_ctl.scala 844:44] - assign csr_io_dma_pmu_dccm_read = io_tlu_dma_dma_pmu_dccm_read; // @[dec_tlu_ctl.scala 845:44] - assign csr_io_dma_pmu_any_write = io_tlu_dma_dma_pmu_any_write; // @[dec_tlu_ctl.scala 846:44] - assign csr_io_dma_pmu_any_read = io_tlu_dma_dma_pmu_any_read; // @[dec_tlu_ctl.scala 847:44] - assign csr_io_lsu_pmu_bus_busy = io_tlu_busbuff_lsu_pmu_bus_busy; // @[dec_tlu_ctl.scala 848:44] - assign csr_io_dec_tlu_i0_pc_r = io_dec_tlu_i0_pc_r; // @[dec_tlu_ctl.scala 849:44] - assign csr_io_dec_tlu_i0_valid_r = io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 850:44] - assign csr_io_dec_csr_any_unq_d = io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 852:44] - assign csr_io_ifu_pmu_bus_busy = io_tlu_mem_ifu_pmu_bus_busy; // @[dec_tlu_ctl.scala 853:44] - assign csr_io_lsu_pmu_bus_error = io_tlu_busbuff_lsu_pmu_bus_error; // @[dec_tlu_ctl.scala 854:44] - assign csr_io_ifu_pmu_bus_error = io_tlu_mem_ifu_pmu_bus_error; // @[dec_tlu_ctl.scala 855:44] - assign csr_io_lsu_pmu_bus_misaligned = io_tlu_busbuff_lsu_pmu_bus_misaligned; // @[dec_tlu_ctl.scala 856:44] - assign csr_io_lsu_pmu_bus_trxn = io_tlu_busbuff_lsu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 857:44] - assign csr_io_ifu_ic_debug_rd_data = io_tlu_mem_ifu_ic_debug_rd_data; // @[dec_tlu_ctl.scala 858:44] - assign csr_io_pic_pl = io_dec_pic_pic_pl; // @[dec_tlu_ctl.scala 859:44] - assign csr_io_pic_claimid = io_dec_pic_pic_claimid; // @[dec_tlu_ctl.scala 860:44] - assign csr_io_iccm_dma_sb_error = io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 861:44] - assign csr_io_lsu_imprecise_error_addr_any = io_tlu_busbuff_lsu_imprecise_error_addr_any; // @[dec_tlu_ctl.scala 862:44] - assign csr_io_lsu_imprecise_error_load_any = io_tlu_busbuff_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 863:44] - assign csr_io_lsu_imprecise_error_store_any = io_tlu_busbuff_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 864:44] - assign csr_io_dec_illegal_inst = io_dec_illegal_inst; // @[dec_tlu_ctl.scala 865:44 dec_tlu_ctl.scala 906:44] - assign csr_io_lsu_error_pkt_r_bits_mscause = io_lsu_error_pkt_r_bits_mscause; // @[dec_tlu_ctl.scala 866:44 dec_tlu_ctl.scala 907:44] - assign csr_io_mexintpend = io_dec_pic_mexintpend; // @[dec_tlu_ctl.scala 867:44 dec_tlu_ctl.scala 908:44] - assign csr_io_exu_npc_r = io_tlu_exu_exu_npc_r; // @[dec_tlu_ctl.scala 868:44 dec_tlu_ctl.scala 909:44] - assign csr_io_mpc_reset_run_req = io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 869:44 dec_tlu_ctl.scala 910:44] - assign csr_io_rst_vec = io_rst_vec; // @[dec_tlu_ctl.scala 870:44 dec_tlu_ctl.scala 911:44] - assign csr_io_core_id = io_core_id; // @[dec_tlu_ctl.scala 871:44 dec_tlu_ctl.scala 912:44] - assign csr_io_dec_timer_rddata_d = int_timers_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 872:44 dec_tlu_ctl.scala 913:44] - assign csr_io_dec_timer_read_d = int_timers_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 873:44 dec_tlu_ctl.scala 914:44] - assign csr_io_rfpc_i0_r = _T_438 & _T_439; // @[dec_tlu_ctl.scala 917:39] - assign csr_io_i0_trigger_hit_r = |i0_trigger_chain_masked_r; // @[dec_tlu_ctl.scala 918:39] - assign csr_io_exc_or_int_valid_r = _T_855 | mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 919:39] - assign csr_io_mret_r = _T_487 & _T_470; // @[dec_tlu_ctl.scala 920:39] - assign csr_io_dcsr_single_step_running_f = dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 921:39] - assign csr_io_dec_timer_t0_pulse = int_timers_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 922:39] - assign csr_io_dec_timer_t1_pulse = int_timers_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 923:39] - assign csr_io_timer_int_sync = syncro_ff[5]; // @[dec_tlu_ctl.scala 924:39] - assign csr_io_soft_int_sync = syncro_ff[4]; // @[dec_tlu_ctl.scala 925:39] - assign csr_io_csr_wr_clk = rvclkhdr_io_l1clk; // @[dec_tlu_ctl.scala 926:39] - assign csr_io_ebreak_to_debug_mode_r = _T_519 & _T_470; // @[dec_tlu_ctl.scala 927:39] - assign csr_io_dec_tlu_pmu_fw_halted = pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 928:39] - assign csr_io_lsu_fir_error = io_lsu_fir_error; // @[dec_tlu_ctl.scala 929:39] - assign csr_io_tlu_flush_lower_r_d1 = tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 930:39] - assign csr_io_dec_tlu_flush_noredir_r_d1 = dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 931:39] - assign csr_io_tlu_flush_path_r_d1 = tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 932:39] - assign csr_io_reset_delayed = reset_detect ^ reset_detected; // @[dec_tlu_ctl.scala 933:39] - assign csr_io_interrupt_valid_r = _T_766 | take_int_timer1_int; // @[dec_tlu_ctl.scala 934:39] - assign csr_io_i0_exception_valid_r = _T_527 & _T_528; // @[dec_tlu_ctl.scala 935:39] - assign csr_io_lsu_exc_valid_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 936:39] - assign csr_io_mepc_trigger_hit_sel_pc_r = i0_trigger_hit_raw_r & _T_345; // @[dec_tlu_ctl.scala 937:39] - assign csr_io_e4e5_int_clk = rvclkhdr_3_io_l1clk; // @[dec_tlu_ctl.scala 938:39] - assign csr_io_lsu_i0_exc_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 939:39] - assign csr_io_inst_acc_r = _T_511 & _T_465; // @[dec_tlu_ctl.scala 940:39] - assign csr_io_inst_acc_second_r = io_dec_tlu_packet_r_icaf_f1; // @[dec_tlu_ctl.scala 941:39] - assign csr_io_take_nmi = _T_756 & _T_760; // @[dec_tlu_ctl.scala 942:39] - assign csr_io_lsu_error_pkt_addr_r = io_lsu_error_pkt_r_bits_addr; // @[dec_tlu_ctl.scala 943:39] - assign csr_io_exc_cause_r = _T_603 | _T_591; // @[dec_tlu_ctl.scala 944:39] - assign csr_io_i0_valid_wb = i0_valid_wb; // @[dec_tlu_ctl.scala 945:39] - assign csr_io_exc_or_int_valid_r_d1 = exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 946:39] - assign csr_io_interrupt_valid_r_d1 = interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 947:39] - assign csr_io_clk_override = io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 948:39] - assign csr_io_i0_exception_valid_r_d1 = i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 949:39] - assign csr_io_lsu_i0_exc_r_d1 = lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 950:39] - assign csr_io_exc_cause_wb = exc_cause_wb; // @[dec_tlu_ctl.scala 951:39] - assign csr_io_nmi_lsu_store_type = _T_58 | _T_60; // @[dec_tlu_ctl.scala 952:39] - assign csr_io_nmi_lsu_load_type = _T_50 | _T_52; // @[dec_tlu_ctl.scala 953:39] - assign csr_io_tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 954:39] - assign csr_io_ebreak_r = _T_469 & _T_470; // @[dec_tlu_ctl.scala 955:39] - assign csr_io_ecall_r = _T_475 & _T_470; // @[dec_tlu_ctl.scala 956:39] - assign csr_io_illegal_r = _T_481 & _T_470; // @[dec_tlu_ctl.scala 957:39] - assign csr_io_mdseac_locked_f = mdseac_locked_f; // @[dec_tlu_ctl.scala 958:39] - assign csr_io_nmi_int_detected_f = nmi_int_detected_f; // @[dec_tlu_ctl.scala 959:39] - assign csr_io_internal_dbg_halt_mode_f2 = internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 960:39] - assign csr_io_ext_int_freeze_d1 = ext_int_freeze_d1; // @[dec_tlu_ctl.scala 961:39] - assign csr_io_ic_perr_r_d1 = ic_perr_r_d1; // @[dec_tlu_ctl.scala 962:39] - assign csr_io_iccm_sbecc_r_d1 = iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 963:39] - assign csr_io_lsu_single_ecc_error_r_d1 = lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 964:39] - assign csr_io_ifu_miss_state_idle_f = ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 965:39] - assign csr_io_lsu_idle_any_f = lsu_idle_any_f; // @[dec_tlu_ctl.scala 966:39] - assign csr_io_dbg_tlu_halted_f = dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 967:39] - assign csr_io_dbg_tlu_halted = _T_164 | _T_166; // @[dec_tlu_ctl.scala 968:39] - assign csr_io_debug_halt_req_f = debug_halt_req_f; // @[dec_tlu_ctl.scala 969:51] - assign csr_io_take_ext_int_start = ext_int_ready & _T_704; // @[dec_tlu_ctl.scala 970:47] - assign csr_io_trigger_hit_dmode_r_d1 = trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 971:43] - assign csr_io_trigger_hit_r_d1 = trigger_hit_r_d1; // @[dec_tlu_ctl.scala 972:43] - assign csr_io_dcsr_single_step_done_f = dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 973:43] - assign csr_io_ebreak_to_debug_mode_r_d1 = ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 974:39] - assign csr_io_debug_halt_req = _T_114 & _T_107; // @[dec_tlu_ctl.scala 975:51] - assign csr_io_allow_dbg_halt_csr_write = debug_mode_status & _T_77; // @[dec_tlu_ctl.scala 976:39] - assign csr_io_internal_dbg_halt_mode_f = debug_mode_status; // @[dec_tlu_ctl.scala 977:39] - assign csr_io_enter_debug_halt_req = _T_155 | ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 978:39] - assign csr_io_internal_dbg_halt_mode = debug_halt_req_ns | _T_160; // @[dec_tlu_ctl.scala 979:39] - assign csr_io_request_debug_mode_done = _T_183 & _T_136; // @[dec_tlu_ctl.scala 980:39] - assign csr_io_request_debug_mode_r = _T_180 | _T_182; // @[dec_tlu_ctl.scala 981:39] - assign csr_io_update_hit_bit_r = _T_342 & i0_trigger_chain_masked_r; // @[dec_tlu_ctl.scala 982:39] - assign csr_io_take_timer_int = _T_703 & _T_704; // @[dec_tlu_ctl.scala 983:39] - assign csr_io_take_int_timer0_int = _T_717 & _T_704; // @[dec_tlu_ctl.scala 984:39] - assign csr_io_take_int_timer1_int = _T_734 & _T_704; // @[dec_tlu_ctl.scala 985:39] - assign csr_io_take_ext_int = take_ext_int_start_d3 & _T_685; // @[dec_tlu_ctl.scala 986:39] - assign csr_io_tlu_flush_lower_r = _T_801 | take_ext_int_start; // @[dec_tlu_ctl.scala 987:39] - assign csr_io_dec_tlu_br0_error_r = _T_453 & _T_429; // @[dec_tlu_ctl.scala 988:39] - assign csr_io_dec_tlu_br0_start_error_r = _T_455 & _T_429; // @[dec_tlu_ctl.scala 989:39] - assign csr_io_lsu_pmu_load_external_r = lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 990:39] - assign csr_io_lsu_pmu_store_external_r = lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 991:39] - assign csr_io_csr_pkt_csr_misa = csr_read_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mvendorid = csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_marchid = csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mimpid = csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhartid = csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mstatus = csr_read_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mtvec = csr_read_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mip = csr_read_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mie = csr_read_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mcyclel = csr_read_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mcycleh = csr_read_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_minstretl = csr_read_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_minstreth = csr_read_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mscratch = csr_read_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mepc = csr_read_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mcause = csr_read_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mscause = csr_read_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mtval = csr_read_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mrac = csr_read_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mdseac = csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_meihap = csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_meivt = csr_read_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_meipt = csr_read_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_meicurpl = csr_read_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_meicidpl = csr_read_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dcsr = csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mcgc = csr_read_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mfdc = csr_read_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dpc = csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mtsel = csr_read_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mtdata1 = csr_read_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mtdata2 = csr_read_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc3 = csr_read_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc4 = csr_read_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc5 = csr_read_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc6 = csr_read_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc3h = csr_read_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc4h = csr_read_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc5h = csr_read_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpmc6h = csr_read_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpme3 = csr_read_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpme4 = csr_read_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpme5 = csr_read_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mhpme6 = csr_read_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mcountinhibit = csr_read_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mpmc = csr_read_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_micect = csr_read_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_miccmect = csr_read_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mdccmect = csr_read_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mfdht = csr_read_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_mfdhs = csr_read_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dicawics = csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dicad0h = csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dicad0 = csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 992:39] - assign csr_io_csr_pkt_csr_dicad1 = csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 992:39] - assign csr_read_io_dec_csr_rdaddr_d = io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 1010:37] + assign csr_io_free_clk = io_free_clk; // @[dec_tlu_ctl.scala 814:44] + assign csr_io_active_clk = io_active_clk; // @[dec_tlu_ctl.scala 815:44] + assign csr_io_scan_mode = io_scan_mode; // @[dec_tlu_ctl.scala 816:44] + assign csr_io_dec_csr_wrdata_r = io_dec_csr_wrdata_r; // @[dec_tlu_ctl.scala 817:44] + assign csr_io_dec_csr_wraddr_r = io_dec_csr_wraddr_r; // @[dec_tlu_ctl.scala 818:44] + assign csr_io_dec_csr_rdaddr_d = io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 819:44] + assign csr_io_dec_csr_wen_unq_d = io_dec_csr_wen_unq_d; // @[dec_tlu_ctl.scala 820:44] + assign csr_io_dec_i0_decode_d = io_dec_i0_decode_d; // @[dec_tlu_ctl.scala 821:44] + assign csr_io_ifu_ic_debug_rd_data_valid = io_tlu_mem_ifu_ic_debug_rd_data_valid; // @[dec_tlu_ctl.scala 822:44] + assign csr_io_ifu_pmu_bus_trxn = io_tlu_mem_ifu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 823:44] + assign csr_io_dma_iccm_stall_any = io_tlu_dma_dma_iccm_stall_any; // @[dec_tlu_ctl.scala 824:44] + assign csr_io_dma_dccm_stall_any = io_tlu_dma_dma_dccm_stall_any; // @[dec_tlu_ctl.scala 825:44] + assign csr_io_lsu_store_stall_any = io_lsu_store_stall_any; // @[dec_tlu_ctl.scala 826:44] + assign csr_io_dec_pmu_presync_stall = io_dec_pmu_presync_stall; // @[dec_tlu_ctl.scala 827:44] + assign csr_io_dec_pmu_postsync_stall = io_dec_pmu_postsync_stall; // @[dec_tlu_ctl.scala 828:44] + assign csr_io_dec_pmu_decode_stall = io_dec_pmu_decode_stall; // @[dec_tlu_ctl.scala 829:44] + assign csr_io_ifu_pmu_fetch_stall = io_tlu_ifc_ifu_pmu_fetch_stall; // @[dec_tlu_ctl.scala 830:44] + assign csr_io_dec_tlu_packet_r_icaf_type = io_dec_tlu_packet_r_icaf_type; // @[dec_tlu_ctl.scala 831:44] + assign csr_io_dec_tlu_packet_r_pmu_i0_itype = io_dec_tlu_packet_r_pmu_i0_itype; // @[dec_tlu_ctl.scala 831:44] + assign csr_io_dec_tlu_packet_r_pmu_i0_br_unpred = io_dec_tlu_packet_r_pmu_i0_br_unpred; // @[dec_tlu_ctl.scala 831:44] + assign csr_io_dec_tlu_packet_r_pmu_divide = io_dec_tlu_packet_r_pmu_divide; // @[dec_tlu_ctl.scala 831:44] + assign csr_io_dec_tlu_packet_r_pmu_lsu_misaligned = io_dec_tlu_packet_r_pmu_lsu_misaligned; // @[dec_tlu_ctl.scala 831:44] + assign csr_io_exu_pmu_i0_br_ataken = io_tlu_exu_exu_pmu_i0_br_ataken; // @[dec_tlu_ctl.scala 832:44] + assign csr_io_exu_pmu_i0_br_misp = io_tlu_exu_exu_pmu_i0_br_misp; // @[dec_tlu_ctl.scala 833:44] + assign csr_io_dec_pmu_instr_decoded = io_dec_pmu_instr_decoded; // @[dec_tlu_ctl.scala 834:44] + assign csr_io_ifu_pmu_instr_aligned = io_ifu_pmu_instr_aligned; // @[dec_tlu_ctl.scala 835:44] + assign csr_io_exu_pmu_i0_pc4 = io_tlu_exu_exu_pmu_i0_pc4; // @[dec_tlu_ctl.scala 836:44] + assign csr_io_ifu_pmu_ic_miss = io_tlu_mem_ifu_pmu_ic_miss; // @[dec_tlu_ctl.scala 837:44] + assign csr_io_ifu_pmu_ic_hit = io_tlu_mem_ifu_pmu_ic_hit; // @[dec_tlu_ctl.scala 838:44] + assign csr_io_dec_csr_wen_r = io_dec_csr_wen_r; // @[dec_tlu_ctl.scala 839:44] + assign csr_io_dec_tlu_dbg_halted = io_dec_tlu_dbg_halted; // @[dec_tlu_ctl.scala 840:44] + assign csr_io_dma_pmu_dccm_write = io_tlu_dma_dma_pmu_dccm_write; // @[dec_tlu_ctl.scala 841:44] + assign csr_io_dma_pmu_dccm_read = io_tlu_dma_dma_pmu_dccm_read; // @[dec_tlu_ctl.scala 842:44] + assign csr_io_dma_pmu_any_write = io_tlu_dma_dma_pmu_any_write; // @[dec_tlu_ctl.scala 843:44] + assign csr_io_dma_pmu_any_read = io_tlu_dma_dma_pmu_any_read; // @[dec_tlu_ctl.scala 844:44] + assign csr_io_lsu_pmu_bus_busy = io_tlu_busbuff_lsu_pmu_bus_busy; // @[dec_tlu_ctl.scala 845:44] + assign csr_io_dec_tlu_i0_pc_r = io_dec_tlu_i0_pc_r; // @[dec_tlu_ctl.scala 846:44] + assign csr_io_dec_tlu_i0_valid_r = io_dec_tlu_i0_valid_r; // @[dec_tlu_ctl.scala 847:44] + assign csr_io_dec_csr_any_unq_d = io_dec_csr_any_unq_d; // @[dec_tlu_ctl.scala 849:44] + assign csr_io_ifu_pmu_bus_busy = io_tlu_mem_ifu_pmu_bus_busy; // @[dec_tlu_ctl.scala 850:44] + assign csr_io_lsu_pmu_bus_error = io_tlu_busbuff_lsu_pmu_bus_error; // @[dec_tlu_ctl.scala 851:44] + assign csr_io_ifu_pmu_bus_error = io_tlu_mem_ifu_pmu_bus_error; // @[dec_tlu_ctl.scala 852:44] + assign csr_io_lsu_pmu_bus_misaligned = io_tlu_busbuff_lsu_pmu_bus_misaligned; // @[dec_tlu_ctl.scala 853:44] + assign csr_io_lsu_pmu_bus_trxn = io_tlu_busbuff_lsu_pmu_bus_trxn; // @[dec_tlu_ctl.scala 854:44] + assign csr_io_ifu_ic_debug_rd_data = io_tlu_mem_ifu_ic_debug_rd_data; // @[dec_tlu_ctl.scala 855:44] + assign csr_io_pic_pl = io_dec_pic_pic_pl; // @[dec_tlu_ctl.scala 856:44] + assign csr_io_pic_claimid = io_dec_pic_pic_claimid; // @[dec_tlu_ctl.scala 857:44] + assign csr_io_iccm_dma_sb_error = io_iccm_dma_sb_error; // @[dec_tlu_ctl.scala 858:44] + assign csr_io_lsu_imprecise_error_addr_any = io_tlu_busbuff_lsu_imprecise_error_addr_any; // @[dec_tlu_ctl.scala 859:44] + assign csr_io_lsu_imprecise_error_load_any = io_tlu_busbuff_lsu_imprecise_error_load_any; // @[dec_tlu_ctl.scala 860:44] + assign csr_io_lsu_imprecise_error_store_any = io_tlu_busbuff_lsu_imprecise_error_store_any; // @[dec_tlu_ctl.scala 861:44] + assign csr_io_dec_illegal_inst = io_dec_illegal_inst; // @[dec_tlu_ctl.scala 862:44 dec_tlu_ctl.scala 903:44] + assign csr_io_lsu_error_pkt_r_bits_mscause = io_lsu_error_pkt_r_bits_mscause; // @[dec_tlu_ctl.scala 863:44 dec_tlu_ctl.scala 904:44] + assign csr_io_mexintpend = io_dec_pic_mexintpend; // @[dec_tlu_ctl.scala 864:44 dec_tlu_ctl.scala 905:44] + assign csr_io_exu_npc_r = io_tlu_exu_exu_npc_r; // @[dec_tlu_ctl.scala 865:44 dec_tlu_ctl.scala 906:44] + assign csr_io_mpc_reset_run_req = io_mpc_reset_run_req; // @[dec_tlu_ctl.scala 866:44 dec_tlu_ctl.scala 907:44] + assign csr_io_rst_vec = io_rst_vec; // @[dec_tlu_ctl.scala 867:44 dec_tlu_ctl.scala 908:44] + assign csr_io_core_id = io_core_id; // @[dec_tlu_ctl.scala 868:44 dec_tlu_ctl.scala 909:44] + assign csr_io_dec_timer_rddata_d = int_timers_io_dec_timer_rddata_d; // @[dec_tlu_ctl.scala 869:44 dec_tlu_ctl.scala 910:44] + assign csr_io_dec_timer_read_d = int_timers_io_dec_timer_read_d; // @[dec_tlu_ctl.scala 870:44 dec_tlu_ctl.scala 911:44] + assign csr_io_rfpc_i0_r = _T_438 & _T_439; // @[dec_tlu_ctl.scala 914:39] + assign csr_io_i0_trigger_hit_r = |i0_trigger_chain_masked_r; // @[dec_tlu_ctl.scala 915:39] + assign csr_io_exc_or_int_valid_r = _T_855 | mepc_trigger_hit_sel_pc_r; // @[dec_tlu_ctl.scala 916:39] + assign csr_io_mret_r = _T_487 & _T_470; // @[dec_tlu_ctl.scala 917:39] + assign csr_io_dcsr_single_step_running_f = dcsr_single_step_running_f; // @[dec_tlu_ctl.scala 918:39] + assign csr_io_dec_timer_t0_pulse = int_timers_io_dec_timer_t0_pulse; // @[dec_tlu_ctl.scala 919:39] + assign csr_io_dec_timer_t1_pulse = int_timers_io_dec_timer_t1_pulse; // @[dec_tlu_ctl.scala 920:39] + assign csr_io_timer_int_sync = syncro_ff[5]; // @[dec_tlu_ctl.scala 921:39] + assign csr_io_soft_int_sync = syncro_ff[4]; // @[dec_tlu_ctl.scala 922:39] + assign csr_io_csr_wr_clk = rvclkhdr_io_l1clk; // @[dec_tlu_ctl.scala 923:39] + assign csr_io_ebreak_to_debug_mode_r = _T_519 & _T_470; // @[dec_tlu_ctl.scala 924:39] + assign csr_io_dec_tlu_pmu_fw_halted = pmu_fw_tlu_halted_f; // @[dec_tlu_ctl.scala 925:39] + assign csr_io_lsu_fir_error = io_lsu_fir_error; // @[dec_tlu_ctl.scala 926:39] + assign csr_io_tlu_flush_lower_r_d1 = tlu_flush_lower_r_d1; // @[dec_tlu_ctl.scala 927:39] + assign csr_io_dec_tlu_flush_noredir_r_d1 = dec_tlu_flush_noredir_r_d1; // @[dec_tlu_ctl.scala 928:39] + assign csr_io_tlu_flush_path_r_d1 = tlu_flush_path_r_d1; // @[dec_tlu_ctl.scala 929:39] + assign csr_io_reset_delayed = reset_detect ^ reset_detected; // @[dec_tlu_ctl.scala 930:39] + assign csr_io_interrupt_valid_r = _T_766 | take_int_timer1_int; // @[dec_tlu_ctl.scala 931:39] + assign csr_io_i0_exception_valid_r = _T_527 & _T_528; // @[dec_tlu_ctl.scala 932:39] + assign csr_io_lsu_exc_valid_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 933:39] + assign csr_io_mepc_trigger_hit_sel_pc_r = i0_trigger_hit_raw_r & _T_345; // @[dec_tlu_ctl.scala 934:39] + assign csr_io_e4e5_int_clk = rvclkhdr_3_io_l1clk; // @[dec_tlu_ctl.scala 935:39] + assign csr_io_lsu_i0_exc_r = _T_405 & _T_470; // @[dec_tlu_ctl.scala 936:39] + assign csr_io_inst_acc_r = _T_511 & _T_465; // @[dec_tlu_ctl.scala 937:39] + assign csr_io_inst_acc_second_r = io_dec_tlu_packet_r_icaf_f1; // @[dec_tlu_ctl.scala 938:39] + assign csr_io_take_nmi = _T_756 & _T_760; // @[dec_tlu_ctl.scala 939:39] + assign csr_io_lsu_error_pkt_addr_r = io_lsu_error_pkt_r_bits_addr; // @[dec_tlu_ctl.scala 940:39] + assign csr_io_exc_cause_r = _T_603 | _T_591; // @[dec_tlu_ctl.scala 941:39] + assign csr_io_i0_valid_wb = i0_valid_wb; // @[dec_tlu_ctl.scala 942:39] + assign csr_io_exc_or_int_valid_r_d1 = exc_or_int_valid_r_d1; // @[dec_tlu_ctl.scala 943:39] + assign csr_io_interrupt_valid_r_d1 = interrupt_valid_r_d1; // @[dec_tlu_ctl.scala 944:39] + assign csr_io_clk_override = io_dec_tlu_dec_clk_override; // @[dec_tlu_ctl.scala 945:39] + assign csr_io_i0_exception_valid_r_d1 = i0_exception_valid_r_d1; // @[dec_tlu_ctl.scala 946:39] + assign csr_io_lsu_i0_exc_r_d1 = lsu_i0_exc_r_d1; // @[dec_tlu_ctl.scala 947:39] + assign csr_io_exc_cause_wb = exc_cause_wb; // @[dec_tlu_ctl.scala 948:39] + assign csr_io_nmi_lsu_store_type = _T_58 | _T_60; // @[dec_tlu_ctl.scala 949:39] + assign csr_io_nmi_lsu_load_type = _T_50 | _T_52; // @[dec_tlu_ctl.scala 950:39] + assign csr_io_tlu_i0_commit_cmt = _T_422 & _T_465; // @[dec_tlu_ctl.scala 951:39] + assign csr_io_ebreak_r = _T_469 & _T_470; // @[dec_tlu_ctl.scala 952:39] + assign csr_io_ecall_r = _T_475 & _T_470; // @[dec_tlu_ctl.scala 953:39] + assign csr_io_illegal_r = _T_481 & _T_470; // @[dec_tlu_ctl.scala 954:39] + assign csr_io_mdseac_locked_f = mdseac_locked_f; // @[dec_tlu_ctl.scala 955:39] + assign csr_io_nmi_int_detected_f = nmi_int_detected_f; // @[dec_tlu_ctl.scala 956:39] + assign csr_io_internal_dbg_halt_mode_f2 = internal_dbg_halt_mode_f2; // @[dec_tlu_ctl.scala 957:39] + assign csr_io_ext_int_freeze_d1 = ext_int_freeze_d1; // @[dec_tlu_ctl.scala 958:39] + assign csr_io_ic_perr_r_d1 = ic_perr_r_d1; // @[dec_tlu_ctl.scala 959:39] + assign csr_io_iccm_sbecc_r_d1 = iccm_sbecc_r_d1; // @[dec_tlu_ctl.scala 960:39] + assign csr_io_lsu_single_ecc_error_r_d1 = lsu_single_ecc_error_r_d1; // @[dec_tlu_ctl.scala 961:39] + assign csr_io_ifu_miss_state_idle_f = ifu_miss_state_idle_f; // @[dec_tlu_ctl.scala 962:39] + assign csr_io_lsu_idle_any_f = lsu_idle_any_f; // @[dec_tlu_ctl.scala 963:39] + assign csr_io_dbg_tlu_halted_f = dbg_tlu_halted_f; // @[dec_tlu_ctl.scala 964:39] + assign csr_io_dbg_tlu_halted = _T_164 | _T_166; // @[dec_tlu_ctl.scala 965:39] + assign csr_io_debug_halt_req_f = debug_halt_req_f; // @[dec_tlu_ctl.scala 966:65] + assign csr_io_take_ext_int_start = ext_int_ready & _T_704; // @[dec_tlu_ctl.scala 967:49] + assign csr_io_trigger_hit_dmode_r_d1 = trigger_hit_dmode_r_d1; // @[dec_tlu_ctl.scala 968:49] + assign csr_io_trigger_hit_r_d1 = trigger_hit_r_d1; // @[dec_tlu_ctl.scala 969:49] + assign csr_io_dcsr_single_step_done_f = dcsr_single_step_done_f; // @[dec_tlu_ctl.scala 970:49] + assign csr_io_ebreak_to_debug_mode_r_d1 = ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 971:39] + assign csr_io_debug_halt_req = _T_114 & _T_107; // @[dec_tlu_ctl.scala 972:73] + assign csr_io_allow_dbg_halt_csr_write = debug_mode_status & _T_77; // @[dec_tlu_ctl.scala 973:39] + assign csr_io_internal_dbg_halt_mode_f = debug_mode_status; // @[dec_tlu_ctl.scala 974:39] + assign csr_io_enter_debug_halt_req = _T_155 | ebreak_to_debug_mode_r_d1; // @[dec_tlu_ctl.scala 975:39] + assign csr_io_internal_dbg_halt_mode = debug_halt_req_ns | _T_160; // @[dec_tlu_ctl.scala 976:39] + assign csr_io_request_debug_mode_done = _T_183 & _T_136; // @[dec_tlu_ctl.scala 977:39] + assign csr_io_request_debug_mode_r = _T_180 | _T_182; // @[dec_tlu_ctl.scala 978:39] + assign csr_io_update_hit_bit_r = _T_342 & i0_trigger_chain_masked_r; // @[dec_tlu_ctl.scala 979:39] + assign csr_io_take_timer_int = _T_703 & _T_704; // @[dec_tlu_ctl.scala 980:39] + assign csr_io_take_int_timer0_int = _T_717 & _T_704; // @[dec_tlu_ctl.scala 981:39] + assign csr_io_take_int_timer1_int = _T_734 & _T_704; // @[dec_tlu_ctl.scala 982:39] + assign csr_io_take_ext_int = take_ext_int_start_d3 & _T_685; // @[dec_tlu_ctl.scala 983:39] + assign csr_io_tlu_flush_lower_r = _T_801 | take_ext_int_start; // @[dec_tlu_ctl.scala 984:39] + assign csr_io_dec_tlu_br0_error_r = _T_453 & _T_429; // @[dec_tlu_ctl.scala 985:39] + assign csr_io_dec_tlu_br0_start_error_r = _T_455 & _T_429; // @[dec_tlu_ctl.scala 986:39] + assign csr_io_lsu_pmu_load_external_r = lsu_pmu_load_external_r; // @[dec_tlu_ctl.scala 987:39] + assign csr_io_lsu_pmu_store_external_r = lsu_pmu_store_external_r; // @[dec_tlu_ctl.scala 988:39] + assign csr_io_csr_pkt_csr_misa = csr_read_io_csr_pkt_csr_misa; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mvendorid = csr_read_io_csr_pkt_csr_mvendorid; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_marchid = csr_read_io_csr_pkt_csr_marchid; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mimpid = csr_read_io_csr_pkt_csr_mimpid; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhartid = csr_read_io_csr_pkt_csr_mhartid; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mstatus = csr_read_io_csr_pkt_csr_mstatus; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mtvec = csr_read_io_csr_pkt_csr_mtvec; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mip = csr_read_io_csr_pkt_csr_mip; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mie = csr_read_io_csr_pkt_csr_mie; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mcyclel = csr_read_io_csr_pkt_csr_mcyclel; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mcycleh = csr_read_io_csr_pkt_csr_mcycleh; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_minstretl = csr_read_io_csr_pkt_csr_minstretl; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_minstreth = csr_read_io_csr_pkt_csr_minstreth; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mscratch = csr_read_io_csr_pkt_csr_mscratch; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mepc = csr_read_io_csr_pkt_csr_mepc; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mcause = csr_read_io_csr_pkt_csr_mcause; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mscause = csr_read_io_csr_pkt_csr_mscause; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mtval = csr_read_io_csr_pkt_csr_mtval; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mrac = csr_read_io_csr_pkt_csr_mrac; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mdseac = csr_read_io_csr_pkt_csr_mdseac; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_meihap = csr_read_io_csr_pkt_csr_meihap; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_meivt = csr_read_io_csr_pkt_csr_meivt; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_meipt = csr_read_io_csr_pkt_csr_meipt; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_meicurpl = csr_read_io_csr_pkt_csr_meicurpl; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_meicidpl = csr_read_io_csr_pkt_csr_meicidpl; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dcsr = csr_read_io_csr_pkt_csr_dcsr; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mcgc = csr_read_io_csr_pkt_csr_mcgc; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mfdc = csr_read_io_csr_pkt_csr_mfdc; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dpc = csr_read_io_csr_pkt_csr_dpc; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mtsel = csr_read_io_csr_pkt_csr_mtsel; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mtdata1 = csr_read_io_csr_pkt_csr_mtdata1; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mtdata2 = csr_read_io_csr_pkt_csr_mtdata2; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc3 = csr_read_io_csr_pkt_csr_mhpmc3; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc4 = csr_read_io_csr_pkt_csr_mhpmc4; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc5 = csr_read_io_csr_pkt_csr_mhpmc5; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc6 = csr_read_io_csr_pkt_csr_mhpmc6; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc3h = csr_read_io_csr_pkt_csr_mhpmc3h; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc4h = csr_read_io_csr_pkt_csr_mhpmc4h; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc5h = csr_read_io_csr_pkt_csr_mhpmc5h; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpmc6h = csr_read_io_csr_pkt_csr_mhpmc6h; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpme3 = csr_read_io_csr_pkt_csr_mhpme3; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpme4 = csr_read_io_csr_pkt_csr_mhpme4; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpme5 = csr_read_io_csr_pkt_csr_mhpme5; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mhpme6 = csr_read_io_csr_pkt_csr_mhpme6; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mcountinhibit = csr_read_io_csr_pkt_csr_mcountinhibit; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mpmc = csr_read_io_csr_pkt_csr_mpmc; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_micect = csr_read_io_csr_pkt_csr_micect; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_miccmect = csr_read_io_csr_pkt_csr_miccmect; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mdccmect = csr_read_io_csr_pkt_csr_mdccmect; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mfdht = csr_read_io_csr_pkt_csr_mfdht; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_mfdhs = csr_read_io_csr_pkt_csr_mfdhs; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dicawics = csr_read_io_csr_pkt_csr_dicawics; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dicad0h = csr_read_io_csr_pkt_csr_dicad0h; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dicad0 = csr_read_io_csr_pkt_csr_dicad0; // @[dec_tlu_ctl.scala 989:39] + assign csr_io_csr_pkt_csr_dicad1 = csr_read_io_csr_pkt_csr_dicad1; // @[dec_tlu_ctl.scala 989:39] + assign csr_read_io_dec_csr_rdaddr_d = io_dec_csr_rdaddr_d; // @[dec_tlu_ctl.scala 1007:37] `ifdef RANDOMIZE_GARBAGE_ASSIGN `define RANDOMIZE `endif @@ -57941,6 +57930,7 @@ module dec( output [31:0] io_rv_trace_pkt_rv_i_tval_ip, output io_dec_tlu_misc_clk_override, output io_dec_tlu_lsu_clk_override, + output io_dec_tlu_bus_clk_override, output io_dec_tlu_pic_clk_override, output io_dec_tlu_dccm_clk_override, output io_dec_tlu_icm_clk_override, @@ -58078,7 +58068,6 @@ module dec( input io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error, input io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy, output io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable, - output io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable, output io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable, input io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any, input io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any, @@ -58486,6 +58475,7 @@ module dec( wire tlu_io_dec_tlu_misc_clk_override; // @[dec.scala 120:19] wire tlu_io_dec_tlu_dec_clk_override; // @[dec.scala 120:19] wire tlu_io_dec_tlu_lsu_clk_override; // @[dec.scala 120:19] + wire tlu_io_dec_tlu_bus_clk_override; // @[dec.scala 120:19] wire tlu_io_dec_tlu_pic_clk_override; // @[dec.scala 120:19] wire tlu_io_dec_tlu_dccm_clk_override; // @[dec.scala 120:19] wire tlu_io_dec_tlu_icm_clk_override; // @[dec.scala 120:19] @@ -58526,7 +58516,6 @@ module dec( wire tlu_io_tlu_busbuff_lsu_pmu_bus_error; // @[dec.scala 120:19] wire tlu_io_tlu_busbuff_lsu_pmu_bus_busy; // @[dec.scala 120:19] wire tlu_io_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[dec.scala 120:19] - wire tlu_io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[dec.scala 120:19] wire tlu_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[dec.scala 120:19] wire tlu_io_tlu_busbuff_lsu_imprecise_error_load_any; // @[dec.scala 120:19] wire tlu_io_tlu_busbuff_lsu_imprecise_error_store_any; // @[dec.scala 120:19] @@ -58561,7 +58550,7 @@ module dec( wire [31:0] dec_trigger_io_trigger_pkt_any_3_tdata2; // @[dec.scala 121:27] wire [30:0] dec_trigger_io_dec_i0_pc_d; // @[dec.scala 121:27] wire [3:0] dec_trigger_io_dec_i0_trigger_match_d; // @[dec.scala 121:27] - wire _T_1 = tlu_io_dec_tlu_i0_valid_wb1 | tlu_io_dec_tlu_i0_exc_valid_wb1; // @[dec.scala 296:98] + wire _T_1 = tlu_io_dec_tlu_i0_valid_wb1 | tlu_io_dec_tlu_i0_exc_valid_wb1; // @[dec.scala 290:98] dec_ib_ctl instbuff ( // @[dec.scala 117:24] .io_ifu_ib_ifu_i0_icaf(instbuff_io_ifu_ib_ifu_i0_icaf), .io_ifu_ib_ifu_i0_icaf_type(instbuff_io_ifu_ib_ifu_i0_icaf_type), @@ -58942,6 +58931,7 @@ module dec( .io_dec_tlu_misc_clk_override(tlu_io_dec_tlu_misc_clk_override), .io_dec_tlu_dec_clk_override(tlu_io_dec_tlu_dec_clk_override), .io_dec_tlu_lsu_clk_override(tlu_io_dec_tlu_lsu_clk_override), + .io_dec_tlu_bus_clk_override(tlu_io_dec_tlu_bus_clk_override), .io_dec_tlu_pic_clk_override(tlu_io_dec_tlu_pic_clk_override), .io_dec_tlu_dccm_clk_override(tlu_io_dec_tlu_dccm_clk_override), .io_dec_tlu_icm_clk_override(tlu_io_dec_tlu_icm_clk_override), @@ -58982,7 +58972,6 @@ module dec( .io_tlu_busbuff_lsu_pmu_bus_error(tlu_io_tlu_busbuff_lsu_pmu_bus_error), .io_tlu_busbuff_lsu_pmu_bus_busy(tlu_io_tlu_busbuff_lsu_pmu_bus_busy), .io_tlu_busbuff_dec_tlu_external_ldfwd_disable(tlu_io_tlu_busbuff_dec_tlu_external_ldfwd_disable), - .io_tlu_busbuff_dec_tlu_wb_coalescing_disable(tlu_io_tlu_busbuff_dec_tlu_wb_coalescing_disable), .io_tlu_busbuff_dec_tlu_sideeffect_posted_disable(tlu_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable), .io_tlu_busbuff_lsu_imprecise_error_load_any(tlu_io_tlu_busbuff_lsu_imprecise_error_load_any), .io_tlu_busbuff_lsu_imprecise_error_store_any(tlu_io_tlu_busbuff_lsu_imprecise_error_store_any), @@ -59021,40 +59010,40 @@ module dec( .io_dec_i0_trigger_match_d(dec_trigger_io_dec_i0_trigger_match_d) ); assign io_dec_pause_state_cg = decode_io_dec_pause_state_cg; // @[dec.scala 188:40] - assign io_o_cpu_halt_status = tlu_io_o_cpu_halt_status; // @[dec.scala 265:29] - assign io_o_cpu_halt_ack = tlu_io_o_cpu_halt_ack; // @[dec.scala 266:29] - assign io_o_cpu_run_ack = tlu_io_o_cpu_run_ack; // @[dec.scala 267:29] - assign io_o_debug_mode_status = tlu_io_o_debug_mode_status; // @[dec.scala 268:29] - assign io_mpc_debug_halt_ack = tlu_io_mpc_debug_halt_ack; // @[dec.scala 269:29] - assign io_mpc_debug_run_ack = tlu_io_mpc_debug_run_ack; // @[dec.scala 270:29] - assign io_debug_brkpt_status = tlu_io_debug_brkpt_status; // @[dec.scala 271:29] - assign io_dec_tlu_dbg_halted = tlu_io_dec_tlu_dbg_halted; // @[dec.scala 260:28] - assign io_dec_tlu_debug_mode = tlu_io_dec_tlu_debug_mode; // @[dec.scala 261:28] - assign io_dec_tlu_resume_ack = tlu_io_dec_tlu_resume_ack; // @[dec.scala 262:28] - assign io_dec_tlu_mpc_halted_only = tlu_io_dec_tlu_mpc_halted_only; // @[dec.scala 263:51] - assign io_dec_dbg_rddata = decode_io_dec_i0_wdata_r; // @[dec.scala 304:21] - assign io_dec_dbg_cmd_done = tlu_io_dec_dbg_cmd_done; // @[dec.scala 258:28] - assign io_dec_dbg_cmd_fail = tlu_io_dec_dbg_cmd_fail; // @[dec.scala 259:28] - assign io_trigger_pkt_any_0_select = tlu_io_trigger_pkt_any_0_select; // @[dec.scala 264:29] - assign io_trigger_pkt_any_0_match_pkt = tlu_io_trigger_pkt_any_0_match_pkt; // @[dec.scala 264:29] - assign io_trigger_pkt_any_0_store = tlu_io_trigger_pkt_any_0_store; // @[dec.scala 264:29] - assign io_trigger_pkt_any_0_load = tlu_io_trigger_pkt_any_0_load; // @[dec.scala 264:29] - assign io_trigger_pkt_any_0_tdata2 = tlu_io_trigger_pkt_any_0_tdata2; // @[dec.scala 264:29] - assign io_trigger_pkt_any_1_select = tlu_io_trigger_pkt_any_1_select; // @[dec.scala 264:29] - assign io_trigger_pkt_any_1_match_pkt = tlu_io_trigger_pkt_any_1_match_pkt; // @[dec.scala 264:29] - assign io_trigger_pkt_any_1_store = tlu_io_trigger_pkt_any_1_store; // @[dec.scala 264:29] - assign io_trigger_pkt_any_1_load = tlu_io_trigger_pkt_any_1_load; // @[dec.scala 264:29] - assign io_trigger_pkt_any_1_tdata2 = tlu_io_trigger_pkt_any_1_tdata2; // @[dec.scala 264:29] - assign io_trigger_pkt_any_2_select = tlu_io_trigger_pkt_any_2_select; // @[dec.scala 264:29] - assign io_trigger_pkt_any_2_match_pkt = tlu_io_trigger_pkt_any_2_match_pkt; // @[dec.scala 264:29] - assign io_trigger_pkt_any_2_store = tlu_io_trigger_pkt_any_2_store; // @[dec.scala 264:29] - assign io_trigger_pkt_any_2_load = tlu_io_trigger_pkt_any_2_load; // @[dec.scala 264:29] - assign io_trigger_pkt_any_2_tdata2 = tlu_io_trigger_pkt_any_2_tdata2; // @[dec.scala 264:29] - assign io_trigger_pkt_any_3_select = tlu_io_trigger_pkt_any_3_select; // @[dec.scala 264:29] - assign io_trigger_pkt_any_3_match_pkt = tlu_io_trigger_pkt_any_3_match_pkt; // @[dec.scala 264:29] - assign io_trigger_pkt_any_3_store = tlu_io_trigger_pkt_any_3_store; // @[dec.scala 264:29] - assign io_trigger_pkt_any_3_load = tlu_io_trigger_pkt_any_3_load; // @[dec.scala 264:29] - assign io_trigger_pkt_any_3_tdata2 = tlu_io_trigger_pkt_any_3_tdata2; // @[dec.scala 264:29] + assign io_o_cpu_halt_status = tlu_io_o_cpu_halt_status; // @[dec.scala 261:29] + assign io_o_cpu_halt_ack = tlu_io_o_cpu_halt_ack; // @[dec.scala 262:29] + assign io_o_cpu_run_ack = tlu_io_o_cpu_run_ack; // @[dec.scala 263:29] + assign io_o_debug_mode_status = tlu_io_o_debug_mode_status; // @[dec.scala 264:29] + assign io_mpc_debug_halt_ack = tlu_io_mpc_debug_halt_ack; // @[dec.scala 265:29] + assign io_mpc_debug_run_ack = tlu_io_mpc_debug_run_ack; // @[dec.scala 266:29] + assign io_debug_brkpt_status = tlu_io_debug_brkpt_status; // @[dec.scala 267:29] + assign io_dec_tlu_dbg_halted = tlu_io_dec_tlu_dbg_halted; // @[dec.scala 256:28] + assign io_dec_tlu_debug_mode = tlu_io_dec_tlu_debug_mode; // @[dec.scala 257:28] + assign io_dec_tlu_resume_ack = tlu_io_dec_tlu_resume_ack; // @[dec.scala 258:28] + assign io_dec_tlu_mpc_halted_only = tlu_io_dec_tlu_mpc_halted_only; // @[dec.scala 259:51] + assign io_dec_dbg_rddata = decode_io_dec_i0_wdata_r; // @[dec.scala 298:21] + assign io_dec_dbg_cmd_done = tlu_io_dec_dbg_cmd_done; // @[dec.scala 254:28] + assign io_dec_dbg_cmd_fail = tlu_io_dec_dbg_cmd_fail; // @[dec.scala 255:28] + assign io_trigger_pkt_any_0_select = tlu_io_trigger_pkt_any_0_select; // @[dec.scala 260:29] + assign io_trigger_pkt_any_0_match_pkt = tlu_io_trigger_pkt_any_0_match_pkt; // @[dec.scala 260:29] + assign io_trigger_pkt_any_0_store = tlu_io_trigger_pkt_any_0_store; // @[dec.scala 260:29] + assign io_trigger_pkt_any_0_load = tlu_io_trigger_pkt_any_0_load; // @[dec.scala 260:29] + assign io_trigger_pkt_any_0_tdata2 = tlu_io_trigger_pkt_any_0_tdata2; // @[dec.scala 260:29] + assign io_trigger_pkt_any_1_select = tlu_io_trigger_pkt_any_1_select; // @[dec.scala 260:29] + assign io_trigger_pkt_any_1_match_pkt = tlu_io_trigger_pkt_any_1_match_pkt; // @[dec.scala 260:29] + assign io_trigger_pkt_any_1_store = tlu_io_trigger_pkt_any_1_store; // @[dec.scala 260:29] + assign io_trigger_pkt_any_1_load = tlu_io_trigger_pkt_any_1_load; // @[dec.scala 260:29] + assign io_trigger_pkt_any_1_tdata2 = tlu_io_trigger_pkt_any_1_tdata2; // @[dec.scala 260:29] + assign io_trigger_pkt_any_2_select = tlu_io_trigger_pkt_any_2_select; // @[dec.scala 260:29] + assign io_trigger_pkt_any_2_match_pkt = tlu_io_trigger_pkt_any_2_match_pkt; // @[dec.scala 260:29] + assign io_trigger_pkt_any_2_store = tlu_io_trigger_pkt_any_2_store; // @[dec.scala 260:29] + assign io_trigger_pkt_any_2_load = tlu_io_trigger_pkt_any_2_load; // @[dec.scala 260:29] + assign io_trigger_pkt_any_2_tdata2 = tlu_io_trigger_pkt_any_2_tdata2; // @[dec.scala 260:29] + assign io_trigger_pkt_any_3_select = tlu_io_trigger_pkt_any_3_select; // @[dec.scala 260:29] + assign io_trigger_pkt_any_3_match_pkt = tlu_io_trigger_pkt_any_3_match_pkt; // @[dec.scala 260:29] + assign io_trigger_pkt_any_3_store = tlu_io_trigger_pkt_any_3_store; // @[dec.scala 260:29] + assign io_trigger_pkt_any_3_load = tlu_io_trigger_pkt_any_3_load; // @[dec.scala 260:29] + assign io_trigger_pkt_any_3_tdata2 = tlu_io_trigger_pkt_any_3_tdata2; // @[dec.scala 260:29] assign io_lsu_p_valid = decode_io_lsu_p_valid; // @[dec.scala 185:40] assign io_lsu_p_bits_fast_int = decode_io_lsu_p_bits_fast_int; // @[dec.scala 185:40] assign io_lsu_p_bits_by = decode_io_lsu_p_bits_by; // @[dec.scala 185:40] @@ -59066,24 +59055,25 @@ module dec( assign io_lsu_p_bits_store_data_bypass_d = decode_io_lsu_p_bits_store_data_bypass_d; // @[dec.scala 185:40] assign io_lsu_p_bits_load_ldst_bypass_d = decode_io_lsu_p_bits_load_ldst_bypass_d; // @[dec.scala 185:40] assign io_dec_lsu_offset_d = decode_io_dec_lsu_offset_d; // @[dec.scala 187:40] - assign io_dec_tlu_i0_kill_writeb_r = tlu_io_dec_tlu_i0_kill_writeb_r; // @[dec.scala 274:34] - assign io_dec_tlu_perfcnt0 = tlu_io_dec_tlu_perfcnt0; // @[dec.scala 275:29] - assign io_dec_tlu_perfcnt1 = tlu_io_dec_tlu_perfcnt1; // @[dec.scala 276:29] - assign io_dec_tlu_perfcnt2 = tlu_io_dec_tlu_perfcnt2; // @[dec.scala 277:29] - assign io_dec_tlu_perfcnt3 = tlu_io_dec_tlu_perfcnt3; // @[dec.scala 278:29] + assign io_dec_tlu_i0_kill_writeb_r = tlu_io_dec_tlu_i0_kill_writeb_r; // @[dec.scala 268:34] + assign io_dec_tlu_perfcnt0 = tlu_io_dec_tlu_perfcnt0; // @[dec.scala 269:29] + assign io_dec_tlu_perfcnt1 = tlu_io_dec_tlu_perfcnt1; // @[dec.scala 270:29] + assign io_dec_tlu_perfcnt2 = tlu_io_dec_tlu_perfcnt2; // @[dec.scala 271:29] + assign io_dec_tlu_perfcnt3 = tlu_io_dec_tlu_perfcnt3; // @[dec.scala 272:29] assign io_dec_lsu_valid_raw_d = decode_io_dec_lsu_valid_raw_d; // @[dec.scala 186:40] - assign io_rv_trace_pkt_rv_i_valid_ip = {tlu_io_dec_tlu_int_valid_wb1,_T_1}; // @[dec.scala 296:33] - assign io_rv_trace_pkt_rv_i_insn_ip = decode_io_dec_i0_inst_wb1; // @[dec.scala 294:32] - assign io_rv_trace_pkt_rv_i_address_ip = {decode_io_dec_i0_pc_wb1,1'h0}; // @[dec.scala 295:35] - assign io_rv_trace_pkt_rv_i_exception_ip = {tlu_io_dec_tlu_int_valid_wb1,tlu_io_dec_tlu_i0_exc_valid_wb1}; // @[dec.scala 297:37] - assign io_rv_trace_pkt_rv_i_ecause_ip = tlu_io_dec_tlu_exc_cause_wb1; // @[dec.scala 298:34] - assign io_rv_trace_pkt_rv_i_interrupt_ip = {tlu_io_dec_tlu_int_valid_wb1,1'h0}; // @[dec.scala 299:37] - assign io_rv_trace_pkt_rv_i_tval_ip = tlu_io_dec_tlu_mtval_wb1; // @[dec.scala 300:32] - assign io_dec_tlu_misc_clk_override = tlu_io_dec_tlu_misc_clk_override; // @[dec.scala 284:35] - assign io_dec_tlu_lsu_clk_override = tlu_io_dec_tlu_lsu_clk_override; // @[dec.scala 286:36] - assign io_dec_tlu_pic_clk_override = tlu_io_dec_tlu_pic_clk_override; // @[dec.scala 288:36] - assign io_dec_tlu_dccm_clk_override = tlu_io_dec_tlu_dccm_clk_override; // @[dec.scala 289:36] - assign io_dec_tlu_icm_clk_override = tlu_io_dec_tlu_icm_clk_override; // @[dec.scala 290:36] + assign io_rv_trace_pkt_rv_i_valid_ip = {tlu_io_dec_tlu_int_valid_wb1,_T_1}; // @[dec.scala 290:33] + assign io_rv_trace_pkt_rv_i_insn_ip = decode_io_dec_i0_inst_wb1; // @[dec.scala 288:32] + assign io_rv_trace_pkt_rv_i_address_ip = {decode_io_dec_i0_pc_wb1,1'h0}; // @[dec.scala 289:35] + assign io_rv_trace_pkt_rv_i_exception_ip = {tlu_io_dec_tlu_int_valid_wb1,tlu_io_dec_tlu_i0_exc_valid_wb1}; // @[dec.scala 291:37] + assign io_rv_trace_pkt_rv_i_ecause_ip = tlu_io_dec_tlu_exc_cause_wb1; // @[dec.scala 292:34] + assign io_rv_trace_pkt_rv_i_interrupt_ip = {tlu_io_dec_tlu_int_valid_wb1,1'h0}; // @[dec.scala 293:37] + assign io_rv_trace_pkt_rv_i_tval_ip = tlu_io_dec_tlu_mtval_wb1; // @[dec.scala 294:32] + assign io_dec_tlu_misc_clk_override = tlu_io_dec_tlu_misc_clk_override; // @[dec.scala 278:35] + assign io_dec_tlu_lsu_clk_override = tlu_io_dec_tlu_lsu_clk_override; // @[dec.scala 280:36] + assign io_dec_tlu_bus_clk_override = tlu_io_dec_tlu_bus_clk_override; // @[dec.scala 281:36] + assign io_dec_tlu_pic_clk_override = tlu_io_dec_tlu_pic_clk_override; // @[dec.scala 282:36] + assign io_dec_tlu_dccm_clk_override = tlu_io_dec_tlu_dccm_clk_override; // @[dec.scala 283:36] + assign io_dec_tlu_icm_clk_override = tlu_io_dec_tlu_icm_clk_override; // @[dec.scala 284:36] assign io_ifu_dec_dec_aln_aln_dec_dec_i0_decode_d = decode_io_dec_aln_dec_i0_decode_d; // @[dec.scala 133:21] assign io_ifu_dec_dec_mem_ctrl_dec_tlu_flush_err_wb = tlu_io_tlu_mem_dec_tlu_flush_err_wb; // @[dec.scala 202:18] assign io_ifu_dec_dec_mem_ctrl_dec_tlu_i0_commit_cmt = tlu_io_tlu_mem_dec_tlu_i0_commit_cmt; // @[dec.scala 202:18] @@ -59168,7 +59158,6 @@ module dec( assign io_dec_exu_gpr_exu_gpr_i0_rs1_d = gpr_io_gpr_exu_gpr_i0_rs1_d; // @[dec.scala 201:22] assign io_dec_exu_gpr_exu_gpr_i0_rs2_d = gpr_io_gpr_exu_gpr_i0_rs2_d; // @[dec.scala 201:22] assign io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable = tlu_io_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[dec.scala 222:26] - assign io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable = tlu_io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[dec.scala 222:26] assign io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable = tlu_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[dec.scala 222:26] assign io_dec_dma_tlu_dma_dec_tlu_dma_qos_prty = tlu_io_tlu_dma_dec_tlu_dma_qos_prty; // @[dec.scala 206:18] assign io_dec_pic_dec_tlu_meicurpl = tlu_io_dec_pic_dec_tlu_meicurpl; // @[dec.scala 224:14] @@ -59343,12 +59332,12 @@ module dec( assign tlu_io_dbg_halt_req = io_dbg_halt_req; // @[dec.scala 244:45] assign tlu_io_dbg_resume_req = io_dbg_resume_req; // @[dec.scala 245:45] assign tlu_io_dec_div_active = decode_io_dec_div_active; // @[dec.scala 247:45] - assign tlu_io_timer_int = io_timer_int; // @[dec.scala 252:45] - assign tlu_io_soft_int = io_soft_int; // @[dec.scala 253:45] - assign tlu_io_core_id = io_core_id; // @[dec.scala 254:45] - assign tlu_io_mpc_debug_halt_req = io_mpc_debug_halt_req; // @[dec.scala 255:45] - assign tlu_io_mpc_debug_run_req = io_mpc_debug_run_req; // @[dec.scala 256:45] - assign tlu_io_mpc_reset_run_req = io_mpc_reset_run_req; // @[dec.scala 257:45] + assign tlu_io_timer_int = io_timer_int; // @[dec.scala 248:45] + assign tlu_io_soft_int = io_soft_int; // @[dec.scala 249:45] + assign tlu_io_core_id = io_core_id; // @[dec.scala 250:45] + assign tlu_io_mpc_debug_halt_req = io_mpc_debug_halt_req; // @[dec.scala 251:45] + assign tlu_io_mpc_debug_run_req = io_mpc_debug_run_req; // @[dec.scala 252:45] + assign tlu_io_mpc_reset_run_req = io_mpc_reset_run_req; // @[dec.scala 253:45] assign tlu_io_ifu_pmu_instr_aligned = io_ifu_dec_dec_aln_ifu_pmu_instr_aligned; // @[dec.scala 216:45] assign tlu_io_tlu_ifc_ifu_pmu_fetch_stall = io_ifu_dec_dec_ifc_ifu_pmu_fetch_stall; // @[dec.scala 203:18] assign tlu_io_tlu_mem_ifu_pmu_ic_miss = io_ifu_dec_dec_mem_ctrl_ifu_pmu_ic_miss; // @[dec.scala 202:18] @@ -59418,7 +59407,6 @@ module dbg( input io_sb_axi_aw_ready, output io_sb_axi_aw_valid, output [31:0] io_sb_axi_aw_bits_addr, - output [3:0] io_sb_axi_aw_bits_region, output [2:0] io_sb_axi_aw_bits_size, input io_sb_axi_w_ready, output io_sb_axi_w_valid, @@ -59430,7 +59418,6 @@ module dbg( input io_sb_axi_ar_ready, output io_sb_axi_ar_valid, output [31:0] io_sb_axi_ar_bits_addr, - output [3:0] io_sb_axi_ar_bits_region, output [2:0] io_sb_axi_ar_bits_size, output io_sb_axi_r_ready, input io_sb_axi_r_valid, @@ -60023,7 +60010,6 @@ module dbg( assign io_dmi_reg_rdata = _T_467; // @[dbg.scala 325:20] assign io_sb_axi_aw_valid = _T_558 | _T_559; // @[dbg.scala 412:22] assign io_sb_axi_aw_bits_addr = sbaddress0_reg; // @[dbg.scala 413:26] - assign io_sb_axi_aw_bits_region = sbaddress0_reg[31:28]; // @[dbg.scala 418:28] assign io_sb_axi_aw_bits_size = sbcs_reg[19:17]; // @[dbg.scala 415:26] assign io_sb_axi_w_valid = _T_558 | _T_565; // @[dbg.scala 423:21] assign io_sb_axi_w_bits_data = _T_593 | _T_601; // @[dbg.scala 424:25] @@ -60031,7 +60017,6 @@ module dbg( assign io_sb_axi_b_ready = 1'h1; // @[dbg.scala 444:21] assign io_sb_axi_ar_valid = sb_state == 4'h3; // @[dbg.scala 433:22] assign io_sb_axi_ar_bits_addr = sbaddress0_reg; // @[dbg.scala 434:26] - assign io_sb_axi_ar_bits_region = sbaddress0_reg[31:28]; // @[dbg.scala 439:28] assign io_sb_axi_ar_bits_size = sbcs_reg[19:17]; // @[dbg.scala 436:26] assign io_sb_axi_r_ready = 1'h1; // @[dbg.scala 445:21] assign io_dbg_dec_dbg_ib_dbg_cmd_valid = _T_480 & io_dbg_dma_io_dma_dbg_ready; // @[dbg.scala 331:35] @@ -61899,7 +61884,6 @@ module exu( input io_dec_exu_ib_exu_dec_debug_wdata_rs1_d, input [31:0] io_dec_exu_gpr_exu_gpr_i0_rs1_d, input [31:0] io_dec_exu_gpr_exu_gpr_i0_rs2_d, - output [7:0] io_exu_bp_exu_i0_br_index_r, output [7:0] io_exu_bp_exu_i0_br_fghr_r, output io_exu_bp_exu_i0_br_way_r, output io_exu_bp_exu_mp_pkt_bits_misp, @@ -62098,27 +62082,27 @@ module exu( wire i_alu_io_predict_p_out_bits_pret; // @[exu.scala 144:19] wire i_alu_io_predict_p_out_bits_pja; // @[exu.scala 144:19] wire i_alu_io_predict_p_out_bits_way; // @[exu.scala 144:19] - wire i_mul_clock; // @[exu.scala 162:19] - wire i_mul_reset; // @[exu.scala 162:19] - wire i_mul_io_scan_mode; // @[exu.scala 162:19] - wire i_mul_io_mul_p_valid; // @[exu.scala 162:19] - wire i_mul_io_mul_p_bits_rs1_sign; // @[exu.scala 162:19] - wire i_mul_io_mul_p_bits_rs2_sign; // @[exu.scala 162:19] - wire i_mul_io_mul_p_bits_low; // @[exu.scala 162:19] - wire [31:0] i_mul_io_rs1_in; // @[exu.scala 162:19] - wire [31:0] i_mul_io_rs2_in; // @[exu.scala 162:19] - wire [31:0] i_mul_io_result_x; // @[exu.scala 162:19] - wire i_div_clock; // @[exu.scala 169:19] - wire i_div_reset; // @[exu.scala 169:19] - wire i_div_io_scan_mode; // @[exu.scala 169:19] - wire [31:0] i_div_io_dividend; // @[exu.scala 169:19] - wire [31:0] i_div_io_divisor; // @[exu.scala 169:19] - wire [31:0] i_div_io_exu_div_result; // @[exu.scala 169:19] - wire i_div_io_exu_div_wren; // @[exu.scala 169:19] - wire i_div_io_dec_div_div_p_valid; // @[exu.scala 169:19] - wire i_div_io_dec_div_div_p_bits_unsign; // @[exu.scala 169:19] - wire i_div_io_dec_div_div_p_bits_rem; // @[exu.scala 169:19] - wire i_div_io_dec_div_dec_div_cancel; // @[exu.scala 169:19] + wire i_mul_clock; // @[exu.scala 162:21] + wire i_mul_reset; // @[exu.scala 162:21] + wire i_mul_io_scan_mode; // @[exu.scala 162:21] + wire i_mul_io_mul_p_valid; // @[exu.scala 162:21] + wire i_mul_io_mul_p_bits_rs1_sign; // @[exu.scala 162:21] + wire i_mul_io_mul_p_bits_rs2_sign; // @[exu.scala 162:21] + wire i_mul_io_mul_p_bits_low; // @[exu.scala 162:21] + wire [31:0] i_mul_io_rs1_in; // @[exu.scala 162:21] + wire [31:0] i_mul_io_rs2_in; // @[exu.scala 162:21] + wire [31:0] i_mul_io_result_x; // @[exu.scala 162:21] + wire i_div_clock; // @[exu.scala 169:21] + wire i_div_reset; // @[exu.scala 169:21] + wire i_div_io_scan_mode; // @[exu.scala 169:21] + wire [31:0] i_div_io_dividend; // @[exu.scala 169:21] + wire [31:0] i_div_io_divisor; // @[exu.scala 169:21] + wire [31:0] i_div_io_exu_div_result; // @[exu.scala 169:21] + wire i_div_io_exu_div_wren; // @[exu.scala 169:21] + wire i_div_io_dec_div_div_p_valid; // @[exu.scala 169:21] + wire i_div_io_dec_div_div_p_bits_unsign; // @[exu.scala 169:21] + wire i_div_io_dec_div_div_p_bits_rem; // @[exu.scala 169:21] + wire i_div_io_dec_div_dec_div_cancel; // @[exu.scala 169:21] wire [15:0] _T = {io_dec_exu_decode_exu_i0_predict_fghr_d,io_dec_exu_decode_exu_i0_predict_index_d}; // @[Cat.scala 29:58] reg [30:0] i0_flush_path_x; // @[lib.scala 374:16] reg [31:0] _T_3; // @[lib.scala 374:16] @@ -62228,7 +62212,7 @@ module exu( wire _T_179 = i0_flush_upper_x & _T_149; // @[exu.scala 215:67] wire [30:0] i0_flush_path_d = i_alu_io_flush_path_out; // @[exu.scala 42:53 exu.scala 157:41] wire [31:0] pred_correct_npc_r = {{1'd0}, _T_23}; // @[exu.scala 47:51 exu.scala 78:41] - wire [31:0] _T_188 = i0_pred_correct_upper_r ? pred_correct_npc_r : {{1'd0}, i0_flush_path_upper_r}; // @[exu.scala 233:72] + wire [31:0] _T_188 = i0_pred_correct_upper_r ? pred_correct_npc_r : {{1'd0}, i0_flush_path_upper_r}; // @[exu.scala 233:55] wire [31:0] i0_rs2_d = _T_92; // @[Mux.scala 27:72 Mux.scala 27:72] rvclkhdr rvclkhdr ( // @[lib.scala 368:23] .io_l1clk(rvclkhdr_io_l1clk), @@ -62402,7 +62386,7 @@ module exu( .io_predict_p_out_bits_pja(i_alu_io_predict_p_out_bits_pja), .io_predict_p_out_bits_way(i_alu_io_predict_p_out_bits_way) ); - exu_mul_ctl i_mul ( // @[exu.scala 162:19] + exu_mul_ctl i_mul ( // @[exu.scala 162:21] .clock(i_mul_clock), .reset(i_mul_reset), .io_scan_mode(i_mul_io_scan_mode), @@ -62414,7 +62398,7 @@ module exu( .io_rs2_in(i_mul_io_rs2_in), .io_result_x(i_mul_io_result_x) ); - exu_div_ctl i_div ( // @[exu.scala 169:19] + exu_div_ctl i_div ( // @[exu.scala 169:21] .clock(i_div_clock), .reset(i_div_reset), .io_scan_mode(i_div_io_scan_mode), @@ -62440,30 +62424,29 @@ module exu( assign io_dec_exu_tlu_exu_exu_pmu_i0_br_misp = i0_pp_r_bits_misp; // @[exu.scala 182:47] assign io_dec_exu_tlu_exu_exu_pmu_i0_br_ataken = i0_pp_r_bits_ataken; // @[exu.scala 183:47] assign io_dec_exu_tlu_exu_exu_pmu_i0_pc4 = i0_pp_r_bits_pc4; // @[exu.scala 184:47] - assign io_dec_exu_tlu_exu_exu_npc_r = _T_188[30:0]; // @[exu.scala 233:66] - assign io_exu_bp_exu_i0_br_index_r = io_dec_exu_tlu_exu_exu_i0_br_index_r; // @[exu.scala 211:31] + assign io_dec_exu_tlu_exu_exu_npc_r = _T_188[30:0]; // @[exu.scala 233:49] assign io_exu_bp_exu_i0_br_fghr_r = predpipe_r[20:13]; // @[exu.scala 209:58] assign io_exu_bp_exu_i0_br_way_r = i0_pp_r_bits_way; // @[exu.scala 204:43] - assign io_exu_bp_exu_mp_pkt_bits_misp = i0_flush_upper_x & i0_predict_p_x_bits_misp; // @[exu.scala 219:48] - assign io_exu_bp_exu_mp_pkt_bits_ataken = i0_flush_upper_x & i0_predict_p_x_bits_ataken; // @[exu.scala 223:48] - assign io_exu_bp_exu_mp_pkt_bits_boffset = i0_flush_upper_x & i0_predict_p_x_bits_boffset; // @[exu.scala 224:48] - assign io_exu_bp_exu_mp_pkt_bits_pc4 = i0_flush_upper_x & i0_predict_p_x_bits_pc4; // @[exu.scala 225:48] - assign io_exu_bp_exu_mp_pkt_bits_hist = i0_flush_upper_x ? i0_predict_p_x_bits_hist : 2'h0; // @[exu.scala 226:66] - assign io_exu_bp_exu_mp_pkt_bits_toffset = i0_flush_upper_x ? i0_predict_p_x_bits_toffset : 12'h0; // @[exu.scala 227:58] - assign io_exu_bp_exu_mp_pkt_bits_pcall = i0_flush_upper_x & i0_predict_p_x_bits_pcall; // @[exu.scala 220:48] - assign io_exu_bp_exu_mp_pkt_bits_pret = i0_flush_upper_x & i0_predict_p_x_bits_pret; // @[exu.scala 222:48] - assign io_exu_bp_exu_mp_pkt_bits_pja = i0_flush_upper_x & i0_predict_p_x_bits_pja; // @[exu.scala 221:48] - assign io_exu_bp_exu_mp_pkt_bits_way = i0_flush_upper_x & i0_predict_p_x_bits_way; // @[exu.scala 218:48] - assign io_exu_bp_exu_mp_eghr = final_predpipe_mp[20:13]; // @[exu.scala 231:43] - assign io_exu_bp_exu_mp_fghr = _T_179 ? ghr_d : ghr_x; // @[exu.scala 228:43] - assign io_exu_bp_exu_mp_index = final_predpipe_mp[12:5]; // @[exu.scala 229:66] - assign io_exu_bp_exu_mp_btag = final_predpipe_mp[4:0]; // @[exu.scala 230:58] + assign io_exu_bp_exu_mp_pkt_bits_misp = i0_flush_upper_x & i0_predict_p_x_bits_misp; // @[exu.scala 219:37] + assign io_exu_bp_exu_mp_pkt_bits_ataken = i0_flush_upper_x & i0_predict_p_x_bits_ataken; // @[exu.scala 223:37] + assign io_exu_bp_exu_mp_pkt_bits_boffset = i0_flush_upper_x & i0_predict_p_x_bits_boffset; // @[exu.scala 224:37] + assign io_exu_bp_exu_mp_pkt_bits_pc4 = i0_flush_upper_x & i0_predict_p_x_bits_pc4; // @[exu.scala 225:37] + assign io_exu_bp_exu_mp_pkt_bits_hist = i0_flush_upper_x ? i0_predict_p_x_bits_hist : 2'h0; // @[exu.scala 226:49] + assign io_exu_bp_exu_mp_pkt_bits_toffset = i0_flush_upper_x ? i0_predict_p_x_bits_toffset : 12'h0; // @[exu.scala 227:41] + assign io_exu_bp_exu_mp_pkt_bits_pcall = i0_flush_upper_x & i0_predict_p_x_bits_pcall; // @[exu.scala 220:37] + assign io_exu_bp_exu_mp_pkt_bits_pret = i0_flush_upper_x & i0_predict_p_x_bits_pret; // @[exu.scala 222:37] + assign io_exu_bp_exu_mp_pkt_bits_pja = i0_flush_upper_x & i0_predict_p_x_bits_pja; // @[exu.scala 221:37] + assign io_exu_bp_exu_mp_pkt_bits_way = i0_flush_upper_x & i0_predict_p_x_bits_way; // @[exu.scala 218:37] + assign io_exu_bp_exu_mp_eghr = final_predpipe_mp[20:13]; // @[exu.scala 231:37] + assign io_exu_bp_exu_mp_fghr = _T_179 ? ghr_d : ghr_x; // @[exu.scala 228:37] + assign io_exu_bp_exu_mp_index = final_predpipe_mp[12:5]; // @[exu.scala 229:67] + assign io_exu_bp_exu_mp_btag = final_predpipe_mp[4:0]; // @[exu.scala 230:61] assign io_exu_flush_final = i_alu_io_flush_final_out; // @[exu.scala 158:22] assign io_exu_div_result = i_div_io_exu_div_result; // @[exu.scala 176:33] assign io_exu_div_wren = i_div_io_exu_div_wren; // @[exu.scala 175:41] assign io_lsu_exu_exu_lsu_rs1_d = _T_106 | _T_105; // @[exu.scala 119:27] assign io_lsu_exu_exu_lsu_rs2_d = _T_117 | _T_118; // @[exu.scala 125:27] - assign io_exu_flush_path_final = io_dec_exu_tlu_exu_dec_tlu_flush_lower_r ? io_dec_exu_tlu_exu_dec_tlu_flush_path_r : i0_flush_path_d; // @[exu.scala 232:50] + assign io_exu_flush_path_final = io_dec_exu_tlu_exu_dec_tlu_flush_lower_r ? io_dec_exu_tlu_exu_dec_tlu_flush_path_r : i0_flush_path_d; // @[exu.scala 232:33] assign rvclkhdr_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_io_en = io_dec_exu_decode_exu_dec_data_en[1]; // @[lib.scala 371:17] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] @@ -62563,7 +62546,7 @@ module exu( assign i_alu_io_pp_in_bits_way = io_dec_exu_decode_exu_dec_i0_predict_p_d_bits_way; // @[exu.scala 148:41] assign i_mul_clock = clock; assign i_mul_reset = reset; - assign i_mul_io_scan_mode = io_scan_mode; // @[exu.scala 163:33] + assign i_mul_io_scan_mode = io_scan_mode; // @[exu.scala 163:25] assign i_mul_io_mul_p_valid = io_dec_exu_decode_exu_mul_p_valid; // @[exu.scala 164:41] assign i_mul_io_mul_p_bits_rs1_sign = io_dec_exu_decode_exu_mul_p_bits_rs1_sign; // @[exu.scala 164:41] assign i_mul_io_mul_p_bits_rs2_sign = io_dec_exu_decode_exu_mul_p_bits_rs2_sign; // @[exu.scala 164:41] @@ -66728,15 +66711,15 @@ module lsu_ecc( wire _T_202 = io_dccm_data_ecc_hi_m[0] ^ _T_201; // @[lib.scala 193:206] wire [6:0] _T_208 = {_T_98,_T_108,_T_125,_T_142,_T_162,_T_182,_T_202}; // @[Cat.scala 29:58] wire _T_209 = _T_208 != 7'h0; // @[lib.scala 194:44] - wire _T_1131 = ~io_dec_tlu_core_ecc_disable; // @[lsu_ecc.scala 107:73] - wire _T_1138 = io_lsu_pkt_m_bits_load | io_lsu_pkt_m_bits_store; // @[lsu_ecc.scala 125:65] - wire _T_1139 = io_lsu_pkt_m_valid & _T_1138; // @[lsu_ecc.scala 125:39] - wire _T_1140 = _T_1139 & io_addr_in_dccm_m; // @[lsu_ecc.scala 125:92] - wire is_ldst_m = _T_1140 & io_lsu_dccm_rden_m; // @[lsu_ecc.scala 125:112] - wire ldst_dual_m = io_lsu_addr_m[2] != io_end_addr_m[2]; // @[lsu_ecc.scala 124:39] - wire _T_1144 = ldst_dual_m | io_lsu_pkt_m_bits_dma; // @[lsu_ecc.scala 127:48] - wire _T_1145 = is_ldst_m & _T_1144; // @[lsu_ecc.scala 127:33] - wire is_ldst_hi_m = _T_1145 & _T_1131; // @[lsu_ecc.scala 127:73] + wire _T_1131 = ~io_dec_tlu_core_ecc_disable; // @[lsu_ecc.scala 105:73] + wire _T_1138 = io_lsu_pkt_m_bits_load | io_lsu_pkt_m_bits_store; // @[lsu_ecc.scala 123:65] + wire _T_1139 = io_lsu_pkt_m_valid & _T_1138; // @[lsu_ecc.scala 123:39] + wire _T_1140 = _T_1139 & io_addr_in_dccm_m; // @[lsu_ecc.scala 123:92] + wire is_ldst_m = _T_1140 & io_lsu_dccm_rden_m; // @[lsu_ecc.scala 123:112] + wire ldst_dual_m = io_lsu_addr_m[2] != io_end_addr_m[2]; // @[lsu_ecc.scala 122:39] + wire _T_1144 = ldst_dual_m | io_lsu_pkt_m_bits_dma; // @[lsu_ecc.scala 125:48] + wire _T_1145 = is_ldst_m & _T_1144; // @[lsu_ecc.scala 125:33] + wire is_ldst_hi_m = _T_1145 & _T_1131; // @[lsu_ecc.scala 125:73] wire _T_210 = is_ldst_hi_m & _T_209; // @[lib.scala 194:32] wire single_ecc_error_hi_any = _T_210 & _T_208[6]; // @[lib.scala 194:53] wire _T_215 = ~_T_208[6]; // @[lib.scala 195:55] @@ -66819,7 +66802,7 @@ module lsu_ecc( wire _T_580 = io_dccm_data_ecc_lo_m[0] ^ _T_579; // @[lib.scala 193:206] wire [6:0] _T_586 = {_T_476,_T_486,_T_503,_T_520,_T_540,_T_560,_T_580}; // @[Cat.scala 29:58] wire _T_587 = _T_586 != 7'h0; // @[lib.scala 194:44] - wire is_ldst_lo_m = is_ldst_m & _T_1131; // @[lsu_ecc.scala 126:33] + wire is_ldst_lo_m = is_ldst_m & _T_1131; // @[lsu_ecc.scala 124:33] wire _T_588 = is_ldst_lo_m & _T_587; // @[lib.scala 194:32] wire single_ecc_error_lo_any = _T_588 & _T_586[6]; // @[lib.scala 194:53] wire _T_593 = ~_T_586[6]; // @[lib.scala 195:55] @@ -66874,8 +66857,8 @@ module lsu_ecc( wire [38:0] _T_734 = single_ecc_error_lo_any ? _T_733 : _T_693; // @[lib.scala 202:31] wire [3:0] _T_740 = {_T_734[6:4],_T_734[2]}; // @[Cat.scala 29:58] wire [27:0] _T_742 = {_T_734[37:32],_T_734[30:16],_T_734[14:8]}; // @[Cat.scala 29:58] - wire [31:0] _T_1158 = io_dma_dccm_wen ? io_dma_dccm_wdata_lo : io_stbuf_data_any; // @[lsu_ecc.scala 149:87] - wire [31:0] dccm_wdata_lo_any = io_ld_single_ecc_error_r_ff ? io_sec_data_lo_r_ff : _T_1158; // @[lsu_ecc.scala 149:27] + wire [31:0] _T_1158 = io_dma_dccm_wen ? io_dma_dccm_wdata_lo : io_stbuf_data_any; // @[lsu_ecc.scala 147:87] + wire [31:0] dccm_wdata_lo_any = io_ld_single_ecc_error_r_ff ? io_sec_data_lo_r_ff : _T_1158; // @[lsu_ecc.scala 147:27] wire _T_774 = dccm_wdata_lo_any[0] ^ dccm_wdata_lo_any[1]; // @[lib.scala 119:74] wire _T_775 = _T_774 ^ dccm_wdata_lo_any[3]; // @[lib.scala 119:74] wire _T_776 = _T_775 ^ dccm_wdata_lo_any[4]; // @[lib.scala 119:74] @@ -66964,8 +66947,8 @@ module lsu_ecc( wire _T_935 = ^dccm_wdata_lo_any; // @[lib.scala 127:13] wire _T_936 = ^_T_934; // @[lib.scala 127:23] wire _T_937 = _T_935 ^ _T_936; // @[lib.scala 127:18] - wire [31:0] _T_1162 = io_dma_dccm_wen ? io_dma_dccm_wdata_hi : io_stbuf_data_any; // @[lsu_ecc.scala 150:87] - wire [31:0] dccm_wdata_hi_any = io_ld_single_ecc_error_r_ff ? io_sec_data_hi_r_ff : _T_1162; // @[lsu_ecc.scala 150:27] + wire [31:0] _T_1162 = io_dma_dccm_wen ? io_dma_dccm_wdata_hi : io_stbuf_data_any; // @[lsu_ecc.scala 148:87] + wire [31:0] dccm_wdata_hi_any = io_ld_single_ecc_error_r_ff ? io_sec_data_hi_r_ff : _T_1162; // @[lsu_ecc.scala 148:27] wire _T_956 = dccm_wdata_hi_any[0] ^ dccm_wdata_hi_any[1]; // @[lib.scala 119:74] wire _T_957 = _T_956 ^ dccm_wdata_hi_any[3]; // @[lib.scala 119:74] wire _T_958 = _T_957 ^ dccm_wdata_hi_any[4]; // @[lib.scala 119:74] @@ -67054,12 +67037,12 @@ module lsu_ecc( wire _T_1117 = ^dccm_wdata_hi_any; // @[lib.scala 127:13] wire _T_1118 = ^_T_1116; // @[lib.scala 127:23] wire _T_1119 = _T_1117 ^ _T_1118; // @[lib.scala 127:18] - reg _T_1150; // @[lsu_ecc.scala 141:72] - reg _T_1151; // @[lsu_ecc.scala 142:72] - reg _T_1152; // @[lsu_ecc.scala 143:72] - reg _T_1153; // @[lsu_ecc.scala 144:72] - reg [31:0] _T_1154; // @[lsu_ecc.scala 145:72] - reg [31:0] _T_1155; // @[lsu_ecc.scala 146:72] + reg _T_1150; // @[lsu_ecc.scala 139:72] + reg _T_1151; // @[lsu_ecc.scala 140:72] + reg _T_1152; // @[lsu_ecc.scala 141:72] + reg _T_1153; // @[lsu_ecc.scala 142:72] + reg [31:0] _T_1154; // @[lsu_ecc.scala 143:72] + reg [31:0] _T_1155; // @[lsu_ecc.scala 144:72] reg [31:0] _T_1164; // @[lib.scala 374:16] reg [31:0] _T_1165; // @[lib.scala 374:16] rvclkhdr rvclkhdr ( // @[lib.scala 368:23] @@ -67074,23 +67057,23 @@ module lsu_ecc( .io_en(rvclkhdr_1_io_en), .io_scan_mode(rvclkhdr_1_io_scan_mode) ); - assign io_sec_data_hi_r = _T_1154; // @[lsu_ecc.scala 114:22 lsu_ecc.scala 145:62] - assign io_sec_data_lo_r = _T_1155; // @[lsu_ecc.scala 117:25 lsu_ecc.scala 146:62] - assign io_sec_data_hi_m = {_T_364,_T_362}; // @[lsu_ecc.scala 90:32 lsu_ecc.scala 134:27] - assign io_sec_data_lo_m = {_T_742,_T_740}; // @[lsu_ecc.scala 91:32 lsu_ecc.scala 136:27] - assign io_sec_data_hi_r_ff = _T_1164; // @[lsu_ecc.scala 157:23] - assign io_sec_data_lo_r_ff = _T_1165; // @[lsu_ecc.scala 158:23] - assign io_dma_dccm_wdata_ecc_hi = {_T_1119,_T_1116}; // @[lsu_ecc.scala 154:28] - assign io_dma_dccm_wdata_ecc_lo = {_T_937,_T_934}; // @[lsu_ecc.scala 155:28] - assign io_stbuf_ecc_any = {_T_937,_T_934}; // @[lsu_ecc.scala 153:28] - assign io_sec_data_ecc_hi_r_ff = {_T_1119,_T_1116}; // @[lsu_ecc.scala 151:28] - assign io_sec_data_ecc_lo_r_ff = {_T_937,_T_934}; // @[lsu_ecc.scala 152:28] - assign io_single_ecc_error_hi_r = _T_1153; // @[lsu_ecc.scala 115:31 lsu_ecc.scala 144:62] - assign io_single_ecc_error_lo_r = _T_1152; // @[lsu_ecc.scala 118:31 lsu_ecc.scala 143:62] - assign io_lsu_single_ecc_error_r = _T_1150; // @[lsu_ecc.scala 120:31 lsu_ecc.scala 141:62] - assign io_lsu_double_ecc_error_r = _T_1151; // @[lsu_ecc.scala 121:31 lsu_ecc.scala 142:62] - assign io_lsu_single_ecc_error_m = single_ecc_error_hi_any | single_ecc_error_lo_any; // @[lsu_ecc.scala 92:30 lsu_ecc.scala 138:33] - assign io_lsu_double_ecc_error_m = double_ecc_error_hi_any | double_ecc_error_lo_any; // @[lsu_ecc.scala 93:30 lsu_ecc.scala 139:33] + assign io_sec_data_hi_r = _T_1154; // @[lsu_ecc.scala 112:22 lsu_ecc.scala 143:62] + assign io_sec_data_lo_r = _T_1155; // @[lsu_ecc.scala 115:25 lsu_ecc.scala 144:62] + assign io_sec_data_hi_m = {_T_364,_T_362}; // @[lsu_ecc.scala 88:32 lsu_ecc.scala 132:27] + assign io_sec_data_lo_m = {_T_742,_T_740}; // @[lsu_ecc.scala 89:32 lsu_ecc.scala 134:27] + assign io_sec_data_hi_r_ff = _T_1164; // @[lsu_ecc.scala 155:23] + assign io_sec_data_lo_r_ff = _T_1165; // @[lsu_ecc.scala 156:23] + assign io_dma_dccm_wdata_ecc_hi = {_T_1119,_T_1116}; // @[lsu_ecc.scala 152:28] + assign io_dma_dccm_wdata_ecc_lo = {_T_937,_T_934}; // @[lsu_ecc.scala 153:28] + assign io_stbuf_ecc_any = {_T_937,_T_934}; // @[lsu_ecc.scala 151:28] + assign io_sec_data_ecc_hi_r_ff = {_T_1119,_T_1116}; // @[lsu_ecc.scala 149:28] + assign io_sec_data_ecc_lo_r_ff = {_T_937,_T_934}; // @[lsu_ecc.scala 150:28] + assign io_single_ecc_error_hi_r = _T_1153; // @[lsu_ecc.scala 113:31 lsu_ecc.scala 142:62] + assign io_single_ecc_error_lo_r = _T_1152; // @[lsu_ecc.scala 116:31 lsu_ecc.scala 141:62] + assign io_lsu_single_ecc_error_r = _T_1150; // @[lsu_ecc.scala 118:31 lsu_ecc.scala 139:62] + assign io_lsu_double_ecc_error_r = _T_1151; // @[lsu_ecc.scala 119:31 lsu_ecc.scala 140:62] + assign io_lsu_single_ecc_error_m = single_ecc_error_hi_any | single_ecc_error_lo_any; // @[lsu_ecc.scala 90:30 lsu_ecc.scala 136:33] + assign io_lsu_double_ecc_error_m = double_ecc_error_hi_any | double_ecc_error_lo_any; // @[lsu_ecc.scala 91:30 lsu_ecc.scala 137:33] assign rvclkhdr_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_io_en = io_ld_single_ecc_error_r; // @[lib.scala 371:17] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] @@ -68193,7 +68176,6 @@ module lsu_bus_buffer( output io_tlu_busbuff_lsu_pmu_bus_error, output io_tlu_busbuff_lsu_pmu_bus_busy, input io_tlu_busbuff_dec_tlu_external_ldfwd_disable, - input io_tlu_busbuff_dec_tlu_wb_coalescing_disable, input io_tlu_busbuff_dec_tlu_sideeffect_posted_disable, output io_tlu_busbuff_lsu_imprecise_error_load_any, output io_tlu_busbuff_lsu_imprecise_error_store_any, @@ -68243,9 +68225,7 @@ module lsu_bus_buffer( output io_lsu_axi_aw_valid, output [2:0] io_lsu_axi_aw_bits_id, output [31:0] io_lsu_axi_aw_bits_addr, - output [3:0] io_lsu_axi_aw_bits_region, output [2:0] io_lsu_axi_aw_bits_size, - output [3:0] io_lsu_axi_aw_bits_cache, input io_lsu_axi_w_ready, output io_lsu_axi_w_valid, output [63:0] io_lsu_axi_w_bits_data, @@ -68258,9 +68238,7 @@ module lsu_bus_buffer( output io_lsu_axi_ar_valid, output [2:0] io_lsu_axi_ar_bits_id, output [31:0] io_lsu_axi_ar_bits_addr, - output [3:0] io_lsu_axi_ar_bits_region, output [2:0] io_lsu_axi_ar_bits_size, - output [3:0] io_lsu_axi_ar_bits_cache, output io_lsu_axi_r_ready, input io_lsu_axi_r_valid, input [2:0] io_lsu_axi_r_bits_id, @@ -68356,9 +68334,9 @@ module lsu_bus_buffer( reg [31:0] _RAND_75; reg [31:0] _RAND_76; reg [31:0] _RAND_77; - reg [31:0] _RAND_78; + reg [63:0] _RAND_78; reg [31:0] _RAND_79; - reg [63:0] _RAND_80; + reg [31:0] _RAND_80; reg [31:0] _RAND_81; reg [31:0] _RAND_82; reg [31:0] _RAND_83; @@ -68383,8 +68361,6 @@ module lsu_bus_buffer( reg [31:0] _RAND_102; reg [31:0] _RAND_103; reg [31:0] _RAND_104; - reg [31:0] _RAND_105; - reg [31:0] _RAND_106; `endif // RANDOMIZE_REG_INIT wire rvclkhdr_io_l1clk; // @[lib.scala 368:23] wire rvclkhdr_io_clk; // @[lib.scala 368:23] @@ -69058,74 +69034,26 @@ module lsu_bus_buffer( wire _T_854 = ~ibuf_byp; // @[lsu_bus_buffer.scala 208:56] wire ibuf_wr_en = _T_853 & _T_854; // @[lsu_bus_buffer.scala 208:54] wire _T_855 = ~ibuf_wr_en; // @[lsu_bus_buffer.scala 210:36] - reg [2:0] ibuf_timer; // @[lsu_bus_buffer.scala 253:55] - wire _T_864 = ibuf_timer == 3'h7; // @[lsu_bus_buffer.scala 216:62] - wire _T_865 = ibuf_wr_en | _T_864; // @[lsu_bus_buffer.scala 216:48] - wire _T_929 = _T_853 & io_lsu_pkt_r_bits_store; // @[lsu_bus_buffer.scala 235:54] - wire _T_930 = _T_929 & ibuf_valid; // @[lsu_bus_buffer.scala 235:80] - wire _T_931 = _T_930 & ibuf_write; // @[lsu_bus_buffer.scala 235:93] - wire _T_934 = io_lsu_addr_r[31:2] == ibuf_addr[31:2]; // @[lsu_bus_buffer.scala 235:129] - wire _T_935 = _T_931 & _T_934; // @[lsu_bus_buffer.scala 235:106] - wire _T_936 = ~io_is_sideeffects_r; // @[lsu_bus_buffer.scala 235:152] - wire _T_937 = _T_935 & _T_936; // @[lsu_bus_buffer.scala 235:150] - wire _T_938 = ~io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu_bus_buffer.scala 235:175] - wire ibuf_merge_en = _T_937 & _T_938; // @[lsu_bus_buffer.scala 235:173] - wire ibuf_merge_in = ~io_ldst_dual_r; // @[lsu_bus_buffer.scala 236:20] - wire _T_866 = ibuf_merge_en & ibuf_merge_in; // @[lsu_bus_buffer.scala 216:98] - wire _T_867 = ~_T_866; // @[lsu_bus_buffer.scala 216:82] - wire _T_868 = _T_865 & _T_867; // @[lsu_bus_buffer.scala 216:80] - wire _T_869 = _T_868 | ibuf_byp; // @[lsu_bus_buffer.scala 217:5] wire _T_857 = ~io_lsu_busreq_r; // @[lsu_bus_buffer.scala 211:44] wire _T_858 = io_lsu_busreq_m & _T_857; // @[lsu_bus_buffer.scala 211:42] wire _T_859 = _T_858 & ibuf_valid; // @[lsu_bus_buffer.scala 211:61] wire _T_862 = ibuf_addr[31:2] != io_lsu_addr_m[31:2]; // @[lsu_bus_buffer.scala 211:120] wire _T_863 = io_lsu_pkt_m_bits_load | _T_862; // @[lsu_bus_buffer.scala 211:100] wire ibuf_force_drain = _T_859 & _T_863; // @[lsu_bus_buffer.scala 211:74] - wire _T_870 = _T_869 | ibuf_force_drain; // @[lsu_bus_buffer.scala 217:16] reg ibuf_sideeffect; // @[Reg.scala 27:20] - wire _T_871 = _T_870 | ibuf_sideeffect; // @[lsu_bus_buffer.scala 217:35] - wire _T_872 = ~ibuf_write; // @[lsu_bus_buffer.scala 217:55] - wire _T_873 = _T_871 | _T_872; // @[lsu_bus_buffer.scala 217:53] - wire _T_874 = _T_873 | io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu_bus_buffer.scala 217:67] - wire ibuf_drain_vld = ibuf_valid & _T_874; // @[lsu_bus_buffer.scala 216:32] - wire _T_856 = ibuf_drain_vld & _T_855; // @[lsu_bus_buffer.scala 210:34] + wire _T_856 = ibuf_valid & _T_855; // @[lsu_bus_buffer.scala 210:34] wire ibuf_rst = _T_856 | io_dec_tlu_force_halt; // @[lsu_bus_buffer.scala 210:49] reg [1:0] WrPtr1_r; // @[lsu_bus_buffer.scala 616:49] reg [1:0] WrPtr0_r; // @[lsu_bus_buffer.scala 615:49] reg [1:0] ibuf_tag; // @[Reg.scala 27:20] wire [1:0] ibuf_sz_in = {io_lsu_pkt_r_bits_word,io_lsu_pkt_r_bits_half}; // @[Cat.scala 29:58] - wire [3:0] _T_881 = ibuf_byteen | ldst_byteen_lo_r; // @[lsu_bus_buffer.scala 226:77] - wire [7:0] _T_889 = ldst_byteen_lo_r[0] ? store_data_lo_r[7:0] : ibuf_data[7:0]; // @[lsu_bus_buffer.scala 231:8] wire [7:0] _T_892 = io_ldst_dual_r ? store_data_hi_r[7:0] : store_data_lo_r[7:0]; // @[lsu_bus_buffer.scala 232:8] - wire [7:0] _T_893 = _T_866 ? _T_889 : _T_892; // @[lsu_bus_buffer.scala 230:46] - wire [7:0] _T_898 = ldst_byteen_lo_r[1] ? store_data_lo_r[15:8] : ibuf_data[15:8]; // @[lsu_bus_buffer.scala 231:8] wire [7:0] _T_901 = io_ldst_dual_r ? store_data_hi_r[15:8] : store_data_lo_r[15:8]; // @[lsu_bus_buffer.scala 232:8] - wire [7:0] _T_902 = _T_866 ? _T_898 : _T_901; // @[lsu_bus_buffer.scala 230:46] - wire [7:0] _T_907 = ldst_byteen_lo_r[2] ? store_data_lo_r[23:16] : ibuf_data[23:16]; // @[lsu_bus_buffer.scala 231:8] wire [7:0] _T_910 = io_ldst_dual_r ? store_data_hi_r[23:16] : store_data_lo_r[23:16]; // @[lsu_bus_buffer.scala 232:8] - wire [7:0] _T_911 = _T_866 ? _T_907 : _T_910; // @[lsu_bus_buffer.scala 230:46] - wire [7:0] _T_916 = ldst_byteen_lo_r[3] ? store_data_lo_r[31:24] : ibuf_data[31:24]; // @[lsu_bus_buffer.scala 231:8] wire [7:0] _T_919 = io_ldst_dual_r ? store_data_hi_r[31:24] : store_data_lo_r[31:24]; // @[lsu_bus_buffer.scala 232:8] - wire [7:0] _T_920 = _T_866 ? _T_916 : _T_919; // @[lsu_bus_buffer.scala 230:46] - wire [23:0] _T_922 = {_T_920,_T_911,_T_902}; // @[Cat.scala 29:58] - wire _T_923 = ibuf_timer < 3'h7; // @[lsu_bus_buffer.scala 233:59] - wire [2:0] _T_926 = ibuf_timer + 3'h1; // @[lsu_bus_buffer.scala 233:93] - wire _T_941 = ~ibuf_merge_in; // @[lsu_bus_buffer.scala 237:65] - wire _T_942 = ibuf_merge_en & _T_941; // @[lsu_bus_buffer.scala 237:63] - wire _T_945 = ibuf_byteen[0] | ldst_byteen_lo_r[0]; // @[lsu_bus_buffer.scala 237:96] - wire _T_947 = _T_942 ? _T_945 : ibuf_byteen[0]; // @[lsu_bus_buffer.scala 237:48] - wire _T_952 = ibuf_byteen[1] | ldst_byteen_lo_r[1]; // @[lsu_bus_buffer.scala 237:96] - wire _T_954 = _T_942 ? _T_952 : ibuf_byteen[1]; // @[lsu_bus_buffer.scala 237:48] - wire _T_959 = ibuf_byteen[2] | ldst_byteen_lo_r[2]; // @[lsu_bus_buffer.scala 237:96] - wire _T_961 = _T_942 ? _T_959 : ibuf_byteen[2]; // @[lsu_bus_buffer.scala 237:48] - wire _T_966 = ibuf_byteen[3] | ldst_byteen_lo_r[3]; // @[lsu_bus_buffer.scala 237:96] - wire _T_968 = _T_942 ? _T_966 : ibuf_byteen[3]; // @[lsu_bus_buffer.scala 237:48] - wire [3:0] ibuf_byteen_out = {_T_968,_T_961,_T_954,_T_947}; // @[Cat.scala 29:58] - wire [7:0] _T_978 = _T_942 ? _T_889 : ibuf_data[7:0]; // @[lsu_bus_buffer.scala 238:45] - wire [7:0] _T_986 = _T_942 ? _T_898 : ibuf_data[15:8]; // @[lsu_bus_buffer.scala 238:45] - wire [7:0] _T_994 = _T_942 ? _T_907 : ibuf_data[23:16]; // @[lsu_bus_buffer.scala 238:45] - wire [7:0] _T_1002 = _T_942 ? _T_916 : ibuf_data[31:24]; // @[lsu_bus_buffer.scala 238:45] - wire [31:0] ibuf_data_out = {_T_1002,_T_994,_T_986,_T_978}; // @[Cat.scala 29:58] + wire [23:0] _T_922 = {_T_919,_T_910,_T_901}; // @[Cat.scala 29:58] + wire [3:0] ibuf_byteen_out = {ibuf_byteen[3],ibuf_byteen[2],ibuf_byteen[1],ibuf_byteen[0]}; // @[Cat.scala 29:58] + wire [31:0] ibuf_data_out = {ibuf_data[31:24],ibuf_data[23:16],ibuf_data[15:8],ibuf_data[7:0]}; // @[Cat.scala 29:58] wire _T_1005 = ibuf_wr_en | ibuf_valid; // @[lsu_bus_buffer.scala 240:58] wire _T_1006 = ~ibuf_rst; // @[lsu_bus_buffer.scala 240:93] reg [1:0] ibuf_dualtag; // @[Reg.scala 27:20] @@ -69134,24 +69062,10 @@ module lsu_bus_buffer( reg ibuf_nomerge; // @[Reg.scala 27:20] reg ibuf_unsign; // @[Reg.scala 27:20] reg [1:0] ibuf_sz; // @[Reg.scala 27:20] - wire _T_4446 = buf_write[3] & _T_2621; // @[lsu_bus_buffer.scala 522:64] wire _T_4447 = ~buf_cmd_state_bus_en_3; // @[lsu_bus_buffer.scala 522:91] - wire _T_4448 = _T_4446 & _T_4447; // @[lsu_bus_buffer.scala 522:89] - wire _T_4441 = buf_write[2] & _T_2616; // @[lsu_bus_buffer.scala 522:64] wire _T_4442 = ~buf_cmd_state_bus_en_2; // @[lsu_bus_buffer.scala 522:91] - wire _T_4443 = _T_4441 & _T_4442; // @[lsu_bus_buffer.scala 522:89] - wire [1:0] _T_4449 = _T_4448 + _T_4443; // @[lsu_bus_buffer.scala 522:142] - wire _T_4436 = buf_write[1] & _T_2611; // @[lsu_bus_buffer.scala 522:64] wire _T_4437 = ~buf_cmd_state_bus_en_1; // @[lsu_bus_buffer.scala 522:91] - wire _T_4438 = _T_4436 & _T_4437; // @[lsu_bus_buffer.scala 522:89] - wire [1:0] _GEN_362 = {{1'd0}, _T_4438}; // @[lsu_bus_buffer.scala 522:142] - wire [2:0] _T_4450 = _T_4449 + _GEN_362; // @[lsu_bus_buffer.scala 522:142] - wire _T_4431 = buf_write[0] & _T_2606; // @[lsu_bus_buffer.scala 522:64] wire _T_4432 = ~buf_cmd_state_bus_en_0; // @[lsu_bus_buffer.scala 522:91] - wire _T_4433 = _T_4431 & _T_4432; // @[lsu_bus_buffer.scala 522:89] - wire [2:0] _GEN_363 = {{2'd0}, _T_4433}; // @[lsu_bus_buffer.scala 522:142] - wire [3:0] buf_numvld_wrcmd_any = _T_4450 + _GEN_363; // @[lsu_bus_buffer.scala 522:142] - wire _T_1016 = buf_numvld_wrcmd_any == 4'h1; // @[lsu_bus_buffer.scala 263:43] wire _T_4463 = _T_2621 & _T_4447; // @[lsu_bus_buffer.scala 523:73] wire _T_4460 = _T_2616 & _T_4442; // @[lsu_bus_buffer.scala 523:73] wire [1:0] _T_4464 = _T_4463 + _T_4460; // @[lsu_bus_buffer.scala 523:126] @@ -69162,11 +69076,6 @@ module lsu_bus_buffer( wire [2:0] _GEN_365 = {{2'd0}, _T_4454}; // @[lsu_bus_buffer.scala 523:126] wire [3:0] buf_numvld_cmd_any = _T_4465 + _GEN_365; // @[lsu_bus_buffer.scala 523:126] wire _T_1017 = buf_numvld_cmd_any == 4'h1; // @[lsu_bus_buffer.scala 263:72] - wire _T_1018 = _T_1016 & _T_1017; // @[lsu_bus_buffer.scala 263:51] - reg [2:0] obuf_wr_timer; // @[lsu_bus_buffer.scala 361:54] - wire _T_1019 = obuf_wr_timer != 3'h7; // @[lsu_bus_buffer.scala 263:97] - wire _T_1020 = _T_1018 & _T_1019; // @[lsu_bus_buffer.scala 263:80] - wire _T_1022 = _T_1020 & _T_938; // @[lsu_bus_buffer.scala 263:114] wire _T_1979 = |buf_age_3; // @[lsu_bus_buffer.scala 378:58] wire _T_1980 = ~_T_1979; // @[lsu_bus_buffer.scala 378:45] wire _T_1982 = _T_1980 & _T_2621; // @[lsu_bus_buffer.scala 378:63] @@ -69201,18 +69110,9 @@ module lsu_bus_buffer( wire _T_1025 = CmdPtr0 == 2'h2; // @[lsu_bus_buffer.scala 264:114] wire _T_1026 = CmdPtr0 == 2'h3; // @[lsu_bus_buffer.scala 264:114] reg buf_nomerge_0; // @[Reg.scala 27:20] - wire _T_1027 = _T_1023 & buf_nomerge_0; // @[Mux.scala 27:72] reg buf_nomerge_1; // @[Reg.scala 27:20] - wire _T_1028 = _T_1024 & buf_nomerge_1; // @[Mux.scala 27:72] reg buf_nomerge_2; // @[Reg.scala 27:20] - wire _T_1029 = _T_1025 & buf_nomerge_2; // @[Mux.scala 27:72] reg buf_nomerge_3; // @[Reg.scala 27:20] - wire _T_1030 = _T_1026 & buf_nomerge_3; // @[Mux.scala 27:72] - wire _T_1031 = _T_1027 | _T_1028; // @[Mux.scala 27:72] - wire _T_1032 = _T_1031 | _T_1029; // @[Mux.scala 27:72] - wire _T_1033 = _T_1032 | _T_1030; // @[Mux.scala 27:72] - wire _T_1035 = ~_T_1033; // @[lsu_bus_buffer.scala 264:31] - wire _T_1036 = _T_1022 & _T_1035; // @[lsu_bus_buffer.scala 264:29] reg _T_4330; // @[Reg.scala 27:20] reg _T_4327; // @[Reg.scala 27:20] reg _T_4324; // @[Reg.scala 27:20] @@ -69226,7 +69126,6 @@ module lsu_bus_buffer( wire _T_1050 = _T_1049 | _T_1047; // @[Mux.scala 27:72] wire _T_1051 = _T_1050 | _T_1048; // @[Mux.scala 27:72] wire _T_1053 = ~_T_1051; // @[lsu_bus_buffer.scala 265:5] - wire _T_1054 = _T_1036 & _T_1053; // @[lsu_bus_buffer.scala 264:140] wire _T_1065 = _T_858 & _T_852; // @[lsu_bus_buffer.scala 267:58] wire _T_1067 = _T_1065 & _T_1017; // @[lsu_bus_buffer.scala 267:72] wire [29:0] _T_1077 = _T_1023 ? buf_addr_0[31:2] : 30'h0; // @[Mux.scala 27:72] @@ -69238,12 +69137,6 @@ module lsu_bus_buffer( wire [29:0] _T_1083 = _T_1082 | _T_1080; // @[Mux.scala 27:72] wire _T_1085 = io_lsu_addr_m[31:2] != _T_1083; // @[lsu_bus_buffer.scala 267:123] wire obuf_force_wr_en = _T_1067 & _T_1085; // @[lsu_bus_buffer.scala 267:101] - wire _T_1055 = ~obuf_force_wr_en; // @[lsu_bus_buffer.scala 265:119] - wire obuf_wr_wait = _T_1054 & _T_1055; // @[lsu_bus_buffer.scala 265:117] - wire _T_1056 = |buf_numvld_cmd_any; // @[lsu_bus_buffer.scala 266:75] - wire _T_1057 = obuf_wr_timer < 3'h7; // @[lsu_bus_buffer.scala 266:95] - wire _T_1058 = _T_1056 & _T_1057; // @[lsu_bus_buffer.scala 266:79] - wire [2:0] _T_1060 = obuf_wr_timer + 3'h1; // @[lsu_bus_buffer.scala 266:123] wire _T_4482 = buf_state_3 == 3'h1; // @[lsu_bus_buffer.scala 524:63] wire _T_4486 = _T_4482 | _T_4463; // @[lsu_bus_buffer.scala 524:74] wire _T_4477 = buf_state_2 == 3'h1; // @[lsu_bus_buffer.scala 524:63] @@ -69400,8 +69293,6 @@ module lsu_bus_buffer( reg obuf_nosend; // @[Reg.scala 27:20] wire _T_1233 = _T_1232 | obuf_nosend; // @[lsu_bus_buffer.scala 288:60] wire _T_1234 = _T_1230 & _T_1233; // @[lsu_bus_buffer.scala 288:29] - wire _T_1235 = ~obuf_wr_wait; // @[lsu_bus_buffer.scala 288:77] - wire _T_1236 = _T_1234 & _T_1235; // @[lsu_bus_buffer.scala 288:75] reg [31:0] obuf_addr; // @[lib.scala 374:16] wire _T_4804 = obuf_addr[31:3] == buf_addr_0[31:3]; // @[lsu_bus_buffer.scala 554:56] wire _T_4805 = obuf_valid & _T_4804; // @[lsu_bus_buffer.scala 554:38] @@ -69439,7 +69330,7 @@ module lsu_bus_buffer( wire _T_4851 = _T_4790 & _T_4847; // @[Mux.scala 27:72] wire bus_addr_match_pending = _T_4853 | _T_4851; // @[Mux.scala 27:72] wire _T_1239 = ~bus_addr_match_pending; // @[lsu_bus_buffer.scala 288:118] - wire _T_1240 = _T_1236 & _T_1239; // @[lsu_bus_buffer.scala 288:116] + wire _T_1240 = _T_1234 & _T_1239; // @[lsu_bus_buffer.scala 288:116] wire obuf_wr_en = _T_1240 & io_lsu_bus_clk_en; // @[lsu_bus_buffer.scala 288:142] wire _T_1242 = obuf_valid & obuf_nosend; // @[lsu_bus_buffer.scala 290:47] wire bus_wcmd_sent = io_lsu_axi_aw_valid & io_lsu_axi_aw_ready; // @[lsu_bus_buffer.scala 557:40] @@ -69695,6 +69586,7 @@ module lsu_bus_buffer( wire _T_1885 = _T_1875 & _T_1884; // @[lsu_bus_buffer.scala 364:76] wire _T_1886 = buf_state_3 == 3'h0; // @[lsu_bus_buffer.scala 364:65] wire _T_1887 = ibuf_tag == 2'h3; // @[lsu_bus_buffer.scala 365:30] + wire _T_1888 = ibuf_valid & _T_1887; // @[lsu_bus_buffer.scala 365:19] wire _T_1889 = WrPtr0_r == 2'h3; // @[lsu_bus_buffer.scala 366:18] wire _T_1890 = WrPtr1_r == 2'h3; // @[lsu_bus_buffer.scala 366:57] wire [1:0] _T_1898 = _T_1885 ? 2'h2 : 2'h3; // @[Mux.scala 98:16] @@ -69770,17 +69662,15 @@ module lsu_bus_buffer( wire _T_2125 = _T_2123 | _T_2104[7]; // @[lsu_bus_buffer.scala 386:104] wire [2:0] _T_2127 = {_T_2111,_T_2118,_T_2125}; // @[Cat.scala 29:58] wire _T_3532 = ibuf_byp | io_ldst_dual_r; // @[lsu_bus_buffer.scala 444:77] - wire _T_3533 = ~ibuf_merge_en; // @[lsu_bus_buffer.scala 444:97] - wire _T_3534 = _T_3532 & _T_3533; // @[lsu_bus_buffer.scala 444:95] wire _T_3535 = 2'h0 == WrPtr0_r; // @[lsu_bus_buffer.scala 444:117] - wire _T_3536 = _T_3534 & _T_3535; // @[lsu_bus_buffer.scala 444:112] + wire _T_3536 = _T_3532 & _T_3535; // @[lsu_bus_buffer.scala 444:112] wire _T_3537 = ibuf_byp & io_ldst_dual_r; // @[lsu_bus_buffer.scala 444:144] wire _T_3538 = 2'h0 == WrPtr1_r; // @[lsu_bus_buffer.scala 444:166] wire _T_3539 = _T_3537 & _T_3538; // @[lsu_bus_buffer.scala 444:161] wire _T_3540 = _T_3536 | _T_3539; // @[lsu_bus_buffer.scala 444:132] wire _T_3541 = _T_853 & _T_3540; // @[lsu_bus_buffer.scala 444:63] wire _T_3542 = 2'h0 == ibuf_tag; // @[lsu_bus_buffer.scala 444:206] - wire _T_3543 = ibuf_drain_vld & _T_3542; // @[lsu_bus_buffer.scala 444:201] + wire _T_3543 = ibuf_valid & _T_3542; // @[lsu_bus_buffer.scala 444:201] wire _T_3544 = _T_3541 | _T_3543; // @[lsu_bus_buffer.scala 444:183] wire _T_3554 = io_lsu_bus_clk_en | io_dec_tlu_force_halt; // @[lsu_bus_buffer.scala 451:46] wire _T_3589 = 3'h3 == buf_state_0; // @[Conditional.scala 37:30] @@ -69848,7 +69738,7 @@ module lsu_bus_buffer( wire _GEN_64 = _T_3551 ? _T_3554 : _GEN_54; // @[Conditional.scala 39:67] wire buf_state_en_0 = _T_3528 ? _T_3544 : _GEN_64; // @[Conditional.scala 40:58] wire _T_2129 = _T_1853 & buf_state_en_0; // @[lsu_bus_buffer.scala 406:94] - wire _T_2135 = ibuf_drain_vld & io_lsu_busreq_r; // @[lsu_bus_buffer.scala 408:23] + wire _T_2135 = ibuf_valid & io_lsu_busreq_r; // @[lsu_bus_buffer.scala 408:23] wire _T_2137 = _T_2135 & _T_3532; // @[lsu_bus_buffer.scala 408:41] wire _T_2139 = _T_2137 & _T_1856; // @[lsu_bus_buffer.scala 408:71] wire _T_2141 = _T_2139 & _T_1854; // @[lsu_bus_buffer.scala 408:92] @@ -69880,13 +69770,13 @@ module lsu_bus_buffer( wire _T_2227 = _T_2225 | buf_age_0[3]; // @[lsu_bus_buffer.scala 409:97] wire [2:0] _T_2229 = {_T_2227,_T_2202,_T_2177}; // @[Cat.scala 29:58] wire _T_3728 = 2'h1 == WrPtr0_r; // @[lsu_bus_buffer.scala 444:117] - wire _T_3729 = _T_3534 & _T_3728; // @[lsu_bus_buffer.scala 444:112] + wire _T_3729 = _T_3532 & _T_3728; // @[lsu_bus_buffer.scala 444:112] wire _T_3731 = 2'h1 == WrPtr1_r; // @[lsu_bus_buffer.scala 444:166] wire _T_3732 = _T_3537 & _T_3731; // @[lsu_bus_buffer.scala 444:161] wire _T_3733 = _T_3729 | _T_3732; // @[lsu_bus_buffer.scala 444:132] wire _T_3734 = _T_853 & _T_3733; // @[lsu_bus_buffer.scala 444:63] wire _T_3735 = 2'h1 == ibuf_tag; // @[lsu_bus_buffer.scala 444:206] - wire _T_3736 = ibuf_drain_vld & _T_3735; // @[lsu_bus_buffer.scala 444:201] + wire _T_3736 = ibuf_valid & _T_3735; // @[lsu_bus_buffer.scala 444:201] wire _T_3737 = _T_3734 | _T_3736; // @[lsu_bus_buffer.scala 444:183] wire _T_3782 = 3'h3 == buf_state_1; // @[Conditional.scala 37:30] wire _T_3827 = io_lsu_axi_b_bits_id == 3'h1; // @[lsu_bus_buffer.scala 469:73] @@ -69970,13 +69860,13 @@ module lsu_bus_buffer( wire _T_2329 = _T_2327 | buf_age_1[3]; // @[lsu_bus_buffer.scala 409:97] wire [2:0] _T_2331 = {_T_2329,_T_2304,_T_2279}; // @[Cat.scala 29:58] wire _T_3921 = 2'h2 == WrPtr0_r; // @[lsu_bus_buffer.scala 444:117] - wire _T_3922 = _T_3534 & _T_3921; // @[lsu_bus_buffer.scala 444:112] + wire _T_3922 = _T_3532 & _T_3921; // @[lsu_bus_buffer.scala 444:112] wire _T_3924 = 2'h2 == WrPtr1_r; // @[lsu_bus_buffer.scala 444:166] wire _T_3925 = _T_3537 & _T_3924; // @[lsu_bus_buffer.scala 444:161] wire _T_3926 = _T_3922 | _T_3925; // @[lsu_bus_buffer.scala 444:132] wire _T_3927 = _T_853 & _T_3926; // @[lsu_bus_buffer.scala 444:63] wire _T_3928 = 2'h2 == ibuf_tag; // @[lsu_bus_buffer.scala 444:206] - wire _T_3929 = ibuf_drain_vld & _T_3928; // @[lsu_bus_buffer.scala 444:201] + wire _T_3929 = ibuf_valid & _T_3928; // @[lsu_bus_buffer.scala 444:201] wire _T_3930 = _T_3927 | _T_3929; // @[lsu_bus_buffer.scala 444:183] wire _T_3975 = 3'h3 == buf_state_2; // @[Conditional.scala 37:30] wire _T_4020 = io_lsu_axi_b_bits_id == 3'h2; // @[lsu_bus_buffer.scala 469:73] @@ -70060,13 +69950,13 @@ module lsu_bus_buffer( wire _T_2431 = _T_2429 | buf_age_2[3]; // @[lsu_bus_buffer.scala 409:97] wire [2:0] _T_2433 = {_T_2431,_T_2406,_T_2381}; // @[Cat.scala 29:58] wire _T_4114 = 2'h3 == WrPtr0_r; // @[lsu_bus_buffer.scala 444:117] - wire _T_4115 = _T_3534 & _T_4114; // @[lsu_bus_buffer.scala 444:112] + wire _T_4115 = _T_3532 & _T_4114; // @[lsu_bus_buffer.scala 444:112] wire _T_4117 = 2'h3 == WrPtr1_r; // @[lsu_bus_buffer.scala 444:166] wire _T_4118 = _T_3537 & _T_4117; // @[lsu_bus_buffer.scala 444:161] wire _T_4119 = _T_4115 | _T_4118; // @[lsu_bus_buffer.scala 444:132] wire _T_4120 = _T_853 & _T_4119; // @[lsu_bus_buffer.scala 444:63] wire _T_4121 = 2'h3 == ibuf_tag; // @[lsu_bus_buffer.scala 444:206] - wire _T_4122 = ibuf_drain_vld & _T_4121; // @[lsu_bus_buffer.scala 444:201] + wire _T_4122 = ibuf_valid & _T_4121; // @[lsu_bus_buffer.scala 444:201] wire _T_4123 = _T_4120 | _T_4122; // @[lsu_bus_buffer.scala 444:183] wire _T_4168 = 3'h3 == buf_state_3; // @[Conditional.scala 37:30] wire _T_4213 = io_lsu_axi_b_bits_id == 3'h3; // @[lsu_bus_buffer.scala 469:73] @@ -70261,11 +70151,7 @@ module lsu_bus_buffer( wire _T_3213 = buf_rspage_set_3[2] | buf_rspage_3[2]; // @[lsu_bus_buffer.scala 420:88] wire _T_3216 = buf_rspage_set_3[3] | buf_rspage_3[3]; // @[lsu_bus_buffer.scala 420:88] wire [2:0] _T_3218 = {_T_3216,_T_3213,_T_3210}; // @[Cat.scala 29:58] - wire _T_3329 = ibuf_drain_vld & _T_1854; // @[lsu_bus_buffer.scala 426:63] - wire _T_3331 = ibuf_drain_vld & _T_1865; // @[lsu_bus_buffer.scala 426:63] - wire _T_3333 = ibuf_drain_vld & _T_1876; // @[lsu_bus_buffer.scala 426:63] - wire _T_3335 = ibuf_drain_vld & _T_1887; // @[lsu_bus_buffer.scala 426:63] - wire [3:0] ibuf_drainvec_vld = {_T_3335,_T_3333,_T_3331,_T_3329}; // @[Cat.scala 29:58] + wire [3:0] ibuf_drainvec_vld = {_T_1888,_T_1877,_T_1866,_T_1855}; // @[Cat.scala 29:58] wire _T_3343 = _T_3537 & _T_1857; // @[lsu_bus_buffer.scala 428:35] wire _T_3352 = _T_3537 & _T_1868; // @[lsu_bus_buffer.scala 428:35] wire _T_3361 = _T_3537 & _T_1879; // @[lsu_bus_buffer.scala 428:35] @@ -70888,9 +70774,7 @@ module lsu_bus_buffer( assign io_lsu_axi_aw_valid = _T_4876 & _T_1239; // @[lsu_bus_buffer.scala 569:23] assign io_lsu_axi_aw_bits_id = {{1'd0}, _T_1848}; // @[lsu_bus_buffer.scala 570:25] assign io_lsu_axi_aw_bits_addr = obuf_sideeffect ? obuf_addr : _T_4880; // @[lsu_bus_buffer.scala 571:27] - assign io_lsu_axi_aw_bits_region = obuf_addr[31:28]; // @[lsu_bus_buffer.scala 575:29] assign io_lsu_axi_aw_bits_size = obuf_sideeffect ? _T_4882 : 3'h3; // @[lsu_bus_buffer.scala 572:27] - assign io_lsu_axi_aw_bits_cache = obuf_sideeffect ? 4'h0 : 4'hf; // @[lsu_bus_buffer.scala 574:28] assign io_lsu_axi_w_valid = _T_4888 & _T_1239; // @[lsu_bus_buffer.scala 581:22] assign io_lsu_axi_w_bits_data = obuf_data; // @[lsu_bus_buffer.scala 583:26] assign io_lsu_axi_w_bits_strb = obuf_byteen & _T_4892; // @[lsu_bus_buffer.scala 582:26] @@ -70898,9 +70782,7 @@ module lsu_bus_buffer( assign io_lsu_axi_ar_valid = _T_4897 & _T_1239; // @[lsu_bus_buffer.scala 586:23] assign io_lsu_axi_ar_bits_id = {{1'd0}, _T_1848}; // @[lsu_bus_buffer.scala 587:25] assign io_lsu_axi_ar_bits_addr = obuf_sideeffect ? obuf_addr : _T_4880; // @[lsu_bus_buffer.scala 588:27] - assign io_lsu_axi_ar_bits_region = obuf_addr[31:28]; // @[lsu_bus_buffer.scala 592:29] assign io_lsu_axi_ar_bits_size = obuf_sideeffect ? _T_4882 : 3'h3; // @[lsu_bus_buffer.scala 589:27] - assign io_lsu_axi_ar_bits_cache = obuf_sideeffect ? 4'h0 : 4'hf; // @[lsu_bus_buffer.scala 591:28] assign io_lsu_axi_r_ready = 1'h1; // @[lsu_bus_buffer.scala 598:22] assign io_lsu_busreq_r = _T_4987; // @[lsu_bus_buffer.scala 617:19] assign io_lsu_bus_buffer_pend_any = |buf_numvld_pend_any; // @[lsu_bus_buffer.scala 526:30] @@ -71050,151 +70932,147 @@ initial begin _RAND_33 = {1{`RANDOM}}; ibuf_data = _RAND_33[31:0]; _RAND_34 = {1{`RANDOM}}; - ibuf_timer = _RAND_34[2:0]; + ibuf_sideeffect = _RAND_34[0:0]; _RAND_35 = {1{`RANDOM}}; - ibuf_sideeffect = _RAND_35[0:0]; + WrPtr1_r = _RAND_35[1:0]; _RAND_36 = {1{`RANDOM}}; - WrPtr1_r = _RAND_36[1:0]; + WrPtr0_r = _RAND_36[1:0]; _RAND_37 = {1{`RANDOM}}; - WrPtr0_r = _RAND_37[1:0]; + ibuf_tag = _RAND_37[1:0]; _RAND_38 = {1{`RANDOM}}; - ibuf_tag = _RAND_38[1:0]; + ibuf_dualtag = _RAND_38[1:0]; _RAND_39 = {1{`RANDOM}}; - ibuf_dualtag = _RAND_39[1:0]; + ibuf_dual = _RAND_39[0:0]; _RAND_40 = {1{`RANDOM}}; - ibuf_dual = _RAND_40[0:0]; + ibuf_samedw = _RAND_40[0:0]; _RAND_41 = {1{`RANDOM}}; - ibuf_samedw = _RAND_41[0:0]; + ibuf_nomerge = _RAND_41[0:0]; _RAND_42 = {1{`RANDOM}}; - ibuf_nomerge = _RAND_42[0:0]; + ibuf_unsign = _RAND_42[0:0]; _RAND_43 = {1{`RANDOM}}; - ibuf_unsign = _RAND_43[0:0]; + ibuf_sz = _RAND_43[1:0]; _RAND_44 = {1{`RANDOM}}; - ibuf_sz = _RAND_44[1:0]; + buf_nomerge_0 = _RAND_44[0:0]; _RAND_45 = {1{`RANDOM}}; - obuf_wr_timer = _RAND_45[2:0]; + buf_nomerge_1 = _RAND_45[0:0]; _RAND_46 = {1{`RANDOM}}; - buf_nomerge_0 = _RAND_46[0:0]; + buf_nomerge_2 = _RAND_46[0:0]; _RAND_47 = {1{`RANDOM}}; - buf_nomerge_1 = _RAND_47[0:0]; + buf_nomerge_3 = _RAND_47[0:0]; _RAND_48 = {1{`RANDOM}}; - buf_nomerge_2 = _RAND_48[0:0]; + _T_4330 = _RAND_48[0:0]; _RAND_49 = {1{`RANDOM}}; - buf_nomerge_3 = _RAND_49[0:0]; + _T_4327 = _RAND_49[0:0]; _RAND_50 = {1{`RANDOM}}; - _T_4330 = _RAND_50[0:0]; + _T_4324 = _RAND_50[0:0]; _RAND_51 = {1{`RANDOM}}; - _T_4327 = _RAND_51[0:0]; + _T_4321 = _RAND_51[0:0]; _RAND_52 = {1{`RANDOM}}; - _T_4324 = _RAND_52[0:0]; + obuf_sideeffect = _RAND_52[0:0]; _RAND_53 = {1{`RANDOM}}; - _T_4321 = _RAND_53[0:0]; + buf_dual_3 = _RAND_53[0:0]; _RAND_54 = {1{`RANDOM}}; - obuf_sideeffect = _RAND_54[0:0]; + buf_dual_2 = _RAND_54[0:0]; _RAND_55 = {1{`RANDOM}}; - buf_dual_3 = _RAND_55[0:0]; + buf_dual_1 = _RAND_55[0:0]; _RAND_56 = {1{`RANDOM}}; - buf_dual_2 = _RAND_56[0:0]; + buf_dual_0 = _RAND_56[0:0]; _RAND_57 = {1{`RANDOM}}; - buf_dual_1 = _RAND_57[0:0]; + buf_samedw_3 = _RAND_57[0:0]; _RAND_58 = {1{`RANDOM}}; - buf_dual_0 = _RAND_58[0:0]; + buf_samedw_2 = _RAND_58[0:0]; _RAND_59 = {1{`RANDOM}}; - buf_samedw_3 = _RAND_59[0:0]; + buf_samedw_1 = _RAND_59[0:0]; _RAND_60 = {1{`RANDOM}}; - buf_samedw_2 = _RAND_60[0:0]; + buf_samedw_0 = _RAND_60[0:0]; _RAND_61 = {1{`RANDOM}}; - buf_samedw_1 = _RAND_61[0:0]; + obuf_write = _RAND_61[0:0]; _RAND_62 = {1{`RANDOM}}; - buf_samedw_0 = _RAND_62[0:0]; + obuf_cmd_done = _RAND_62[0:0]; _RAND_63 = {1{`RANDOM}}; - obuf_write = _RAND_63[0:0]; + obuf_data_done = _RAND_63[0:0]; _RAND_64 = {1{`RANDOM}}; - obuf_cmd_done = _RAND_64[0:0]; + obuf_nosend = _RAND_64[0:0]; _RAND_65 = {1{`RANDOM}}; - obuf_data_done = _RAND_65[0:0]; + obuf_addr = _RAND_65[31:0]; _RAND_66 = {1{`RANDOM}}; - obuf_nosend = _RAND_66[0:0]; + buf_sz_0 = _RAND_66[1:0]; _RAND_67 = {1{`RANDOM}}; - obuf_addr = _RAND_67[31:0]; + buf_sz_1 = _RAND_67[1:0]; _RAND_68 = {1{`RANDOM}}; - buf_sz_0 = _RAND_68[1:0]; + buf_sz_2 = _RAND_68[1:0]; _RAND_69 = {1{`RANDOM}}; - buf_sz_1 = _RAND_69[1:0]; + buf_sz_3 = _RAND_69[1:0]; _RAND_70 = {1{`RANDOM}}; - buf_sz_2 = _RAND_70[1:0]; + obuf_rdrsp_pend = _RAND_70[0:0]; _RAND_71 = {1{`RANDOM}}; - buf_sz_3 = _RAND_71[1:0]; + obuf_rdrsp_tag = _RAND_71[2:0]; _RAND_72 = {1{`RANDOM}}; - obuf_rdrsp_pend = _RAND_72[0:0]; + buf_dualhi_3 = _RAND_72[0:0]; _RAND_73 = {1{`RANDOM}}; - obuf_rdrsp_tag = _RAND_73[2:0]; + buf_dualhi_2 = _RAND_73[0:0]; _RAND_74 = {1{`RANDOM}}; - buf_dualhi_3 = _RAND_74[0:0]; + buf_dualhi_1 = _RAND_74[0:0]; _RAND_75 = {1{`RANDOM}}; - buf_dualhi_2 = _RAND_75[0:0]; + buf_dualhi_0 = _RAND_75[0:0]; _RAND_76 = {1{`RANDOM}}; - buf_dualhi_1 = _RAND_76[0:0]; + obuf_sz = _RAND_76[1:0]; _RAND_77 = {1{`RANDOM}}; - buf_dualhi_0 = _RAND_77[0:0]; - _RAND_78 = {1{`RANDOM}}; - obuf_sz = _RAND_78[1:0]; + obuf_byteen = _RAND_77[7:0]; + _RAND_78 = {2{`RANDOM}}; + obuf_data = _RAND_78[63:0]; _RAND_79 = {1{`RANDOM}}; - obuf_byteen = _RAND_79[7:0]; - _RAND_80 = {2{`RANDOM}}; - obuf_data = _RAND_80[63:0]; + buf_rspageQ_0 = _RAND_79[3:0]; + _RAND_80 = {1{`RANDOM}}; + buf_rspageQ_1 = _RAND_80[3:0]; _RAND_81 = {1{`RANDOM}}; - buf_rspageQ_0 = _RAND_81[3:0]; + buf_rspageQ_2 = _RAND_81[3:0]; _RAND_82 = {1{`RANDOM}}; - buf_rspageQ_1 = _RAND_82[3:0]; + buf_rspageQ_3 = _RAND_82[3:0]; _RAND_83 = {1{`RANDOM}}; - buf_rspageQ_2 = _RAND_83[3:0]; + _T_4307 = _RAND_83[0:0]; _RAND_84 = {1{`RANDOM}}; - buf_rspageQ_3 = _RAND_84[3:0]; + _T_4305 = _RAND_84[0:0]; _RAND_85 = {1{`RANDOM}}; - _T_4307 = _RAND_85[0:0]; + _T_4303 = _RAND_85[0:0]; _RAND_86 = {1{`RANDOM}}; - _T_4305 = _RAND_86[0:0]; + _T_4301 = _RAND_86[0:0]; _RAND_87 = {1{`RANDOM}}; - _T_4303 = _RAND_87[0:0]; + buf_ldfwdtag_0 = _RAND_87[1:0]; _RAND_88 = {1{`RANDOM}}; - _T_4301 = _RAND_88[0:0]; + buf_dualtag_0 = _RAND_88[1:0]; _RAND_89 = {1{`RANDOM}}; - buf_ldfwdtag_0 = _RAND_89[1:0]; + buf_ldfwdtag_3 = _RAND_89[1:0]; _RAND_90 = {1{`RANDOM}}; - buf_dualtag_0 = _RAND_90[1:0]; + buf_ldfwdtag_2 = _RAND_90[1:0]; _RAND_91 = {1{`RANDOM}}; - buf_ldfwdtag_3 = _RAND_91[1:0]; + buf_ldfwdtag_1 = _RAND_91[1:0]; _RAND_92 = {1{`RANDOM}}; - buf_ldfwdtag_2 = _RAND_92[1:0]; + buf_dualtag_1 = _RAND_92[1:0]; _RAND_93 = {1{`RANDOM}}; - buf_ldfwdtag_1 = _RAND_93[1:0]; + buf_dualtag_2 = _RAND_93[1:0]; _RAND_94 = {1{`RANDOM}}; - buf_dualtag_1 = _RAND_94[1:0]; + buf_dualtag_3 = _RAND_94[1:0]; _RAND_95 = {1{`RANDOM}}; - buf_dualtag_2 = _RAND_95[1:0]; + _T_4336 = _RAND_95[0:0]; _RAND_96 = {1{`RANDOM}}; - buf_dualtag_3 = _RAND_96[1:0]; + _T_4339 = _RAND_96[0:0]; _RAND_97 = {1{`RANDOM}}; - _T_4336 = _RAND_97[0:0]; + _T_4342 = _RAND_97[0:0]; _RAND_98 = {1{`RANDOM}}; - _T_4339 = _RAND_98[0:0]; + _T_4345 = _RAND_98[0:0]; _RAND_99 = {1{`RANDOM}}; - _T_4342 = _RAND_99[0:0]; + _T_4411 = _RAND_99[0:0]; _RAND_100 = {1{`RANDOM}}; - _T_4345 = _RAND_100[0:0]; + _T_4406 = _RAND_100[0:0]; _RAND_101 = {1{`RANDOM}}; - _T_4411 = _RAND_101[0:0]; + _T_4401 = _RAND_101[0:0]; _RAND_102 = {1{`RANDOM}}; - _T_4406 = _RAND_102[0:0]; + _T_4396 = _RAND_102[0:0]; _RAND_103 = {1{`RANDOM}}; - _T_4401 = _RAND_103[0:0]; + lsu_nonblock_load_valid_r = _RAND_103[0:0]; _RAND_104 = {1{`RANDOM}}; - _T_4396 = _RAND_104[0:0]; - _RAND_105 = {1{`RANDOM}}; - lsu_nonblock_load_valid_r = _RAND_105[0:0]; - _RAND_106 = {1{`RANDOM}}; - _T_4987 = _RAND_106[0:0]; + _T_4987 = _RAND_104[0:0]; `endif // RANDOMIZE_REG_INIT if (reset) begin buf_addr_0 = 32'h0; @@ -71298,9 +71176,6 @@ initial begin if (reset) begin ibuf_data = 32'h0; end - if (reset) begin - ibuf_timer = 3'h0; - end if (reset) begin ibuf_sideeffect = 1'h0; end @@ -71331,9 +71206,6 @@ initial begin if (reset) begin ibuf_sz = 2'h0; end - if (reset) begin - obuf_wr_timer = 3'h0; - end if (reset) begin buf_nomerge_0 = 1'h0; end @@ -71936,9 +71808,7 @@ end // initial if (reset) begin ibuf_byteen <= 4'h0; end else if (ibuf_wr_en) begin - if (_T_866) begin - ibuf_byteen <= _T_881; - end else if (io_ldst_dual_r) begin + if (io_ldst_dual_r) begin ibuf_byteen <= ldst_byteen_hi_r; end else begin ibuf_byteen <= ldst_byteen_lo_r; @@ -72102,16 +71972,7 @@ end // initial if (reset) begin ibuf_data <= 32'h0; end else begin - ibuf_data <= {_T_922,_T_893}; - end - end - always @(posedge io_lsu_free_c2_clk or posedge reset) begin - if (reset) begin - ibuf_timer <= 3'h0; - end else if (ibuf_wr_en) begin - ibuf_timer <= 3'h0; - end else if (_T_923) begin - ibuf_timer <= _T_926; + ibuf_data <= {_T_922,_T_892}; end end always @(posedge io_lsu_bus_ibuf_c1_clk or posedge reset) begin @@ -72151,12 +72012,10 @@ end // initial if (reset) begin ibuf_tag <= 2'h0; end else if (ibuf_wr_en) begin - if (!(_T_866)) begin - if (io_ldst_dual_r) begin - ibuf_tag <= WrPtr1_r; - end else begin - ibuf_tag <= WrPtr0_r; - end + if (io_ldst_dual_r) begin + ibuf_tag <= WrPtr1_r; + end else begin + ibuf_tag <= WrPtr0_r; end end end @@ -72202,15 +72061,6 @@ end // initial ibuf_sz <= ibuf_sz_in; end end - always @(posedge io_lsu_busm_clk or posedge reset) begin - if (reset) begin - obuf_wr_timer <= 3'h0; - end else if (obuf_wr_en) begin - obuf_wr_timer <= 3'h0; - end else if (_T_1058) begin - obuf_wr_timer <= _T_1060; - end - end always @(posedge io_lsu_bus_buf_c1_clk or posedge reset) begin if (reset) begin buf_nomerge_0 <= 1'h0; @@ -72758,7 +72608,6 @@ module lsu_bus_intf( output io_tlu_busbuff_lsu_pmu_bus_error, output io_tlu_busbuff_lsu_pmu_bus_busy, input io_tlu_busbuff_dec_tlu_external_ldfwd_disable, - input io_tlu_busbuff_dec_tlu_wb_coalescing_disable, input io_tlu_busbuff_dec_tlu_sideeffect_posted_disable, output io_tlu_busbuff_lsu_imprecise_error_load_any, output io_tlu_busbuff_lsu_imprecise_error_store_any, @@ -72776,9 +72625,7 @@ module lsu_bus_intf( output io_axi_aw_valid, output [2:0] io_axi_aw_bits_id, output [31:0] io_axi_aw_bits_addr, - output [3:0] io_axi_aw_bits_region, output [2:0] io_axi_aw_bits_size, - output [3:0] io_axi_aw_bits_cache, input io_axi_w_ready, output io_axi_w_valid, output [63:0] io_axi_w_bits_data, @@ -72790,9 +72637,7 @@ module lsu_bus_intf( output io_axi_ar_valid, output [2:0] io_axi_ar_bits_id, output [31:0] io_axi_ar_bits_addr, - output [3:0] io_axi_ar_bits_region, output [2:0] io_axi_ar_bits_size, - output [3:0] io_axi_ar_bits_cache, input io_axi_r_valid, input [2:0] io_axi_r_bits_id, input [63:0] io_axi_r_bits_data, @@ -72853,7 +72698,6 @@ module lsu_bus_intf( wire bus_buffer_io_tlu_busbuff_lsu_pmu_bus_error; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_tlu_busbuff_lsu_pmu_bus_busy; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[lsu_bus_intf.scala 100:39] - wire bus_buffer_io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_tlu_busbuff_lsu_imprecise_error_load_any; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_tlu_busbuff_lsu_imprecise_error_store_any; // @[lsu_bus_intf.scala 100:39] @@ -72903,9 +72747,7 @@ module lsu_bus_intf( wire bus_buffer_io_lsu_axi_aw_valid; // @[lsu_bus_intf.scala 100:39] wire [2:0] bus_buffer_io_lsu_axi_aw_bits_id; // @[lsu_bus_intf.scala 100:39] wire [31:0] bus_buffer_io_lsu_axi_aw_bits_addr; // @[lsu_bus_intf.scala 100:39] - wire [3:0] bus_buffer_io_lsu_axi_aw_bits_region; // @[lsu_bus_intf.scala 100:39] wire [2:0] bus_buffer_io_lsu_axi_aw_bits_size; // @[lsu_bus_intf.scala 100:39] - wire [3:0] bus_buffer_io_lsu_axi_aw_bits_cache; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_lsu_axi_w_ready; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_lsu_axi_w_valid; // @[lsu_bus_intf.scala 100:39] wire [63:0] bus_buffer_io_lsu_axi_w_bits_data; // @[lsu_bus_intf.scala 100:39] @@ -72918,9 +72760,7 @@ module lsu_bus_intf( wire bus_buffer_io_lsu_axi_ar_valid; // @[lsu_bus_intf.scala 100:39] wire [2:0] bus_buffer_io_lsu_axi_ar_bits_id; // @[lsu_bus_intf.scala 100:39] wire [31:0] bus_buffer_io_lsu_axi_ar_bits_addr; // @[lsu_bus_intf.scala 100:39] - wire [3:0] bus_buffer_io_lsu_axi_ar_bits_region; // @[lsu_bus_intf.scala 100:39] wire [2:0] bus_buffer_io_lsu_axi_ar_bits_size; // @[lsu_bus_intf.scala 100:39] - wire [3:0] bus_buffer_io_lsu_axi_ar_bits_cache; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_lsu_axi_r_ready; // @[lsu_bus_intf.scala 100:39] wire bus_buffer_io_lsu_axi_r_valid; // @[lsu_bus_intf.scala 100:39] wire [2:0] bus_buffer_io_lsu_axi_r_bits_id; // @[lsu_bus_intf.scala 100:39] @@ -73126,7 +72966,6 @@ module lsu_bus_intf( .io_tlu_busbuff_lsu_pmu_bus_error(bus_buffer_io_tlu_busbuff_lsu_pmu_bus_error), .io_tlu_busbuff_lsu_pmu_bus_busy(bus_buffer_io_tlu_busbuff_lsu_pmu_bus_busy), .io_tlu_busbuff_dec_tlu_external_ldfwd_disable(bus_buffer_io_tlu_busbuff_dec_tlu_external_ldfwd_disable), - .io_tlu_busbuff_dec_tlu_wb_coalescing_disable(bus_buffer_io_tlu_busbuff_dec_tlu_wb_coalescing_disable), .io_tlu_busbuff_dec_tlu_sideeffect_posted_disable(bus_buffer_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable), .io_tlu_busbuff_lsu_imprecise_error_load_any(bus_buffer_io_tlu_busbuff_lsu_imprecise_error_load_any), .io_tlu_busbuff_lsu_imprecise_error_store_any(bus_buffer_io_tlu_busbuff_lsu_imprecise_error_store_any), @@ -73176,9 +73015,7 @@ module lsu_bus_intf( .io_lsu_axi_aw_valid(bus_buffer_io_lsu_axi_aw_valid), .io_lsu_axi_aw_bits_id(bus_buffer_io_lsu_axi_aw_bits_id), .io_lsu_axi_aw_bits_addr(bus_buffer_io_lsu_axi_aw_bits_addr), - .io_lsu_axi_aw_bits_region(bus_buffer_io_lsu_axi_aw_bits_region), .io_lsu_axi_aw_bits_size(bus_buffer_io_lsu_axi_aw_bits_size), - .io_lsu_axi_aw_bits_cache(bus_buffer_io_lsu_axi_aw_bits_cache), .io_lsu_axi_w_ready(bus_buffer_io_lsu_axi_w_ready), .io_lsu_axi_w_valid(bus_buffer_io_lsu_axi_w_valid), .io_lsu_axi_w_bits_data(bus_buffer_io_lsu_axi_w_bits_data), @@ -73191,9 +73028,7 @@ module lsu_bus_intf( .io_lsu_axi_ar_valid(bus_buffer_io_lsu_axi_ar_valid), .io_lsu_axi_ar_bits_id(bus_buffer_io_lsu_axi_ar_bits_id), .io_lsu_axi_ar_bits_addr(bus_buffer_io_lsu_axi_ar_bits_addr), - .io_lsu_axi_ar_bits_region(bus_buffer_io_lsu_axi_ar_bits_region), .io_lsu_axi_ar_bits_size(bus_buffer_io_lsu_axi_ar_bits_size), - .io_lsu_axi_ar_bits_cache(bus_buffer_io_lsu_axi_ar_bits_cache), .io_lsu_axi_r_ready(bus_buffer_io_lsu_axi_r_ready), .io_lsu_axi_r_valid(bus_buffer_io_lsu_axi_r_valid), .io_lsu_axi_r_bits_id(bus_buffer_io_lsu_axi_r_bits_id), @@ -73220,18 +73055,14 @@ module lsu_bus_intf( assign io_axi_aw_valid = bus_buffer_io_lsu_axi_aw_valid; // @[lsu_bus_intf.scala 129:43] assign io_axi_aw_bits_id = bus_buffer_io_lsu_axi_aw_bits_id; // @[lsu_bus_intf.scala 129:43] assign io_axi_aw_bits_addr = bus_buffer_io_lsu_axi_aw_bits_addr; // @[lsu_bus_intf.scala 129:43] - assign io_axi_aw_bits_region = bus_buffer_io_lsu_axi_aw_bits_region; // @[lsu_bus_intf.scala 129:43] assign io_axi_aw_bits_size = bus_buffer_io_lsu_axi_aw_bits_size; // @[lsu_bus_intf.scala 129:43] - assign io_axi_aw_bits_cache = bus_buffer_io_lsu_axi_aw_bits_cache; // @[lsu_bus_intf.scala 129:43] assign io_axi_w_valid = bus_buffer_io_lsu_axi_w_valid; // @[lsu_bus_intf.scala 129:43] assign io_axi_w_bits_data = bus_buffer_io_lsu_axi_w_bits_data; // @[lsu_bus_intf.scala 129:43] assign io_axi_w_bits_strb = bus_buffer_io_lsu_axi_w_bits_strb; // @[lsu_bus_intf.scala 129:43] assign io_axi_ar_valid = bus_buffer_io_lsu_axi_ar_valid; // @[lsu_bus_intf.scala 129:43] assign io_axi_ar_bits_id = bus_buffer_io_lsu_axi_ar_bits_id; // @[lsu_bus_intf.scala 129:43] assign io_axi_ar_bits_addr = bus_buffer_io_lsu_axi_ar_bits_addr; // @[lsu_bus_intf.scala 129:43] - assign io_axi_ar_bits_region = bus_buffer_io_lsu_axi_ar_bits_region; // @[lsu_bus_intf.scala 129:43] assign io_axi_ar_bits_size = bus_buffer_io_lsu_axi_ar_bits_size; // @[lsu_bus_intf.scala 129:43] - assign io_axi_ar_bits_cache = bus_buffer_io_lsu_axi_ar_bits_cache; // @[lsu_bus_intf.scala 129:43] assign io_lsu_busreq_r = bus_buffer_io_lsu_busreq_r; // @[lsu_bus_intf.scala 132:38] assign io_lsu_bus_buffer_pend_any = bus_buffer_io_lsu_bus_buffer_pend_any; // @[lsu_bus_intf.scala 133:38] assign io_lsu_bus_buffer_full_any = bus_buffer_io_lsu_bus_buffer_full_any; // @[lsu_bus_intf.scala 134:38] @@ -73249,7 +73080,6 @@ module lsu_bus_intf( assign bus_buffer_reset = reset; assign bus_buffer_io_scan_mode = io_scan_mode; // @[lsu_bus_intf.scala 102:29] assign bus_buffer_io_tlu_busbuff_dec_tlu_external_ldfwd_disable = io_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[lsu_bus_intf.scala 103:18] - assign bus_buffer_io_tlu_busbuff_dec_tlu_wb_coalescing_disable = io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu_bus_intf.scala 103:18] assign bus_buffer_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable = io_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[lsu_bus_intf.scala 103:18] assign bus_buffer_io_dec_tlu_force_halt = io_dec_tlu_force_halt; // @[lsu_bus_intf.scala 105:51] assign bus_buffer_io_lsu_c2_r_clk = io_lsu_c2_r_clk; // @[lsu_bus_intf.scala 106:51] @@ -73430,7 +73260,6 @@ module lsu( output io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error, output io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy, input io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable, - input io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable, input io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable, output io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any, output io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any, @@ -73459,9 +73288,7 @@ module lsu( output io_axi_aw_valid, output [2:0] io_axi_aw_bits_id, output [31:0] io_axi_aw_bits_addr, - output [3:0] io_axi_aw_bits_region, output [2:0] io_axi_aw_bits_size, - output [3:0] io_axi_aw_bits_cache, input io_axi_w_ready, output io_axi_w_valid, output [63:0] io_axi_w_bits_data, @@ -73473,9 +73300,7 @@ module lsu( output io_axi_ar_valid, output [2:0] io_axi_ar_bits_id, output [31:0] io_axi_ar_bits_addr, - output [3:0] io_axi_ar_bits_region, output [2:0] io_axi_ar_bits_size, - output [3:0] io_axi_ar_bits_cache, input io_axi_r_valid, input [2:0] io_axi_r_bits_id, input [63:0] io_axi_r_bits_data, @@ -73900,7 +73725,6 @@ module lsu( wire bus_intf_io_tlu_busbuff_lsu_pmu_bus_error; // @[lsu.scala 68:30] wire bus_intf_io_tlu_busbuff_lsu_pmu_bus_busy; // @[lsu.scala 68:30] wire bus_intf_io_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[lsu.scala 68:30] - wire bus_intf_io_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu.scala 68:30] wire bus_intf_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[lsu.scala 68:30] wire bus_intf_io_tlu_busbuff_lsu_imprecise_error_load_any; // @[lsu.scala 68:30] wire bus_intf_io_tlu_busbuff_lsu_imprecise_error_store_any; // @[lsu.scala 68:30] @@ -73918,9 +73742,7 @@ module lsu( wire bus_intf_io_axi_aw_valid; // @[lsu.scala 68:30] wire [2:0] bus_intf_io_axi_aw_bits_id; // @[lsu.scala 68:30] wire [31:0] bus_intf_io_axi_aw_bits_addr; // @[lsu.scala 68:30] - wire [3:0] bus_intf_io_axi_aw_bits_region; // @[lsu.scala 68:30] wire [2:0] bus_intf_io_axi_aw_bits_size; // @[lsu.scala 68:30] - wire [3:0] bus_intf_io_axi_aw_bits_cache; // @[lsu.scala 68:30] wire bus_intf_io_axi_w_ready; // @[lsu.scala 68:30] wire bus_intf_io_axi_w_valid; // @[lsu.scala 68:30] wire [63:0] bus_intf_io_axi_w_bits_data; // @[lsu.scala 68:30] @@ -73932,9 +73754,7 @@ module lsu( wire bus_intf_io_axi_ar_valid; // @[lsu.scala 68:30] wire [2:0] bus_intf_io_axi_ar_bits_id; // @[lsu.scala 68:30] wire [31:0] bus_intf_io_axi_ar_bits_addr; // @[lsu.scala 68:30] - wire [3:0] bus_intf_io_axi_ar_bits_region; // @[lsu.scala 68:30] wire [2:0] bus_intf_io_axi_ar_bits_size; // @[lsu.scala 68:30] - wire [3:0] bus_intf_io_axi_ar_bits_cache; // @[lsu.scala 68:30] wire bus_intf_io_axi_r_valid; // @[lsu.scala 68:30] wire [2:0] bus_intf_io_axi_r_bits_id; // @[lsu.scala 68:30] wire [63:0] bus_intf_io_axi_r_bits_data; // @[lsu.scala 68:30] @@ -74385,7 +74205,6 @@ module lsu( .io_tlu_busbuff_lsu_pmu_bus_error(bus_intf_io_tlu_busbuff_lsu_pmu_bus_error), .io_tlu_busbuff_lsu_pmu_bus_busy(bus_intf_io_tlu_busbuff_lsu_pmu_bus_busy), .io_tlu_busbuff_dec_tlu_external_ldfwd_disable(bus_intf_io_tlu_busbuff_dec_tlu_external_ldfwd_disable), - .io_tlu_busbuff_dec_tlu_wb_coalescing_disable(bus_intf_io_tlu_busbuff_dec_tlu_wb_coalescing_disable), .io_tlu_busbuff_dec_tlu_sideeffect_posted_disable(bus_intf_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable), .io_tlu_busbuff_lsu_imprecise_error_load_any(bus_intf_io_tlu_busbuff_lsu_imprecise_error_load_any), .io_tlu_busbuff_lsu_imprecise_error_store_any(bus_intf_io_tlu_busbuff_lsu_imprecise_error_store_any), @@ -74403,9 +74222,7 @@ module lsu( .io_axi_aw_valid(bus_intf_io_axi_aw_valid), .io_axi_aw_bits_id(bus_intf_io_axi_aw_bits_id), .io_axi_aw_bits_addr(bus_intf_io_axi_aw_bits_addr), - .io_axi_aw_bits_region(bus_intf_io_axi_aw_bits_region), .io_axi_aw_bits_size(bus_intf_io_axi_aw_bits_size), - .io_axi_aw_bits_cache(bus_intf_io_axi_aw_bits_cache), .io_axi_w_ready(bus_intf_io_axi_w_ready), .io_axi_w_valid(bus_intf_io_axi_w_valid), .io_axi_w_bits_data(bus_intf_io_axi_w_bits_data), @@ -74417,9 +74234,7 @@ module lsu( .io_axi_ar_valid(bus_intf_io_axi_ar_valid), .io_axi_ar_bits_id(bus_intf_io_axi_ar_bits_id), .io_axi_ar_bits_addr(bus_intf_io_axi_ar_bits_addr), - .io_axi_ar_bits_region(bus_intf_io_axi_ar_bits_region), .io_axi_ar_bits_size(bus_intf_io_axi_ar_bits_size), - .io_axi_ar_bits_cache(bus_intf_io_axi_ar_bits_cache), .io_axi_r_valid(bus_intf_io_axi_r_valid), .io_axi_r_bits_id(bus_intf_io_axi_r_bits_id), .io_axi_r_bits_data(bus_intf_io_axi_r_bits_data), @@ -74504,18 +74319,14 @@ module lsu( assign io_axi_aw_valid = bus_intf_io_axi_aw_valid; // @[lsu.scala 314:49] assign io_axi_aw_bits_id = bus_intf_io_axi_aw_bits_id; // @[lsu.scala 314:49] assign io_axi_aw_bits_addr = bus_intf_io_axi_aw_bits_addr; // @[lsu.scala 314:49] - assign io_axi_aw_bits_region = bus_intf_io_axi_aw_bits_region; // @[lsu.scala 314:49] assign io_axi_aw_bits_size = bus_intf_io_axi_aw_bits_size; // @[lsu.scala 314:49] - assign io_axi_aw_bits_cache = bus_intf_io_axi_aw_bits_cache; // @[lsu.scala 314:49] assign io_axi_w_valid = bus_intf_io_axi_w_valid; // @[lsu.scala 314:49] assign io_axi_w_bits_data = bus_intf_io_axi_w_bits_data; // @[lsu.scala 314:49] assign io_axi_w_bits_strb = bus_intf_io_axi_w_bits_strb; // @[lsu.scala 314:49] assign io_axi_ar_valid = bus_intf_io_axi_ar_valid; // @[lsu.scala 314:49] assign io_axi_ar_bits_id = bus_intf_io_axi_ar_bits_id; // @[lsu.scala 314:49] assign io_axi_ar_bits_addr = bus_intf_io_axi_ar_bits_addr; // @[lsu.scala 314:49] - assign io_axi_ar_bits_region = bus_intf_io_axi_ar_bits_region; // @[lsu.scala 314:49] assign io_axi_ar_bits_size = bus_intf_io_axi_ar_bits_size; // @[lsu.scala 314:49] - assign io_axi_ar_bits_cache = bus_intf_io_axi_ar_bits_cache; // @[lsu.scala 314:49] assign io_lsu_result_m = lsu_lsc_ctl_io_lsu_result_m; // @[lsu.scala 61:19] assign io_lsu_result_corr_r = lsu_lsc_ctl_io_lsu_result_corr_r; // @[lsu.scala 62:24] assign io_lsu_load_stall_any = bus_intf_io_lsu_bus_buffer_full_any | dccm_ctl_io_ld_single_ecc_error_r_ff; // @[lsu.scala 75:25] @@ -74750,7 +74561,6 @@ module lsu( assign bus_intf_reset = reset; assign bus_intf_io_scan_mode = io_scan_mode; // @[lsu.scala 285:49] assign bus_intf_io_tlu_busbuff_dec_tlu_external_ldfwd_disable = io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[lsu.scala 286:26] - assign bus_intf_io_tlu_busbuff_dec_tlu_wb_coalescing_disable = io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[lsu.scala 286:26] assign bus_intf_io_tlu_busbuff_dec_tlu_sideeffect_posted_disable = io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[lsu.scala 286:26] assign bus_intf_io_lsu_c1_m_clk = clkdomain_io_lsu_c1_m_clk; // @[lsu.scala 287:49] assign bus_intf_io_lsu_c1_r_clk = clkdomain_io_lsu_c1_r_clk; // @[lsu.scala 288:49] @@ -78536,25 +78346,18 @@ module dma_ctrl( input io_iccm_ready, output io_dma_axi_aw_ready, input io_dma_axi_aw_valid, - input io_dma_axi_aw_bits_id, input [31:0] io_dma_axi_aw_bits_addr, input [2:0] io_dma_axi_aw_bits_size, output io_dma_axi_w_ready, input io_dma_axi_w_valid, input [63:0] io_dma_axi_w_bits_data, input [7:0] io_dma_axi_w_bits_strb, - input io_dma_axi_b_ready, output io_dma_axi_b_valid, - output [1:0] io_dma_axi_b_bits_resp, - output io_dma_axi_b_bits_id, output io_dma_axi_ar_ready, input io_dma_axi_ar_valid, - input io_dma_axi_ar_bits_id, input [31:0] io_dma_axi_ar_bits_addr, input [2:0] io_dma_axi_ar_bits_size, - input io_dma_axi_r_ready, output io_dma_axi_r_valid, - output io_dma_axi_r_bits_id, output [63:0] io_dma_axi_r_bits_data, output [1:0] io_dma_axi_r_bits_resp, output io_lsu_dma_dma_lsc_ctl_dma_dccm_req, @@ -78651,13 +78454,6 @@ module dma_ctrl( reg [63:0] _RAND_69; reg [31:0] _RAND_70; reg [31:0] _RAND_71; - reg [31:0] _RAND_72; - reg [31:0] _RAND_73; - reg [31:0] _RAND_74; - reg [31:0] _RAND_75; - reg [31:0] _RAND_76; - reg [31:0] _RAND_77; - reg [31:0] _RAND_78; `endif // RANDOMIZE_REG_INIT wire rvclkhdr_io_l1clk; // @[lib.scala 368:23] wire rvclkhdr_io_clk; // @[lib.scala 368:23] @@ -78699,31 +78495,31 @@ module dma_ctrl( wire rvclkhdr_9_io_clk; // @[lib.scala 368:23] wire rvclkhdr_9_io_en; // @[lib.scala 368:23] wire rvclkhdr_9_io_scan_mode; // @[lib.scala 368:23] - wire dma_buffer_c1cgc_io_l1clk; // @[dma_ctrl.scala 389:32] - wire dma_buffer_c1cgc_io_clk; // @[dma_ctrl.scala 389:32] - wire dma_buffer_c1cgc_io_en; // @[dma_ctrl.scala 389:32] - wire dma_buffer_c1cgc_io_scan_mode; // @[dma_ctrl.scala 389:32] - wire dma_free_cgc_io_l1clk; // @[dma_ctrl.scala 395:28] - wire dma_free_cgc_io_clk; // @[dma_ctrl.scala 395:28] - wire dma_free_cgc_io_en; // @[dma_ctrl.scala 395:28] - wire dma_free_cgc_io_scan_mode; // @[dma_ctrl.scala 395:28] - wire dma_bus_cgc_io_l1clk; // @[dma_ctrl.scala 401:27] - wire dma_bus_cgc_io_clk; // @[dma_ctrl.scala 401:27] - wire dma_bus_cgc_io_en; // @[dma_ctrl.scala 401:27] - wire dma_bus_cgc_io_scan_mode; // @[dma_ctrl.scala 401:27] - wire rvclkhdr_10_io_l1clk; // @[lib.scala 368:23] - wire rvclkhdr_10_io_clk; // @[lib.scala 368:23] - wire rvclkhdr_10_io_en; // @[lib.scala 368:23] - wire rvclkhdr_10_io_scan_mode; // @[lib.scala 368:23] - wire rvclkhdr_11_io_l1clk; // @[lib.scala 368:23] - wire rvclkhdr_11_io_clk; // @[lib.scala 368:23] - wire rvclkhdr_11_io_en; // @[lib.scala 368:23] - wire rvclkhdr_11_io_scan_mode; // @[lib.scala 368:23] - wire rvclkhdr_12_io_l1clk; // @[lib.scala 368:23] - wire rvclkhdr_12_io_clk; // @[lib.scala 368:23] - wire rvclkhdr_12_io_en; // @[lib.scala 368:23] - wire rvclkhdr_12_io_scan_mode; // @[lib.scala 368:23] - wire dma_free_clk = dma_free_cgc_io_l1clk; // @[dma_ctrl.scala 168:26 dma_ctrl.scala 399:29] + wire rvclkhdr_10_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_10_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_10_io_en; // @[lib.scala 343:22] + wire rvclkhdr_10_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_11_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_11_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_11_io_en; // @[lib.scala 343:22] + wire rvclkhdr_11_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_12_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_12_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_12_io_en; // @[lib.scala 343:22] + wire rvclkhdr_12_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_13_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_13_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_13_io_en; // @[lib.scala 368:23] + wire rvclkhdr_13_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_14_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_14_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_14_io_en; // @[lib.scala 368:23] + wire rvclkhdr_14_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_15_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_15_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_15_io_en; // @[lib.scala 368:23] + wire rvclkhdr_15_io_scan_mode; // @[lib.scala 368:23] + wire dma_free_clk = rvclkhdr_11_io_l1clk; // @[dma_ctrl.scala 168:26 dma_ctrl.scala 390:21] reg [2:0] RdPtr; // @[Reg.scala 27:20] reg [31:0] fifo_addr_4; // @[lib.scala 374:16] reg [31:0] fifo_addr_3; // @[lib.scala 374:16] @@ -78737,17 +78533,17 @@ module dma_ctrl( wire dma_mem_addr_in_dccm = dma_mem_addr_int[31:16] == 16'hf004; // @[lib.scala 361:39] wire dma_mem_addr_in_pic = dma_mem_addr_int[31:15] == 17'h1e018; // @[lib.scala 361:39] wire dma_mem_addr_in_iccm = dma_mem_addr_int[31:16] == 16'hee00; // @[lib.scala 361:39] - wire dma_bus_clk = dma_bus_cgc_io_l1clk; // @[dma_ctrl.scala 170:25 dma_ctrl.scala 405:28] - reg wrbuf_vld; // @[dma_ctrl.scala 415:59] - reg wrbuf_data_vld; // @[dma_ctrl.scala 417:59] - wire _T_1260 = wrbuf_vld & wrbuf_data_vld; // @[dma_ctrl.scala 473:43] - reg rdbuf_vld; // @[dma_ctrl.scala 441:47] - wire _T_1261 = _T_1260 & rdbuf_vld; // @[dma_ctrl.scala 473:60] + wire dma_bus_clk = rvclkhdr_12_io_l1clk; // @[dma_ctrl.scala 170:25 dma_ctrl.scala 391:21] + reg wrbuf_vld; // @[dma_ctrl.scala 402:59] + reg wrbuf_data_vld; // @[dma_ctrl.scala 404:59] + wire _T_1262 = wrbuf_vld & wrbuf_data_vld; // @[dma_ctrl.scala 460:43] + reg rdbuf_vld; // @[dma_ctrl.scala 428:47] + wire _T_1263 = _T_1262 & rdbuf_vld; // @[dma_ctrl.scala 460:60] reg axi_mstr_priority; // @[Reg.scala 27:20] - wire axi_mstr_sel = _T_1261 ? axi_mstr_priority : _T_1260; // @[dma_ctrl.scala 473:31] + wire axi_mstr_sel = _T_1263 ? axi_mstr_priority : _T_1262; // @[dma_ctrl.scala 460:31] reg [31:0] wrbuf_addr; // @[lib.scala 374:16] reg [31:0] rdbuf_addr; // @[lib.scala 374:16] - wire [31:0] bus_cmd_addr = axi_mstr_sel ? wrbuf_addr : rdbuf_addr; // @[dma_ctrl.scala 463:43] + wire [31:0] bus_cmd_addr = axi_mstr_sel ? wrbuf_addr : rdbuf_addr; // @[dma_ctrl.scala 450:43] wire [2:0] _GEN_90 = {{2'd0}, io_dbg_dma_dbg_ib_dbg_cmd_addr[2]}; // @[dma_ctrl.scala 195:91] wire [3:0] _T_17 = 3'h4 * _GEN_90; // @[dma_ctrl.scala 195:91] wire [18:0] _T_18 = 19'hf << _T_17; // @[dma_ctrl.scala 195:83] @@ -78756,15 +78552,15 @@ module dma_ctrl( wire [2:0] _T_23 = {1'h0,io_dbg_cmd_size}; // @[Cat.scala 29:58] reg [2:0] wrbuf_sz; // @[Reg.scala 27:20] reg [2:0] rdbuf_sz; // @[Reg.scala 27:20] - wire [2:0] bus_cmd_sz = axi_mstr_sel ? wrbuf_sz : rdbuf_sz; // @[dma_ctrl.scala 464:45] + wire [2:0] bus_cmd_sz = axi_mstr_sel ? wrbuf_sz : rdbuf_sz; // @[dma_ctrl.scala 451:45] wire [2:0] fifo_sz_in = io_dbg_dma_dbg_ib_dbg_cmd_valid ? _T_23 : bus_cmd_sz; // @[dma_ctrl.scala 197:33] wire fifo_write_in = io_dbg_dma_dbg_ib_dbg_cmd_valid ? io_dbg_dma_dbg_ib_dbg_cmd_write : axi_mstr_sel; // @[dma_ctrl.scala 199:33] - wire bus_cmd_valid = _T_1260 | rdbuf_vld; // @[dma_ctrl.scala 459:69] + wire bus_cmd_valid = _T_1262 | rdbuf_vld; // @[dma_ctrl.scala 446:69] reg fifo_full; // @[dma_ctrl.scala 373:12] reg dbg_dma_bubble_bus; // @[dma_ctrl.scala 377:12] wire _T_989 = fifo_full | dbg_dma_bubble_bus; // @[dma_ctrl.scala 299:39] wire dma_fifo_ready = ~_T_989; // @[dma_ctrl.scala 299:27] - wire axi_mstr_prty_en = bus_cmd_valid & dma_fifo_ready; // @[dma_ctrl.scala 460:54] + wire axi_mstr_prty_en = bus_cmd_valid & dma_fifo_ready; // @[dma_ctrl.scala 447:54] wire _T_28 = axi_mstr_prty_en & io_dma_bus_clk_en; // @[dma_ctrl.scala 206:80] wire _T_31 = io_dbg_dma_dbg_ib_dbg_cmd_valid & io_dbg_dma_dbg_ib_dbg_cmd_type[1]; // @[dma_ctrl.scala 206:136] wire _T_32 = _T_28 | _T_31; // @[dma_ctrl.scala 206:101] @@ -78801,7 +78597,7 @@ module dma_ctrl( wire [4:0] _T_992 = fifo_done >> RdPtr; // @[dma_ctrl.scala 303:58] wire _T_994 = ~_T_992[0]; // @[dma_ctrl.scala 303:48] wire _T_995 = _T_990[0] & _T_994; // @[dma_ctrl.scala 303:46] - wire dma_buffer_c1_clk = dma_buffer_c1cgc_io_l1clk; // @[dma_ctrl.scala 172:31 dma_ctrl.scala 393:33] + wire dma_buffer_c1_clk = rvclkhdr_10_io_l1clk; // @[dma_ctrl.scala 172:31 dma_ctrl.scala 389:21] reg _T_886; // @[Reg.scala 27:20] reg _T_884; // @[Reg.scala 27:20] reg _T_882; // @[Reg.scala 27:20] @@ -79054,9 +78850,7 @@ module dma_ctrl( wire _T_399 = fifo_done_en[4] | fifo_done[4]; // @[dma_ctrl.scala 218:75] wire _T_400 = _T_399 & io_dma_bus_clk_en; // @[dma_ctrl.scala 218:91] wire [4:0] fifo_done_bus_en = {_T_400,_T_396,_T_392,_T_388,_T_384}; // @[Cat.scala 29:58] - wire _T_1285 = io_dma_axi_b_valid & io_dma_axi_b_ready; // @[dma_ctrl.scala 502:61] - wire _T_1286 = io_dma_axi_r_valid & io_dma_axi_r_ready; // @[dma_ctrl.scala 502:105] - wire bus_rsp_sent = _T_1285 | _T_1286; // @[dma_ctrl.scala 502:83] + wire bus_rsp_sent = io_dma_axi_b_valid | io_dma_axi_r_valid; // @[dma_ctrl.scala 489:83] wire _T_406 = bus_rsp_sent & io_dma_bus_clk_en; // @[dma_ctrl.scala 220:99] wire _T_407 = _T_406 | io_dma_dbg_cmd_done; // @[dma_ctrl.scala 220:120] reg [2:0] RspPtr; // @[Reg.scala 27:20] @@ -79138,14 +78932,6 @@ module dma_ctrl( reg [63:0] fifo_data_2; // @[lib.scala 374:16] reg [63:0] fifo_data_3; // @[lib.scala 374:16] reg [63:0] fifo_data_4; // @[lib.scala 374:16] - reg fifo_tag_0; // @[Reg.scala 27:20] - reg wrbuf_tag; // @[Reg.scala 27:20] - reg rdbuf_tag; // @[Reg.scala 27:20] - wire bus_cmd_tag = axi_mstr_sel ? wrbuf_tag : rdbuf_tag; // @[dma_ctrl.scala 467:43] - reg fifo_tag_1; // @[Reg.scala 27:20] - reg fifo_tag_2; // @[Reg.scala 27:20] - reg fifo_tag_3; // @[Reg.scala 27:20] - reg fifo_tag_4; // @[Reg.scala 27:20] wire _T_931 = WrPtr == 3'h4; // @[dma_ctrl.scala 260:30] wire [2:0] _T_934 = WrPtr + 3'h1; // @[dma_ctrl.scala 260:76] wire _T_936 = RdPtr == 3'h4; // @[dma_ctrl.scala 262:30] @@ -79212,47 +78998,43 @@ module dma_ctrl( reg dma_dbg_cmd_done_q; // @[dma_ctrl.scala 381:12] wire _T_1212 = bus_cmd_valid & io_dma_bus_clk_en; // @[dma_ctrl.scala 386:44] wire _T_1213 = _T_1212 | io_dbg_dma_dbg_ib_dbg_cmd_valid; // @[dma_ctrl.scala 386:65] - wire bus_rsp_valid = io_dma_axi_b_valid | io_dma_axi_r_valid; // @[dma_ctrl.scala 501:60] - wire _T_1214 = bus_cmd_valid | bus_rsp_valid; // @[dma_ctrl.scala 387:44] + wire _T_1214 = bus_cmd_valid | bus_rsp_sent; // @[dma_ctrl.scala 387:44] wire _T_1215 = _T_1214 | io_dbg_dma_dbg_ib_dbg_cmd_valid; // @[dma_ctrl.scala 387:60] wire _T_1216 = _T_1215 | io_dma_dbg_cmd_done; // @[dma_ctrl.scala 387:94] wire _T_1217 = _T_1216 | dma_dbg_cmd_done_q; // @[dma_ctrl.scala 387:116] wire _T_1219 = _T_1217 | _T_1143; // @[dma_ctrl.scala 387:137] - wire wrbuf_en = io_dma_axi_aw_valid & io_dma_axi_aw_ready; // @[dma_ctrl.scala 409:47] - wire wrbuf_data_en = io_dma_axi_w_valid & io_dma_axi_w_ready; // @[dma_ctrl.scala 410:46] - wire wrbuf_cmd_sent = axi_mstr_prty_en & axi_mstr_sel; // @[dma_ctrl.scala 411:40] - wire _T_1221 = ~wrbuf_en; // @[dma_ctrl.scala 412:51] - wire wrbuf_rst = wrbuf_cmd_sent & _T_1221; // @[dma_ctrl.scala 412:49] - wire _T_1223 = ~wrbuf_data_en; // @[dma_ctrl.scala 413:51] - wire wrbuf_data_rst = wrbuf_cmd_sent & _T_1223; // @[dma_ctrl.scala 413:49] - wire _T_1224 = wrbuf_en | wrbuf_vld; // @[dma_ctrl.scala 415:63] - wire _T_1225 = ~wrbuf_rst; // @[dma_ctrl.scala 415:92] - wire _T_1228 = wrbuf_data_en | wrbuf_data_vld; // @[dma_ctrl.scala 417:63] - wire _T_1229 = ~wrbuf_data_rst; // @[dma_ctrl.scala 417:102] - wire rdbuf_en = io_dma_axi_ar_valid & io_dma_axi_ar_ready; // @[dma_ctrl.scala 437:59] - wire _T_1234 = ~axi_mstr_sel; // @[dma_ctrl.scala 438:44] - wire rdbuf_cmd_sent = axi_mstr_prty_en & _T_1234; // @[dma_ctrl.scala 438:42] - wire _T_1236 = ~rdbuf_en; // @[dma_ctrl.scala 439:63] - wire rdbuf_rst = rdbuf_cmd_sent & _T_1236; // @[dma_ctrl.scala 439:61] - wire _T_1237 = rdbuf_en | rdbuf_vld; // @[dma_ctrl.scala 441:51] - wire _T_1238 = ~rdbuf_rst; // @[dma_ctrl.scala 441:80] - wire _T_1242 = ~wrbuf_cmd_sent; // @[dma_ctrl.scala 453:44] - wire _T_1243 = wrbuf_vld & _T_1242; // @[dma_ctrl.scala 453:42] - wire _T_1246 = wrbuf_data_vld & _T_1242; // @[dma_ctrl.scala 454:47] - wire _T_1248 = ~rdbuf_cmd_sent; // @[dma_ctrl.scala 455:44] - wire _T_1249 = rdbuf_vld & _T_1248; // @[dma_ctrl.scala 455:42] - wire axi_mstr_prty_in = ~axi_mstr_priority; // @[dma_ctrl.scala 474:27] - wire _T_1271 = ~_T_1108[0]; // @[dma_ctrl.scala 481:50] - wire _T_1272 = _T_1106[0] & _T_1271; // @[dma_ctrl.scala 481:48] - wire [4:0] _T_1273 = fifo_done_bus >> RspPtr; // @[dma_ctrl.scala 481:83] - wire axi_rsp_valid = _T_1272 & _T_1273[0]; // @[dma_ctrl.scala 481:68] - wire [4:0] _T_1275 = fifo_write >> RspPtr; // @[dma_ctrl.scala 483:39] - wire axi_rsp_write = _T_1275[0]; // @[dma_ctrl.scala 483:39] - wire [1:0] _T_1278 = _GEN_57[1] ? 2'h3 : 2'h0; // @[dma_ctrl.scala 484:64] - wire _GEN_86 = 3'h1 == RspPtr ? fifo_tag_1 : fifo_tag_0; // @[dma_ctrl.scala 492:33] - wire _GEN_87 = 3'h2 == RspPtr ? fifo_tag_2 : _GEN_86; // @[dma_ctrl.scala 492:33] - wire _GEN_88 = 3'h3 == RspPtr ? fifo_tag_3 : _GEN_87; // @[dma_ctrl.scala 492:33] - wire _T_1281 = ~axi_rsp_write; // @[dma_ctrl.scala 494:46] + wire wrbuf_en = io_dma_axi_aw_valid & io_dma_axi_aw_ready; // @[dma_ctrl.scala 396:47] + wire wrbuf_data_en = io_dma_axi_w_valid & io_dma_axi_w_ready; // @[dma_ctrl.scala 397:46] + wire wrbuf_cmd_sent = axi_mstr_prty_en & axi_mstr_sel; // @[dma_ctrl.scala 398:40] + wire _T_1223 = ~wrbuf_en; // @[dma_ctrl.scala 399:51] + wire wrbuf_rst = wrbuf_cmd_sent & _T_1223; // @[dma_ctrl.scala 399:49] + wire _T_1225 = ~wrbuf_data_en; // @[dma_ctrl.scala 400:51] + wire wrbuf_data_rst = wrbuf_cmd_sent & _T_1225; // @[dma_ctrl.scala 400:49] + wire _T_1226 = wrbuf_en | wrbuf_vld; // @[dma_ctrl.scala 402:63] + wire _T_1227 = ~wrbuf_rst; // @[dma_ctrl.scala 402:92] + wire _T_1230 = wrbuf_data_en | wrbuf_data_vld; // @[dma_ctrl.scala 404:63] + wire _T_1231 = ~wrbuf_data_rst; // @[dma_ctrl.scala 404:102] + wire rdbuf_en = io_dma_axi_ar_valid & io_dma_axi_ar_ready; // @[dma_ctrl.scala 424:59] + wire _T_1236 = ~axi_mstr_sel; // @[dma_ctrl.scala 425:44] + wire rdbuf_cmd_sent = axi_mstr_prty_en & _T_1236; // @[dma_ctrl.scala 425:42] + wire _T_1238 = ~rdbuf_en; // @[dma_ctrl.scala 426:63] + wire rdbuf_rst = rdbuf_cmd_sent & _T_1238; // @[dma_ctrl.scala 426:61] + wire _T_1239 = rdbuf_en | rdbuf_vld; // @[dma_ctrl.scala 428:51] + wire _T_1240 = ~rdbuf_rst; // @[dma_ctrl.scala 428:80] + wire _T_1244 = ~wrbuf_cmd_sent; // @[dma_ctrl.scala 440:44] + wire _T_1245 = wrbuf_vld & _T_1244; // @[dma_ctrl.scala 440:42] + wire _T_1248 = wrbuf_data_vld & _T_1244; // @[dma_ctrl.scala 441:47] + wire _T_1250 = ~rdbuf_cmd_sent; // @[dma_ctrl.scala 442:44] + wire _T_1251 = rdbuf_vld & _T_1250; // @[dma_ctrl.scala 442:42] + wire axi_mstr_prty_in = ~axi_mstr_priority; // @[dma_ctrl.scala 461:27] + wire _T_1273 = ~_T_1108[0]; // @[dma_ctrl.scala 468:50] + wire _T_1274 = _T_1106[0] & _T_1273; // @[dma_ctrl.scala 468:48] + wire [4:0] _T_1275 = fifo_done_bus >> RspPtr; // @[dma_ctrl.scala 468:83] + wire axi_rsp_valid = _T_1274 & _T_1275[0]; // @[dma_ctrl.scala 468:68] + wire [4:0] _T_1277 = fifo_write >> RspPtr; // @[dma_ctrl.scala 470:39] + wire axi_rsp_write = _T_1277[0]; // @[dma_ctrl.scala 470:39] + wire [1:0] _T_1280 = _GEN_57[1] ? 2'h3 : 2'h0; // @[dma_ctrl.scala 471:64] + wire _T_1283 = ~axi_rsp_write; // @[dma_ctrl.scala 481:46] rvclkhdr rvclkhdr ( // @[lib.scala 368:23] .io_l1clk(rvclkhdr_io_l1clk), .io_clk(rvclkhdr_io_clk), @@ -79313,42 +79095,42 @@ module dma_ctrl( .io_en(rvclkhdr_9_io_en), .io_scan_mode(rvclkhdr_9_io_scan_mode) ); - rvclkhdr dma_buffer_c1cgc ( // @[dma_ctrl.scala 389:32] - .io_l1clk(dma_buffer_c1cgc_io_l1clk), - .io_clk(dma_buffer_c1cgc_io_clk), - .io_en(dma_buffer_c1cgc_io_en), - .io_scan_mode(dma_buffer_c1cgc_io_scan_mode) - ); - rvclkhdr dma_free_cgc ( // @[dma_ctrl.scala 395:28] - .io_l1clk(dma_free_cgc_io_l1clk), - .io_clk(dma_free_cgc_io_clk), - .io_en(dma_free_cgc_io_en), - .io_scan_mode(dma_free_cgc_io_scan_mode) - ); - rvclkhdr dma_bus_cgc ( // @[dma_ctrl.scala 401:27] - .io_l1clk(dma_bus_cgc_io_l1clk), - .io_clk(dma_bus_cgc_io_clk), - .io_en(dma_bus_cgc_io_en), - .io_scan_mode(dma_bus_cgc_io_scan_mode) - ); - rvclkhdr rvclkhdr_10 ( // @[lib.scala 368:23] + rvclkhdr rvclkhdr_10 ( // @[lib.scala 343:22] .io_l1clk(rvclkhdr_10_io_l1clk), .io_clk(rvclkhdr_10_io_clk), .io_en(rvclkhdr_10_io_en), .io_scan_mode(rvclkhdr_10_io_scan_mode) ); - rvclkhdr rvclkhdr_11 ( // @[lib.scala 368:23] + rvclkhdr rvclkhdr_11 ( // @[lib.scala 343:22] .io_l1clk(rvclkhdr_11_io_l1clk), .io_clk(rvclkhdr_11_io_clk), .io_en(rvclkhdr_11_io_en), .io_scan_mode(rvclkhdr_11_io_scan_mode) ); - rvclkhdr rvclkhdr_12 ( // @[lib.scala 368:23] + rvclkhdr rvclkhdr_12 ( // @[lib.scala 343:22] .io_l1clk(rvclkhdr_12_io_l1clk), .io_clk(rvclkhdr_12_io_clk), .io_en(rvclkhdr_12_io_en), .io_scan_mode(rvclkhdr_12_io_scan_mode) ); + rvclkhdr rvclkhdr_13 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_13_io_l1clk), + .io_clk(rvclkhdr_13_io_clk), + .io_en(rvclkhdr_13_io_en), + .io_scan_mode(rvclkhdr_13_io_scan_mode) + ); + rvclkhdr rvclkhdr_14 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_14_io_l1clk), + .io_clk(rvclkhdr_14_io_clk), + .io_en(rvclkhdr_14_io_en), + .io_scan_mode(rvclkhdr_14_io_scan_mode) + ); + rvclkhdr rvclkhdr_15 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_15_io_l1clk), + .io_clk(rvclkhdr_15_io_clk), + .io_en(rvclkhdr_15_io_en), + .io_scan_mode(rvclkhdr_15_io_scan_mode) + ); assign io_dma_dbg_rddata = _GEN_47[2] ? _GEN_52[63:32] : _GEN_52[31:0]; // @[dma_ctrl.scala 325:25] assign io_dma_dbg_cmd_done = _T_1110 & _T_1111[0]; // @[dma_ctrl.scala 324:25] assign io_dma_dbg_cmd_fail = |_GEN_57; // @[dma_ctrl.scala 326:25] @@ -79360,31 +79142,28 @@ module dma_ctrl( assign io_dec_dma_tlu_dma_dma_pmu_any_write = _T_165 & io_lsu_dma_dma_lsc_ctl_dma_mem_write; // @[dma_ctrl.scala 368:42] assign io_dec_dma_tlu_dma_dma_dccm_stall_any = _T_1137 & _T_1138; // @[dma_ctrl.scala 332:41] assign io_dec_dma_tlu_dma_dma_iccm_stall_any = io_ifu_dma_dma_ifc_dma_iccm_stall_any; // @[dma_ctrl.scala 334:41] - assign io_dma_axi_aw_ready = ~_T_1243; // @[dma_ctrl.scala 453:27] - assign io_dma_axi_w_ready = ~_T_1246; // @[dma_ctrl.scala 454:27] - assign io_dma_axi_b_valid = axi_rsp_valid & axi_rsp_write; // @[dma_ctrl.scala 490:27] - assign io_dma_axi_b_bits_resp = _GEN_57[0] ? 2'h2 : _T_1278; // @[dma_ctrl.scala 491:41] - assign io_dma_axi_b_bits_id = 3'h4 == RspPtr ? fifo_tag_4 : _GEN_88; // @[dma_ctrl.scala 492:33] - assign io_dma_axi_ar_ready = ~_T_1249; // @[dma_ctrl.scala 455:27] - assign io_dma_axi_r_valid = axi_rsp_valid & _T_1281; // @[dma_ctrl.scala 494:27] - assign io_dma_axi_r_bits_id = 3'h4 == RspPtr ? fifo_tag_4 : _GEN_88; // @[dma_ctrl.scala 498:37] - assign io_dma_axi_r_bits_data = 3'h4 == RspPtr ? fifo_data_4 : _GEN_51; // @[dma_ctrl.scala 496:43] - assign io_dma_axi_r_bits_resp = _GEN_57[0] ? 2'h2 : _T_1278; // @[dma_ctrl.scala 495:41] + assign io_dma_axi_aw_ready = ~_T_1245; // @[dma_ctrl.scala 440:27] + assign io_dma_axi_w_ready = ~_T_1248; // @[dma_ctrl.scala 441:27] + assign io_dma_axi_b_valid = axi_rsp_valid & axi_rsp_write; // @[dma_ctrl.scala 477:27] + assign io_dma_axi_ar_ready = ~_T_1251; // @[dma_ctrl.scala 442:27] + assign io_dma_axi_r_valid = axi_rsp_valid & _T_1283; // @[dma_ctrl.scala 481:27] + assign io_dma_axi_r_bits_data = 3'h4 == RspPtr ? fifo_data_4 : _GEN_51; // @[dma_ctrl.scala 483:43] + assign io_dma_axi_r_bits_resp = _GEN_57[0] ? 2'h2 : _T_1280; // @[dma_ctrl.scala 482:41] assign io_lsu_dma_dma_lsc_ctl_dma_dccm_req = _T_1137 & io_lsu_dma_dccm_ready; // @[dma_ctrl.scala 352:40] assign io_lsu_dma_dma_lsc_ctl_dma_mem_addr = _T_1184 ? _T_1188 : dma_mem_addr_int; // @[dma_ctrl.scala 357:40] assign io_lsu_dma_dma_lsc_ctl_dma_mem_sz = _T_1196 ? 3'h2 : dma_mem_sz_int; // @[dma_ctrl.scala 358:40] assign io_lsu_dma_dma_lsc_ctl_dma_mem_write = _T_1199[0]; // @[dma_ctrl.scala 360:40] assign io_lsu_dma_dma_lsc_ctl_dma_mem_wdata = 3'h4 == RdPtr ? fifo_data_4 : _GEN_77; // @[dma_ctrl.scala 361:40] - assign io_lsu_dma_dma_dccm_ctl_dma_mem_addr = io_lsu_dma_dma_lsc_ctl_dma_mem_addr; // @[dma_ctrl.scala 503:40] - assign io_lsu_dma_dma_dccm_ctl_dma_mem_wdata = io_lsu_dma_dma_lsc_ctl_dma_mem_wdata; // @[dma_ctrl.scala 504:41] + assign io_lsu_dma_dma_dccm_ctl_dma_mem_addr = io_lsu_dma_dma_lsc_ctl_dma_mem_addr; // @[dma_ctrl.scala 490:40] + assign io_lsu_dma_dma_dccm_ctl_dma_mem_wdata = io_lsu_dma_dma_lsc_ctl_dma_mem_wdata; // @[dma_ctrl.scala 491:41] assign io_lsu_dma_dma_mem_tag = RdPtr; // @[dma_ctrl.scala 354:28] assign io_ifu_dma_dma_ifc_dma_iccm_stall_any = _T_1140 & _T_1138; // @[dma_ctrl.scala 333:41] assign io_ifu_dma_dma_mem_ctl_dma_iccm_req = _T_1140 & io_iccm_ready; // @[dma_ctrl.scala 353:40] - assign io_ifu_dma_dma_mem_ctl_dma_mem_addr = io_lsu_dma_dma_lsc_ctl_dma_mem_addr; // @[dma_ctrl.scala 506:39] - assign io_ifu_dma_dma_mem_ctl_dma_mem_sz = io_lsu_dma_dma_lsc_ctl_dma_mem_sz; // @[dma_ctrl.scala 505:37] - assign io_ifu_dma_dma_mem_ctl_dma_mem_write = io_lsu_dma_dma_lsc_ctl_dma_mem_write; // @[dma_ctrl.scala 508:40] - assign io_ifu_dma_dma_mem_ctl_dma_mem_wdata = io_lsu_dma_dma_lsc_ctl_dma_mem_wdata; // @[dma_ctrl.scala 507:40] - assign io_ifu_dma_dma_mem_ctl_dma_mem_tag = io_lsu_dma_dma_mem_tag; // @[dma_ctrl.scala 509:38] + assign io_ifu_dma_dma_mem_ctl_dma_mem_addr = io_lsu_dma_dma_lsc_ctl_dma_mem_addr; // @[dma_ctrl.scala 493:39] + assign io_ifu_dma_dma_mem_ctl_dma_mem_sz = io_lsu_dma_dma_lsc_ctl_dma_mem_sz; // @[dma_ctrl.scala 492:37] + assign io_ifu_dma_dma_mem_ctl_dma_mem_write = io_lsu_dma_dma_lsc_ctl_dma_mem_write; // @[dma_ctrl.scala 495:40] + assign io_ifu_dma_dma_mem_ctl_dma_mem_wdata = io_lsu_dma_dma_lsc_ctl_dma_mem_wdata; // @[dma_ctrl.scala 494:40] + assign io_ifu_dma_dma_mem_ctl_dma_mem_tag = io_lsu_dma_dma_mem_tag; // @[dma_ctrl.scala 496:38] assign rvclkhdr_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_io_en = fifo_cmd_en[0]; // @[lib.scala 371:17] assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] @@ -79415,24 +79194,24 @@ module dma_ctrl( assign rvclkhdr_9_io_clk = clock; // @[lib.scala 370:18] assign rvclkhdr_9_io_en = fifo_data_en[4]; // @[lib.scala 371:17] assign rvclkhdr_9_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] - assign dma_buffer_c1cgc_io_clk = clock; // @[dma_ctrl.scala 392:33] - assign dma_buffer_c1cgc_io_en = _T_1213 | io_clk_override; // @[dma_ctrl.scala 390:33] - assign dma_buffer_c1cgc_io_scan_mode = io_scan_mode; // @[dma_ctrl.scala 391:33] - assign dma_free_cgc_io_clk = clock; // @[dma_ctrl.scala 398:29] - assign dma_free_cgc_io_en = _T_1219 | io_clk_override; // @[dma_ctrl.scala 396:29] - assign dma_free_cgc_io_scan_mode = io_scan_mode; // @[dma_ctrl.scala 397:29] - assign dma_bus_cgc_io_clk = clock; // @[dma_ctrl.scala 404:28] - assign dma_bus_cgc_io_en = io_dma_bus_clk_en; // @[dma_ctrl.scala 402:28] - assign dma_bus_cgc_io_scan_mode = io_scan_mode; // @[dma_ctrl.scala 403:28] - assign rvclkhdr_10_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_10_io_en = wrbuf_en & io_dma_bus_clk_en; // @[lib.scala 371:17] - assign rvclkhdr_10_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] - assign rvclkhdr_11_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_11_io_en = wrbuf_data_en & io_dma_bus_clk_en; // @[lib.scala 371:17] - assign rvclkhdr_11_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] - assign rvclkhdr_12_io_clk = clock; // @[lib.scala 370:18] - assign rvclkhdr_12_io_en = rdbuf_en & io_dma_bus_clk_en; // @[lib.scala 371:17] - assign rvclkhdr_12_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_10_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_10_io_en = _T_1213 | io_clk_override; // @[lib.scala 345:16] + assign rvclkhdr_10_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_11_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_11_io_en = _T_1219 | io_clk_override; // @[lib.scala 345:16] + assign rvclkhdr_11_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_12_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_12_io_en = io_dma_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_12_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_13_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_13_io_en = wrbuf_en & io_dma_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_13_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_14_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_14_io_en = wrbuf_data_en & io_dma_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_14_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_15_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_15_io_en = rdbuf_en & io_dma_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_15_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] `ifdef RANDOMIZE_GARBAGE_ASSIGN `define RANDOMIZE `endif @@ -79609,23 +79388,9 @@ initial begin _RAND_69 = {2{`RANDOM}}; fifo_data_4 = _RAND_69[63:0]; _RAND_70 = {1{`RANDOM}}; - fifo_tag_0 = _RAND_70[0:0]; + dma_nack_count = _RAND_70[2:0]; _RAND_71 = {1{`RANDOM}}; - wrbuf_tag = _RAND_71[0:0]; - _RAND_72 = {1{`RANDOM}}; - rdbuf_tag = _RAND_72[0:0]; - _RAND_73 = {1{`RANDOM}}; - fifo_tag_1 = _RAND_73[0:0]; - _RAND_74 = {1{`RANDOM}}; - fifo_tag_2 = _RAND_74[0:0]; - _RAND_75 = {1{`RANDOM}}; - fifo_tag_3 = _RAND_75[0:0]; - _RAND_76 = {1{`RANDOM}}; - fifo_tag_4 = _RAND_76[0:0]; - _RAND_77 = {1{`RANDOM}}; - dma_nack_count = _RAND_77[2:0]; - _RAND_78 = {1{`RANDOM}}; - dma_dbg_cmd_done_q = _RAND_78[0:0]; + dma_dbg_cmd_done_q = _RAND_71[0:0]; `endif // RANDOMIZE_REG_INIT if (reset) begin RdPtr = 3'h0; @@ -79837,27 +79602,6 @@ initial begin if (reset) begin fifo_data_4 = 64'h0; end - if (reset) begin - fifo_tag_0 = 1'h0; - end - if (reset) begin - wrbuf_tag = 1'h0; - end - if (reset) begin - rdbuf_tag = 1'h0; - end - if (reset) begin - fifo_tag_1 = 1'h0; - end - if (reset) begin - fifo_tag_2 = 1'h0; - end - if (reset) begin - fifo_tag_3 = 1'h0; - end - if (reset) begin - fifo_tag_4 = 1'h0; - end if (reset) begin dma_nack_count = 3'h0; end @@ -79938,21 +79682,21 @@ end // initial if (reset) begin wrbuf_vld <= 1'h0; end else begin - wrbuf_vld <= _T_1224 & _T_1225; + wrbuf_vld <= _T_1226 & _T_1227; end end always @(posedge dma_bus_clk or posedge reset) begin if (reset) begin wrbuf_data_vld <= 1'h0; end else begin - wrbuf_data_vld <= _T_1228 & _T_1229; + wrbuf_data_vld <= _T_1230 & _T_1231; end end always @(posedge dma_bus_clk or posedge reset) begin if (reset) begin rdbuf_vld <= 1'h0; end else begin - rdbuf_vld <= _T_1237 & _T_1238; + rdbuf_vld <= _T_1239 & _T_1240; end end always @(posedge dma_bus_clk or posedge reset) begin @@ -79962,14 +79706,14 @@ end // initial axi_mstr_priority <= axi_mstr_prty_in; end end - always @(posedge rvclkhdr_10_io_l1clk or posedge reset) begin + always @(posedge rvclkhdr_13_io_l1clk or posedge reset) begin if (reset) begin wrbuf_addr <= 32'h0; end else begin wrbuf_addr <= io_dma_axi_aw_bits_addr; end end - always @(posedge rvclkhdr_12_io_l1clk or posedge reset) begin + always @(posedge rvclkhdr_15_io_l1clk or posedge reset) begin if (reset) begin rdbuf_addr <= 32'h0; end else begin @@ -80267,7 +80011,7 @@ end // initial end end end - always @(posedge rvclkhdr_11_io_l1clk or posedge reset) begin + always @(posedge rvclkhdr_14_io_l1clk or posedge reset) begin if (reset) begin wrbuf_data <= 64'h0; end else begin @@ -80350,10 +80094,10 @@ end // initial end else if (fifo_cmd_en[0]) begin if (io_dbg_dma_dbg_ib_dbg_cmd_valid) begin _T_850 <= io_dbg_dma_dbg_ib_dbg_cmd_write; - end else if (_T_1261) begin + end else if (_T_1263) begin _T_850 <= axi_mstr_priority; end else begin - _T_850 <= _T_1260; + _T_850 <= _T_1262; end end end @@ -80363,10 +80107,10 @@ end // initial end else if (fifo_cmd_en[1]) begin if (io_dbg_dma_dbg_ib_dbg_cmd_valid) begin _T_852 <= io_dbg_dma_dbg_ib_dbg_cmd_write; - end else if (_T_1261) begin + end else if (_T_1263) begin _T_852 <= axi_mstr_priority; end else begin - _T_852 <= _T_1260; + _T_852 <= _T_1262; end end end @@ -80376,10 +80120,10 @@ end // initial end else if (fifo_cmd_en[2]) begin if (io_dbg_dma_dbg_ib_dbg_cmd_valid) begin _T_854 <= io_dbg_dma_dbg_ib_dbg_cmd_write; - end else if (_T_1261) begin + end else if (_T_1263) begin _T_854 <= axi_mstr_priority; end else begin - _T_854 <= _T_1260; + _T_854 <= _T_1262; end end end @@ -80389,10 +80133,10 @@ end // initial end else if (fifo_cmd_en[3]) begin if (io_dbg_dma_dbg_ib_dbg_cmd_valid) begin _T_856 <= io_dbg_dma_dbg_ib_dbg_cmd_write; - end else if (_T_1261) begin + end else if (_T_1263) begin _T_856 <= axi_mstr_priority; end else begin - _T_856 <= _T_1260; + _T_856 <= _T_1262; end end end @@ -80476,71 +80220,6 @@ end // initial fifo_data_4 <= _T_500; end end - always @(posedge dma_buffer_c1_clk or posedge reset) begin - if (reset) begin - fifo_tag_0 <= 1'h0; - end else if (fifo_cmd_en[0]) begin - if (axi_mstr_sel) begin - fifo_tag_0 <= wrbuf_tag; - end else begin - fifo_tag_0 <= rdbuf_tag; - end - end - end - always @(posedge dma_bus_clk or posedge reset) begin - if (reset) begin - wrbuf_tag <= 1'h0; - end else if (wrbuf_en) begin - wrbuf_tag <= io_dma_axi_aw_bits_id; - end - end - always @(posedge dma_bus_clk or posedge reset) begin - if (reset) begin - rdbuf_tag <= 1'h0; - end else if (rdbuf_en) begin - rdbuf_tag <= io_dma_axi_ar_bits_id; - end - end - always @(posedge dma_buffer_c1_clk or posedge reset) begin - if (reset) begin - fifo_tag_1 <= 1'h0; - end else if (fifo_cmd_en[1]) begin - if (axi_mstr_sel) begin - fifo_tag_1 <= wrbuf_tag; - end else begin - fifo_tag_1 <= rdbuf_tag; - end - end - end - always @(posedge dma_buffer_c1_clk or posedge reset) begin - if (reset) begin - fifo_tag_2 <= 1'h0; - end else if (fifo_cmd_en[2]) begin - if (axi_mstr_sel) begin - fifo_tag_2 <= wrbuf_tag; - end else begin - fifo_tag_2 <= rdbuf_tag; - end - end - end - always @(posedge dma_buffer_c1_clk or posedge reset) begin - if (reset) begin - fifo_tag_3 <= 1'h0; - end else if (fifo_cmd_en[3]) begin - if (axi_mstr_sel) begin - fifo_tag_3 <= wrbuf_tag; - end else begin - fifo_tag_3 <= rdbuf_tag; - end - end - end - always @(posedge dma_buffer_c1_clk or posedge reset) begin - if (reset) begin - fifo_tag_4 <= 1'h0; - end else if (fifo_cmd_en[4]) begin - fifo_tag_4 <= bus_cmd_tag; - end - end always @(posedge dma_free_clk or posedge reset) begin if (reset) begin dma_nack_count <= 3'h0; @@ -80562,6 +80241,2639 @@ end // initial end end endmodule +module axi4_to_ahb( + input clock, + input reset, + input io_scan_mode, + input io_bus_clk_en, + input io_clk_override, + output io_axi_aw_ready, + input io_axi_aw_valid, + input [31:0] io_axi_aw_bits_addr, + input [2:0] io_axi_aw_bits_size, + output io_axi_w_ready, + input io_axi_w_valid, + input [63:0] io_axi_w_bits_data, + input [7:0] io_axi_w_bits_strb, + output io_axi_b_valid, + output [1:0] io_axi_b_bits_resp, + output io_axi_ar_ready, + input io_axi_ar_valid, + input [31:0] io_axi_ar_bits_addr, + input [2:0] io_axi_ar_bits_size, + output io_axi_r_valid, + output [63:0] io_axi_r_bits_data, + output [1:0] io_axi_r_bits_resp, + input [63:0] io_ahb_in_hrdata, + input io_ahb_in_hready, + input io_ahb_in_hresp, + output [31:0] io_ahb_out_haddr, + output [2:0] io_ahb_out_hsize, + output [1:0] io_ahb_out_htrans, + output io_ahb_out_hwrite, + output [63:0] io_ahb_out_hwdata +); +`ifdef RANDOMIZE_REG_INIT + reg [31:0] _RAND_0; + reg [31:0] _RAND_1; + reg [31:0] _RAND_2; + reg [31:0] _RAND_3; + reg [31:0] _RAND_4; + reg [31:0] _RAND_5; + reg [31:0] _RAND_6; + reg [31:0] _RAND_7; + reg [31:0] _RAND_8; + reg [31:0] _RAND_9; + reg [31:0] _RAND_10; + reg [63:0] _RAND_11; + reg [31:0] _RAND_12; + reg [31:0] _RAND_13; + reg [31:0] _RAND_14; + reg [63:0] _RAND_15; + reg [63:0] _RAND_16; + reg [31:0] _RAND_17; + reg [31:0] _RAND_18; + reg [31:0] _RAND_19; + reg [31:0] _RAND_20; + reg [31:0] _RAND_21; + reg [31:0] _RAND_22; +`endif // RANDOMIZE_REG_INIT + wire rvclkhdr_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_io_en; // @[lib.scala 343:22] + wire rvclkhdr_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_1_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_en; // @[lib.scala 343:22] + wire rvclkhdr_1_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_2_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_2_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_2_io_en; // @[lib.scala 368:23] + wire rvclkhdr_2_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_3_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_en; // @[lib.scala 368:23] + wire rvclkhdr_3_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_4_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_en; // @[lib.scala 368:23] + wire rvclkhdr_4_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_5_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_5_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_5_io_en; // @[lib.scala 368:23] + wire rvclkhdr_5_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_6_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_6_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_6_io_en; // @[lib.scala 343:22] + wire rvclkhdr_6_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_7_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_7_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_7_io_en; // @[lib.scala 343:22] + wire rvclkhdr_7_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_8_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_8_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_8_io_en; // @[lib.scala 343:22] + wire rvclkhdr_8_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_9_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_9_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_9_io_en; // @[lib.scala 343:22] + wire rvclkhdr_9_io_scan_mode; // @[lib.scala 343:22] + wire ahbm_clk = rvclkhdr_7_io_l1clk; // @[axi4_to_ahb.scala 24:22 axi4_to_ahb.scala 333:12] + reg [2:0] buf_state; // @[axi4_to_ahb.scala 30:45] + wire _T_49 = 3'h0 == buf_state; // @[Conditional.scala 37:30] + wire bus_clk = rvclkhdr_io_l1clk; // @[axi4_to_ahb.scala 50:21 axi4_to_ahb.scala 162:11] + reg wrbuf_vld; // @[axi4_to_ahb.scala 301:51] + reg wrbuf_data_vld; // @[axi4_to_ahb.scala 302:51] + wire wr_cmd_vld = wrbuf_vld & wrbuf_data_vld; // @[axi4_to_ahb.scala 139:27] + wire master_valid = wr_cmd_vld | io_axi_ar_valid; // @[axi4_to_ahb.scala 140:30] + wire _T_101 = 3'h1 == buf_state; // @[Conditional.scala 37:30] + reg ahb_hready_q; // @[axi4_to_ahb.scala 321:52] + reg [1:0] ahb_htrans_q; // @[axi4_to_ahb.scala 322:52] + wire _T_108 = ahb_htrans_q != 2'h0; // @[axi4_to_ahb.scala 183:58] + wire _T_109 = ahb_hready_q & _T_108; // @[axi4_to_ahb.scala 183:36] + wire ahbm_addr_clk = rvclkhdr_8_io_l1clk; // @[axi4_to_ahb.scala 25:27 axi4_to_ahb.scala 334:17] + reg ahb_hwrite_q; // @[axi4_to_ahb.scala 323:57] + wire _T_110 = ~ahb_hwrite_q; // @[axi4_to_ahb.scala 183:72] + wire _T_111 = _T_109 & _T_110; // @[axi4_to_ahb.scala 183:70] + wire _T_136 = 3'h6 == buf_state; // @[Conditional.scala 37:30] + reg ahb_hresp_q; // @[axi4_to_ahb.scala 324:52] + wire _T_156 = ahb_hready_q | ahb_hresp_q; // @[axi4_to_ahb.scala 197:37] + wire _T_175 = 3'h7 == buf_state; // @[Conditional.scala 37:30] + wire _T_186 = 3'h3 == buf_state; // @[Conditional.scala 37:30] + wire _T_188 = 3'h2 == buf_state; // @[Conditional.scala 37:30] + wire _T_189 = ahb_hready_q & ahb_hwrite_q; // @[axi4_to_ahb.scala 229:33] + wire _T_192 = _T_189 & _T_108; // @[axi4_to_ahb.scala 229:48] + wire _T_281 = 3'h4 == buf_state; // @[Conditional.scala 37:30] + wire _GEN_15 = _T_281 & _T_192; // @[Conditional.scala 39:67] + wire _GEN_19 = _T_188 ? _T_192 : _GEN_15; // @[Conditional.scala 39:67] + wire _GEN_40 = _T_186 ? 1'h0 : _GEN_19; // @[Conditional.scala 39:67] + wire _GEN_59 = _T_175 ? 1'h0 : _GEN_40; // @[Conditional.scala 39:67] + wire _GEN_79 = _T_136 ? 1'h0 : _GEN_59; // @[Conditional.scala 39:67] + wire _GEN_95 = _T_101 ? 1'h0 : _GEN_79; // @[Conditional.scala 39:67] + wire trxn_done = _T_49 ? 1'h0 : _GEN_95; // @[Conditional.scala 40:58] + reg cmd_doneQ; // @[axi4_to_ahb.scala 319:52] + wire _T_282 = cmd_doneQ & ahb_hready_q; // @[axi4_to_ahb.scala 239:34] + wire _T_283 = _T_282 | ahb_hresp_q; // @[axi4_to_ahb.scala 239:50] + wire _T_440 = 3'h5 == buf_state; // @[Conditional.scala 37:30] + wire _GEN_3 = _T_281 ? _T_283 : _T_440; // @[Conditional.scala 39:67] + wire _GEN_20 = _T_188 ? trxn_done : _GEN_3; // @[Conditional.scala 39:67] + wire _GEN_35 = _T_186 ? _T_156 : _GEN_20; // @[Conditional.scala 39:67] + wire _GEN_51 = _T_175 ? _T_111 : _GEN_35; // @[Conditional.scala 39:67] + wire _GEN_69 = _T_136 ? _T_156 : _GEN_51; // @[Conditional.scala 39:67] + wire _GEN_83 = _T_101 ? _T_111 : _GEN_69; // @[Conditional.scala 39:67] + wire buf_state_en = _T_49 ? master_valid : _GEN_83; // @[Conditional.scala 40:58] + wire [1:0] _T_14 = wr_cmd_vld ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 142:20] + wire [2:0] master_opc = {{1'd0}, _T_14}; // @[axi4_to_ahb.scala 142:14] + wire _T_51 = master_opc[2:1] == 2'h1; // @[axi4_to_ahb.scala 168:41] + wire _GEN_8 = _T_281 & _T_51; // @[Conditional.scala 39:67] + wire _GEN_29 = _T_188 ? 1'h0 : _GEN_8; // @[Conditional.scala 39:67] + wire _GEN_46 = _T_186 ? 1'h0 : _GEN_29; // @[Conditional.scala 39:67] + wire _GEN_63 = _T_175 ? 1'h0 : _GEN_46; // @[Conditional.scala 39:67] + wire _GEN_81 = _T_136 ? 1'h0 : _GEN_63; // @[Conditional.scala 39:67] + wire _GEN_97 = _T_101 ? 1'h0 : _GEN_81; // @[Conditional.scala 39:67] + wire buf_write_in = _T_49 ? _T_51 : _GEN_97; // @[Conditional.scala 40:58] + wire [2:0] _T_53 = buf_write_in ? 3'h2 : 3'h1; // @[axi4_to_ahb.scala 169:26] + wire _T_103 = master_opc == 3'h0; // @[axi4_to_ahb.scala 182:61] + wire _T_104 = master_valid & _T_103; // @[axi4_to_ahb.scala 182:41] + wire [2:0] _T_106 = _T_104 ? 3'h6 : 3'h3; // @[axi4_to_ahb.scala 182:26] + wire _T_124 = _T_106 == 3'h6; // @[axi4_to_ahb.scala 186:174] + wire _T_125 = _T_111 & _T_124; // @[axi4_to_ahb.scala 186:88] + wire _T_137 = ~ahb_hresp_q; // @[axi4_to_ahb.scala 194:39] + wire _T_138 = ahb_hready_q & _T_137; // @[axi4_to_ahb.scala 194:37] + wire _T_141 = master_valid & _T_51; // @[axi4_to_ahb.scala 194:70] + wire _T_142 = ~_T_141; // @[axi4_to_ahb.scala 194:55] + wire _T_143 = _T_138 & _T_142; // @[axi4_to_ahb.scala 194:53] + wire _T_285 = buf_state_en & _T_137; // @[axi4_to_ahb.scala 240:36] + wire _GEN_4 = _T_281 & _T_285; // @[Conditional.scala 39:67] + wire _GEN_26 = _T_188 ? 1'h0 : _GEN_4; // @[Conditional.scala 39:67] + wire _GEN_45 = _T_186 ? 1'h0 : _GEN_26; // @[Conditional.scala 39:67] + wire _GEN_62 = _T_175 ? 1'h0 : _GEN_45; // @[Conditional.scala 39:67] + wire _GEN_66 = _T_136 ? _T_143 : _GEN_62; // @[Conditional.scala 39:67] + wire _GEN_86 = _T_101 ? _T_125 : _GEN_66; // @[Conditional.scala 39:67] + wire master_ready = _T_49 | _GEN_86; // @[Conditional.scala 40:58] + wire _T_149 = master_valid & master_ready; // @[axi4_to_ahb.scala 196:82] + wire _T_152 = _T_149 & _T_103; // @[axi4_to_ahb.scala 196:97] + wire [2:0] _T_154 = _T_152 ? 3'h6 : 3'h3; // @[axi4_to_ahb.scala 196:67] + wire [2:0] _T_155 = ahb_hresp_q ? 3'h7 : _T_154; // @[axi4_to_ahb.scala 196:26] + wire [2:0] _T_293 = _T_51 ? 3'h2 : 3'h1; // @[axi4_to_ahb.scala 241:99] + wire [2:0] _T_294 = master_valid ? _T_293 : 3'h0; // @[axi4_to_ahb.scala 241:65] + wire [2:0] _T_295 = ahb_hresp_q ? 3'h5 : _T_294; // @[axi4_to_ahb.scala 241:26] + wire [2:0] _GEN_5 = _T_281 ? _T_295 : 3'h0; // @[Conditional.scala 39:67] + wire [2:0] _GEN_18 = _T_188 ? 3'h4 : _GEN_5; // @[Conditional.scala 39:67] + wire [2:0] _GEN_34 = _T_186 ? 3'h5 : _GEN_18; // @[Conditional.scala 39:67] + wire [2:0] _GEN_50 = _T_175 ? 3'h3 : _GEN_34; // @[Conditional.scala 39:67] + wire [2:0] _GEN_68 = _T_136 ? _T_155 : _GEN_50; // @[Conditional.scala 39:67] + wire [2:0] _GEN_82 = _T_101 ? _T_106 : _GEN_68; // @[Conditional.scala 39:67] + wire [2:0] buf_nxtstate = _T_49 ? _T_53 : _GEN_82; // @[Conditional.scala 40:58] + reg [31:0] wrbuf_addr; // @[lib.scala 374:16] + wire [31:0] master_addr = wr_cmd_vld ? wrbuf_addr : io_axi_ar_bits_addr; // @[axi4_to_ahb.scala 143:21] + reg [2:0] wrbuf_size; // @[Reg.scala 27:20] + wire [2:0] master_size = wr_cmd_vld ? wrbuf_size : io_axi_ar_bits_size; // @[axi4_to_ahb.scala 144:21] + reg [7:0] wrbuf_byteen; // @[Reg.scala 27:20] + reg [63:0] wrbuf_data; // @[lib.scala 374:16] + wire _T_358 = buf_nxtstate != 3'h5; // @[axi4_to_ahb.scala 251:55] + wire _T_359 = buf_state_en & _T_358; // @[axi4_to_ahb.scala 251:39] + wire _GEN_14 = _T_281 ? _T_359 : _T_440; // @[Conditional.scala 39:67] + wire _GEN_33 = _T_188 ? 1'h0 : _GEN_14; // @[Conditional.scala 39:67] + wire _GEN_49 = _T_186 ? 1'h0 : _GEN_33; // @[Conditional.scala 39:67] + wire _GEN_52 = _T_175 ? buf_state_en : _GEN_49; // @[Conditional.scala 39:67] + wire _GEN_73 = _T_136 ? _T_285 : _GEN_52; // @[Conditional.scala 39:67] + wire _GEN_94 = _T_101 ? 1'h0 : _GEN_73; // @[Conditional.scala 39:67] + wire slave_valid_pre = _T_49 ? 1'h0 : _GEN_94; // @[Conditional.scala 40:58] + wire buf_clk = rvclkhdr_6_io_l1clk; // @[axi4_to_ahb.scala 118:21 axi4_to_ahb.scala 332:12] + reg slvbuf_write; // @[Reg.scala 27:20] + wire [1:0] _T_596 = slvbuf_write ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 285:23] + reg slvbuf_error; // @[Reg.scala 27:20] + wire [1:0] _T_598 = slvbuf_error ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_599 = _T_598 & 2'h2; // @[axi4_to_ahb.scala 285:88] + wire [3:0] slave_opc = {_T_596,_T_599}; // @[Cat.scala 29:58] + wire [1:0] _T_30 = slave_opc[1] ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 150:55] + wire _T_35 = slave_opc[3:2] == 2'h0; // @[axi4_to_ahb.scala 153:66] + reg [31:0] last_bus_addr; // @[Reg.scala 27:20] + wire [63:0] _T_603 = {last_bus_addr,last_bus_addr}; // @[Cat.scala 29:58] + wire _T_604 = buf_state == 3'h5; // @[axi4_to_ahb.scala 286:91] + reg [63:0] buf_data; // @[lib.scala 374:16] + wire ahbm_data_clk = rvclkhdr_9_io_l1clk; // @[axi4_to_ahb.scala 26:27 axi4_to_ahb.scala 335:17] + reg [63:0] ahb_hrdata_q; // @[axi4_to_ahb.scala 325:57] + wire [63:0] _T_607 = _T_604 ? buf_data : ahb_hrdata_q; // @[axi4_to_ahb.scala 286:79] + wire _T_44 = io_axi_aw_valid & io_axi_aw_ready; // @[axi4_to_ahb.scala 160:57] + wire _T_45 = io_axi_w_valid & io_axi_w_ready; // @[axi4_to_ahb.scala 160:94] + wire _T_46 = _T_44 | _T_45; // @[axi4_to_ahb.scala 160:76] + wire _T_55 = buf_nxtstate == 3'h2; // @[axi4_to_ahb.scala 172:54] + wire _T_56 = buf_state_en & _T_55; // @[axi4_to_ahb.scala 172:38] + wire [2:0] _T_87 = wrbuf_byteen[6] ? 3'h6 : 3'h7; // @[Mux.scala 98:16] + wire [2:0] _T_88 = wrbuf_byteen[5] ? 3'h5 : _T_87; // @[Mux.scala 98:16] + wire [2:0] _T_89 = wrbuf_byteen[4] ? 3'h4 : _T_88; // @[Mux.scala 98:16] + wire [2:0] _T_90 = wrbuf_byteen[3] ? 3'h3 : _T_89; // @[Mux.scala 98:16] + wire [2:0] _T_91 = wrbuf_byteen[2] ? 3'h2 : _T_90; // @[Mux.scala 98:16] + wire [2:0] _T_92 = wrbuf_byteen[1] ? 3'h1 : _T_91; // @[Mux.scala 98:16] + wire [2:0] _T_93 = wrbuf_byteen[0] ? 3'h0 : _T_92; // @[Mux.scala 98:16] + wire [2:0] _T_95 = buf_write_in ? _T_93 : master_addr[2:0]; // @[axi4_to_ahb.scala 175:30] + wire _T_96 = buf_nxtstate == 3'h1; // @[axi4_to_ahb.scala 177:51] + wire _T_126 = master_ready & master_valid; // @[axi4_to_ahb.scala 188:33] + wire _T_162 = buf_nxtstate == 3'h6; // @[axi4_to_ahb.scala 203:64] + wire _T_163 = _T_126 & _T_162; // @[axi4_to_ahb.scala 203:48] + wire _T_164 = _T_163 & buf_state_en; // @[axi4_to_ahb.scala 203:79] + wire _T_349 = buf_state_en & buf_write_in; // @[axi4_to_ahb.scala 249:33] + wire _T_351 = _T_349 & _T_55; // @[axi4_to_ahb.scala 249:48] + wire _GEN_12 = _T_281 & _T_351; // @[Conditional.scala 39:67] + wire _GEN_32 = _T_188 ? 1'h0 : _GEN_12; // @[Conditional.scala 39:67] + wire _GEN_48 = _T_186 ? 1'h0 : _GEN_32; // @[Conditional.scala 39:67] + wire _GEN_65 = _T_175 ? 1'h0 : _GEN_48; // @[Conditional.scala 39:67] + wire _GEN_75 = _T_136 ? _T_164 : _GEN_65; // @[Conditional.scala 39:67] + wire _GEN_88 = _T_101 ? _T_126 : _GEN_75; // @[Conditional.scala 39:67] + wire bypass_en = _T_49 ? buf_state_en : _GEN_88; // @[Conditional.scala 40:58] + wire [1:0] _T_99 = bypass_en ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_100 = _T_99 & 2'h2; // @[axi4_to_ahb.scala 178:49] + wire _T_112 = ~master_valid; // @[axi4_to_ahb.scala 184:34] + wire _T_113 = buf_state_en & _T_112; // @[axi4_to_ahb.scala 184:32] + reg [31:0] buf_addr; // @[lib.scala 374:16] + wire [2:0] _T_130 = bypass_en ? master_addr[2:0] : buf_addr[2:0]; // @[axi4_to_ahb.scala 189:30] + wire _T_131 = ~buf_state_en; // @[axi4_to_ahb.scala 190:48] + wire _T_132 = _T_131 | bypass_en; // @[axi4_to_ahb.scala 190:62] + wire [1:0] _T_134 = _T_132 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_135 = 2'h2 & _T_134; // @[axi4_to_ahb.scala 190:36] + wire _T_169 = buf_nxtstate != 3'h6; // @[axi4_to_ahb.scala 205:63] + wire _T_170 = _T_169 & buf_state_en; // @[axi4_to_ahb.scala 205:78] + wire _T_171 = ~_T_170; // @[axi4_to_ahb.scala 205:47] + wire [1:0] _T_173 = _T_171 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_174 = 2'h2 & _T_173; // @[axi4_to_ahb.scala 205:36] + wire [1:0] _T_184 = _T_131 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_185 = 2'h2 & _T_184; // @[axi4_to_ahb.scala 215:41] + reg [2:0] buf_cmd_byte_ptrQ; // @[Reg.scala 27:20] + reg [7:0] buf_byteen; // @[Reg.scala 27:20] + wire [2:0] _T_197 = buf_cmd_byte_ptrQ + 3'h1; // @[axi4_to_ahb.scala 135:52] + wire _T_200 = 3'h0 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_201 = buf_byteen[0] & _T_200; // @[axi4_to_ahb.scala 136:48] + wire _T_203 = 3'h1 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_204 = buf_byteen[1] & _T_203; // @[axi4_to_ahb.scala 136:48] + wire _T_206 = 3'h2 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_207 = buf_byteen[2] & _T_206; // @[axi4_to_ahb.scala 136:48] + wire _T_209 = 3'h3 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_210 = buf_byteen[3] & _T_209; // @[axi4_to_ahb.scala 136:48] + wire _T_212 = 3'h4 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_213 = buf_byteen[4] & _T_212; // @[axi4_to_ahb.scala 136:48] + wire _T_215 = 3'h5 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_216 = buf_byteen[5] & _T_215; // @[axi4_to_ahb.scala 136:48] + wire _T_218 = 3'h6 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_219 = buf_byteen[6] & _T_218; // @[axi4_to_ahb.scala 136:48] + wire [2:0] _T_224 = _T_219 ? 3'h6 : 3'h7; // @[Mux.scala 98:16] + wire [2:0] _T_225 = _T_216 ? 3'h5 : _T_224; // @[Mux.scala 98:16] + wire [2:0] _T_226 = _T_213 ? 3'h4 : _T_225; // @[Mux.scala 98:16] + wire [2:0] _T_227 = _T_210 ? 3'h3 : _T_226; // @[Mux.scala 98:16] + wire [2:0] _T_228 = _T_207 ? 3'h2 : _T_227; // @[Mux.scala 98:16] + wire [2:0] _T_229 = _T_204 ? 3'h1 : _T_228; // @[Mux.scala 98:16] + wire [2:0] _T_230 = _T_201 ? 3'h0 : _T_229; // @[Mux.scala 98:16] + wire [2:0] _T_231 = trxn_done ? _T_230 : buf_cmd_byte_ptrQ; // @[axi4_to_ahb.scala 233:30] + wire _T_232 = buf_cmd_byte_ptrQ == 3'h7; // @[axi4_to_ahb.scala 234:65] + reg buf_aligned; // @[Reg.scala 27:20] + wire _T_233 = buf_aligned | _T_232; // @[axi4_to_ahb.scala 234:44] + wire [7:0] _T_271 = buf_byteen >> _T_230; // @[axi4_to_ahb.scala 234:92] + wire _T_273 = ~_T_271[0]; // @[axi4_to_ahb.scala 234:163] + wire _T_274 = _T_233 | _T_273; // @[axi4_to_ahb.scala 234:79] + wire _T_275 = trxn_done & _T_274; // @[axi4_to_ahb.scala 234:29] + wire _T_346 = _T_232 | _T_273; // @[axi4_to_ahb.scala 248:38] + wire _T_347 = _T_109 & _T_346; // @[axi4_to_ahb.scala 247:80] + wire _T_348 = ahb_hresp_q | _T_347; // @[axi4_to_ahb.scala 247:34] + wire _GEN_11 = _T_281 & _T_348; // @[Conditional.scala 39:67] + wire _GEN_24 = _T_188 ? _T_275 : _GEN_11; // @[Conditional.scala 39:67] + wire _GEN_43 = _T_186 ? 1'h0 : _GEN_24; // @[Conditional.scala 39:67] + wire _GEN_61 = _T_175 ? 1'h0 : _GEN_43; // @[Conditional.scala 39:67] + wire _GEN_74 = _T_136 ? _T_113 : _GEN_61; // @[Conditional.scala 39:67] + wire _GEN_84 = _T_101 ? _T_113 : _GEN_74; // @[Conditional.scala 39:67] + wire cmd_done = _T_49 ? 1'h0 : _GEN_84; // @[Conditional.scala 40:58] + wire _T_276 = cmd_done | cmd_doneQ; // @[axi4_to_ahb.scala 235:47] + wire _T_277 = ~_T_276; // @[axi4_to_ahb.scala 235:36] + wire [1:0] _T_279 = _T_277 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_280 = _T_279 & 2'h2; // @[axi4_to_ahb.scala 235:61] + wire _T_300 = _T_55 | _T_96; // @[axi4_to_ahb.scala 245:62] + wire _T_301 = buf_state_en & _T_300; // @[axi4_to_ahb.scala 245:33] + wire _T_354 = _T_277 | bypass_en; // @[axi4_to_ahb.scala 250:61] + wire [1:0] _T_356 = _T_354 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_357 = _T_356 & 2'h2; // @[axi4_to_ahb.scala 250:75] + wire _T_364 = trxn_done | bypass_en; // @[axi4_to_ahb.scala 253:40] + wire [2:0] _T_439 = bypass_en ? _T_93 : _T_231; // @[axi4_to_ahb.scala 254:30] + wire _GEN_6 = _T_281 & ahb_hresp_q; // @[Conditional.scala 39:67] + wire _GEN_7 = _T_281 ? buf_state_en : _T_440; // @[Conditional.scala 39:67] + wire _GEN_9 = _T_281 & _T_301; // @[Conditional.scala 39:67] + wire _GEN_30 = _T_188 ? 1'h0 : _GEN_9; // @[Conditional.scala 39:67] + wire _GEN_47 = _T_186 ? 1'h0 : _GEN_30; // @[Conditional.scala 39:67] + wire _GEN_64 = _T_175 ? 1'h0 : _GEN_47; // @[Conditional.scala 39:67] + wire _GEN_67 = _T_136 ? _T_152 : _GEN_64; // @[Conditional.scala 39:67] + wire _GEN_87 = _T_101 ? master_ready : _GEN_67; // @[Conditional.scala 39:67] + wire buf_wr_en = _T_49 ? buf_state_en : _GEN_87; // @[Conditional.scala 40:58] + wire _GEN_10 = _T_281 & buf_wr_en; // @[Conditional.scala 39:67] + wire [1:0] _GEN_13 = _T_281 ? _T_357 : 2'h0; // @[Conditional.scala 39:67] + wire _GEN_16 = _T_281 & _T_364; // @[Conditional.scala 39:67] + wire [2:0] _GEN_17 = _T_281 ? _T_439 : 3'h0; // @[Conditional.scala 39:67] + wire _GEN_21 = _T_188 ? buf_state_en : _GEN_16; // @[Conditional.scala 39:67] + wire _GEN_22 = _T_188 & buf_state_en; // @[Conditional.scala 39:67] + wire [2:0] _GEN_23 = _T_188 ? _T_231 : _GEN_17; // @[Conditional.scala 39:67] + wire [1:0] _GEN_25 = _T_188 ? _T_280 : _GEN_13; // @[Conditional.scala 39:67] + wire _GEN_28 = _T_188 ? 1'h0 : _GEN_7; // @[Conditional.scala 39:67] + wire _GEN_31 = _T_188 ? 1'h0 : _GEN_10; // @[Conditional.scala 39:67] + wire _GEN_36 = _T_186 ? buf_state_en : _GEN_31; // @[Conditional.scala 39:67] + wire _GEN_38 = _T_186 ? buf_state_en : _GEN_28; // @[Conditional.scala 39:67] + wire _GEN_39 = _T_186 ? buf_state_en : _GEN_22; // @[Conditional.scala 39:67] + wire _GEN_41 = _T_186 ? 1'h0 : _GEN_21; // @[Conditional.scala 39:67] + wire [2:0] _GEN_42 = _T_186 ? 3'h0 : _GEN_23; // @[Conditional.scala 39:67] + wire [1:0] _GEN_44 = _T_186 ? 2'h0 : _GEN_25; // @[Conditional.scala 39:67] + wire _GEN_53 = _T_175 ? buf_state_en : _GEN_39; // @[Conditional.scala 39:67] + wire [2:0] _GEN_54 = _T_175 ? buf_addr[2:0] : _GEN_42; // @[Conditional.scala 39:67] + wire [1:0] _GEN_55 = _T_175 ? _T_185 : _GEN_44; // @[Conditional.scala 39:67] + wire _GEN_56 = _T_175 ? 1'h0 : _GEN_36; // @[Conditional.scala 39:67] + wire _GEN_58 = _T_175 ? 1'h0 : _GEN_38; // @[Conditional.scala 39:67] + wire _GEN_60 = _T_175 ? 1'h0 : _GEN_41; // @[Conditional.scala 39:67] + wire _GEN_70 = _T_136 ? buf_state_en : _GEN_56; // @[Conditional.scala 39:67] + wire _GEN_72 = _T_136 ? buf_state_en : _GEN_58; // @[Conditional.scala 39:67] + wire [2:0] _GEN_76 = _T_136 ? _T_130 : _GEN_54; // @[Conditional.scala 39:67] + wire [1:0] _GEN_77 = _T_136 ? _T_174 : _GEN_55; // @[Conditional.scala 39:67] + wire _GEN_78 = _T_136 ? buf_wr_en : _GEN_53; // @[Conditional.scala 39:67] + wire _GEN_80 = _T_136 ? 1'h0 : _GEN_60; // @[Conditional.scala 39:67] + wire _GEN_85 = _T_101 ? buf_state_en : _GEN_78; // @[Conditional.scala 39:67] + wire [2:0] _GEN_89 = _T_101 ? _T_130 : _GEN_76; // @[Conditional.scala 39:67] + wire [1:0] _GEN_90 = _T_101 ? _T_135 : _GEN_77; // @[Conditional.scala 39:67] + wire _GEN_91 = _T_101 ? 1'h0 : _GEN_70; // @[Conditional.scala 39:67] + wire _GEN_93 = _T_101 ? 1'h0 : _GEN_72; // @[Conditional.scala 39:67] + wire _GEN_96 = _T_101 ? 1'h0 : _GEN_80; // @[Conditional.scala 39:67] + wire buf_data_wr_en = _T_49 ? _T_56 : _GEN_91; // @[Conditional.scala 40:58] + wire buf_cmd_byte_ptr_en = _T_49 ? buf_state_en : _GEN_96; // @[Conditional.scala 40:58] + wire [2:0] buf_cmd_byte_ptr = _T_49 ? _T_95 : _GEN_89; // @[Conditional.scala 40:58] + wire slvbuf_wr_en = _T_49 ? 1'h0 : _GEN_85; // @[Conditional.scala 40:58] + wire slvbuf_error_en = _T_49 ? 1'h0 : _GEN_93; // @[Conditional.scala 40:58] + wire _T_535 = master_size[1:0] == 2'h0; // @[axi4_to_ahb.scala 271:24] + wire _T_536 = _T_103 | _T_535; // @[axi4_to_ahb.scala 270:48] + wire _T_538 = master_size[1:0] == 2'h1; // @[axi4_to_ahb.scala 271:54] + wire _T_539 = _T_536 | _T_538; // @[axi4_to_ahb.scala 271:33] + wire _T_541 = master_size[1:0] == 2'h2; // @[axi4_to_ahb.scala 271:93] + wire _T_542 = _T_539 | _T_541; // @[axi4_to_ahb.scala 271:72] + wire _T_544 = master_size[1:0] == 2'h3; // @[axi4_to_ahb.scala 272:25] + wire _T_546 = wrbuf_byteen == 8'h3; // @[axi4_to_ahb.scala 272:62] + wire _T_548 = wrbuf_byteen == 8'hc; // @[axi4_to_ahb.scala 272:97] + wire _T_549 = _T_546 | _T_548; // @[axi4_to_ahb.scala 272:74] + wire _T_551 = wrbuf_byteen == 8'h30; // @[axi4_to_ahb.scala 272:132] + wire _T_552 = _T_549 | _T_551; // @[axi4_to_ahb.scala 272:109] + wire _T_554 = wrbuf_byteen == 8'hc0; // @[axi4_to_ahb.scala 272:168] + wire _T_555 = _T_552 | _T_554; // @[axi4_to_ahb.scala 272:145] + wire _T_557 = wrbuf_byteen == 8'hf; // @[axi4_to_ahb.scala 273:28] + wire _T_558 = _T_555 | _T_557; // @[axi4_to_ahb.scala 272:181] + wire _T_560 = wrbuf_byteen == 8'hf0; // @[axi4_to_ahb.scala 273:63] + wire _T_561 = _T_558 | _T_560; // @[axi4_to_ahb.scala 273:40] + wire _T_563 = wrbuf_byteen == 8'hff; // @[axi4_to_ahb.scala 273:99] + wire _T_564 = _T_561 | _T_563; // @[axi4_to_ahb.scala 273:76] + wire _T_565 = _T_544 & _T_564; // @[axi4_to_ahb.scala 272:38] + wire buf_aligned_in = _T_542 | _T_565; // @[axi4_to_ahb.scala 271:106] + wire _T_444 = buf_aligned_in & _T_51; // @[axi4_to_ahb.scala 265:60] + wire [2:0] _T_461 = _T_548 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_462 = 3'h2 & _T_461; // @[axi4_to_ahb.scala 128:15] + wire _T_468 = _T_560 | _T_546; // @[axi4_to_ahb.scala 129:56] + wire [2:0] _T_470 = _T_468 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_471 = 3'h4 & _T_470; // @[axi4_to_ahb.scala 129:15] + wire [2:0] _T_472 = _T_462 | _T_471; // @[axi4_to_ahb.scala 128:63] + wire [2:0] _T_476 = _T_554 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_477 = 3'h6 & _T_476; // @[axi4_to_ahb.scala 130:15] + wire [2:0] _T_478 = _T_472 | _T_477; // @[axi4_to_ahb.scala 129:96] + wire [2:0] _T_485 = _T_444 ? _T_478 : master_addr[2:0]; // @[axi4_to_ahb.scala 265:43] + wire _T_489 = buf_state == 3'h3; // @[axi4_to_ahb.scala 268:33] + wire _T_495 = buf_aligned_in & _T_544; // @[axi4_to_ahb.scala 269:38] + wire _T_498 = _T_495 & _T_51; // @[axi4_to_ahb.scala 269:71] + wire [1:0] _T_504 = _T_563 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire _T_510 = _T_560 | _T_557; // @[axi4_to_ahb.scala 122:55] + wire [1:0] _T_512 = _T_510 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_513 = 2'h2 & _T_512; // @[axi4_to_ahb.scala 122:16] + wire [1:0] _T_514 = _T_504 | _T_513; // @[axi4_to_ahb.scala 121:64] + wire _T_519 = _T_554 | _T_551; // @[axi4_to_ahb.scala 123:60] + wire _T_522 = _T_519 | _T_548; // @[axi4_to_ahb.scala 123:89] + wire _T_525 = _T_522 | _T_546; // @[axi4_to_ahb.scala 123:123] + wire [1:0] _T_527 = _T_525 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_528 = 2'h1 & _T_527; // @[axi4_to_ahb.scala 123:21] + wire [1:0] _T_529 = _T_514 | _T_528; // @[axi4_to_ahb.scala 122:93] + wire [1:0] _T_531 = _T_498 ? _T_529 : master_size[1:0]; // @[axi4_to_ahb.scala 269:21] + wire [31:0] _T_570 = {master_addr[31:3],buf_cmd_byte_ptr}; // @[Cat.scala 29:58] + wire [31:0] _T_573 = {buf_addr[31:3],buf_cmd_byte_ptr}; // @[Cat.scala 29:58] + wire [1:0] _T_577 = buf_aligned_in ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [2:0] buf_size_in = {{1'd0}, _T_531}; // @[axi4_to_ahb.scala 269:15] + wire [1:0] _T_579 = _T_577 & buf_size_in[1:0]; // @[axi4_to_ahb.scala 276:81] + wire [2:0] _T_580 = {1'h0,_T_579}; // @[Cat.scala 29:58] + wire [1:0] _T_582 = buf_aligned ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + reg [1:0] buf_size; // @[Reg.scala 27:20] + wire [1:0] _T_584 = _T_582 & buf_size; // @[axi4_to_ahb.scala 276:138] + wire [2:0] _T_585 = {1'h0,_T_584}; // @[Cat.scala 29:58] + reg buf_write; // @[Reg.scala 27:20] + wire _T_611 = io_ahb_out_htrans != 2'h0; // @[axi4_to_ahb.scala 289:44] + wire _T_612 = _T_611 & io_ahb_in_hready; // @[axi4_to_ahb.scala 289:56] + wire last_addr_en = _T_612 & io_ahb_out_hwrite; // @[axi4_to_ahb.scala 289:75] + wire wrbuf_en = _T_44 & master_ready; // @[axi4_to_ahb.scala 291:49] + wire wrbuf_data_en = _T_45 & master_ready; // @[axi4_to_ahb.scala 292:52] + wire wrbuf_cmd_sent = _T_149 & _T_51; // @[axi4_to_ahb.scala 293:49] + wire _T_622 = ~wrbuf_en; // @[axi4_to_ahb.scala 294:33] + wire wrbuf_rst = wrbuf_cmd_sent & _T_622; // @[axi4_to_ahb.scala 294:31] + wire _T_624 = ~wrbuf_cmd_sent; // @[axi4_to_ahb.scala 296:36] + wire _T_625 = wrbuf_vld & _T_624; // @[axi4_to_ahb.scala 296:34] + wire _T_626 = ~_T_625; // @[axi4_to_ahb.scala 296:22] + wire _T_629 = wrbuf_data_vld & _T_624; // @[axi4_to_ahb.scala 297:38] + wire _T_630 = ~_T_629; // @[axi4_to_ahb.scala 297:21] + wire _T_633 = ~wr_cmd_vld; // @[axi4_to_ahb.scala 298:22] + wire _T_636 = wrbuf_en | wrbuf_vld; // @[axi4_to_ahb.scala 301:55] + wire _T_637 = ~wrbuf_rst; // @[axi4_to_ahb.scala 301:91] + wire _T_641 = wrbuf_data_en | wrbuf_data_vld; // @[axi4_to_ahb.scala 302:55] + wire _T_691 = ~slave_valid_pre; // @[axi4_to_ahb.scala 319:92] + wire _T_704 = buf_wr_en | slvbuf_wr_en; // @[axi4_to_ahb.scala 327:43] + wire _T_705 = _T_704 | io_clk_override; // @[axi4_to_ahb.scala 327:58] + wire _T_708 = io_ahb_in_hready & io_ahb_out_htrans[1]; // @[axi4_to_ahb.scala 328:57] + wire _T_709 = _T_708 | io_clk_override; // @[axi4_to_ahb.scala 328:81] + wire _T_711 = buf_state != 3'h0; // @[axi4_to_ahb.scala 329:50] + wire _T_712 = _T_711 | io_clk_override; // @[axi4_to_ahb.scala 329:60] + rvclkhdr rvclkhdr ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_io_l1clk), + .io_clk(rvclkhdr_io_clk), + .io_en(rvclkhdr_io_en), + .io_scan_mode(rvclkhdr_io_scan_mode) + ); + rvclkhdr rvclkhdr_1 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_1_io_l1clk), + .io_clk(rvclkhdr_1_io_clk), + .io_en(rvclkhdr_1_io_en), + .io_scan_mode(rvclkhdr_1_io_scan_mode) + ); + rvclkhdr rvclkhdr_2 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_2_io_l1clk), + .io_clk(rvclkhdr_2_io_clk), + .io_en(rvclkhdr_2_io_en), + .io_scan_mode(rvclkhdr_2_io_scan_mode) + ); + rvclkhdr rvclkhdr_3 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_3_io_l1clk), + .io_clk(rvclkhdr_3_io_clk), + .io_en(rvclkhdr_3_io_en), + .io_scan_mode(rvclkhdr_3_io_scan_mode) + ); + rvclkhdr rvclkhdr_4 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_4_io_l1clk), + .io_clk(rvclkhdr_4_io_clk), + .io_en(rvclkhdr_4_io_en), + .io_scan_mode(rvclkhdr_4_io_scan_mode) + ); + rvclkhdr rvclkhdr_5 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_5_io_l1clk), + .io_clk(rvclkhdr_5_io_clk), + .io_en(rvclkhdr_5_io_en), + .io_scan_mode(rvclkhdr_5_io_scan_mode) + ); + rvclkhdr rvclkhdr_6 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_6_io_l1clk), + .io_clk(rvclkhdr_6_io_clk), + .io_en(rvclkhdr_6_io_en), + .io_scan_mode(rvclkhdr_6_io_scan_mode) + ); + rvclkhdr rvclkhdr_7 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_7_io_l1clk), + .io_clk(rvclkhdr_7_io_clk), + .io_en(rvclkhdr_7_io_en), + .io_scan_mode(rvclkhdr_7_io_scan_mode) + ); + rvclkhdr rvclkhdr_8 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_8_io_l1clk), + .io_clk(rvclkhdr_8_io_clk), + .io_en(rvclkhdr_8_io_en), + .io_scan_mode(rvclkhdr_8_io_scan_mode) + ); + rvclkhdr rvclkhdr_9 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_9_io_l1clk), + .io_clk(rvclkhdr_9_io_clk), + .io_en(rvclkhdr_9_io_en), + .io_scan_mode(rvclkhdr_9_io_scan_mode) + ); + assign io_axi_aw_ready = _T_626 & master_ready; // @[axi4_to_ahb.scala 296:19] + assign io_axi_w_ready = _T_630 & master_ready; // @[axi4_to_ahb.scala 297:18] + assign io_axi_b_valid = slave_valid_pre & slave_opc[3]; // @[axi4_to_ahb.scala 149:18] + assign io_axi_b_bits_resp = slave_opc[0] ? 2'h2 : _T_30; // @[axi4_to_ahb.scala 150:22] + assign io_axi_ar_ready = _T_633 & master_ready; // @[axi4_to_ahb.scala 298:19] + assign io_axi_r_valid = slave_valid_pre & _T_35; // @[axi4_to_ahb.scala 153:18] + assign io_axi_r_bits_data = slvbuf_error ? _T_603 : _T_607; // @[axi4_to_ahb.scala 156:22] + assign io_axi_r_bits_resp = slave_opc[0] ? 2'h2 : _T_30; // @[axi4_to_ahb.scala 154:22] + assign io_ahb_out_haddr = bypass_en ? _T_570 : _T_573; // @[axi4_to_ahb.scala 275:20] + assign io_ahb_out_hsize = bypass_en ? _T_580 : _T_585; // @[axi4_to_ahb.scala 276:20] + assign io_ahb_out_htrans = _T_49 ? _T_100 : _GEN_90; // @[axi4_to_ahb.scala 22:21 axi4_to_ahb.scala 178:25 axi4_to_ahb.scala 190:25 axi4_to_ahb.scala 205:25 axi4_to_ahb.scala 215:25 axi4_to_ahb.scala 235:25 axi4_to_ahb.scala 250:25] + assign io_ahb_out_hwrite = bypass_en ? _T_51 : buf_write; // @[axi4_to_ahb.scala 281:21] + assign io_ahb_out_hwdata = buf_data; // @[axi4_to_ahb.scala 282:21] + assign rvclkhdr_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_1_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_1_io_en = io_bus_clk_en & _T_46; // @[lib.scala 345:16] + assign rvclkhdr_1_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_2_io_clk = rvclkhdr_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_2_io_en = _T_44 & master_ready; // @[lib.scala 371:17] + assign rvclkhdr_2_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_3_io_clk = rvclkhdr_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_3_io_en = _T_45 & master_ready; // @[lib.scala 371:17] + assign rvclkhdr_3_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_4_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_4_io_en = buf_wr_en & io_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_4_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_5_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_5_io_en = buf_data_wr_en & io_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_5_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_6_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_6_io_en = io_bus_clk_en & _T_705; // @[lib.scala 345:16] + assign rvclkhdr_6_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_7_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_7_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_7_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_8_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_8_io_en = io_bus_clk_en & _T_709; // @[lib.scala 345:16] + assign rvclkhdr_8_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_9_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_9_io_en = io_bus_clk_en & _T_712; // @[lib.scala 345:16] + assign rvclkhdr_9_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] +`ifdef RANDOMIZE_GARBAGE_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_INVALID_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_REG_INIT +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_MEM_INIT +`define RANDOMIZE +`endif +`ifndef RANDOM +`define RANDOM $random +`endif +`ifdef RANDOMIZE_MEM_INIT + integer initvar; +`endif +`ifndef SYNTHESIS +`ifdef FIRRTL_BEFORE_INITIAL +`FIRRTL_BEFORE_INITIAL +`endif +initial begin + `ifdef RANDOMIZE + `ifdef INIT_RANDOM + `INIT_RANDOM + `endif + `ifndef VERILATOR + `ifdef RANDOMIZE_DELAY + #`RANDOMIZE_DELAY begin end + `else + #0.002 begin end + `endif + `endif +`ifdef RANDOMIZE_REG_INIT + _RAND_0 = {1{`RANDOM}}; + buf_state = _RAND_0[2:0]; + _RAND_1 = {1{`RANDOM}}; + wrbuf_vld = _RAND_1[0:0]; + _RAND_2 = {1{`RANDOM}}; + wrbuf_data_vld = _RAND_2[0:0]; + _RAND_3 = {1{`RANDOM}}; + ahb_hready_q = _RAND_3[0:0]; + _RAND_4 = {1{`RANDOM}}; + ahb_htrans_q = _RAND_4[1:0]; + _RAND_5 = {1{`RANDOM}}; + ahb_hwrite_q = _RAND_5[0:0]; + _RAND_6 = {1{`RANDOM}}; + ahb_hresp_q = _RAND_6[0:0]; + _RAND_7 = {1{`RANDOM}}; + cmd_doneQ = _RAND_7[0:0]; + _RAND_8 = {1{`RANDOM}}; + wrbuf_addr = _RAND_8[31:0]; + _RAND_9 = {1{`RANDOM}}; + wrbuf_size = _RAND_9[2:0]; + _RAND_10 = {1{`RANDOM}}; + wrbuf_byteen = _RAND_10[7:0]; + _RAND_11 = {2{`RANDOM}}; + wrbuf_data = _RAND_11[63:0]; + _RAND_12 = {1{`RANDOM}}; + slvbuf_write = _RAND_12[0:0]; + _RAND_13 = {1{`RANDOM}}; + slvbuf_error = _RAND_13[0:0]; + _RAND_14 = {1{`RANDOM}}; + last_bus_addr = _RAND_14[31:0]; + _RAND_15 = {2{`RANDOM}}; + buf_data = _RAND_15[63:0]; + _RAND_16 = {2{`RANDOM}}; + ahb_hrdata_q = _RAND_16[63:0]; + _RAND_17 = {1{`RANDOM}}; + buf_addr = _RAND_17[31:0]; + _RAND_18 = {1{`RANDOM}}; + buf_cmd_byte_ptrQ = _RAND_18[2:0]; + _RAND_19 = {1{`RANDOM}}; + buf_byteen = _RAND_19[7:0]; + _RAND_20 = {1{`RANDOM}}; + buf_aligned = _RAND_20[0:0]; + _RAND_21 = {1{`RANDOM}}; + buf_size = _RAND_21[1:0]; + _RAND_22 = {1{`RANDOM}}; + buf_write = _RAND_22[0:0]; +`endif // RANDOMIZE_REG_INIT + if (reset) begin + buf_state = 3'h0; + end + if (reset) begin + wrbuf_vld = 1'h0; + end + if (reset) begin + wrbuf_data_vld = 1'h0; + end + if (reset) begin + ahb_hready_q = 1'h0; + end + if (reset) begin + ahb_htrans_q = 2'h0; + end + if (reset) begin + ahb_hwrite_q = 1'h0; + end + if (reset) begin + ahb_hresp_q = 1'h0; + end + if (reset) begin + cmd_doneQ = 1'h0; + end + if (reset) begin + wrbuf_addr = 32'h0; + end + if (reset) begin + wrbuf_size = 3'h0; + end + if (reset) begin + wrbuf_byteen = 8'h0; + end + if (reset) begin + wrbuf_data = 64'h0; + end + if (reset) begin + slvbuf_write = 1'h0; + end + if (reset) begin + slvbuf_error = 1'h0; + end + if (reset) begin + last_bus_addr = 32'h0; + end + if (reset) begin + buf_data = 64'h0; + end + if (reset) begin + ahb_hrdata_q = 64'h0; + end + if (reset) begin + buf_addr = 32'h0; + end + if (reset) begin + buf_cmd_byte_ptrQ = 3'h0; + end + if (reset) begin + buf_byteen = 8'h0; + end + if (reset) begin + buf_aligned = 1'h0; + end + if (reset) begin + buf_size = 2'h0; + end + if (reset) begin + buf_write = 1'h0; + end + `endif // RANDOMIZE +end // initial +`ifdef FIRRTL_AFTER_INITIAL +`FIRRTL_AFTER_INITIAL +`endif +`endif // SYNTHESIS + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + buf_state <= 3'h0; + end else if (buf_state_en) begin + if (_T_49) begin + if (buf_write_in) begin + buf_state <= 3'h2; + end else begin + buf_state <= 3'h1; + end + end else if (_T_101) begin + if (_T_104) begin + buf_state <= 3'h6; + end else begin + buf_state <= 3'h3; + end + end else if (_T_136) begin + if (ahb_hresp_q) begin + buf_state <= 3'h7; + end else if (_T_152) begin + buf_state <= 3'h6; + end else begin + buf_state <= 3'h3; + end + end else if (_T_175) begin + buf_state <= 3'h3; + end else if (_T_186) begin + buf_state <= 3'h5; + end else if (_T_188) begin + buf_state <= 3'h4; + end else if (_T_281) begin + if (ahb_hresp_q) begin + buf_state <= 3'h5; + end else if (master_valid) begin + if (_T_51) begin + buf_state <= 3'h2; + end else begin + buf_state <= 3'h1; + end + end else begin + buf_state <= 3'h0; + end + end else begin + buf_state <= 3'h0; + end + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_vld <= 1'h0; + end else begin + wrbuf_vld <= _T_636 & _T_637; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_data_vld <= 1'h0; + end else begin + wrbuf_data_vld <= _T_641 & _T_637; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_hready_q <= 1'h0; + end else begin + ahb_hready_q <= io_ahb_in_hready; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_htrans_q <= 2'h0; + end else begin + ahb_htrans_q <= io_ahb_out_htrans; + end + end + always @(posedge ahbm_addr_clk or posedge reset) begin + if (reset) begin + ahb_hwrite_q <= 1'h0; + end else begin + ahb_hwrite_q <= io_ahb_out_hwrite; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_hresp_q <= 1'h0; + end else begin + ahb_hresp_q <= io_ahb_in_hresp; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + cmd_doneQ <= 1'h0; + end else begin + cmd_doneQ <= _T_276 & _T_691; + end + end + always @(posedge rvclkhdr_2_io_l1clk or posedge reset) begin + if (reset) begin + wrbuf_addr <= 32'h0; + end else begin + wrbuf_addr <= io_axi_aw_bits_addr; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_size <= 3'h0; + end else if (wrbuf_en) begin + wrbuf_size <= io_axi_aw_bits_size; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_byteen <= 8'h0; + end else if (wrbuf_data_en) begin + wrbuf_byteen <= io_axi_w_bits_strb; + end + end + always @(posedge rvclkhdr_3_io_l1clk or posedge reset) begin + if (reset) begin + wrbuf_data <= 64'h0; + end else begin + wrbuf_data <= io_axi_w_bits_data; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + slvbuf_write <= 1'h0; + end else if (slvbuf_wr_en) begin + slvbuf_write <= buf_write; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + slvbuf_error <= 1'h0; + end else if (slvbuf_error_en) begin + if (_T_49) begin + slvbuf_error <= 1'h0; + end else if (_T_101) begin + slvbuf_error <= 1'h0; + end else if (_T_136) begin + slvbuf_error <= ahb_hresp_q; + end else if (_T_175) begin + slvbuf_error <= 1'h0; + end else if (_T_186) begin + slvbuf_error <= ahb_hresp_q; + end else if (_T_188) begin + slvbuf_error <= 1'h0; + end else begin + slvbuf_error <= _GEN_6; + end + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + last_bus_addr <= 32'h0; + end else if (last_addr_en) begin + last_bus_addr <= io_ahb_out_haddr; + end + end + always @(posedge rvclkhdr_5_io_l1clk or posedge reset) begin + if (reset) begin + buf_data <= 64'h0; + end else if (_T_489) begin + buf_data <= ahb_hrdata_q; + end else begin + buf_data <= wrbuf_data; + end + end + always @(posedge ahbm_data_clk or posedge reset) begin + if (reset) begin + ahb_hrdata_q <= 64'h0; + end else begin + ahb_hrdata_q <= io_ahb_in_hrdata; + end + end + always @(posedge rvclkhdr_4_io_l1clk or posedge reset) begin + if (reset) begin + buf_addr <= 32'h0; + end else begin + buf_addr <= {master_addr[31:3],_T_485}; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (buf_cmd_byte_ptr_en) begin + if (_T_49) begin + if (buf_write_in) begin + if (wrbuf_byteen[0]) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (wrbuf_byteen[1]) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (wrbuf_byteen[2]) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (wrbuf_byteen[3]) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (wrbuf_byteen[4]) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (wrbuf_byteen[5]) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (wrbuf_byteen[6]) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end else begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end + end else if (_T_101) begin + if (bypass_en) begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end else begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end + end else if (_T_136) begin + if (bypass_en) begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end else begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end + end else if (_T_175) begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end else if (_T_186) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_188) begin + if (trxn_done) begin + if (_T_201) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_204) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (_T_207) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (_T_210) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (_T_213) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (_T_216) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (_T_219) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end + end else if (_T_281) begin + if (bypass_en) begin + if (wrbuf_byteen[0]) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (wrbuf_byteen[1]) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (wrbuf_byteen[2]) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (wrbuf_byteen[3]) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (wrbuf_byteen[4]) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (wrbuf_byteen[5]) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (wrbuf_byteen[6]) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end else if (trxn_done) begin + if (_T_201) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_204) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (_T_207) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (_T_210) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (_T_213) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (_T_216) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (_T_219) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end + end else begin + buf_cmd_byte_ptrQ <= 3'h0; + end + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_byteen <= 8'h0; + end else if (buf_wr_en) begin + buf_byteen <= wrbuf_byteen; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_aligned <= 1'h0; + end else if (buf_wr_en) begin + buf_aligned <= buf_aligned_in; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_size <= 2'h0; + end else if (buf_wr_en) begin + buf_size <= buf_size_in[1:0]; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_write <= 1'h0; + end else if (buf_wr_en) begin + if (_T_49) begin + buf_write <= _T_51; + end else if (_T_101) begin + buf_write <= 1'h0; + end else if (_T_136) begin + buf_write <= 1'h0; + end else if (_T_175) begin + buf_write <= 1'h0; + end else if (_T_186) begin + buf_write <= 1'h0; + end else if (_T_188) begin + buf_write <= 1'h0; + end else begin + buf_write <= _GEN_8; + end + end + end +endmodule +module axi4_to_ahb_1( + input clock, + input reset, + input io_scan_mode, + input io_bus_clk_en, + input io_clk_override, + output io_axi_aw_ready, + input io_axi_aw_valid, + input [2:0] io_axi_aw_bits_id, + input [31:0] io_axi_aw_bits_addr, + input [2:0] io_axi_aw_bits_size, + output io_axi_w_ready, + input io_axi_w_valid, + input [63:0] io_axi_w_bits_data, + input [7:0] io_axi_w_bits_strb, + output io_axi_b_valid, + output [1:0] io_axi_b_bits_resp, + output [2:0] io_axi_b_bits_id, + output io_axi_ar_ready, + input io_axi_ar_valid, + input [2:0] io_axi_ar_bits_id, + input [31:0] io_axi_ar_bits_addr, + input [2:0] io_axi_ar_bits_size, + output io_axi_r_valid, + output [2:0] io_axi_r_bits_id, + output [63:0] io_axi_r_bits_data, + output [1:0] io_axi_r_bits_resp, + input [63:0] io_ahb_in_hrdata, + input io_ahb_in_hready, + input io_ahb_in_hresp, + output [31:0] io_ahb_out_haddr, + output [2:0] io_ahb_out_hsize, + output [1:0] io_ahb_out_htrans, + output io_ahb_out_hwrite, + output [63:0] io_ahb_out_hwdata +); +`ifdef RANDOMIZE_REG_INIT + reg [31:0] _RAND_0; + reg [31:0] _RAND_1; + reg [31:0] _RAND_2; + reg [31:0] _RAND_3; + reg [31:0] _RAND_4; + reg [31:0] _RAND_5; + reg [31:0] _RAND_6; + reg [31:0] _RAND_7; + reg [31:0] _RAND_8; + reg [31:0] _RAND_9; + reg [31:0] _RAND_10; + reg [31:0] _RAND_11; + reg [63:0] _RAND_12; + reg [31:0] _RAND_13; + reg [31:0] _RAND_14; + reg [31:0] _RAND_15; + reg [31:0] _RAND_16; + reg [63:0] _RAND_17; + reg [63:0] _RAND_18; + reg [31:0] _RAND_19; + reg [31:0] _RAND_20; + reg [31:0] _RAND_21; + reg [31:0] _RAND_22; + reg [31:0] _RAND_23; + reg [31:0] _RAND_24; + reg [31:0] _RAND_25; +`endif // RANDOMIZE_REG_INIT + wire rvclkhdr_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_io_en; // @[lib.scala 343:22] + wire rvclkhdr_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_1_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_en; // @[lib.scala 343:22] + wire rvclkhdr_1_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_2_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_2_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_2_io_en; // @[lib.scala 368:23] + wire rvclkhdr_2_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_3_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_en; // @[lib.scala 368:23] + wire rvclkhdr_3_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_4_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_en; // @[lib.scala 368:23] + wire rvclkhdr_4_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_5_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_5_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_5_io_en; // @[lib.scala 368:23] + wire rvclkhdr_5_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_6_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_6_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_6_io_en; // @[lib.scala 343:22] + wire rvclkhdr_6_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_7_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_7_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_7_io_en; // @[lib.scala 343:22] + wire rvclkhdr_7_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_8_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_8_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_8_io_en; // @[lib.scala 343:22] + wire rvclkhdr_8_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_9_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_9_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_9_io_en; // @[lib.scala 343:22] + wire rvclkhdr_9_io_scan_mode; // @[lib.scala 343:22] + wire ahbm_clk = rvclkhdr_7_io_l1clk; // @[axi4_to_ahb.scala 24:22 axi4_to_ahb.scala 333:12] + reg [2:0] buf_state; // @[axi4_to_ahb.scala 30:45] + wire _T_49 = 3'h0 == buf_state; // @[Conditional.scala 37:30] + wire bus_clk = rvclkhdr_io_l1clk; // @[axi4_to_ahb.scala 50:21 axi4_to_ahb.scala 162:11] + reg wrbuf_vld; // @[axi4_to_ahb.scala 301:51] + reg wrbuf_data_vld; // @[axi4_to_ahb.scala 302:51] + wire wr_cmd_vld = wrbuf_vld & wrbuf_data_vld; // @[axi4_to_ahb.scala 139:27] + wire master_valid = wr_cmd_vld | io_axi_ar_valid; // @[axi4_to_ahb.scala 140:30] + wire _T_101 = 3'h1 == buf_state; // @[Conditional.scala 37:30] + reg ahb_hready_q; // @[axi4_to_ahb.scala 321:52] + reg [1:0] ahb_htrans_q; // @[axi4_to_ahb.scala 322:52] + wire _T_108 = ahb_htrans_q != 2'h0; // @[axi4_to_ahb.scala 183:58] + wire _T_109 = ahb_hready_q & _T_108; // @[axi4_to_ahb.scala 183:36] + wire ahbm_addr_clk = rvclkhdr_8_io_l1clk; // @[axi4_to_ahb.scala 25:27 axi4_to_ahb.scala 334:17] + reg ahb_hwrite_q; // @[axi4_to_ahb.scala 323:57] + wire _T_110 = ~ahb_hwrite_q; // @[axi4_to_ahb.scala 183:72] + wire _T_111 = _T_109 & _T_110; // @[axi4_to_ahb.scala 183:70] + wire _T_136 = 3'h6 == buf_state; // @[Conditional.scala 37:30] + reg ahb_hresp_q; // @[axi4_to_ahb.scala 324:52] + wire _T_156 = ahb_hready_q | ahb_hresp_q; // @[axi4_to_ahb.scala 197:37] + wire _T_175 = 3'h7 == buf_state; // @[Conditional.scala 37:30] + wire _T_186 = 3'h3 == buf_state; // @[Conditional.scala 37:30] + wire _T_188 = 3'h2 == buf_state; // @[Conditional.scala 37:30] + wire _T_189 = ahb_hready_q & ahb_hwrite_q; // @[axi4_to_ahb.scala 229:33] + wire _T_192 = _T_189 & _T_108; // @[axi4_to_ahb.scala 229:48] + wire _T_281 = 3'h4 == buf_state; // @[Conditional.scala 37:30] + wire _GEN_15 = _T_281 & _T_192; // @[Conditional.scala 39:67] + wire _GEN_19 = _T_188 ? _T_192 : _GEN_15; // @[Conditional.scala 39:67] + wire _GEN_40 = _T_186 ? 1'h0 : _GEN_19; // @[Conditional.scala 39:67] + wire _GEN_59 = _T_175 ? 1'h0 : _GEN_40; // @[Conditional.scala 39:67] + wire _GEN_79 = _T_136 ? 1'h0 : _GEN_59; // @[Conditional.scala 39:67] + wire _GEN_95 = _T_101 ? 1'h0 : _GEN_79; // @[Conditional.scala 39:67] + wire trxn_done = _T_49 ? 1'h0 : _GEN_95; // @[Conditional.scala 40:58] + reg cmd_doneQ; // @[axi4_to_ahb.scala 319:52] + wire _T_282 = cmd_doneQ & ahb_hready_q; // @[axi4_to_ahb.scala 239:34] + wire _T_283 = _T_282 | ahb_hresp_q; // @[axi4_to_ahb.scala 239:50] + wire _T_440 = 3'h5 == buf_state; // @[Conditional.scala 37:30] + wire _GEN_3 = _T_281 ? _T_283 : _T_440; // @[Conditional.scala 39:67] + wire _GEN_20 = _T_188 ? trxn_done : _GEN_3; // @[Conditional.scala 39:67] + wire _GEN_35 = _T_186 ? _T_156 : _GEN_20; // @[Conditional.scala 39:67] + wire _GEN_51 = _T_175 ? _T_111 : _GEN_35; // @[Conditional.scala 39:67] + wire _GEN_69 = _T_136 ? _T_156 : _GEN_51; // @[Conditional.scala 39:67] + wire _GEN_83 = _T_101 ? _T_111 : _GEN_69; // @[Conditional.scala 39:67] + wire buf_state_en = _T_49 ? master_valid : _GEN_83; // @[Conditional.scala 40:58] + wire [1:0] _T_14 = wr_cmd_vld ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 142:20] + wire [2:0] master_opc = {{1'd0}, _T_14}; // @[axi4_to_ahb.scala 142:14] + wire _T_51 = master_opc[2:1] == 2'h1; // @[axi4_to_ahb.scala 168:41] + wire _GEN_8 = _T_281 & _T_51; // @[Conditional.scala 39:67] + wire _GEN_29 = _T_188 ? 1'h0 : _GEN_8; // @[Conditional.scala 39:67] + wire _GEN_46 = _T_186 ? 1'h0 : _GEN_29; // @[Conditional.scala 39:67] + wire _GEN_63 = _T_175 ? 1'h0 : _GEN_46; // @[Conditional.scala 39:67] + wire _GEN_81 = _T_136 ? 1'h0 : _GEN_63; // @[Conditional.scala 39:67] + wire _GEN_97 = _T_101 ? 1'h0 : _GEN_81; // @[Conditional.scala 39:67] + wire buf_write_in = _T_49 ? _T_51 : _GEN_97; // @[Conditional.scala 40:58] + wire [2:0] _T_53 = buf_write_in ? 3'h2 : 3'h1; // @[axi4_to_ahb.scala 169:26] + wire _T_103 = master_opc == 3'h0; // @[axi4_to_ahb.scala 182:61] + wire _T_104 = master_valid & _T_103; // @[axi4_to_ahb.scala 182:41] + wire [2:0] _T_106 = _T_104 ? 3'h6 : 3'h3; // @[axi4_to_ahb.scala 182:26] + wire _T_124 = _T_106 == 3'h6; // @[axi4_to_ahb.scala 186:174] + wire _T_125 = _T_111 & _T_124; // @[axi4_to_ahb.scala 186:88] + wire _T_137 = ~ahb_hresp_q; // @[axi4_to_ahb.scala 194:39] + wire _T_138 = ahb_hready_q & _T_137; // @[axi4_to_ahb.scala 194:37] + wire _T_141 = master_valid & _T_51; // @[axi4_to_ahb.scala 194:70] + wire _T_142 = ~_T_141; // @[axi4_to_ahb.scala 194:55] + wire _T_143 = _T_138 & _T_142; // @[axi4_to_ahb.scala 194:53] + wire _T_285 = buf_state_en & _T_137; // @[axi4_to_ahb.scala 240:36] + wire _GEN_4 = _T_281 & _T_285; // @[Conditional.scala 39:67] + wire _GEN_26 = _T_188 ? 1'h0 : _GEN_4; // @[Conditional.scala 39:67] + wire _GEN_45 = _T_186 ? 1'h0 : _GEN_26; // @[Conditional.scala 39:67] + wire _GEN_62 = _T_175 ? 1'h0 : _GEN_45; // @[Conditional.scala 39:67] + wire _GEN_66 = _T_136 ? _T_143 : _GEN_62; // @[Conditional.scala 39:67] + wire _GEN_86 = _T_101 ? _T_125 : _GEN_66; // @[Conditional.scala 39:67] + wire master_ready = _T_49 | _GEN_86; // @[Conditional.scala 40:58] + wire _T_149 = master_valid & master_ready; // @[axi4_to_ahb.scala 196:82] + wire _T_152 = _T_149 & _T_103; // @[axi4_to_ahb.scala 196:97] + wire [2:0] _T_154 = _T_152 ? 3'h6 : 3'h3; // @[axi4_to_ahb.scala 196:67] + wire [2:0] _T_155 = ahb_hresp_q ? 3'h7 : _T_154; // @[axi4_to_ahb.scala 196:26] + wire [2:0] _T_293 = _T_51 ? 3'h2 : 3'h1; // @[axi4_to_ahb.scala 241:99] + wire [2:0] _T_294 = master_valid ? _T_293 : 3'h0; // @[axi4_to_ahb.scala 241:65] + wire [2:0] _T_295 = ahb_hresp_q ? 3'h5 : _T_294; // @[axi4_to_ahb.scala 241:26] + wire [2:0] _GEN_5 = _T_281 ? _T_295 : 3'h0; // @[Conditional.scala 39:67] + wire [2:0] _GEN_18 = _T_188 ? 3'h4 : _GEN_5; // @[Conditional.scala 39:67] + wire [2:0] _GEN_34 = _T_186 ? 3'h5 : _GEN_18; // @[Conditional.scala 39:67] + wire [2:0] _GEN_50 = _T_175 ? 3'h3 : _GEN_34; // @[Conditional.scala 39:67] + wire [2:0] _GEN_68 = _T_136 ? _T_155 : _GEN_50; // @[Conditional.scala 39:67] + wire [2:0] _GEN_82 = _T_101 ? _T_106 : _GEN_68; // @[Conditional.scala 39:67] + wire [2:0] buf_nxtstate = _T_49 ? _T_53 : _GEN_82; // @[Conditional.scala 40:58] + reg [2:0] wrbuf_tag; // @[Reg.scala 27:20] + reg [31:0] wrbuf_addr; // @[lib.scala 374:16] + wire [31:0] master_addr = wr_cmd_vld ? wrbuf_addr : io_axi_ar_bits_addr; // @[axi4_to_ahb.scala 143:21] + reg [2:0] wrbuf_size; // @[Reg.scala 27:20] + wire [2:0] master_size = wr_cmd_vld ? wrbuf_size : io_axi_ar_bits_size; // @[axi4_to_ahb.scala 144:21] + reg [7:0] wrbuf_byteen; // @[Reg.scala 27:20] + reg [63:0] wrbuf_data; // @[lib.scala 374:16] + wire _T_358 = buf_nxtstate != 3'h5; // @[axi4_to_ahb.scala 251:55] + wire _T_359 = buf_state_en & _T_358; // @[axi4_to_ahb.scala 251:39] + wire _GEN_14 = _T_281 ? _T_359 : _T_440; // @[Conditional.scala 39:67] + wire _GEN_33 = _T_188 ? 1'h0 : _GEN_14; // @[Conditional.scala 39:67] + wire _GEN_49 = _T_186 ? 1'h0 : _GEN_33; // @[Conditional.scala 39:67] + wire _GEN_52 = _T_175 ? buf_state_en : _GEN_49; // @[Conditional.scala 39:67] + wire _GEN_73 = _T_136 ? _T_285 : _GEN_52; // @[Conditional.scala 39:67] + wire _GEN_94 = _T_101 ? 1'h0 : _GEN_73; // @[Conditional.scala 39:67] + wire slave_valid_pre = _T_49 ? 1'h0 : _GEN_94; // @[Conditional.scala 40:58] + wire buf_clk = rvclkhdr_6_io_l1clk; // @[axi4_to_ahb.scala 118:21 axi4_to_ahb.scala 332:12] + reg slvbuf_write; // @[Reg.scala 27:20] + wire [1:0] _T_596 = slvbuf_write ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 285:23] + reg slvbuf_error; // @[Reg.scala 27:20] + wire [1:0] _T_598 = slvbuf_error ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_599 = _T_598 & 2'h2; // @[axi4_to_ahb.scala 285:88] + wire [3:0] slave_opc = {_T_596,_T_599}; // @[Cat.scala 29:58] + wire [1:0] _T_30 = slave_opc[1] ? 2'h3 : 2'h0; // @[axi4_to_ahb.scala 150:55] + reg [2:0] slvbuf_tag; // @[Reg.scala 27:20] + wire _T_35 = slave_opc[3:2] == 2'h0; // @[axi4_to_ahb.scala 153:66] + reg [31:0] last_bus_addr; // @[Reg.scala 27:20] + wire [63:0] _T_603 = {last_bus_addr,last_bus_addr}; // @[Cat.scala 29:58] + wire _T_604 = buf_state == 3'h5; // @[axi4_to_ahb.scala 286:91] + reg [63:0] buf_data; // @[lib.scala 374:16] + wire ahbm_data_clk = rvclkhdr_9_io_l1clk; // @[axi4_to_ahb.scala 26:27 axi4_to_ahb.scala 335:17] + reg [63:0] ahb_hrdata_q; // @[axi4_to_ahb.scala 325:57] + wire [63:0] _T_607 = _T_604 ? buf_data : ahb_hrdata_q; // @[axi4_to_ahb.scala 286:79] + wire _T_44 = io_axi_aw_valid & io_axi_aw_ready; // @[axi4_to_ahb.scala 160:57] + wire _T_45 = io_axi_w_valid & io_axi_w_ready; // @[axi4_to_ahb.scala 160:94] + wire _T_46 = _T_44 | _T_45; // @[axi4_to_ahb.scala 160:76] + wire _T_55 = buf_nxtstate == 3'h2; // @[axi4_to_ahb.scala 172:54] + wire _T_56 = buf_state_en & _T_55; // @[axi4_to_ahb.scala 172:38] + wire [2:0] _T_87 = wrbuf_byteen[6] ? 3'h6 : 3'h7; // @[Mux.scala 98:16] + wire [2:0] _T_88 = wrbuf_byteen[5] ? 3'h5 : _T_87; // @[Mux.scala 98:16] + wire [2:0] _T_89 = wrbuf_byteen[4] ? 3'h4 : _T_88; // @[Mux.scala 98:16] + wire [2:0] _T_90 = wrbuf_byteen[3] ? 3'h3 : _T_89; // @[Mux.scala 98:16] + wire [2:0] _T_91 = wrbuf_byteen[2] ? 3'h2 : _T_90; // @[Mux.scala 98:16] + wire [2:0] _T_92 = wrbuf_byteen[1] ? 3'h1 : _T_91; // @[Mux.scala 98:16] + wire [2:0] _T_93 = wrbuf_byteen[0] ? 3'h0 : _T_92; // @[Mux.scala 98:16] + wire [2:0] _T_95 = buf_write_in ? _T_93 : master_addr[2:0]; // @[axi4_to_ahb.scala 175:30] + wire _T_96 = buf_nxtstate == 3'h1; // @[axi4_to_ahb.scala 177:51] + wire _T_126 = master_ready & master_valid; // @[axi4_to_ahb.scala 188:33] + wire _T_162 = buf_nxtstate == 3'h6; // @[axi4_to_ahb.scala 203:64] + wire _T_163 = _T_126 & _T_162; // @[axi4_to_ahb.scala 203:48] + wire _T_164 = _T_163 & buf_state_en; // @[axi4_to_ahb.scala 203:79] + wire _T_349 = buf_state_en & buf_write_in; // @[axi4_to_ahb.scala 249:33] + wire _T_351 = _T_349 & _T_55; // @[axi4_to_ahb.scala 249:48] + wire _GEN_12 = _T_281 & _T_351; // @[Conditional.scala 39:67] + wire _GEN_32 = _T_188 ? 1'h0 : _GEN_12; // @[Conditional.scala 39:67] + wire _GEN_48 = _T_186 ? 1'h0 : _GEN_32; // @[Conditional.scala 39:67] + wire _GEN_65 = _T_175 ? 1'h0 : _GEN_48; // @[Conditional.scala 39:67] + wire _GEN_75 = _T_136 ? _T_164 : _GEN_65; // @[Conditional.scala 39:67] + wire _GEN_88 = _T_101 ? _T_126 : _GEN_75; // @[Conditional.scala 39:67] + wire bypass_en = _T_49 ? buf_state_en : _GEN_88; // @[Conditional.scala 40:58] + wire [1:0] _T_99 = bypass_en ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_100 = _T_99 & 2'h2; // @[axi4_to_ahb.scala 178:49] + wire _T_112 = ~master_valid; // @[axi4_to_ahb.scala 184:34] + wire _T_113 = buf_state_en & _T_112; // @[axi4_to_ahb.scala 184:32] + reg [31:0] buf_addr; // @[lib.scala 374:16] + wire [2:0] _T_130 = bypass_en ? master_addr[2:0] : buf_addr[2:0]; // @[axi4_to_ahb.scala 189:30] + wire _T_131 = ~buf_state_en; // @[axi4_to_ahb.scala 190:48] + wire _T_132 = _T_131 | bypass_en; // @[axi4_to_ahb.scala 190:62] + wire [1:0] _T_134 = _T_132 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_135 = 2'h2 & _T_134; // @[axi4_to_ahb.scala 190:36] + wire _T_169 = buf_nxtstate != 3'h6; // @[axi4_to_ahb.scala 205:63] + wire _T_170 = _T_169 & buf_state_en; // @[axi4_to_ahb.scala 205:78] + wire _T_171 = ~_T_170; // @[axi4_to_ahb.scala 205:47] + wire [1:0] _T_173 = _T_171 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_174 = 2'h2 & _T_173; // @[axi4_to_ahb.scala 205:36] + wire [1:0] _T_184 = _T_131 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_185 = 2'h2 & _T_184; // @[axi4_to_ahb.scala 215:41] + reg [2:0] buf_cmd_byte_ptrQ; // @[Reg.scala 27:20] + reg [7:0] buf_byteen; // @[Reg.scala 27:20] + wire [2:0] _T_197 = buf_cmd_byte_ptrQ + 3'h1; // @[axi4_to_ahb.scala 135:52] + wire _T_200 = 3'h0 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_201 = buf_byteen[0] & _T_200; // @[axi4_to_ahb.scala 136:48] + wire _T_203 = 3'h1 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_204 = buf_byteen[1] & _T_203; // @[axi4_to_ahb.scala 136:48] + wire _T_206 = 3'h2 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_207 = buf_byteen[2] & _T_206; // @[axi4_to_ahb.scala 136:48] + wire _T_209 = 3'h3 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_210 = buf_byteen[3] & _T_209; // @[axi4_to_ahb.scala 136:48] + wire _T_212 = 3'h4 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_213 = buf_byteen[4] & _T_212; // @[axi4_to_ahb.scala 136:48] + wire _T_215 = 3'h5 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_216 = buf_byteen[5] & _T_215; // @[axi4_to_ahb.scala 136:48] + wire _T_218 = 3'h6 >= _T_197; // @[axi4_to_ahb.scala 136:62] + wire _T_219 = buf_byteen[6] & _T_218; // @[axi4_to_ahb.scala 136:48] + wire [2:0] _T_224 = _T_219 ? 3'h6 : 3'h7; // @[Mux.scala 98:16] + wire [2:0] _T_225 = _T_216 ? 3'h5 : _T_224; // @[Mux.scala 98:16] + wire [2:0] _T_226 = _T_213 ? 3'h4 : _T_225; // @[Mux.scala 98:16] + wire [2:0] _T_227 = _T_210 ? 3'h3 : _T_226; // @[Mux.scala 98:16] + wire [2:0] _T_228 = _T_207 ? 3'h2 : _T_227; // @[Mux.scala 98:16] + wire [2:0] _T_229 = _T_204 ? 3'h1 : _T_228; // @[Mux.scala 98:16] + wire [2:0] _T_230 = _T_201 ? 3'h0 : _T_229; // @[Mux.scala 98:16] + wire [2:0] _T_231 = trxn_done ? _T_230 : buf_cmd_byte_ptrQ; // @[axi4_to_ahb.scala 233:30] + wire _T_232 = buf_cmd_byte_ptrQ == 3'h7; // @[axi4_to_ahb.scala 234:65] + reg buf_aligned; // @[Reg.scala 27:20] + wire _T_233 = buf_aligned | _T_232; // @[axi4_to_ahb.scala 234:44] + wire [7:0] _T_271 = buf_byteen >> _T_230; // @[axi4_to_ahb.scala 234:92] + wire _T_273 = ~_T_271[0]; // @[axi4_to_ahb.scala 234:163] + wire _T_274 = _T_233 | _T_273; // @[axi4_to_ahb.scala 234:79] + wire _T_275 = trxn_done & _T_274; // @[axi4_to_ahb.scala 234:29] + wire _T_346 = _T_232 | _T_273; // @[axi4_to_ahb.scala 248:38] + wire _T_347 = _T_109 & _T_346; // @[axi4_to_ahb.scala 247:80] + wire _T_348 = ahb_hresp_q | _T_347; // @[axi4_to_ahb.scala 247:34] + wire _GEN_11 = _T_281 & _T_348; // @[Conditional.scala 39:67] + wire _GEN_24 = _T_188 ? _T_275 : _GEN_11; // @[Conditional.scala 39:67] + wire _GEN_43 = _T_186 ? 1'h0 : _GEN_24; // @[Conditional.scala 39:67] + wire _GEN_61 = _T_175 ? 1'h0 : _GEN_43; // @[Conditional.scala 39:67] + wire _GEN_74 = _T_136 ? _T_113 : _GEN_61; // @[Conditional.scala 39:67] + wire _GEN_84 = _T_101 ? _T_113 : _GEN_74; // @[Conditional.scala 39:67] + wire cmd_done = _T_49 ? 1'h0 : _GEN_84; // @[Conditional.scala 40:58] + wire _T_276 = cmd_done | cmd_doneQ; // @[axi4_to_ahb.scala 235:47] + wire _T_277 = ~_T_276; // @[axi4_to_ahb.scala 235:36] + wire [1:0] _T_279 = _T_277 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_280 = _T_279 & 2'h2; // @[axi4_to_ahb.scala 235:61] + wire _T_300 = _T_55 | _T_96; // @[axi4_to_ahb.scala 245:62] + wire _T_301 = buf_state_en & _T_300; // @[axi4_to_ahb.scala 245:33] + wire _T_354 = _T_277 | bypass_en; // @[axi4_to_ahb.scala 250:61] + wire [1:0] _T_356 = _T_354 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_357 = _T_356 & 2'h2; // @[axi4_to_ahb.scala 250:75] + wire _T_364 = trxn_done | bypass_en; // @[axi4_to_ahb.scala 253:40] + wire [2:0] _T_439 = bypass_en ? _T_93 : _T_231; // @[axi4_to_ahb.scala 254:30] + wire _GEN_6 = _T_281 & ahb_hresp_q; // @[Conditional.scala 39:67] + wire _GEN_7 = _T_281 ? buf_state_en : _T_440; // @[Conditional.scala 39:67] + wire _GEN_9 = _T_281 & _T_301; // @[Conditional.scala 39:67] + wire _GEN_30 = _T_188 ? 1'h0 : _GEN_9; // @[Conditional.scala 39:67] + wire _GEN_47 = _T_186 ? 1'h0 : _GEN_30; // @[Conditional.scala 39:67] + wire _GEN_64 = _T_175 ? 1'h0 : _GEN_47; // @[Conditional.scala 39:67] + wire _GEN_67 = _T_136 ? _T_152 : _GEN_64; // @[Conditional.scala 39:67] + wire _GEN_87 = _T_101 ? master_ready : _GEN_67; // @[Conditional.scala 39:67] + wire buf_wr_en = _T_49 ? buf_state_en : _GEN_87; // @[Conditional.scala 40:58] + wire _GEN_10 = _T_281 & buf_wr_en; // @[Conditional.scala 39:67] + wire [1:0] _GEN_13 = _T_281 ? _T_357 : 2'h0; // @[Conditional.scala 39:67] + wire _GEN_16 = _T_281 & _T_364; // @[Conditional.scala 39:67] + wire [2:0] _GEN_17 = _T_281 ? _T_439 : 3'h0; // @[Conditional.scala 39:67] + wire _GEN_21 = _T_188 ? buf_state_en : _GEN_16; // @[Conditional.scala 39:67] + wire _GEN_22 = _T_188 & buf_state_en; // @[Conditional.scala 39:67] + wire [2:0] _GEN_23 = _T_188 ? _T_231 : _GEN_17; // @[Conditional.scala 39:67] + wire [1:0] _GEN_25 = _T_188 ? _T_280 : _GEN_13; // @[Conditional.scala 39:67] + wire _GEN_28 = _T_188 ? 1'h0 : _GEN_7; // @[Conditional.scala 39:67] + wire _GEN_31 = _T_188 ? 1'h0 : _GEN_10; // @[Conditional.scala 39:67] + wire _GEN_36 = _T_186 ? buf_state_en : _GEN_31; // @[Conditional.scala 39:67] + wire _GEN_38 = _T_186 ? buf_state_en : _GEN_28; // @[Conditional.scala 39:67] + wire _GEN_39 = _T_186 ? buf_state_en : _GEN_22; // @[Conditional.scala 39:67] + wire _GEN_41 = _T_186 ? 1'h0 : _GEN_21; // @[Conditional.scala 39:67] + wire [2:0] _GEN_42 = _T_186 ? 3'h0 : _GEN_23; // @[Conditional.scala 39:67] + wire [1:0] _GEN_44 = _T_186 ? 2'h0 : _GEN_25; // @[Conditional.scala 39:67] + wire _GEN_53 = _T_175 ? buf_state_en : _GEN_39; // @[Conditional.scala 39:67] + wire [2:0] _GEN_54 = _T_175 ? buf_addr[2:0] : _GEN_42; // @[Conditional.scala 39:67] + wire [1:0] _GEN_55 = _T_175 ? _T_185 : _GEN_44; // @[Conditional.scala 39:67] + wire _GEN_56 = _T_175 ? 1'h0 : _GEN_36; // @[Conditional.scala 39:67] + wire _GEN_58 = _T_175 ? 1'h0 : _GEN_38; // @[Conditional.scala 39:67] + wire _GEN_60 = _T_175 ? 1'h0 : _GEN_41; // @[Conditional.scala 39:67] + wire _GEN_70 = _T_136 ? buf_state_en : _GEN_56; // @[Conditional.scala 39:67] + wire _GEN_72 = _T_136 ? buf_state_en : _GEN_58; // @[Conditional.scala 39:67] + wire [2:0] _GEN_76 = _T_136 ? _T_130 : _GEN_54; // @[Conditional.scala 39:67] + wire [1:0] _GEN_77 = _T_136 ? _T_174 : _GEN_55; // @[Conditional.scala 39:67] + wire _GEN_78 = _T_136 ? buf_wr_en : _GEN_53; // @[Conditional.scala 39:67] + wire _GEN_80 = _T_136 ? 1'h0 : _GEN_60; // @[Conditional.scala 39:67] + wire _GEN_85 = _T_101 ? buf_state_en : _GEN_78; // @[Conditional.scala 39:67] + wire [2:0] _GEN_89 = _T_101 ? _T_130 : _GEN_76; // @[Conditional.scala 39:67] + wire [1:0] _GEN_90 = _T_101 ? _T_135 : _GEN_77; // @[Conditional.scala 39:67] + wire _GEN_91 = _T_101 ? 1'h0 : _GEN_70; // @[Conditional.scala 39:67] + wire _GEN_93 = _T_101 ? 1'h0 : _GEN_72; // @[Conditional.scala 39:67] + wire _GEN_96 = _T_101 ? 1'h0 : _GEN_80; // @[Conditional.scala 39:67] + wire buf_data_wr_en = _T_49 ? _T_56 : _GEN_91; // @[Conditional.scala 40:58] + wire buf_cmd_byte_ptr_en = _T_49 ? buf_state_en : _GEN_96; // @[Conditional.scala 40:58] + wire [2:0] buf_cmd_byte_ptr = _T_49 ? _T_95 : _GEN_89; // @[Conditional.scala 40:58] + wire slvbuf_wr_en = _T_49 ? 1'h0 : _GEN_85; // @[Conditional.scala 40:58] + wire slvbuf_error_en = _T_49 ? 1'h0 : _GEN_93; // @[Conditional.scala 40:58] + wire _T_535 = master_size[1:0] == 2'h0; // @[axi4_to_ahb.scala 271:24] + wire _T_536 = _T_103 | _T_535; // @[axi4_to_ahb.scala 270:48] + wire _T_538 = master_size[1:0] == 2'h1; // @[axi4_to_ahb.scala 271:54] + wire _T_539 = _T_536 | _T_538; // @[axi4_to_ahb.scala 271:33] + wire _T_541 = master_size[1:0] == 2'h2; // @[axi4_to_ahb.scala 271:93] + wire _T_542 = _T_539 | _T_541; // @[axi4_to_ahb.scala 271:72] + wire _T_544 = master_size[1:0] == 2'h3; // @[axi4_to_ahb.scala 272:25] + wire _T_546 = wrbuf_byteen == 8'h3; // @[axi4_to_ahb.scala 272:62] + wire _T_548 = wrbuf_byteen == 8'hc; // @[axi4_to_ahb.scala 272:97] + wire _T_549 = _T_546 | _T_548; // @[axi4_to_ahb.scala 272:74] + wire _T_551 = wrbuf_byteen == 8'h30; // @[axi4_to_ahb.scala 272:132] + wire _T_552 = _T_549 | _T_551; // @[axi4_to_ahb.scala 272:109] + wire _T_554 = wrbuf_byteen == 8'hc0; // @[axi4_to_ahb.scala 272:168] + wire _T_555 = _T_552 | _T_554; // @[axi4_to_ahb.scala 272:145] + wire _T_557 = wrbuf_byteen == 8'hf; // @[axi4_to_ahb.scala 273:28] + wire _T_558 = _T_555 | _T_557; // @[axi4_to_ahb.scala 272:181] + wire _T_560 = wrbuf_byteen == 8'hf0; // @[axi4_to_ahb.scala 273:63] + wire _T_561 = _T_558 | _T_560; // @[axi4_to_ahb.scala 273:40] + wire _T_563 = wrbuf_byteen == 8'hff; // @[axi4_to_ahb.scala 273:99] + wire _T_564 = _T_561 | _T_563; // @[axi4_to_ahb.scala 273:76] + wire _T_565 = _T_544 & _T_564; // @[axi4_to_ahb.scala 272:38] + wire buf_aligned_in = _T_542 | _T_565; // @[axi4_to_ahb.scala 271:106] + wire _T_444 = buf_aligned_in & _T_51; // @[axi4_to_ahb.scala 265:60] + wire [2:0] _T_461 = _T_548 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_462 = 3'h2 & _T_461; // @[axi4_to_ahb.scala 128:15] + wire _T_468 = _T_560 | _T_546; // @[axi4_to_ahb.scala 129:56] + wire [2:0] _T_470 = _T_468 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_471 = 3'h4 & _T_470; // @[axi4_to_ahb.scala 129:15] + wire [2:0] _T_472 = _T_462 | _T_471; // @[axi4_to_ahb.scala 128:63] + wire [2:0] _T_476 = _T_554 ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12] + wire [2:0] _T_477 = 3'h6 & _T_476; // @[axi4_to_ahb.scala 130:15] + wire [2:0] _T_478 = _T_472 | _T_477; // @[axi4_to_ahb.scala 129:96] + wire [2:0] _T_485 = _T_444 ? _T_478 : master_addr[2:0]; // @[axi4_to_ahb.scala 265:43] + wire _T_489 = buf_state == 3'h3; // @[axi4_to_ahb.scala 268:33] + wire _T_495 = buf_aligned_in & _T_544; // @[axi4_to_ahb.scala 269:38] + wire _T_498 = _T_495 & _T_51; // @[axi4_to_ahb.scala 269:71] + wire [1:0] _T_504 = _T_563 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire _T_510 = _T_560 | _T_557; // @[axi4_to_ahb.scala 122:55] + wire [1:0] _T_512 = _T_510 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_513 = 2'h2 & _T_512; // @[axi4_to_ahb.scala 122:16] + wire [1:0] _T_514 = _T_504 | _T_513; // @[axi4_to_ahb.scala 121:64] + wire _T_519 = _T_554 | _T_551; // @[axi4_to_ahb.scala 123:60] + wire _T_522 = _T_519 | _T_548; // @[axi4_to_ahb.scala 123:89] + wire _T_525 = _T_522 | _T_546; // @[axi4_to_ahb.scala 123:123] + wire [1:0] _T_527 = _T_525 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [1:0] _T_528 = 2'h1 & _T_527; // @[axi4_to_ahb.scala 123:21] + wire [1:0] _T_529 = _T_514 | _T_528; // @[axi4_to_ahb.scala 122:93] + wire [1:0] _T_531 = _T_498 ? _T_529 : master_size[1:0]; // @[axi4_to_ahb.scala 269:21] + wire [31:0] _T_570 = {master_addr[31:3],buf_cmd_byte_ptr}; // @[Cat.scala 29:58] + wire [31:0] _T_573 = {buf_addr[31:3],buf_cmd_byte_ptr}; // @[Cat.scala 29:58] + wire [1:0] _T_577 = buf_aligned_in ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire [2:0] buf_size_in = {{1'd0}, _T_531}; // @[axi4_to_ahb.scala 269:15] + wire [1:0] _T_579 = _T_577 & buf_size_in[1:0]; // @[axi4_to_ahb.scala 276:81] + wire [2:0] _T_580 = {1'h0,_T_579}; // @[Cat.scala 29:58] + wire [1:0] _T_582 = buf_aligned ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + reg [1:0] buf_size; // @[Reg.scala 27:20] + wire [1:0] _T_584 = _T_582 & buf_size; // @[axi4_to_ahb.scala 276:138] + wire [2:0] _T_585 = {1'h0,_T_584}; // @[Cat.scala 29:58] + reg buf_write; // @[Reg.scala 27:20] + wire _T_611 = io_ahb_out_htrans != 2'h0; // @[axi4_to_ahb.scala 289:44] + wire _T_612 = _T_611 & io_ahb_in_hready; // @[axi4_to_ahb.scala 289:56] + wire last_addr_en = _T_612 & io_ahb_out_hwrite; // @[axi4_to_ahb.scala 289:75] + wire wrbuf_en = _T_44 & master_ready; // @[axi4_to_ahb.scala 291:49] + wire wrbuf_data_en = _T_45 & master_ready; // @[axi4_to_ahb.scala 292:52] + wire wrbuf_cmd_sent = _T_149 & _T_51; // @[axi4_to_ahb.scala 293:49] + wire _T_622 = ~wrbuf_en; // @[axi4_to_ahb.scala 294:33] + wire wrbuf_rst = wrbuf_cmd_sent & _T_622; // @[axi4_to_ahb.scala 294:31] + wire _T_624 = ~wrbuf_cmd_sent; // @[axi4_to_ahb.scala 296:36] + wire _T_625 = wrbuf_vld & _T_624; // @[axi4_to_ahb.scala 296:34] + wire _T_626 = ~_T_625; // @[axi4_to_ahb.scala 296:22] + wire _T_629 = wrbuf_data_vld & _T_624; // @[axi4_to_ahb.scala 297:38] + wire _T_630 = ~_T_629; // @[axi4_to_ahb.scala 297:21] + wire _T_633 = ~wr_cmd_vld; // @[axi4_to_ahb.scala 298:22] + wire _T_636 = wrbuf_en | wrbuf_vld; // @[axi4_to_ahb.scala 301:55] + wire _T_637 = ~wrbuf_rst; // @[axi4_to_ahb.scala 301:91] + wire _T_641 = wrbuf_data_en | wrbuf_data_vld; // @[axi4_to_ahb.scala 302:55] + reg [2:0] buf_tag; // @[Reg.scala 27:20] + wire _T_691 = ~slave_valid_pre; // @[axi4_to_ahb.scala 319:92] + wire _T_704 = buf_wr_en | slvbuf_wr_en; // @[axi4_to_ahb.scala 327:43] + wire _T_705 = _T_704 | io_clk_override; // @[axi4_to_ahb.scala 327:58] + wire _T_708 = io_ahb_in_hready & io_ahb_out_htrans[1]; // @[axi4_to_ahb.scala 328:57] + wire _T_709 = _T_708 | io_clk_override; // @[axi4_to_ahb.scala 328:81] + wire _T_711 = buf_state != 3'h0; // @[axi4_to_ahb.scala 329:50] + wire _T_712 = _T_711 | io_clk_override; // @[axi4_to_ahb.scala 329:60] + rvclkhdr rvclkhdr ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_io_l1clk), + .io_clk(rvclkhdr_io_clk), + .io_en(rvclkhdr_io_en), + .io_scan_mode(rvclkhdr_io_scan_mode) + ); + rvclkhdr rvclkhdr_1 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_1_io_l1clk), + .io_clk(rvclkhdr_1_io_clk), + .io_en(rvclkhdr_1_io_en), + .io_scan_mode(rvclkhdr_1_io_scan_mode) + ); + rvclkhdr rvclkhdr_2 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_2_io_l1clk), + .io_clk(rvclkhdr_2_io_clk), + .io_en(rvclkhdr_2_io_en), + .io_scan_mode(rvclkhdr_2_io_scan_mode) + ); + rvclkhdr rvclkhdr_3 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_3_io_l1clk), + .io_clk(rvclkhdr_3_io_clk), + .io_en(rvclkhdr_3_io_en), + .io_scan_mode(rvclkhdr_3_io_scan_mode) + ); + rvclkhdr rvclkhdr_4 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_4_io_l1clk), + .io_clk(rvclkhdr_4_io_clk), + .io_en(rvclkhdr_4_io_en), + .io_scan_mode(rvclkhdr_4_io_scan_mode) + ); + rvclkhdr rvclkhdr_5 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_5_io_l1clk), + .io_clk(rvclkhdr_5_io_clk), + .io_en(rvclkhdr_5_io_en), + .io_scan_mode(rvclkhdr_5_io_scan_mode) + ); + rvclkhdr rvclkhdr_6 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_6_io_l1clk), + .io_clk(rvclkhdr_6_io_clk), + .io_en(rvclkhdr_6_io_en), + .io_scan_mode(rvclkhdr_6_io_scan_mode) + ); + rvclkhdr rvclkhdr_7 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_7_io_l1clk), + .io_clk(rvclkhdr_7_io_clk), + .io_en(rvclkhdr_7_io_en), + .io_scan_mode(rvclkhdr_7_io_scan_mode) + ); + rvclkhdr rvclkhdr_8 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_8_io_l1clk), + .io_clk(rvclkhdr_8_io_clk), + .io_en(rvclkhdr_8_io_en), + .io_scan_mode(rvclkhdr_8_io_scan_mode) + ); + rvclkhdr rvclkhdr_9 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_9_io_l1clk), + .io_clk(rvclkhdr_9_io_clk), + .io_en(rvclkhdr_9_io_en), + .io_scan_mode(rvclkhdr_9_io_scan_mode) + ); + assign io_axi_aw_ready = _T_626 & master_ready; // @[axi4_to_ahb.scala 296:19] + assign io_axi_w_ready = _T_630 & master_ready; // @[axi4_to_ahb.scala 297:18] + assign io_axi_b_valid = slave_valid_pre & slave_opc[3]; // @[axi4_to_ahb.scala 149:18] + assign io_axi_b_bits_resp = slave_opc[0] ? 2'h2 : _T_30; // @[axi4_to_ahb.scala 150:22] + assign io_axi_b_bits_id = slvbuf_tag; // @[axi4_to_ahb.scala 151:20] + assign io_axi_ar_ready = _T_633 & master_ready; // @[axi4_to_ahb.scala 298:19] + assign io_axi_r_valid = slave_valid_pre & _T_35; // @[axi4_to_ahb.scala 153:18] + assign io_axi_r_bits_id = slvbuf_tag; // @[axi4_to_ahb.scala 155:20] + assign io_axi_r_bits_data = slvbuf_error ? _T_603 : _T_607; // @[axi4_to_ahb.scala 156:22] + assign io_axi_r_bits_resp = slave_opc[0] ? 2'h2 : _T_30; // @[axi4_to_ahb.scala 154:22] + assign io_ahb_out_haddr = bypass_en ? _T_570 : _T_573; // @[axi4_to_ahb.scala 275:20] + assign io_ahb_out_hsize = bypass_en ? _T_580 : _T_585; // @[axi4_to_ahb.scala 276:20] + assign io_ahb_out_htrans = _T_49 ? _T_100 : _GEN_90; // @[axi4_to_ahb.scala 22:21 axi4_to_ahb.scala 178:25 axi4_to_ahb.scala 190:25 axi4_to_ahb.scala 205:25 axi4_to_ahb.scala 215:25 axi4_to_ahb.scala 235:25 axi4_to_ahb.scala 250:25] + assign io_ahb_out_hwrite = bypass_en ? _T_51 : buf_write; // @[axi4_to_ahb.scala 281:21] + assign io_ahb_out_hwdata = buf_data; // @[axi4_to_ahb.scala 282:21] + assign rvclkhdr_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_1_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_1_io_en = io_bus_clk_en & _T_46; // @[lib.scala 345:16] + assign rvclkhdr_1_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_2_io_clk = rvclkhdr_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_2_io_en = _T_44 & master_ready; // @[lib.scala 371:17] + assign rvclkhdr_2_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_3_io_clk = rvclkhdr_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_3_io_en = _T_45 & master_ready; // @[lib.scala 371:17] + assign rvclkhdr_3_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_4_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_4_io_en = buf_wr_en & io_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_4_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_5_io_clk = clock; // @[lib.scala 370:18] + assign rvclkhdr_5_io_en = buf_data_wr_en & io_bus_clk_en; // @[lib.scala 371:17] + assign rvclkhdr_5_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_6_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_6_io_en = io_bus_clk_en & _T_705; // @[lib.scala 345:16] + assign rvclkhdr_6_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_7_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_7_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_7_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_8_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_8_io_en = io_bus_clk_en & _T_709; // @[lib.scala 345:16] + assign rvclkhdr_8_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_9_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_9_io_en = io_bus_clk_en & _T_712; // @[lib.scala 345:16] + assign rvclkhdr_9_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] +`ifdef RANDOMIZE_GARBAGE_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_INVALID_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_REG_INIT +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_MEM_INIT +`define RANDOMIZE +`endif +`ifndef RANDOM +`define RANDOM $random +`endif +`ifdef RANDOMIZE_MEM_INIT + integer initvar; +`endif +`ifndef SYNTHESIS +`ifdef FIRRTL_BEFORE_INITIAL +`FIRRTL_BEFORE_INITIAL +`endif +initial begin + `ifdef RANDOMIZE + `ifdef INIT_RANDOM + `INIT_RANDOM + `endif + `ifndef VERILATOR + `ifdef RANDOMIZE_DELAY + #`RANDOMIZE_DELAY begin end + `else + #0.002 begin end + `endif + `endif +`ifdef RANDOMIZE_REG_INIT + _RAND_0 = {1{`RANDOM}}; + buf_state = _RAND_0[2:0]; + _RAND_1 = {1{`RANDOM}}; + wrbuf_vld = _RAND_1[0:0]; + _RAND_2 = {1{`RANDOM}}; + wrbuf_data_vld = _RAND_2[0:0]; + _RAND_3 = {1{`RANDOM}}; + ahb_hready_q = _RAND_3[0:0]; + _RAND_4 = {1{`RANDOM}}; + ahb_htrans_q = _RAND_4[1:0]; + _RAND_5 = {1{`RANDOM}}; + ahb_hwrite_q = _RAND_5[0:0]; + _RAND_6 = {1{`RANDOM}}; + ahb_hresp_q = _RAND_6[0:0]; + _RAND_7 = {1{`RANDOM}}; + cmd_doneQ = _RAND_7[0:0]; + _RAND_8 = {1{`RANDOM}}; + wrbuf_tag = _RAND_8[2:0]; + _RAND_9 = {1{`RANDOM}}; + wrbuf_addr = _RAND_9[31:0]; + _RAND_10 = {1{`RANDOM}}; + wrbuf_size = _RAND_10[2:0]; + _RAND_11 = {1{`RANDOM}}; + wrbuf_byteen = _RAND_11[7:0]; + _RAND_12 = {2{`RANDOM}}; + wrbuf_data = _RAND_12[63:0]; + _RAND_13 = {1{`RANDOM}}; + slvbuf_write = _RAND_13[0:0]; + _RAND_14 = {1{`RANDOM}}; + slvbuf_error = _RAND_14[0:0]; + _RAND_15 = {1{`RANDOM}}; + slvbuf_tag = _RAND_15[2:0]; + _RAND_16 = {1{`RANDOM}}; + last_bus_addr = _RAND_16[31:0]; + _RAND_17 = {2{`RANDOM}}; + buf_data = _RAND_17[63:0]; + _RAND_18 = {2{`RANDOM}}; + ahb_hrdata_q = _RAND_18[63:0]; + _RAND_19 = {1{`RANDOM}}; + buf_addr = _RAND_19[31:0]; + _RAND_20 = {1{`RANDOM}}; + buf_cmd_byte_ptrQ = _RAND_20[2:0]; + _RAND_21 = {1{`RANDOM}}; + buf_byteen = _RAND_21[7:0]; + _RAND_22 = {1{`RANDOM}}; + buf_aligned = _RAND_22[0:0]; + _RAND_23 = {1{`RANDOM}}; + buf_size = _RAND_23[1:0]; + _RAND_24 = {1{`RANDOM}}; + buf_write = _RAND_24[0:0]; + _RAND_25 = {1{`RANDOM}}; + buf_tag = _RAND_25[2:0]; +`endif // RANDOMIZE_REG_INIT + if (reset) begin + buf_state = 3'h0; + end + if (reset) begin + wrbuf_vld = 1'h0; + end + if (reset) begin + wrbuf_data_vld = 1'h0; + end + if (reset) begin + ahb_hready_q = 1'h0; + end + if (reset) begin + ahb_htrans_q = 2'h0; + end + if (reset) begin + ahb_hwrite_q = 1'h0; + end + if (reset) begin + ahb_hresp_q = 1'h0; + end + if (reset) begin + cmd_doneQ = 1'h0; + end + if (reset) begin + wrbuf_tag = 3'h0; + end + if (reset) begin + wrbuf_addr = 32'h0; + end + if (reset) begin + wrbuf_size = 3'h0; + end + if (reset) begin + wrbuf_byteen = 8'h0; + end + if (reset) begin + wrbuf_data = 64'h0; + end + if (reset) begin + slvbuf_write = 1'h0; + end + if (reset) begin + slvbuf_error = 1'h0; + end + if (reset) begin + slvbuf_tag = 3'h0; + end + if (reset) begin + last_bus_addr = 32'h0; + end + if (reset) begin + buf_data = 64'h0; + end + if (reset) begin + ahb_hrdata_q = 64'h0; + end + if (reset) begin + buf_addr = 32'h0; + end + if (reset) begin + buf_cmd_byte_ptrQ = 3'h0; + end + if (reset) begin + buf_byteen = 8'h0; + end + if (reset) begin + buf_aligned = 1'h0; + end + if (reset) begin + buf_size = 2'h0; + end + if (reset) begin + buf_write = 1'h0; + end + if (reset) begin + buf_tag = 3'h0; + end + `endif // RANDOMIZE +end // initial +`ifdef FIRRTL_AFTER_INITIAL +`FIRRTL_AFTER_INITIAL +`endif +`endif // SYNTHESIS + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + buf_state <= 3'h0; + end else if (buf_state_en) begin + if (_T_49) begin + if (buf_write_in) begin + buf_state <= 3'h2; + end else begin + buf_state <= 3'h1; + end + end else if (_T_101) begin + if (_T_104) begin + buf_state <= 3'h6; + end else begin + buf_state <= 3'h3; + end + end else if (_T_136) begin + if (ahb_hresp_q) begin + buf_state <= 3'h7; + end else if (_T_152) begin + buf_state <= 3'h6; + end else begin + buf_state <= 3'h3; + end + end else if (_T_175) begin + buf_state <= 3'h3; + end else if (_T_186) begin + buf_state <= 3'h5; + end else if (_T_188) begin + buf_state <= 3'h4; + end else if (_T_281) begin + if (ahb_hresp_q) begin + buf_state <= 3'h5; + end else if (master_valid) begin + if (_T_51) begin + buf_state <= 3'h2; + end else begin + buf_state <= 3'h1; + end + end else begin + buf_state <= 3'h0; + end + end else begin + buf_state <= 3'h0; + end + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_vld <= 1'h0; + end else begin + wrbuf_vld <= _T_636 & _T_637; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_data_vld <= 1'h0; + end else begin + wrbuf_data_vld <= _T_641 & _T_637; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_hready_q <= 1'h0; + end else begin + ahb_hready_q <= io_ahb_in_hready; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_htrans_q <= 2'h0; + end else begin + ahb_htrans_q <= io_ahb_out_htrans; + end + end + always @(posedge ahbm_addr_clk or posedge reset) begin + if (reset) begin + ahb_hwrite_q <= 1'h0; + end else begin + ahb_hwrite_q <= io_ahb_out_hwrite; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + ahb_hresp_q <= 1'h0; + end else begin + ahb_hresp_q <= io_ahb_in_hresp; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + cmd_doneQ <= 1'h0; + end else begin + cmd_doneQ <= _T_276 & _T_691; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_tag <= 3'h0; + end else if (wrbuf_en) begin + wrbuf_tag <= io_axi_aw_bits_id; + end + end + always @(posedge rvclkhdr_2_io_l1clk or posedge reset) begin + if (reset) begin + wrbuf_addr <= 32'h0; + end else begin + wrbuf_addr <= io_axi_aw_bits_addr; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_size <= 3'h0; + end else if (wrbuf_en) begin + wrbuf_size <= io_axi_aw_bits_size; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + wrbuf_byteen <= 8'h0; + end else if (wrbuf_data_en) begin + wrbuf_byteen <= io_axi_w_bits_strb; + end + end + always @(posedge rvclkhdr_3_io_l1clk or posedge reset) begin + if (reset) begin + wrbuf_data <= 64'h0; + end else begin + wrbuf_data <= io_axi_w_bits_data; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + slvbuf_write <= 1'h0; + end else if (slvbuf_wr_en) begin + slvbuf_write <= buf_write; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + slvbuf_error <= 1'h0; + end else if (slvbuf_error_en) begin + if (_T_49) begin + slvbuf_error <= 1'h0; + end else if (_T_101) begin + slvbuf_error <= 1'h0; + end else if (_T_136) begin + slvbuf_error <= ahb_hresp_q; + end else if (_T_175) begin + slvbuf_error <= 1'h0; + end else if (_T_186) begin + slvbuf_error <= ahb_hresp_q; + end else if (_T_188) begin + slvbuf_error <= 1'h0; + end else begin + slvbuf_error <= _GEN_6; + end + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + slvbuf_tag <= 3'h0; + end else if (slvbuf_wr_en) begin + slvbuf_tag <= buf_tag; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + last_bus_addr <= 32'h0; + end else if (last_addr_en) begin + last_bus_addr <= io_ahb_out_haddr; + end + end + always @(posedge rvclkhdr_5_io_l1clk or posedge reset) begin + if (reset) begin + buf_data <= 64'h0; + end else if (_T_489) begin + buf_data <= ahb_hrdata_q; + end else begin + buf_data <= wrbuf_data; + end + end + always @(posedge ahbm_data_clk or posedge reset) begin + if (reset) begin + ahb_hrdata_q <= 64'h0; + end else begin + ahb_hrdata_q <= io_ahb_in_hrdata; + end + end + always @(posedge rvclkhdr_4_io_l1clk or posedge reset) begin + if (reset) begin + buf_addr <= 32'h0; + end else begin + buf_addr <= {master_addr[31:3],_T_485}; + end + end + always @(posedge ahbm_clk or posedge reset) begin + if (reset) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (buf_cmd_byte_ptr_en) begin + if (_T_49) begin + if (buf_write_in) begin + if (wrbuf_byteen[0]) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (wrbuf_byteen[1]) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (wrbuf_byteen[2]) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (wrbuf_byteen[3]) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (wrbuf_byteen[4]) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (wrbuf_byteen[5]) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (wrbuf_byteen[6]) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end else begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end + end else if (_T_101) begin + if (bypass_en) begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end else begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end + end else if (_T_136) begin + if (bypass_en) begin + buf_cmd_byte_ptrQ <= master_addr[2:0]; + end else begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end + end else if (_T_175) begin + buf_cmd_byte_ptrQ <= buf_addr[2:0]; + end else if (_T_186) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_188) begin + if (trxn_done) begin + if (_T_201) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_204) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (_T_207) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (_T_210) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (_T_213) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (_T_216) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (_T_219) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end + end else if (_T_281) begin + if (bypass_en) begin + if (wrbuf_byteen[0]) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (wrbuf_byteen[1]) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (wrbuf_byteen[2]) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (wrbuf_byteen[3]) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (wrbuf_byteen[4]) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (wrbuf_byteen[5]) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (wrbuf_byteen[6]) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end else if (trxn_done) begin + if (_T_201) begin + buf_cmd_byte_ptrQ <= 3'h0; + end else if (_T_204) begin + buf_cmd_byte_ptrQ <= 3'h1; + end else if (_T_207) begin + buf_cmd_byte_ptrQ <= 3'h2; + end else if (_T_210) begin + buf_cmd_byte_ptrQ <= 3'h3; + end else if (_T_213) begin + buf_cmd_byte_ptrQ <= 3'h4; + end else if (_T_216) begin + buf_cmd_byte_ptrQ <= 3'h5; + end else if (_T_219) begin + buf_cmd_byte_ptrQ <= 3'h6; + end else begin + buf_cmd_byte_ptrQ <= 3'h7; + end + end + end else begin + buf_cmd_byte_ptrQ <= 3'h0; + end + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_byteen <= 8'h0; + end else if (buf_wr_en) begin + buf_byteen <= wrbuf_byteen; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_aligned <= 1'h0; + end else if (buf_wr_en) begin + buf_aligned <= buf_aligned_in; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_size <= 2'h0; + end else if (buf_wr_en) begin + buf_size <= buf_size_in[1:0]; + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_write <= 1'h0; + end else if (buf_wr_en) begin + if (_T_49) begin + buf_write <= _T_51; + end else if (_T_101) begin + buf_write <= 1'h0; + end else if (_T_136) begin + buf_write <= 1'h0; + end else if (_T_175) begin + buf_write <= 1'h0; + end else if (_T_186) begin + buf_write <= 1'h0; + end else if (_T_188) begin + buf_write <= 1'h0; + end else begin + buf_write <= _GEN_8; + end + end + end + always @(posedge buf_clk or posedge reset) begin + if (reset) begin + buf_tag <= 3'h0; + end else if (buf_wr_en) begin + if (wr_cmd_vld) begin + buf_tag <= wrbuf_tag; + end else begin + buf_tag <= io_axi_ar_bits_id; + end + end + end +endmodule +module ahb_to_axi4( + input clock, + input reset, + input io_scan_mode, + input io_bus_clk_en, + input io_axi_aw_ready, + output io_axi_aw_valid, + output [31:0] io_axi_aw_bits_addr, + output [2:0] io_axi_aw_bits_size, + output io_axi_w_valid, + output [63:0] io_axi_w_bits_data, + output [7:0] io_axi_w_bits_strb, + input io_axi_ar_ready, + output io_axi_ar_valid, + output [31:0] io_axi_ar_bits_addr, + output [2:0] io_axi_ar_bits_size, + input io_axi_r_valid, + input [63:0] io_axi_r_bits_data, + input [1:0] io_axi_r_bits_resp, + output [63:0] io_ahb_sig_in_hrdata, + output io_ahb_sig_in_hready, + output io_ahb_sig_in_hresp, + input [31:0] io_ahb_sig_out_haddr, + input [2:0] io_ahb_sig_out_hsize, + input [1:0] io_ahb_sig_out_htrans, + input io_ahb_sig_out_hwrite, + input [63:0] io_ahb_sig_out_hwdata, + input io_ahb_hsel, + input io_ahb_hreadyin +); +`ifdef RANDOMIZE_REG_INIT + reg [31:0] _RAND_0; + reg [31:0] _RAND_1; + reg [31:0] _RAND_2; + reg [31:0] _RAND_3; + reg [31:0] _RAND_4; + reg [31:0] _RAND_5; + reg [31:0] _RAND_6; + reg [31:0] _RAND_7; + reg [63:0] _RAND_8; + reg [31:0] _RAND_9; + reg [31:0] _RAND_10; + reg [31:0] _RAND_11; + reg [31:0] _RAND_12; + reg [31:0] _RAND_13; + reg [63:0] _RAND_14; +`endif // RANDOMIZE_REG_INIT + wire rvclkhdr_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_io_en; // @[lib.scala 343:22] + wire rvclkhdr_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_1_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_1_io_en; // @[lib.scala 343:22] + wire rvclkhdr_1_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_2_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_2_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_2_io_en; // @[lib.scala 343:22] + wire rvclkhdr_2_io_scan_mode; // @[lib.scala 343:22] + wire rvclkhdr_3_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_3_io_en; // @[lib.scala 368:23] + wire rvclkhdr_3_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_4_io_l1clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_clk; // @[lib.scala 368:23] + wire rvclkhdr_4_io_en; // @[lib.scala 368:23] + wire rvclkhdr_4_io_scan_mode; // @[lib.scala 368:23] + wire rvclkhdr_5_io_l1clk; // @[lib.scala 343:22] + wire rvclkhdr_5_io_clk; // @[lib.scala 343:22] + wire rvclkhdr_5_io_en; // @[lib.scala 343:22] + wire rvclkhdr_5_io_scan_mode; // @[lib.scala 343:22] + wire ahb_addr_clk = rvclkhdr_1_io_l1clk; // @[ahb_to_axi4.scala 44:33 ahb_to_axi4.scala 133:31] + reg [31:0] ahb_haddr_q; // @[ahb_to_axi4.scala 126:65] + wire ahb_addr_in_dccm = ahb_haddr_q[31:16] == 16'hf004; // @[lib.scala 87:29] + wire ahb_addr_in_iccm = ahb_haddr_q[31:16] == 16'hee00; // @[lib.scala 87:29] + wire ahb_clk = rvclkhdr_io_l1clk; // @[ahb_to_axi4.scala 43:33 ahb_to_axi4.scala 132:31] + reg [1:0] buf_state; // @[Reg.scala 27:20] + wire _T_7 = 2'h0 == buf_state; // @[Conditional.scala 37:30] + wire ahb_hready = io_ahb_sig_in_hready & io_ahb_hreadyin; // @[ahb_to_axi4.scala 104:55] + wire _T_10 = ahb_hready & io_ahb_sig_out_htrans[1]; // @[ahb_to_axi4.scala 76:34] + wire _T_11 = _T_10 & io_ahb_hsel; // @[ahb_to_axi4.scala 76:61] + wire _T_12 = 2'h1 == buf_state; // @[Conditional.scala 37:30] + wire _T_14 = io_ahb_sig_out_htrans == 2'h0; // @[ahb_to_axi4.scala 79:79] + wire _T_15 = io_ahb_sig_in_hresp | _T_14; // @[ahb_to_axi4.scala 79:48] + wire _T_16 = ~io_ahb_hsel; // @[ahb_to_axi4.scala 79:93] + wire _T_17 = _T_15 | _T_16; // @[ahb_to_axi4.scala 79:91] + wire bus_clk = rvclkhdr_5_io_l1clk; // @[ahb_to_axi4.scala 57:33 ahb_to_axi4.scala 180:27] + reg cmdbuf_vld; // @[ahb_to_axi4.scala 139:61] + wire _T_151 = io_axi_aw_valid & io_axi_aw_ready; // @[ahb_to_axi4.scala 137:67] + wire _T_152 = io_axi_ar_valid & io_axi_ar_ready; // @[ahb_to_axi4.scala 137:105] + wire _T_153 = _T_151 | _T_152; // @[ahb_to_axi4.scala 137:86] + wire _T_154 = ~_T_153; // @[ahb_to_axi4.scala 137:48] + wire cmdbuf_full = cmdbuf_vld & _T_154; // @[ahb_to_axi4.scala 137:46] + wire _T_21 = ~cmdbuf_full; // @[ahb_to_axi4.scala 80:24] + wire _T_22 = _T_21 | io_ahb_sig_in_hresp; // @[ahb_to_axi4.scala 80:37] + wire _T_25 = io_ahb_sig_out_htrans == 2'h1; // @[ahb_to_axi4.scala 81:92] + wire _T_26 = _T_25 & io_ahb_hsel; // @[ahb_to_axi4.scala 81:110] + wire _T_27 = io_ahb_sig_in_hresp | _T_26; // @[ahb_to_axi4.scala 81:60] + wire _T_28 = ~_T_27; // @[ahb_to_axi4.scala 81:38] + wire _T_29 = _T_21 & _T_28; // @[ahb_to_axi4.scala 81:36] + wire _T_30 = 2'h2 == buf_state; // @[Conditional.scala 37:30] + wire _T_34 = ~io_ahb_sig_in_hresp; // @[ahb_to_axi4.scala 86:23] + wire _T_36 = _T_34 & _T_21; // @[ahb_to_axi4.scala 86:44] + wire _T_37 = 2'h3 == buf_state; // @[Conditional.scala 37:30] + reg cmdbuf_write; // @[Reg.scala 27:20] + wire _T_38 = ~cmdbuf_write; // @[ahb_to_axi4.scala 90:40] + wire _T_39 = io_axi_r_valid & _T_38; // @[ahb_to_axi4.scala 90:38] + wire _T_41 = |io_axi_r_bits_resp; // @[ahb_to_axi4.scala 92:68] + wire _GEN_1 = _T_37 & _T_39; // @[Conditional.scala 39:67] + wire _GEN_5 = _T_30 ? _T_22 : _GEN_1; // @[Conditional.scala 39:67] + wire _GEN_10 = _T_12 ? _T_22 : _GEN_5; // @[Conditional.scala 39:67] + wire buf_state_en = _T_7 ? _T_11 : _GEN_10; // @[Conditional.scala 40:58] + wire _T_42 = buf_state_en & _T_41; // @[ahb_to_axi4.scala 92:41] + wire _GEN_2 = _T_37 & buf_state_en; // @[Conditional.scala 39:67] + wire _GEN_3 = _T_37 & _T_42; // @[Conditional.scala 39:67] + wire _GEN_6 = _T_30 & _T_36; // @[Conditional.scala 39:67] + wire _GEN_7 = _T_30 ? 1'h0 : _GEN_2; // @[Conditional.scala 39:67] + wire _GEN_11 = _T_12 ? _T_29 : _GEN_6; // @[Conditional.scala 39:67] + wire _GEN_12 = _T_12 ? 1'h0 : _GEN_7; // @[Conditional.scala 39:67] + wire cmdbuf_wr_en = _T_7 ? 1'h0 : _GEN_11; // @[Conditional.scala 40:58] + wire buf_rdata_en = _T_7 ? 1'h0 : _GEN_12; // @[Conditional.scala 40:58] + reg [2:0] ahb_hsize_q; // @[ahb_to_axi4.scala 124:65] + wire _T_46 = ahb_hsize_q == 3'h0; // @[ahb_to_axi4.scala 97:60] + wire [7:0] _T_48 = _T_46 ? 8'hff : 8'h0; // @[Bitwise.scala 72:12] + wire [7:0] _T_50 = 8'h1 << ahb_haddr_q[2:0]; // @[ahb_to_axi4.scala 97:78] + wire [7:0] _T_51 = _T_48 & _T_50; // @[ahb_to_axi4.scala 97:70] + wire _T_53 = ahb_hsize_q == 3'h1; // @[ahb_to_axi4.scala 98:30] + wire [7:0] _T_55 = _T_53 ? 8'hff : 8'h0; // @[Bitwise.scala 72:12] + wire [8:0] _T_57 = 9'h3 << ahb_haddr_q[2:0]; // @[ahb_to_axi4.scala 98:48] + wire [8:0] _GEN_23 = {{1'd0}, _T_55}; // @[ahb_to_axi4.scala 98:40] + wire [8:0] _T_58 = _GEN_23 & _T_57; // @[ahb_to_axi4.scala 98:40] + wire [8:0] _GEN_24 = {{1'd0}, _T_51}; // @[ahb_to_axi4.scala 97:109] + wire [8:0] _T_59 = _GEN_24 | _T_58; // @[ahb_to_axi4.scala 97:109] + wire _T_61 = ahb_hsize_q == 3'h2; // @[ahb_to_axi4.scala 99:30] + wire [7:0] _T_63 = _T_61 ? 8'hff : 8'h0; // @[Bitwise.scala 72:12] + wire [10:0] _T_65 = 11'hf << ahb_haddr_q[2:0]; // @[ahb_to_axi4.scala 99:48] + wire [10:0] _GEN_25 = {{3'd0}, _T_63}; // @[ahb_to_axi4.scala 99:40] + wire [10:0] _T_66 = _GEN_25 & _T_65; // @[ahb_to_axi4.scala 99:40] + wire [10:0] _GEN_26 = {{2'd0}, _T_59}; // @[ahb_to_axi4.scala 98:79] + wire [10:0] _T_67 = _GEN_26 | _T_66; // @[ahb_to_axi4.scala 98:79] + wire _T_69 = ahb_hsize_q == 3'h3; // @[ahb_to_axi4.scala 100:30] + wire [7:0] _T_71 = _T_69 ? 8'hff : 8'h0; // @[Bitwise.scala 72:12] + wire [10:0] _GEN_27 = {{3'd0}, _T_71}; // @[ahb_to_axi4.scala 99:79] + wire [10:0] _T_73 = _T_67 | _GEN_27; // @[ahb_to_axi4.scala 99:79] + reg ahb_hready_q; // @[ahb_to_axi4.scala 122:60] + wire _T_74 = ~ahb_hready_q; // @[ahb_to_axi4.scala 103:80] + reg ahb_hresp_q; // @[ahb_to_axi4.scala 121:60] + wire _T_75 = ahb_hresp_q & _T_74; // @[ahb_to_axi4.scala 103:78] + wire _T_77 = buf_state == 2'h0; // @[ahb_to_axi4.scala 103:124] + wire _T_78 = _T_21 | _T_77; // @[ahb_to_axi4.scala 103:111] + wire _T_79 = buf_state == 2'h2; // @[ahb_to_axi4.scala 103:149] + wire _T_80 = buf_state == 2'h3; // @[ahb_to_axi4.scala 103:168] + wire _T_81 = _T_79 | _T_80; // @[ahb_to_axi4.scala 103:156] + wire _T_82 = ~_T_81; // @[ahb_to_axi4.scala 103:137] + wire _T_83 = _T_78 & _T_82; // @[ahb_to_axi4.scala 103:135] + reg buf_read_error; // @[ahb_to_axi4.scala 118:60] + wire _T_84 = ~buf_read_error; // @[ahb_to_axi4.scala 103:181] + wire _T_85 = _T_83 & _T_84; // @[ahb_to_axi4.scala 103:179] + wire [1:0] _T_89 = io_ahb_hsel ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12] + wire buf_rdata_clk = rvclkhdr_2_io_l1clk; // @[ahb_to_axi4.scala 45:33 ahb_to_axi4.scala 134:31] + reg [63:0] buf_rdata; // @[ahb_to_axi4.scala 117:66] + reg [1:0] ahb_htrans_q; // @[ahb_to_axi4.scala 123:60] + wire _T_94 = ahb_htrans_q != 2'h0; // @[ahb_to_axi4.scala 107:61] + wire _T_95 = buf_state != 2'h0; // @[ahb_to_axi4.scala 107:83] + wire _T_96 = _T_94 & _T_95; // @[ahb_to_axi4.scala 107:70] + wire _T_97 = ahb_addr_in_dccm | ahb_addr_in_iccm; // @[ahb_to_axi4.scala 108:26] + wire _T_98 = ~_T_97; // @[ahb_to_axi4.scala 108:7] + reg ahb_hwrite_q; // @[ahb_to_axi4.scala 125:65] + wire _T_99 = ahb_addr_in_dccm & ahb_hwrite_q; // @[ahb_to_axi4.scala 109:46] + wire _T_100 = ahb_addr_in_iccm | _T_99; // @[ahb_to_axi4.scala 109:26] + wire _T_102 = ahb_hsize_q[1:0] == 2'h2; // @[ahb_to_axi4.scala 109:86] + wire _T_104 = ahb_hsize_q[1:0] == 2'h3; // @[ahb_to_axi4.scala 109:115] + wire _T_105 = _T_102 | _T_104; // @[ahb_to_axi4.scala 109:95] + wire _T_106 = ~_T_105; // @[ahb_to_axi4.scala 109:66] + wire _T_107 = _T_100 & _T_106; // @[ahb_to_axi4.scala 109:64] + wire _T_108 = _T_98 | _T_107; // @[ahb_to_axi4.scala 108:47] + wire _T_112 = _T_53 & ahb_haddr_q[0]; // @[ahb_to_axi4.scala 110:35] + wire _T_113 = _T_108 | _T_112; // @[ahb_to_axi4.scala 109:126] + wire _T_117 = |ahb_haddr_q[1:0]; // @[ahb_to_axi4.scala 111:56] + wire _T_118 = _T_61 & _T_117; // @[ahb_to_axi4.scala 111:35] + wire _T_119 = _T_113 | _T_118; // @[ahb_to_axi4.scala 110:55] + wire _T_123 = |ahb_haddr_q[2:0]; // @[ahb_to_axi4.scala 112:56] + wire _T_124 = _T_69 & _T_123; // @[ahb_to_axi4.scala 112:35] + wire _T_125 = _T_119 | _T_124; // @[ahb_to_axi4.scala 111:61] + wire _T_126 = _T_96 & _T_125; // @[ahb_to_axi4.scala 107:94] + wire _T_127 = _T_126 | buf_read_error; // @[ahb_to_axi4.scala 112:63] + wire _T_146 = ~cmdbuf_wr_en; // @[ahb_to_axi4.scala 136:113] + wire _T_147 = _T_153 & _T_146; // @[ahb_to_axi4.scala 136:111] + wire _T_149 = io_ahb_sig_in_hresp & _T_38; // @[ahb_to_axi4.scala 136:151] + wire cmdbuf_rst = _T_147 | _T_149; // @[ahb_to_axi4.scala 136:128] + wire _T_157 = cmdbuf_wr_en | cmdbuf_vld; // @[ahb_to_axi4.scala 139:66] + wire _T_158 = ~cmdbuf_rst; // @[ahb_to_axi4.scala 139:110] + reg [2:0] _T_164; // @[Reg.scala 27:20] + reg [7:0] cmdbuf_wstrb; // @[Reg.scala 27:20] + wire [7:0] master_wstrb = _T_73[7:0]; // @[ahb_to_axi4.scala 97:31] + reg [31:0] cmdbuf_addr; // @[lib.scala 374:16] + reg [63:0] cmdbuf_wdata; // @[lib.scala 374:16] + wire [1:0] cmdbuf_size = _T_164[1:0]; // @[ahb_to_axi4.scala 145:31] + rvclkhdr rvclkhdr ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_io_l1clk), + .io_clk(rvclkhdr_io_clk), + .io_en(rvclkhdr_io_en), + .io_scan_mode(rvclkhdr_io_scan_mode) + ); + rvclkhdr rvclkhdr_1 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_1_io_l1clk), + .io_clk(rvclkhdr_1_io_clk), + .io_en(rvclkhdr_1_io_en), + .io_scan_mode(rvclkhdr_1_io_scan_mode) + ); + rvclkhdr rvclkhdr_2 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_2_io_l1clk), + .io_clk(rvclkhdr_2_io_clk), + .io_en(rvclkhdr_2_io_en), + .io_scan_mode(rvclkhdr_2_io_scan_mode) + ); + rvclkhdr rvclkhdr_3 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_3_io_l1clk), + .io_clk(rvclkhdr_3_io_clk), + .io_en(rvclkhdr_3_io_en), + .io_scan_mode(rvclkhdr_3_io_scan_mode) + ); + rvclkhdr rvclkhdr_4 ( // @[lib.scala 368:23] + .io_l1clk(rvclkhdr_4_io_l1clk), + .io_clk(rvclkhdr_4_io_clk), + .io_en(rvclkhdr_4_io_en), + .io_scan_mode(rvclkhdr_4_io_scan_mode) + ); + rvclkhdr rvclkhdr_5 ( // @[lib.scala 343:22] + .io_l1clk(rvclkhdr_5_io_l1clk), + .io_clk(rvclkhdr_5_io_clk), + .io_en(rvclkhdr_5_io_en), + .io_scan_mode(rvclkhdr_5_io_scan_mode) + ); + assign io_axi_aw_valid = cmdbuf_vld & cmdbuf_write; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 156:28] + assign io_axi_aw_bits_addr = cmdbuf_addr; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 158:33] + assign io_axi_aw_bits_size = {1'h0,cmdbuf_size}; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 159:33] + assign io_axi_w_valid = cmdbuf_vld & cmdbuf_write; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 164:28] + assign io_axi_w_bits_data = cmdbuf_wdata; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 165:33] + assign io_axi_w_bits_strb = cmdbuf_wstrb; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 166:33] + assign io_axi_ar_valid = cmdbuf_vld & _T_38; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 171:28] + assign io_axi_ar_bits_addr = cmdbuf_addr; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 173:33] + assign io_axi_ar_bits_size = {1'h0,cmdbuf_size}; // @[ahb_to_axi4.scala 20:10 ahb_to_axi4.scala 174:33] + assign io_ahb_sig_in_hrdata = buf_rdata; // @[ahb_to_axi4.scala 106:38] + assign io_ahb_sig_in_hready = io_ahb_sig_in_hresp ? _T_75 : _T_85; // @[ahb_to_axi4.scala 103:38] + assign io_ahb_sig_in_hresp = _T_127 | _T_75; // @[ahb_to_axi4.scala 107:38] + assign rvclkhdr_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_1_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_1_io_en = io_bus_clk_en & _T_10; // @[lib.scala 345:16] + assign rvclkhdr_1_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_2_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_2_io_en = io_bus_clk_en & buf_rdata_en; // @[lib.scala 345:16] + assign rvclkhdr_2_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign rvclkhdr_3_io_clk = rvclkhdr_5_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_3_io_en = _T_7 ? 1'h0 : _GEN_11; // @[lib.scala 371:17] + assign rvclkhdr_3_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_4_io_clk = rvclkhdr_5_io_l1clk; // @[lib.scala 370:18] + assign rvclkhdr_4_io_en = _T_7 ? 1'h0 : _GEN_11; // @[lib.scala 371:17] + assign rvclkhdr_4_io_scan_mode = io_scan_mode; // @[lib.scala 372:24] + assign rvclkhdr_5_io_clk = clock; // @[lib.scala 344:17] + assign rvclkhdr_5_io_en = io_bus_clk_en; // @[lib.scala 345:16] + assign rvclkhdr_5_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] +`ifdef RANDOMIZE_GARBAGE_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_INVALID_ASSIGN +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_REG_INIT +`define RANDOMIZE +`endif +`ifdef RANDOMIZE_MEM_INIT +`define RANDOMIZE +`endif +`ifndef RANDOM +`define RANDOM $random +`endif +`ifdef RANDOMIZE_MEM_INIT + integer initvar; +`endif +`ifndef SYNTHESIS +`ifdef FIRRTL_BEFORE_INITIAL +`FIRRTL_BEFORE_INITIAL +`endif +initial begin + `ifdef RANDOMIZE + `ifdef INIT_RANDOM + `INIT_RANDOM + `endif + `ifndef VERILATOR + `ifdef RANDOMIZE_DELAY + #`RANDOMIZE_DELAY begin end + `else + #0.002 begin end + `endif + `endif +`ifdef RANDOMIZE_REG_INIT + _RAND_0 = {1{`RANDOM}}; + ahb_haddr_q = _RAND_0[31:0]; + _RAND_1 = {1{`RANDOM}}; + buf_state = _RAND_1[1:0]; + _RAND_2 = {1{`RANDOM}}; + cmdbuf_vld = _RAND_2[0:0]; + _RAND_3 = {1{`RANDOM}}; + cmdbuf_write = _RAND_3[0:0]; + _RAND_4 = {1{`RANDOM}}; + ahb_hsize_q = _RAND_4[2:0]; + _RAND_5 = {1{`RANDOM}}; + ahb_hready_q = _RAND_5[0:0]; + _RAND_6 = {1{`RANDOM}}; + ahb_hresp_q = _RAND_6[0:0]; + _RAND_7 = {1{`RANDOM}}; + buf_read_error = _RAND_7[0:0]; + _RAND_8 = {2{`RANDOM}}; + buf_rdata = _RAND_8[63:0]; + _RAND_9 = {1{`RANDOM}}; + ahb_htrans_q = _RAND_9[1:0]; + _RAND_10 = {1{`RANDOM}}; + ahb_hwrite_q = _RAND_10[0:0]; + _RAND_11 = {1{`RANDOM}}; + _T_164 = _RAND_11[2:0]; + _RAND_12 = {1{`RANDOM}}; + cmdbuf_wstrb = _RAND_12[7:0]; + _RAND_13 = {1{`RANDOM}}; + cmdbuf_addr = _RAND_13[31:0]; + _RAND_14 = {2{`RANDOM}}; + cmdbuf_wdata = _RAND_14[63:0]; +`endif // RANDOMIZE_REG_INIT + if (reset) begin + ahb_haddr_q = 32'h0; + end + if (reset) begin + buf_state = 2'h0; + end + if (reset) begin + cmdbuf_vld = 1'h0; + end + if (reset) begin + cmdbuf_write = 1'h0; + end + if (reset) begin + ahb_hsize_q = 3'h0; + end + if (reset) begin + ahb_hready_q = 1'h0; + end + if (reset) begin + ahb_hresp_q = 1'h0; + end + if (reset) begin + buf_read_error = 1'h0; + end + if (reset) begin + buf_rdata = 64'h0; + end + if (reset) begin + ahb_htrans_q = 2'h0; + end + if (reset) begin + ahb_hwrite_q = 1'h0; + end + if (reset) begin + _T_164 = 3'h0; + end + if (reset) begin + cmdbuf_wstrb = 8'h0; + end + if (reset) begin + cmdbuf_addr = 32'h0; + end + if (reset) begin + cmdbuf_wdata = 64'h0; + end + `endif // RANDOMIZE +end // initial +`ifdef FIRRTL_AFTER_INITIAL +`FIRRTL_AFTER_INITIAL +`endif +`endif // SYNTHESIS + always @(posedge ahb_addr_clk or posedge reset) begin + if (reset) begin + ahb_haddr_q <= 32'h0; + end else begin + ahb_haddr_q <= io_ahb_sig_out_haddr; + end + end + always @(posedge ahb_clk or posedge reset) begin + if (reset) begin + buf_state <= 2'h0; + end else if (buf_state_en) begin + if (_T_7) begin + if (io_ahb_sig_out_hwrite) begin + buf_state <= 2'h1; + end else begin + buf_state <= 2'h2; + end + end else if (_T_12) begin + if (_T_17) begin + buf_state <= 2'h0; + end else if (io_ahb_sig_out_hwrite) begin + buf_state <= 2'h1; + end else begin + buf_state <= 2'h2; + end + end else if (_T_30) begin + if (io_ahb_sig_in_hresp) begin + buf_state <= 2'h0; + end else begin + buf_state <= 2'h3; + end + end else begin + buf_state <= 2'h0; + end + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + cmdbuf_vld <= 1'h0; + end else begin + cmdbuf_vld <= _T_157 & _T_158; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + cmdbuf_write <= 1'h0; + end else if (cmdbuf_wr_en) begin + cmdbuf_write <= ahb_hwrite_q; + end + end + always @(posedge ahb_addr_clk or posedge reset) begin + if (reset) begin + ahb_hsize_q <= 3'h0; + end else begin + ahb_hsize_q <= io_ahb_sig_out_hsize; + end + end + always @(posedge ahb_clk or posedge reset) begin + if (reset) begin + ahb_hready_q <= 1'h0; + end else begin + ahb_hready_q <= io_ahb_sig_in_hready & io_ahb_hreadyin; + end + end + always @(posedge ahb_clk or posedge reset) begin + if (reset) begin + ahb_hresp_q <= 1'h0; + end else begin + ahb_hresp_q <= io_ahb_sig_in_hresp; + end + end + always @(posedge ahb_clk or posedge reset) begin + if (reset) begin + buf_read_error <= 1'h0; + end else if (_T_7) begin + buf_read_error <= 1'h0; + end else if (_T_12) begin + buf_read_error <= 1'h0; + end else if (_T_30) begin + buf_read_error <= 1'h0; + end else begin + buf_read_error <= _GEN_3; + end + end + always @(posedge buf_rdata_clk or posedge reset) begin + if (reset) begin + buf_rdata <= 64'h0; + end else begin + buf_rdata <= io_axi_r_bits_data; + end + end + always @(posedge ahb_clk or posedge reset) begin + if (reset) begin + ahb_htrans_q <= 2'h0; + end else begin + ahb_htrans_q <= _T_89 & io_ahb_sig_out_htrans; + end + end + always @(posedge ahb_addr_clk or posedge reset) begin + if (reset) begin + ahb_hwrite_q <= 1'h0; + end else begin + ahb_hwrite_q <= io_ahb_sig_out_hwrite; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + _T_164 <= 3'h0; + end else if (cmdbuf_wr_en) begin + _T_164 <= ahb_hsize_q; + end + end + always @(posedge bus_clk or posedge reset) begin + if (reset) begin + cmdbuf_wstrb <= 8'h0; + end else if (cmdbuf_wr_en) begin + cmdbuf_wstrb <= master_wstrb; + end + end + always @(posedge rvclkhdr_3_io_l1clk or posedge reset) begin + if (reset) begin + cmdbuf_addr <= 32'h0; + end else begin + cmdbuf_addr <= ahb_haddr_q; + end + end + always @(posedge rvclkhdr_4_io_l1clk or posedge reset) begin + if (reset) begin + cmdbuf_wdata <= 64'h0; + end else begin + cmdbuf_wdata <= io_ahb_sig_out_hwdata; + end + end +endmodule module quasar( input clock, input reset, @@ -80961,7 +83273,6 @@ module quasar( wire ifu_io_ifu_ar_valid; // @[quasar.scala 74:19] wire [2:0] ifu_io_ifu_ar_bits_id; // @[quasar.scala 74:19] wire [31:0] ifu_io_ifu_ar_bits_addr; // @[quasar.scala 74:19] - wire [3:0] ifu_io_ifu_ar_bits_region; // @[quasar.scala 74:19] wire ifu_io_ifu_r_valid; // @[quasar.scala 74:19] wire [2:0] ifu_io_ifu_r_bits_id; // @[quasar.scala 74:19] wire [63:0] ifu_io_ifu_r_bits_data; // @[quasar.scala 74:19] @@ -81082,6 +83393,7 @@ module quasar( wire [31:0] dec_io_rv_trace_pkt_rv_i_tval_ip; // @[quasar.scala 75:19] wire dec_io_dec_tlu_misc_clk_override; // @[quasar.scala 75:19] wire dec_io_dec_tlu_lsu_clk_override; // @[quasar.scala 75:19] + wire dec_io_dec_tlu_bus_clk_override; // @[quasar.scala 75:19] wire dec_io_dec_tlu_pic_clk_override; // @[quasar.scala 75:19] wire dec_io_dec_tlu_dccm_clk_override; // @[quasar.scala 75:19] wire dec_io_dec_tlu_icm_clk_override; // @[quasar.scala 75:19] @@ -81219,7 +83531,6 @@ module quasar( wire dec_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error; // @[quasar.scala 75:19] wire dec_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy; // @[quasar.scala 75:19] wire dec_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[quasar.scala 75:19] - wire dec_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[quasar.scala 75:19] wire dec_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[quasar.scala 75:19] wire dec_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any; // @[quasar.scala 75:19] wire dec_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any; // @[quasar.scala 75:19] @@ -81274,7 +83585,6 @@ module quasar( wire dbg_io_sb_axi_aw_ready; // @[quasar.scala 76:19] wire dbg_io_sb_axi_aw_valid; // @[quasar.scala 76:19] wire [31:0] dbg_io_sb_axi_aw_bits_addr; // @[quasar.scala 76:19] - wire [3:0] dbg_io_sb_axi_aw_bits_region; // @[quasar.scala 76:19] wire [2:0] dbg_io_sb_axi_aw_bits_size; // @[quasar.scala 76:19] wire dbg_io_sb_axi_w_ready; // @[quasar.scala 76:19] wire dbg_io_sb_axi_w_valid; // @[quasar.scala 76:19] @@ -81286,7 +83596,6 @@ module quasar( wire dbg_io_sb_axi_ar_ready; // @[quasar.scala 76:19] wire dbg_io_sb_axi_ar_valid; // @[quasar.scala 76:19] wire [31:0] dbg_io_sb_axi_ar_bits_addr; // @[quasar.scala 76:19] - wire [3:0] dbg_io_sb_axi_ar_bits_region; // @[quasar.scala 76:19] wire [2:0] dbg_io_sb_axi_ar_bits_size; // @[quasar.scala 76:19] wire dbg_io_sb_axi_r_ready; // @[quasar.scala 76:19] wire dbg_io_sb_axi_r_valid; // @[quasar.scala 76:19] @@ -81388,7 +83697,6 @@ module quasar( wire exu_io_dec_exu_ib_exu_dec_debug_wdata_rs1_d; // @[quasar.scala 77:19] wire [31:0] exu_io_dec_exu_gpr_exu_gpr_i0_rs1_d; // @[quasar.scala 77:19] wire [31:0] exu_io_dec_exu_gpr_exu_gpr_i0_rs2_d; // @[quasar.scala 77:19] - wire [7:0] exu_io_exu_bp_exu_i0_br_index_r; // @[quasar.scala 77:19] wire [7:0] exu_io_exu_bp_exu_i0_br_fghr_r; // @[quasar.scala 77:19] wire exu_io_exu_bp_exu_i0_br_way_r; // @[quasar.scala 77:19] wire exu_io_exu_bp_exu_mp_pkt_bits_misp; // @[quasar.scala 77:19] @@ -81442,7 +83750,6 @@ module quasar( wire lsu_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error; // @[quasar.scala 78:19] wire lsu_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy; // @[quasar.scala 78:19] wire lsu_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[quasar.scala 78:19] - wire lsu_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[quasar.scala 78:19] wire lsu_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[quasar.scala 78:19] wire lsu_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any; // @[quasar.scala 78:19] wire lsu_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any; // @[quasar.scala 78:19] @@ -81471,9 +83778,7 @@ module quasar( wire lsu_io_axi_aw_valid; // @[quasar.scala 78:19] wire [2:0] lsu_io_axi_aw_bits_id; // @[quasar.scala 78:19] wire [31:0] lsu_io_axi_aw_bits_addr; // @[quasar.scala 78:19] - wire [3:0] lsu_io_axi_aw_bits_region; // @[quasar.scala 78:19] wire [2:0] lsu_io_axi_aw_bits_size; // @[quasar.scala 78:19] - wire [3:0] lsu_io_axi_aw_bits_cache; // @[quasar.scala 78:19] wire lsu_io_axi_w_ready; // @[quasar.scala 78:19] wire lsu_io_axi_w_valid; // @[quasar.scala 78:19] wire [63:0] lsu_io_axi_w_bits_data; // @[quasar.scala 78:19] @@ -81485,9 +83790,7 @@ module quasar( wire lsu_io_axi_ar_valid; // @[quasar.scala 78:19] wire [2:0] lsu_io_axi_ar_bits_id; // @[quasar.scala 78:19] wire [31:0] lsu_io_axi_ar_bits_addr; // @[quasar.scala 78:19] - wire [3:0] lsu_io_axi_ar_bits_region; // @[quasar.scala 78:19] wire [2:0] lsu_io_axi_ar_bits_size; // @[quasar.scala 78:19] - wire [3:0] lsu_io_axi_ar_bits_cache; // @[quasar.scala 78:19] wire lsu_io_axi_r_valid; // @[quasar.scala 78:19] wire [2:0] lsu_io_axi_r_bits_id; // @[quasar.scala 78:19] wire [63:0] lsu_io_axi_r_bits_data; // @[quasar.scala 78:19] @@ -81601,25 +83904,18 @@ module quasar( wire dma_ctrl_io_iccm_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_aw_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_aw_valid; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_aw_bits_id; // @[quasar.scala 80:24] wire [31:0] dma_ctrl_io_dma_axi_aw_bits_addr; // @[quasar.scala 80:24] wire [2:0] dma_ctrl_io_dma_axi_aw_bits_size; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_w_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_w_valid; // @[quasar.scala 80:24] wire [63:0] dma_ctrl_io_dma_axi_w_bits_data; // @[quasar.scala 80:24] wire [7:0] dma_ctrl_io_dma_axi_w_bits_strb; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_b_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_b_valid; // @[quasar.scala 80:24] - wire [1:0] dma_ctrl_io_dma_axi_b_bits_resp; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_b_bits_id; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_ar_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_ar_valid; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_ar_bits_id; // @[quasar.scala 80:24] wire [31:0] dma_ctrl_io_dma_axi_ar_bits_addr; // @[quasar.scala 80:24] wire [2:0] dma_ctrl_io_dma_axi_ar_bits_size; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_r_ready; // @[quasar.scala 80:24] wire dma_ctrl_io_dma_axi_r_valid; // @[quasar.scala 80:24] - wire dma_ctrl_io_dma_axi_r_bits_id; // @[quasar.scala 80:24] wire [63:0] dma_ctrl_io_dma_axi_r_bits_data; // @[quasar.scala 80:24] wire [1:0] dma_ctrl_io_dma_axi_r_bits_resp; // @[quasar.scala 80:24] wire dma_ctrl_io_lsu_dma_dma_lsc_ctl_dma_dccm_req; // @[quasar.scala 80:24] @@ -81650,6 +83946,132 @@ module quasar( wire rvclkhdr_1_io_clk; // @[lib.scala 343:22] wire rvclkhdr_1_io_en; // @[lib.scala 343:22] wire rvclkhdr_1_io_scan_mode; // @[lib.scala 343:22] + wire axi4_to_ahb_clock; // @[quasar.scala 241:32] + wire axi4_to_ahb_reset; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_scan_mode; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_bus_clk_en; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_clk_override; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_aw_ready; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_aw_valid; // @[quasar.scala 241:32] + wire [31:0] axi4_to_ahb_io_axi_aw_bits_addr; // @[quasar.scala 241:32] + wire [2:0] axi4_to_ahb_io_axi_aw_bits_size; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_w_ready; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_w_valid; // @[quasar.scala 241:32] + wire [63:0] axi4_to_ahb_io_axi_w_bits_data; // @[quasar.scala 241:32] + wire [7:0] axi4_to_ahb_io_axi_w_bits_strb; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_b_valid; // @[quasar.scala 241:32] + wire [1:0] axi4_to_ahb_io_axi_b_bits_resp; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_ar_ready; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_ar_valid; // @[quasar.scala 241:32] + wire [31:0] axi4_to_ahb_io_axi_ar_bits_addr; // @[quasar.scala 241:32] + wire [2:0] axi4_to_ahb_io_axi_ar_bits_size; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_axi_r_valid; // @[quasar.scala 241:32] + wire [63:0] axi4_to_ahb_io_axi_r_bits_data; // @[quasar.scala 241:32] + wire [1:0] axi4_to_ahb_io_axi_r_bits_resp; // @[quasar.scala 241:32] + wire [63:0] axi4_to_ahb_io_ahb_in_hrdata; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_ahb_in_hready; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_ahb_in_hresp; // @[quasar.scala 241:32] + wire [31:0] axi4_to_ahb_io_ahb_out_haddr; // @[quasar.scala 241:32] + wire [2:0] axi4_to_ahb_io_ahb_out_hsize; // @[quasar.scala 241:32] + wire [1:0] axi4_to_ahb_io_ahb_out_htrans; // @[quasar.scala 241:32] + wire axi4_to_ahb_io_ahb_out_hwrite; // @[quasar.scala 241:32] + wire [63:0] axi4_to_ahb_io_ahb_out_hwdata; // @[quasar.scala 241:32] + wire axi4_to_ahb_1_clock; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_reset; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_scan_mode; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_bus_clk_en; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_clk_override; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_aw_ready; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_aw_valid; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_aw_bits_id; // @[quasar.scala 242:33] + wire [31:0] axi4_to_ahb_1_io_axi_aw_bits_addr; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_aw_bits_size; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_w_ready; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_w_valid; // @[quasar.scala 242:33] + wire [63:0] axi4_to_ahb_1_io_axi_w_bits_data; // @[quasar.scala 242:33] + wire [7:0] axi4_to_ahb_1_io_axi_w_bits_strb; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_b_valid; // @[quasar.scala 242:33] + wire [1:0] axi4_to_ahb_1_io_axi_b_bits_resp; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_b_bits_id; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_ar_ready; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_ar_valid; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_ar_bits_id; // @[quasar.scala 242:33] + wire [31:0] axi4_to_ahb_1_io_axi_ar_bits_addr; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_ar_bits_size; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_axi_r_valid; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_axi_r_bits_id; // @[quasar.scala 242:33] + wire [63:0] axi4_to_ahb_1_io_axi_r_bits_data; // @[quasar.scala 242:33] + wire [1:0] axi4_to_ahb_1_io_axi_r_bits_resp; // @[quasar.scala 242:33] + wire [63:0] axi4_to_ahb_1_io_ahb_in_hrdata; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_ahb_in_hready; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_ahb_in_hresp; // @[quasar.scala 242:33] + wire [31:0] axi4_to_ahb_1_io_ahb_out_haddr; // @[quasar.scala 242:33] + wire [2:0] axi4_to_ahb_1_io_ahb_out_hsize; // @[quasar.scala 242:33] + wire [1:0] axi4_to_ahb_1_io_ahb_out_htrans; // @[quasar.scala 242:33] + wire axi4_to_ahb_1_io_ahb_out_hwrite; // @[quasar.scala 242:33] + wire [63:0] axi4_to_ahb_1_io_ahb_out_hwdata; // @[quasar.scala 242:33] + wire axi4_to_ahb_2_clock; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_reset; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_scan_mode; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_bus_clk_en; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_clk_override; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_aw_ready; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_aw_valid; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_aw_bits_id; // @[quasar.scala 243:33] + wire [31:0] axi4_to_ahb_2_io_axi_aw_bits_addr; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_aw_bits_size; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_w_ready; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_w_valid; // @[quasar.scala 243:33] + wire [63:0] axi4_to_ahb_2_io_axi_w_bits_data; // @[quasar.scala 243:33] + wire [7:0] axi4_to_ahb_2_io_axi_w_bits_strb; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_b_valid; // @[quasar.scala 243:33] + wire [1:0] axi4_to_ahb_2_io_axi_b_bits_resp; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_b_bits_id; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_ar_ready; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_ar_valid; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_ar_bits_id; // @[quasar.scala 243:33] + wire [31:0] axi4_to_ahb_2_io_axi_ar_bits_addr; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_ar_bits_size; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_axi_r_valid; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_axi_r_bits_id; // @[quasar.scala 243:33] + wire [63:0] axi4_to_ahb_2_io_axi_r_bits_data; // @[quasar.scala 243:33] + wire [1:0] axi4_to_ahb_2_io_axi_r_bits_resp; // @[quasar.scala 243:33] + wire [63:0] axi4_to_ahb_2_io_ahb_in_hrdata; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_ahb_in_hready; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_ahb_in_hresp; // @[quasar.scala 243:33] + wire [31:0] axi4_to_ahb_2_io_ahb_out_haddr; // @[quasar.scala 243:33] + wire [2:0] axi4_to_ahb_2_io_ahb_out_hsize; // @[quasar.scala 243:33] + wire [1:0] axi4_to_ahb_2_io_ahb_out_htrans; // @[quasar.scala 243:33] + wire axi4_to_ahb_2_io_ahb_out_hwrite; // @[quasar.scala 243:33] + wire [63:0] axi4_to_ahb_2_io_ahb_out_hwdata; // @[quasar.scala 243:33] + wire ahb_to_axi4_clock; // @[quasar.scala 244:33] + wire ahb_to_axi4_reset; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_scan_mode; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_bus_clk_en; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_aw_ready; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_aw_valid; // @[quasar.scala 244:33] + wire [31:0] ahb_to_axi4_io_axi_aw_bits_addr; // @[quasar.scala 244:33] + wire [2:0] ahb_to_axi4_io_axi_aw_bits_size; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_w_valid; // @[quasar.scala 244:33] + wire [63:0] ahb_to_axi4_io_axi_w_bits_data; // @[quasar.scala 244:33] + wire [7:0] ahb_to_axi4_io_axi_w_bits_strb; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_ar_ready; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_ar_valid; // @[quasar.scala 244:33] + wire [31:0] ahb_to_axi4_io_axi_ar_bits_addr; // @[quasar.scala 244:33] + wire [2:0] ahb_to_axi4_io_axi_ar_bits_size; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_axi_r_valid; // @[quasar.scala 244:33] + wire [63:0] ahb_to_axi4_io_axi_r_bits_data; // @[quasar.scala 244:33] + wire [1:0] ahb_to_axi4_io_axi_r_bits_resp; // @[quasar.scala 244:33] + wire [63:0] ahb_to_axi4_io_ahb_sig_in_hrdata; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_ahb_sig_in_hready; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_ahb_sig_in_hresp; // @[quasar.scala 244:33] + wire [31:0] ahb_to_axi4_io_ahb_sig_out_haddr; // @[quasar.scala 244:33] + wire [2:0] ahb_to_axi4_io_ahb_sig_out_hsize; // @[quasar.scala 244:33] + wire [1:0] ahb_to_axi4_io_ahb_sig_out_htrans; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_ahb_sig_out_hwrite; // @[quasar.scala 244:33] + wire [63:0] ahb_to_axi4_io_ahb_sig_out_hwdata; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_ahb_hsel; // @[quasar.scala 244:33] + wire ahb_to_axi4_io_ahb_hreadyin; // @[quasar.scala 244:33] wire _T_1 = dbg_io_dbg_core_rst_l; // @[quasar.scala 82:67] wire _T_2 = _T_1 | io_scan_mode; // @[quasar.scala 82:70] wire _T_5 = ~dec_io_dec_pause_state_cg; // @[quasar.scala 83:23] @@ -81762,7 +84184,6 @@ module quasar( .io_ifu_ar_valid(ifu_io_ifu_ar_valid), .io_ifu_ar_bits_id(ifu_io_ifu_ar_bits_id), .io_ifu_ar_bits_addr(ifu_io_ifu_ar_bits_addr), - .io_ifu_ar_bits_region(ifu_io_ifu_ar_bits_region), .io_ifu_r_valid(ifu_io_ifu_r_valid), .io_ifu_r_bits_id(ifu_io_ifu_r_bits_id), .io_ifu_r_bits_data(ifu_io_ifu_r_bits_data), @@ -81885,6 +84306,7 @@ module quasar( .io_rv_trace_pkt_rv_i_tval_ip(dec_io_rv_trace_pkt_rv_i_tval_ip), .io_dec_tlu_misc_clk_override(dec_io_dec_tlu_misc_clk_override), .io_dec_tlu_lsu_clk_override(dec_io_dec_tlu_lsu_clk_override), + .io_dec_tlu_bus_clk_override(dec_io_dec_tlu_bus_clk_override), .io_dec_tlu_pic_clk_override(dec_io_dec_tlu_pic_clk_override), .io_dec_tlu_dccm_clk_override(dec_io_dec_tlu_dccm_clk_override), .io_dec_tlu_icm_clk_override(dec_io_dec_tlu_icm_clk_override), @@ -82022,7 +84444,6 @@ module quasar( .io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error(dec_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error), .io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy(dec_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy), .io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable(dec_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable), - .io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable(dec_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable), .io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable(dec_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable), .io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any(dec_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any), .io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any(dec_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any), @@ -82079,7 +84500,6 @@ module quasar( .io_sb_axi_aw_ready(dbg_io_sb_axi_aw_ready), .io_sb_axi_aw_valid(dbg_io_sb_axi_aw_valid), .io_sb_axi_aw_bits_addr(dbg_io_sb_axi_aw_bits_addr), - .io_sb_axi_aw_bits_region(dbg_io_sb_axi_aw_bits_region), .io_sb_axi_aw_bits_size(dbg_io_sb_axi_aw_bits_size), .io_sb_axi_w_ready(dbg_io_sb_axi_w_ready), .io_sb_axi_w_valid(dbg_io_sb_axi_w_valid), @@ -82091,7 +84511,6 @@ module quasar( .io_sb_axi_ar_ready(dbg_io_sb_axi_ar_ready), .io_sb_axi_ar_valid(dbg_io_sb_axi_ar_valid), .io_sb_axi_ar_bits_addr(dbg_io_sb_axi_ar_bits_addr), - .io_sb_axi_ar_bits_region(dbg_io_sb_axi_ar_bits_region), .io_sb_axi_ar_bits_size(dbg_io_sb_axi_ar_bits_size), .io_sb_axi_r_ready(dbg_io_sb_axi_r_ready), .io_sb_axi_r_valid(dbg_io_sb_axi_r_valid), @@ -82195,7 +84614,6 @@ module quasar( .io_dec_exu_ib_exu_dec_debug_wdata_rs1_d(exu_io_dec_exu_ib_exu_dec_debug_wdata_rs1_d), .io_dec_exu_gpr_exu_gpr_i0_rs1_d(exu_io_dec_exu_gpr_exu_gpr_i0_rs1_d), .io_dec_exu_gpr_exu_gpr_i0_rs2_d(exu_io_dec_exu_gpr_exu_gpr_i0_rs2_d), - .io_exu_bp_exu_i0_br_index_r(exu_io_exu_bp_exu_i0_br_index_r), .io_exu_bp_exu_i0_br_fghr_r(exu_io_exu_bp_exu_i0_br_fghr_r), .io_exu_bp_exu_i0_br_way_r(exu_io_exu_bp_exu_i0_br_way_r), .io_exu_bp_exu_mp_pkt_bits_misp(exu_io_exu_bp_exu_mp_pkt_bits_misp), @@ -82251,7 +84669,6 @@ module quasar( .io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error(lsu_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_error), .io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy(lsu_io_lsu_dec_tlu_busbuff_lsu_pmu_bus_busy), .io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable(lsu_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable), - .io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable(lsu_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable), .io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable(lsu_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable), .io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any(lsu_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_load_any), .io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any(lsu_io_lsu_dec_tlu_busbuff_lsu_imprecise_error_store_any), @@ -82280,9 +84697,7 @@ module quasar( .io_axi_aw_valid(lsu_io_axi_aw_valid), .io_axi_aw_bits_id(lsu_io_axi_aw_bits_id), .io_axi_aw_bits_addr(lsu_io_axi_aw_bits_addr), - .io_axi_aw_bits_region(lsu_io_axi_aw_bits_region), .io_axi_aw_bits_size(lsu_io_axi_aw_bits_size), - .io_axi_aw_bits_cache(lsu_io_axi_aw_bits_cache), .io_axi_w_ready(lsu_io_axi_w_ready), .io_axi_w_valid(lsu_io_axi_w_valid), .io_axi_w_bits_data(lsu_io_axi_w_bits_data), @@ -82294,9 +84709,7 @@ module quasar( .io_axi_ar_valid(lsu_io_axi_ar_valid), .io_axi_ar_bits_id(lsu_io_axi_ar_bits_id), .io_axi_ar_bits_addr(lsu_io_axi_ar_bits_addr), - .io_axi_ar_bits_region(lsu_io_axi_ar_bits_region), .io_axi_ar_bits_size(lsu_io_axi_ar_bits_size), - .io_axi_ar_bits_cache(lsu_io_axi_ar_bits_cache), .io_axi_r_valid(lsu_io_axi_r_valid), .io_axi_r_bits_id(lsu_io_axi_r_bits_id), .io_axi_r_bits_data(lsu_io_axi_r_bits_data), @@ -82414,25 +84827,18 @@ module quasar( .io_iccm_ready(dma_ctrl_io_iccm_ready), .io_dma_axi_aw_ready(dma_ctrl_io_dma_axi_aw_ready), .io_dma_axi_aw_valid(dma_ctrl_io_dma_axi_aw_valid), - .io_dma_axi_aw_bits_id(dma_ctrl_io_dma_axi_aw_bits_id), .io_dma_axi_aw_bits_addr(dma_ctrl_io_dma_axi_aw_bits_addr), .io_dma_axi_aw_bits_size(dma_ctrl_io_dma_axi_aw_bits_size), .io_dma_axi_w_ready(dma_ctrl_io_dma_axi_w_ready), .io_dma_axi_w_valid(dma_ctrl_io_dma_axi_w_valid), .io_dma_axi_w_bits_data(dma_ctrl_io_dma_axi_w_bits_data), .io_dma_axi_w_bits_strb(dma_ctrl_io_dma_axi_w_bits_strb), - .io_dma_axi_b_ready(dma_ctrl_io_dma_axi_b_ready), .io_dma_axi_b_valid(dma_ctrl_io_dma_axi_b_valid), - .io_dma_axi_b_bits_resp(dma_ctrl_io_dma_axi_b_bits_resp), - .io_dma_axi_b_bits_id(dma_ctrl_io_dma_axi_b_bits_id), .io_dma_axi_ar_ready(dma_ctrl_io_dma_axi_ar_ready), .io_dma_axi_ar_valid(dma_ctrl_io_dma_axi_ar_valid), - .io_dma_axi_ar_bits_id(dma_ctrl_io_dma_axi_ar_bits_id), .io_dma_axi_ar_bits_addr(dma_ctrl_io_dma_axi_ar_bits_addr), .io_dma_axi_ar_bits_size(dma_ctrl_io_dma_axi_ar_bits_size), - .io_dma_axi_r_ready(dma_ctrl_io_dma_axi_r_ready), .io_dma_axi_r_valid(dma_ctrl_io_dma_axi_r_valid), - .io_dma_axi_r_bits_id(dma_ctrl_io_dma_axi_r_bits_id), .io_dma_axi_r_bits_data(dma_ctrl_io_dma_axi_r_bits_data), .io_dma_axi_r_bits_resp(dma_ctrl_io_dma_axi_r_bits_resp), .io_lsu_dma_dma_lsc_ctl_dma_dccm_req(dma_ctrl_io_lsu_dma_dma_lsc_ctl_dma_dccm_req), @@ -82468,128 +84874,262 @@ module quasar( .io_en(rvclkhdr_1_io_en), .io_scan_mode(rvclkhdr_1_io_scan_mode) ); - assign io_lsu_axi_aw_valid = lsu_io_axi_aw_valid; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_id = lsu_io_axi_aw_bits_id; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_addr = lsu_io_axi_aw_bits_addr; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_region = lsu_io_axi_aw_bits_region; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_len = 8'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_size = lsu_io_axi_aw_bits_size; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_burst = 2'h1; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_lock = 1'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_cache = lsu_io_axi_aw_bits_cache; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_prot = 3'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_aw_bits_qos = 4'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_w_valid = lsu_io_axi_w_valid; // @[quasar.scala 284:27] - assign io_lsu_axi_w_bits_data = lsu_io_axi_w_bits_data; // @[quasar.scala 284:27] - assign io_lsu_axi_w_bits_strb = lsu_io_axi_w_bits_strb; // @[quasar.scala 284:27] - assign io_lsu_axi_w_bits_last = 1'h1; // @[quasar.scala 284:27] - assign io_lsu_axi_b_ready = 1'h1; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_valid = lsu_io_axi_ar_valid; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_id = lsu_io_axi_ar_bits_id; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_addr = lsu_io_axi_ar_bits_addr; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_region = lsu_io_axi_ar_bits_region; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_len = 8'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_size = lsu_io_axi_ar_bits_size; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_burst = 2'h1; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_lock = 1'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_cache = lsu_io_axi_ar_bits_cache; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_prot = 3'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_ar_bits_qos = 4'h0; // @[quasar.scala 284:27] - assign io_lsu_axi_r_ready = 1'h1; // @[quasar.scala 284:27] - assign io_ifu_axi_aw_valid = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_id = 3'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_addr = 32'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_region = 4'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_len = 8'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_size = 3'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_burst = 2'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_lock = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_cache = 4'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_prot = 3'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_aw_bits_qos = 4'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_w_valid = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_w_bits_data = 64'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_w_bits_strb = 8'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_w_bits_last = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_b_ready = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_valid = ifu_io_ifu_ar_valid; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_id = ifu_io_ifu_ar_bits_id; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_addr = ifu_io_ifu_ar_bits_addr; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_region = ifu_io_ifu_ar_bits_region; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_len = 8'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_size = 3'h3; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_burst = 2'h1; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_lock = 1'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_cache = 4'hf; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_prot = 3'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_ar_bits_qos = 4'h0; // @[quasar.scala 283:27] - assign io_ifu_axi_r_ready = 1'h1; // @[quasar.scala 283:27] - assign io_sb_axi_aw_valid = dbg_io_sb_axi_aw_valid; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_id = 1'h0; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_addr = dbg_io_sb_axi_aw_bits_addr; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_region = dbg_io_sb_axi_aw_bits_region; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_len = 8'h0; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_size = dbg_io_sb_axi_aw_bits_size; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_burst = 2'h1; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_lock = 1'h0; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_cache = 4'hf; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_prot = 3'h0; // @[quasar.scala 282:27] - assign io_sb_axi_aw_bits_qos = 4'h0; // @[quasar.scala 282:27] - assign io_sb_axi_w_valid = dbg_io_sb_axi_w_valid; // @[quasar.scala 282:27] - assign io_sb_axi_w_bits_data = dbg_io_sb_axi_w_bits_data; // @[quasar.scala 282:27] - assign io_sb_axi_w_bits_strb = dbg_io_sb_axi_w_bits_strb; // @[quasar.scala 282:27] - assign io_sb_axi_w_bits_last = 1'h1; // @[quasar.scala 282:27] - assign io_sb_axi_b_ready = 1'h1; // @[quasar.scala 282:27] - assign io_sb_axi_ar_valid = dbg_io_sb_axi_ar_valid; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_id = 1'h0; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_addr = dbg_io_sb_axi_ar_bits_addr; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_region = dbg_io_sb_axi_ar_bits_region; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_len = 8'h0; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_size = dbg_io_sb_axi_ar_bits_size; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_burst = 2'h1; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_lock = 1'h0; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_cache = 4'h0; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_prot = 3'h0; // @[quasar.scala 282:27] - assign io_sb_axi_ar_bits_qos = 4'h0; // @[quasar.scala 282:27] - assign io_sb_axi_r_ready = 1'h1; // @[quasar.scala 282:27] - assign io_dma_axi_aw_ready = dma_ctrl_io_dma_axi_aw_ready; // @[quasar.scala 281:27] - assign io_dma_axi_w_ready = dma_ctrl_io_dma_axi_w_ready; // @[quasar.scala 281:27] - assign io_dma_axi_b_valid = dma_ctrl_io_dma_axi_b_valid; // @[quasar.scala 281:27] - assign io_dma_axi_b_bits_resp = dma_ctrl_io_dma_axi_b_bits_resp; // @[quasar.scala 281:27] - assign io_dma_axi_b_bits_id = dma_ctrl_io_dma_axi_b_bits_id; // @[quasar.scala 281:27] - assign io_dma_axi_ar_ready = dma_ctrl_io_dma_axi_ar_ready; // @[quasar.scala 281:27] - assign io_dma_axi_r_valid = dma_ctrl_io_dma_axi_r_valid; // @[quasar.scala 281:27] - assign io_dma_axi_r_bits_id = dma_ctrl_io_dma_axi_r_bits_id; // @[quasar.scala 281:27] - assign io_dma_axi_r_bits_data = dma_ctrl_io_dma_axi_r_bits_data; // @[quasar.scala 281:27] - assign io_dma_axi_r_bits_resp = dma_ctrl_io_dma_axi_r_bits_resp; // @[quasar.scala 281:27] - assign io_dma_axi_r_bits_last = 1'h1; // @[quasar.scala 281:27] - assign io_lsu_ahb_out_haddr = 32'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hburst = 3'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hmastlock = 1'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hprot = 4'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hsize = 3'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_htrans = 2'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hwrite = 1'h0; // @[quasar.scala 277:27] - assign io_lsu_ahb_out_hwdata = 64'h0; // @[quasar.scala 277:27] - assign io_ifu_ahb_out_haddr = 32'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hburst = 3'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hmastlock = 1'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hprot = 4'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hsize = 3'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_htrans = 2'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hwrite = 1'h0; // @[quasar.scala 278:27] - assign io_ifu_ahb_out_hwdata = 64'h0; // @[quasar.scala 278:27] - assign io_sb_ahb_out_haddr = 32'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hburst = 3'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hmastlock = 1'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hprot = 4'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hsize = 3'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_htrans = 2'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hwrite = 1'h0; // @[quasar.scala 279:27] - assign io_sb_ahb_out_hwdata = 64'h0; // @[quasar.scala 279:27] - assign io_dma_ahb_sig_in_hrdata = 64'h0; // @[quasar.scala 280:27] - assign io_dma_ahb_sig_in_hready = 1'h0; // @[quasar.scala 280:27] - assign io_dma_ahb_sig_in_hresp = 1'h0; // @[quasar.scala 280:27] + axi4_to_ahb axi4_to_ahb ( // @[quasar.scala 241:32] + .clock(axi4_to_ahb_clock), + .reset(axi4_to_ahb_reset), + .io_scan_mode(axi4_to_ahb_io_scan_mode), + .io_bus_clk_en(axi4_to_ahb_io_bus_clk_en), + .io_clk_override(axi4_to_ahb_io_clk_override), + .io_axi_aw_ready(axi4_to_ahb_io_axi_aw_ready), + .io_axi_aw_valid(axi4_to_ahb_io_axi_aw_valid), + .io_axi_aw_bits_addr(axi4_to_ahb_io_axi_aw_bits_addr), + .io_axi_aw_bits_size(axi4_to_ahb_io_axi_aw_bits_size), + .io_axi_w_ready(axi4_to_ahb_io_axi_w_ready), + .io_axi_w_valid(axi4_to_ahb_io_axi_w_valid), + .io_axi_w_bits_data(axi4_to_ahb_io_axi_w_bits_data), + .io_axi_w_bits_strb(axi4_to_ahb_io_axi_w_bits_strb), + .io_axi_b_valid(axi4_to_ahb_io_axi_b_valid), + .io_axi_b_bits_resp(axi4_to_ahb_io_axi_b_bits_resp), + .io_axi_ar_ready(axi4_to_ahb_io_axi_ar_ready), + .io_axi_ar_valid(axi4_to_ahb_io_axi_ar_valid), + .io_axi_ar_bits_addr(axi4_to_ahb_io_axi_ar_bits_addr), + .io_axi_ar_bits_size(axi4_to_ahb_io_axi_ar_bits_size), + .io_axi_r_valid(axi4_to_ahb_io_axi_r_valid), + .io_axi_r_bits_data(axi4_to_ahb_io_axi_r_bits_data), + .io_axi_r_bits_resp(axi4_to_ahb_io_axi_r_bits_resp), + .io_ahb_in_hrdata(axi4_to_ahb_io_ahb_in_hrdata), + .io_ahb_in_hready(axi4_to_ahb_io_ahb_in_hready), + .io_ahb_in_hresp(axi4_to_ahb_io_ahb_in_hresp), + .io_ahb_out_haddr(axi4_to_ahb_io_ahb_out_haddr), + .io_ahb_out_hsize(axi4_to_ahb_io_ahb_out_hsize), + .io_ahb_out_htrans(axi4_to_ahb_io_ahb_out_htrans), + .io_ahb_out_hwrite(axi4_to_ahb_io_ahb_out_hwrite), + .io_ahb_out_hwdata(axi4_to_ahb_io_ahb_out_hwdata) + ); + axi4_to_ahb_1 axi4_to_ahb_1 ( // @[quasar.scala 242:33] + .clock(axi4_to_ahb_1_clock), + .reset(axi4_to_ahb_1_reset), + .io_scan_mode(axi4_to_ahb_1_io_scan_mode), + .io_bus_clk_en(axi4_to_ahb_1_io_bus_clk_en), + .io_clk_override(axi4_to_ahb_1_io_clk_override), + .io_axi_aw_ready(axi4_to_ahb_1_io_axi_aw_ready), + .io_axi_aw_valid(axi4_to_ahb_1_io_axi_aw_valid), + .io_axi_aw_bits_id(axi4_to_ahb_1_io_axi_aw_bits_id), + .io_axi_aw_bits_addr(axi4_to_ahb_1_io_axi_aw_bits_addr), + .io_axi_aw_bits_size(axi4_to_ahb_1_io_axi_aw_bits_size), + .io_axi_w_ready(axi4_to_ahb_1_io_axi_w_ready), + .io_axi_w_valid(axi4_to_ahb_1_io_axi_w_valid), + .io_axi_w_bits_data(axi4_to_ahb_1_io_axi_w_bits_data), + .io_axi_w_bits_strb(axi4_to_ahb_1_io_axi_w_bits_strb), + .io_axi_b_valid(axi4_to_ahb_1_io_axi_b_valid), + .io_axi_b_bits_resp(axi4_to_ahb_1_io_axi_b_bits_resp), + .io_axi_b_bits_id(axi4_to_ahb_1_io_axi_b_bits_id), + .io_axi_ar_ready(axi4_to_ahb_1_io_axi_ar_ready), + .io_axi_ar_valid(axi4_to_ahb_1_io_axi_ar_valid), + .io_axi_ar_bits_id(axi4_to_ahb_1_io_axi_ar_bits_id), + .io_axi_ar_bits_addr(axi4_to_ahb_1_io_axi_ar_bits_addr), + .io_axi_ar_bits_size(axi4_to_ahb_1_io_axi_ar_bits_size), + .io_axi_r_valid(axi4_to_ahb_1_io_axi_r_valid), + .io_axi_r_bits_id(axi4_to_ahb_1_io_axi_r_bits_id), + .io_axi_r_bits_data(axi4_to_ahb_1_io_axi_r_bits_data), + .io_axi_r_bits_resp(axi4_to_ahb_1_io_axi_r_bits_resp), + .io_ahb_in_hrdata(axi4_to_ahb_1_io_ahb_in_hrdata), + .io_ahb_in_hready(axi4_to_ahb_1_io_ahb_in_hready), + .io_ahb_in_hresp(axi4_to_ahb_1_io_ahb_in_hresp), + .io_ahb_out_haddr(axi4_to_ahb_1_io_ahb_out_haddr), + .io_ahb_out_hsize(axi4_to_ahb_1_io_ahb_out_hsize), + .io_ahb_out_htrans(axi4_to_ahb_1_io_ahb_out_htrans), + .io_ahb_out_hwrite(axi4_to_ahb_1_io_ahb_out_hwrite), + .io_ahb_out_hwdata(axi4_to_ahb_1_io_ahb_out_hwdata) + ); + axi4_to_ahb_1 axi4_to_ahb_2 ( // @[quasar.scala 243:33] + .clock(axi4_to_ahb_2_clock), + .reset(axi4_to_ahb_2_reset), + .io_scan_mode(axi4_to_ahb_2_io_scan_mode), + .io_bus_clk_en(axi4_to_ahb_2_io_bus_clk_en), + .io_clk_override(axi4_to_ahb_2_io_clk_override), + .io_axi_aw_ready(axi4_to_ahb_2_io_axi_aw_ready), + .io_axi_aw_valid(axi4_to_ahb_2_io_axi_aw_valid), + .io_axi_aw_bits_id(axi4_to_ahb_2_io_axi_aw_bits_id), + .io_axi_aw_bits_addr(axi4_to_ahb_2_io_axi_aw_bits_addr), + .io_axi_aw_bits_size(axi4_to_ahb_2_io_axi_aw_bits_size), + .io_axi_w_ready(axi4_to_ahb_2_io_axi_w_ready), + .io_axi_w_valid(axi4_to_ahb_2_io_axi_w_valid), + .io_axi_w_bits_data(axi4_to_ahb_2_io_axi_w_bits_data), + .io_axi_w_bits_strb(axi4_to_ahb_2_io_axi_w_bits_strb), + .io_axi_b_valid(axi4_to_ahb_2_io_axi_b_valid), + .io_axi_b_bits_resp(axi4_to_ahb_2_io_axi_b_bits_resp), + .io_axi_b_bits_id(axi4_to_ahb_2_io_axi_b_bits_id), + .io_axi_ar_ready(axi4_to_ahb_2_io_axi_ar_ready), + .io_axi_ar_valid(axi4_to_ahb_2_io_axi_ar_valid), + .io_axi_ar_bits_id(axi4_to_ahb_2_io_axi_ar_bits_id), + .io_axi_ar_bits_addr(axi4_to_ahb_2_io_axi_ar_bits_addr), + .io_axi_ar_bits_size(axi4_to_ahb_2_io_axi_ar_bits_size), + .io_axi_r_valid(axi4_to_ahb_2_io_axi_r_valid), + .io_axi_r_bits_id(axi4_to_ahb_2_io_axi_r_bits_id), + .io_axi_r_bits_data(axi4_to_ahb_2_io_axi_r_bits_data), + .io_axi_r_bits_resp(axi4_to_ahb_2_io_axi_r_bits_resp), + .io_ahb_in_hrdata(axi4_to_ahb_2_io_ahb_in_hrdata), + .io_ahb_in_hready(axi4_to_ahb_2_io_ahb_in_hready), + .io_ahb_in_hresp(axi4_to_ahb_2_io_ahb_in_hresp), + .io_ahb_out_haddr(axi4_to_ahb_2_io_ahb_out_haddr), + .io_ahb_out_hsize(axi4_to_ahb_2_io_ahb_out_hsize), + .io_ahb_out_htrans(axi4_to_ahb_2_io_ahb_out_htrans), + .io_ahb_out_hwrite(axi4_to_ahb_2_io_ahb_out_hwrite), + .io_ahb_out_hwdata(axi4_to_ahb_2_io_ahb_out_hwdata) + ); + ahb_to_axi4 ahb_to_axi4 ( // @[quasar.scala 244:33] + .clock(ahb_to_axi4_clock), + .reset(ahb_to_axi4_reset), + .io_scan_mode(ahb_to_axi4_io_scan_mode), + .io_bus_clk_en(ahb_to_axi4_io_bus_clk_en), + .io_axi_aw_ready(ahb_to_axi4_io_axi_aw_ready), + .io_axi_aw_valid(ahb_to_axi4_io_axi_aw_valid), + .io_axi_aw_bits_addr(ahb_to_axi4_io_axi_aw_bits_addr), + .io_axi_aw_bits_size(ahb_to_axi4_io_axi_aw_bits_size), + .io_axi_w_valid(ahb_to_axi4_io_axi_w_valid), + .io_axi_w_bits_data(ahb_to_axi4_io_axi_w_bits_data), + .io_axi_w_bits_strb(ahb_to_axi4_io_axi_w_bits_strb), + .io_axi_ar_ready(ahb_to_axi4_io_axi_ar_ready), + .io_axi_ar_valid(ahb_to_axi4_io_axi_ar_valid), + .io_axi_ar_bits_addr(ahb_to_axi4_io_axi_ar_bits_addr), + .io_axi_ar_bits_size(ahb_to_axi4_io_axi_ar_bits_size), + .io_axi_r_valid(ahb_to_axi4_io_axi_r_valid), + .io_axi_r_bits_data(ahb_to_axi4_io_axi_r_bits_data), + .io_axi_r_bits_resp(ahb_to_axi4_io_axi_r_bits_resp), + .io_ahb_sig_in_hrdata(ahb_to_axi4_io_ahb_sig_in_hrdata), + .io_ahb_sig_in_hready(ahb_to_axi4_io_ahb_sig_in_hready), + .io_ahb_sig_in_hresp(ahb_to_axi4_io_ahb_sig_in_hresp), + .io_ahb_sig_out_haddr(ahb_to_axi4_io_ahb_sig_out_haddr), + .io_ahb_sig_out_hsize(ahb_to_axi4_io_ahb_sig_out_hsize), + .io_ahb_sig_out_htrans(ahb_to_axi4_io_ahb_sig_out_htrans), + .io_ahb_sig_out_hwrite(ahb_to_axi4_io_ahb_sig_out_hwrite), + .io_ahb_sig_out_hwdata(ahb_to_axi4_io_ahb_sig_out_hwdata), + .io_ahb_hsel(ahb_to_axi4_io_ahb_hsel), + .io_ahb_hreadyin(ahb_to_axi4_io_ahb_hreadyin) + ); + assign io_lsu_axi_aw_valid = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_id = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_addr = 32'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_region = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_len = 8'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_size = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_burst = 2'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_lock = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_cache = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_prot = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_aw_bits_qos = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_w_valid = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_w_bits_data = 64'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_w_bits_strb = 8'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_w_bits_last = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_b_ready = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_valid = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_id = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_addr = 32'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_region = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_len = 8'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_size = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_burst = 2'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_lock = 1'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_cache = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_prot = 3'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_ar_bits_qos = 4'h0; // @[quasar.scala 274:21] + assign io_lsu_axi_r_ready = 1'h0; // @[quasar.scala 274:21] + assign io_ifu_axi_aw_valid = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_id = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_addr = 32'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_region = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_len = 8'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_size = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_burst = 2'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_lock = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_cache = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_prot = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_aw_bits_qos = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_w_valid = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_w_bits_data = 64'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_w_bits_strb = 8'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_w_bits_last = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_b_ready = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_valid = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_id = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_addr = 32'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_region = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_len = 8'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_size = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_burst = 2'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_lock = 1'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_cache = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_prot = 3'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_ar_bits_qos = 4'h0; // @[quasar.scala 273:21] + assign io_ifu_axi_r_ready = 1'h0; // @[quasar.scala 273:21] + assign io_sb_axi_aw_valid = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_id = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_addr = 32'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_region = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_len = 8'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_size = 3'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_burst = 2'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_lock = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_cache = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_prot = 3'h0; // @[quasar.scala 272:21] + assign io_sb_axi_aw_bits_qos = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_w_valid = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_w_bits_data = 64'h0; // @[quasar.scala 272:21] + assign io_sb_axi_w_bits_strb = 8'h0; // @[quasar.scala 272:21] + assign io_sb_axi_w_bits_last = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_b_ready = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_valid = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_id = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_addr = 32'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_region = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_len = 8'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_size = 3'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_burst = 2'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_lock = 1'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_cache = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_prot = 3'h0; // @[quasar.scala 272:21] + assign io_sb_axi_ar_bits_qos = 4'h0; // @[quasar.scala 272:21] + assign io_sb_axi_r_ready = 1'h0; // @[quasar.scala 272:21] + assign io_dma_axi_aw_ready = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_w_ready = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_b_valid = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_b_bits_resp = 2'h0; // @[quasar.scala 271:21] + assign io_dma_axi_b_bits_id = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_ar_ready = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_r_valid = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_r_bits_id = 1'h0; // @[quasar.scala 271:21] + assign io_dma_axi_r_bits_data = 64'h0; // @[quasar.scala 271:21] + assign io_dma_axi_r_bits_resp = 2'h0; // @[quasar.scala 271:21] + assign io_dma_axi_r_bits_last = 1'h0; // @[quasar.scala 271:21] + assign io_lsu_ahb_out_haddr = axi4_to_ahb_2_io_ahb_out_haddr; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hburst = 3'h0; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hmastlock = 1'h0; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hprot = 4'h3; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hsize = axi4_to_ahb_2_io_ahb_out_hsize; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_htrans = axi4_to_ahb_2_io_ahb_out_htrans; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hwrite = axi4_to_ahb_2_io_ahb_out_hwrite; // @[quasar.scala 250:28] + assign io_lsu_ahb_out_hwdata = axi4_to_ahb_2_io_ahb_out_hwdata; // @[quasar.scala 250:28] + assign io_ifu_ahb_out_haddr = axi4_to_ahb_1_io_ahb_out_haddr; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hburst = 3'h0; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hmastlock = 1'h0; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hprot = 4'h3; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hsize = axi4_to_ahb_1_io_ahb_out_hsize; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_htrans = axi4_to_ahb_1_io_ahb_out_htrans; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hwrite = axi4_to_ahb_1_io_ahb_out_hwrite; // @[quasar.scala 256:28] + assign io_ifu_ahb_out_hwdata = axi4_to_ahb_1_io_ahb_out_hwdata; // @[quasar.scala 256:28] + assign io_sb_ahb_out_haddr = axi4_to_ahb_io_ahb_out_haddr; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hburst = 3'h0; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hmastlock = 1'h0; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hprot = 4'h3; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hsize = axi4_to_ahb_io_ahb_out_hsize; // @[quasar.scala 263:27] + assign io_sb_ahb_out_htrans = axi4_to_ahb_io_ahb_out_htrans; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hwrite = axi4_to_ahb_io_ahb_out_hwrite; // @[quasar.scala 263:27] + assign io_sb_ahb_out_hwdata = axi4_to_ahb_io_ahb_out_hwdata; // @[quasar.scala 263:27] + assign io_dma_ahb_sig_in_hrdata = ahb_to_axi4_io_ahb_sig_in_hrdata; // @[quasar.scala 269:28] + assign io_dma_ahb_sig_in_hready = ahb_to_axi4_io_ahb_sig_in_hready; // @[quasar.scala 269:28] + assign io_dma_ahb_sig_in_hresp = ahb_to_axi4_io_ahb_sig_in_hresp; // @[quasar.scala 269:28] assign io_core_rst_l = reset & _T_2; // @[quasar.scala 82:17] assign io_rv_trace_pkt_rv_i_valid_ip = dec_io_rv_trace_pkt_rv_i_valid_ip; // @[quasar.scala 218:19] assign io_rv_trace_pkt_rv_i_insn_ip = dec_io_rv_trace_pkt_rv_i_insn_ip; // @[quasar.scala 218:19] @@ -82668,8 +85208,8 @@ module quasar( assign ifu_io_ifu_dec_dec_bp_dec_tlu_br0_r_pkt_bits_middle = dec_io_ifu_dec_dec_bp_dec_tlu_br0_r_pkt_bits_middle; // @[quasar.scala 88:18] assign ifu_io_ifu_dec_dec_bp_dec_tlu_flush_leak_one_wb = dec_io_ifu_dec_dec_bp_dec_tlu_flush_leak_one_wb; // @[quasar.scala 88:18] assign ifu_io_ifu_dec_dec_bp_dec_tlu_bpred_disable = dec_io_ifu_dec_dec_bp_dec_tlu_bpred_disable; // @[quasar.scala 88:18] - assign ifu_io_exu_ifu_exu_bp_exu_i0_br_index_r = exu_io_exu_bp_exu_i0_br_index_r; // @[quasar.scala 102:25] - assign ifu_io_exu_ifu_exu_bp_exu_i0_br_fghr_r = exu_io_exu_bp_exu_i0_br_fghr_r; // @[quasar.scala 102:25] + assign ifu_io_exu_ifu_exu_bp_exu_i0_br_index_r = exu_io_dec_exu_tlu_exu_exu_i0_br_index_r; // @[quasar.scala 102:25 quasar.scala 104:43] + assign ifu_io_exu_ifu_exu_bp_exu_i0_br_fghr_r = exu_io_exu_bp_exu_i0_br_fghr_r; // @[quasar.scala 102:25 quasar.scala 103:42] assign ifu_io_exu_ifu_exu_bp_exu_mp_pkt_bits_misp = exu_io_exu_bp_exu_mp_pkt_bits_misp; // @[quasar.scala 102:25] assign ifu_io_exu_ifu_exu_bp_exu_mp_pkt_bits_ataken = exu_io_exu_bp_exu_mp_pkt_bits_ataken; // @[quasar.scala 102:25] assign ifu_io_exu_ifu_exu_bp_exu_mp_pkt_bits_boffset = exu_io_exu_bp_exu_mp_pkt_bits_boffset; // @[quasar.scala 102:25] @@ -82692,11 +85232,11 @@ module quasar( assign ifu_io_ic_eccerr = io_ic_eccerr; // @[quasar.scala 100:13] assign ifu_io_ic_rd_hit = io_ic_rd_hit; // @[quasar.scala 100:13] assign ifu_io_ic_tag_perr = io_ic_tag_perr; // @[quasar.scala 100:13] - assign ifu_io_ifu_ar_ready = io_ifu_axi_ar_ready; // @[quasar.scala 283:27] - assign ifu_io_ifu_r_valid = io_ifu_axi_r_valid; // @[quasar.scala 283:27] - assign ifu_io_ifu_r_bits_id = io_ifu_axi_r_bits_id; // @[quasar.scala 283:27] - assign ifu_io_ifu_r_bits_data = io_ifu_axi_r_bits_data; // @[quasar.scala 283:27] - assign ifu_io_ifu_r_bits_resp = io_ifu_axi_r_bits_resp; // @[quasar.scala 283:27] + assign ifu_io_ifu_ar_ready = axi4_to_ahb_1_io_axi_ar_ready; // @[quasar.scala 255:28] + assign ifu_io_ifu_r_valid = axi4_to_ahb_1_io_axi_r_valid; // @[quasar.scala 255:28] + assign ifu_io_ifu_r_bits_id = axi4_to_ahb_1_io_axi_r_bits_id; // @[quasar.scala 255:28] + assign ifu_io_ifu_r_bits_data = axi4_to_ahb_1_io_axi_r_bits_data; // @[quasar.scala 255:28] + assign ifu_io_ifu_r_bits_resp = axi4_to_ahb_1_io_axi_r_bits_resp; // @[quasar.scala 255:28] assign ifu_io_ifu_bus_clk_en = io_ifu_bus_clk_en; // @[quasar.scala 98:25] assign ifu_io_ifu_dma_dma_ifc_dma_iccm_stall_any = dma_ctrl_io_ifu_dma_dma_ifc_dma_iccm_stall_any; // @[quasar.scala 99:18] assign ifu_io_ifu_dma_dma_mem_ctl_dma_iccm_req = dma_ctrl_io_ifu_dma_dma_mem_ctl_dma_iccm_req; // @[quasar.scala 99:18] @@ -82838,14 +85378,14 @@ module quasar( assign dbg_io_dmi_reg_addr = io_dmi_reg_addr; // @[quasar.scala 184:23] assign dbg_io_dmi_reg_wr_en = io_dmi_reg_wr_en; // @[quasar.scala 185:24] assign dbg_io_dmi_reg_wdata = io_dmi_reg_wdata; // @[quasar.scala 186:24] - assign dbg_io_sb_axi_aw_ready = io_sb_axi_aw_ready; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_w_ready = io_sb_axi_w_ready; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_b_valid = io_sb_axi_b_valid; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_b_bits_resp = io_sb_axi_b_bits_resp; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_ar_ready = io_sb_axi_ar_ready; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_r_valid = io_sb_axi_r_valid; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_r_bits_data = io_sb_axi_r_bits_data; // @[quasar.scala 282:27] - assign dbg_io_sb_axi_r_bits_resp = io_sb_axi_r_bits_resp; // @[quasar.scala 282:27] + assign dbg_io_sb_axi_aw_ready = axi4_to_ahb_io_axi_aw_ready; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_w_ready = axi4_to_ahb_io_axi_w_ready; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_b_valid = axi4_to_ahb_io_axi_b_valid; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_b_bits_resp = axi4_to_ahb_io_axi_b_bits_resp; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_ar_ready = axi4_to_ahb_io_axi_ar_ready; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_r_valid = axi4_to_ahb_io_axi_r_valid; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_r_bits_data = axi4_to_ahb_io_axi_r_bits_data; // @[quasar.scala 262:27] + assign dbg_io_sb_axi_r_bits_resp = axi4_to_ahb_io_axi_r_bits_resp; // @[quasar.scala 262:27] assign dbg_io_dbg_dma_io_dma_dbg_ready = dma_ctrl_io_dbg_dma_io_dma_dbg_ready; // @[quasar.scala 200:26] assign dbg_io_dbg_bus_clk_en = io_dbg_bus_clk_en; // @[quasar.scala 187:25] assign dbg_io_dbg_rst_l = io_dbg_rst_l; // @[quasar.scala 188:20] @@ -82933,20 +85473,19 @@ module quasar( assign lsu_io_lsu_exu_exu_lsu_rs1_d = exu_io_lsu_exu_exu_lsu_rs1_d; // @[quasar.scala 163:18] assign lsu_io_lsu_exu_exu_lsu_rs2_d = exu_io_lsu_exu_exu_lsu_rs2_d; // @[quasar.scala 163:18] assign lsu_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable = dec_io_lsu_dec_tlu_busbuff_dec_tlu_external_ldfwd_disable; // @[quasar.scala 122:18] - assign lsu_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable = dec_io_lsu_dec_tlu_busbuff_dec_tlu_wb_coalescing_disable; // @[quasar.scala 122:18] assign lsu_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable = dec_io_lsu_dec_tlu_busbuff_dec_tlu_sideeffect_posted_disable; // @[quasar.scala 122:18] assign lsu_io_dccm_rd_data_lo = io_dccm_rd_data_lo; // @[quasar.scala 238:11] assign lsu_io_dccm_rd_data_hi = io_dccm_rd_data_hi; // @[quasar.scala 238:11] - assign lsu_io_axi_aw_ready = io_lsu_axi_aw_ready; // @[quasar.scala 284:27] - assign lsu_io_axi_w_ready = io_lsu_axi_w_ready; // @[quasar.scala 284:27] - assign lsu_io_axi_b_valid = io_lsu_axi_b_valid; // @[quasar.scala 284:27] - assign lsu_io_axi_b_bits_resp = io_lsu_axi_b_bits_resp; // @[quasar.scala 284:27] - assign lsu_io_axi_b_bits_id = io_lsu_axi_b_bits_id; // @[quasar.scala 284:27] - assign lsu_io_axi_ar_ready = io_lsu_axi_ar_ready; // @[quasar.scala 284:27] - assign lsu_io_axi_r_valid = io_lsu_axi_r_valid; // @[quasar.scala 284:27] - assign lsu_io_axi_r_bits_id = io_lsu_axi_r_bits_id; // @[quasar.scala 284:27] - assign lsu_io_axi_r_bits_data = io_lsu_axi_r_bits_data; // @[quasar.scala 284:27] - assign lsu_io_axi_r_bits_resp = io_lsu_axi_r_bits_resp; // @[quasar.scala 284:27] + assign lsu_io_axi_aw_ready = axi4_to_ahb_2_io_axi_aw_ready; // @[quasar.scala 249:28] + assign lsu_io_axi_w_ready = axi4_to_ahb_2_io_axi_w_ready; // @[quasar.scala 249:28] + assign lsu_io_axi_b_valid = axi4_to_ahb_2_io_axi_b_valid; // @[quasar.scala 249:28] + assign lsu_io_axi_b_bits_resp = axi4_to_ahb_2_io_axi_b_bits_resp; // @[quasar.scala 249:28] + assign lsu_io_axi_b_bits_id = axi4_to_ahb_2_io_axi_b_bits_id; // @[quasar.scala 249:28] + assign lsu_io_axi_ar_ready = axi4_to_ahb_2_io_axi_ar_ready; // @[quasar.scala 249:28] + assign lsu_io_axi_r_valid = axi4_to_ahb_2_io_axi_r_valid; // @[quasar.scala 249:28] + assign lsu_io_axi_r_bits_id = axi4_to_ahb_2_io_axi_r_bits_id; // @[quasar.scala 249:28] + assign lsu_io_axi_r_bits_data = axi4_to_ahb_2_io_axi_r_bits_data; // @[quasar.scala 249:28] + assign lsu_io_axi_r_bits_resp = axi4_to_ahb_2_io_axi_r_bits_resp; // @[quasar.scala 249:28] assign lsu_io_dec_tlu_flush_lower_r = dec_io_dec_exu_tlu_exu_dec_tlu_flush_lower_r; // @[quasar.scala 159:32] assign lsu_io_dec_tlu_i0_kill_writeb_r = dec_io_dec_tlu_i0_kill_writeb_r; // @[quasar.scala 160:35] assign lsu_io_dec_tlu_force_halt = dec_io_ifu_dec_dec_mem_ctrl_dec_tlu_force_halt; // @[quasar.scala 161:29] @@ -82993,7 +85532,7 @@ module quasar( assign pic_ctrl_inst_io_free_clk = rvclkhdr_io_l1clk; // @[quasar.scala 211:29] assign pic_ctrl_inst_io_active_clk = rvclkhdr_1_io_l1clk; // @[quasar.scala 212:31] assign pic_ctrl_inst_io_clk_override = dec_io_dec_tlu_pic_clk_override; // @[quasar.scala 213:33] - assign pic_ctrl_inst_io_extintsrc_req = {{1'd0}, io_extintsrc_req}; // @[quasar.scala 214:34] + assign pic_ctrl_inst_io_extintsrc_req = {io_extintsrc_req,1'h0}; // @[quasar.scala 214:34] assign pic_ctrl_inst_io_lsu_pic_picm_wren = lsu_io_lsu_pic_picm_wren; // @[quasar.scala 215:28] assign pic_ctrl_inst_io_lsu_pic_picm_rden = lsu_io_lsu_pic_picm_rden; // @[quasar.scala 215:28] assign pic_ctrl_inst_io_lsu_pic_picm_mken = lsu_io_lsu_pic_picm_mken; // @[quasar.scala 215:28] @@ -83021,19 +85560,15 @@ module quasar( assign dma_ctrl_io_iccm_dma_rtag = ifu_io_iccm_dma_rtag; // @[quasar.scala 203:29] assign dma_ctrl_io_iccm_dma_rdata = ifu_io_iccm_dma_rdata; // @[quasar.scala 204:30] assign dma_ctrl_io_iccm_ready = ifu_io_iccm_ready; // @[quasar.scala 205:26] - assign dma_ctrl_io_dma_axi_aw_valid = io_dma_axi_aw_valid; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_aw_bits_id = io_dma_axi_aw_bits_id; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_aw_bits_addr = io_dma_axi_aw_bits_addr; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_aw_bits_size = io_dma_axi_aw_bits_size; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_w_valid = io_dma_axi_w_valid; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_w_bits_data = io_dma_axi_w_bits_data; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_w_bits_strb = io_dma_axi_w_bits_strb; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_b_ready = io_dma_axi_b_ready; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_ar_valid = io_dma_axi_ar_valid; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_ar_bits_id = io_dma_axi_ar_bits_id; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_ar_bits_addr = io_dma_axi_ar_bits_addr; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_ar_bits_size = io_dma_axi_ar_bits_size; // @[quasar.scala 281:27] - assign dma_ctrl_io_dma_axi_r_ready = io_dma_axi_r_ready; // @[quasar.scala 281:27] + assign dma_ctrl_io_dma_axi_aw_valid = ahb_to_axi4_io_axi_aw_valid; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_aw_bits_addr = ahb_to_axi4_io_axi_aw_bits_addr; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_aw_bits_size = ahb_to_axi4_io_axi_aw_bits_size; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_w_valid = ahb_to_axi4_io_axi_w_valid; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_w_bits_data = ahb_to_axi4_io_axi_w_bits_data; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_w_bits_strb = ahb_to_axi4_io_axi_w_bits_strb; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_ar_valid = ahb_to_axi4_io_axi_ar_valid; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_ar_bits_addr = ahb_to_axi4_io_axi_ar_bits_addr; // @[quasar.scala 268:28] + assign dma_ctrl_io_dma_axi_ar_bits_size = ahb_to_axi4_io_axi_ar_bits_size; // @[quasar.scala 268:28] assign dma_ctrl_io_lsu_dma_dma_dccm_ctl_dccm_dma_rvalid = lsu_io_lsu_dma_dma_dccm_ctl_dccm_dma_rvalid; // @[quasar.scala 171:18] assign dma_ctrl_io_lsu_dma_dma_dccm_ctl_dccm_dma_ecc_error = lsu_io_lsu_dma_dma_dccm_ctl_dccm_dma_ecc_error; // @[quasar.scala 171:18] assign dma_ctrl_io_lsu_dma_dma_dccm_ctl_dccm_dma_rtag = lsu_io_lsu_dma_dma_dccm_ctl_dccm_dma_rtag; // @[quasar.scala 171:18] @@ -83045,4 +85580,75 @@ module quasar( assign rvclkhdr_1_io_clk = clock; // @[lib.scala 344:17] assign rvclkhdr_1_io_en = _T_6 | dec_io_dec_tlu_misc_clk_override; // @[lib.scala 345:16] assign rvclkhdr_1_io_scan_mode = io_scan_mode; // @[lib.scala 346:23] + assign axi4_to_ahb_clock = clock; + assign axi4_to_ahb_reset = reset; + assign axi4_to_ahb_io_scan_mode = io_scan_mode; // @[quasar.scala 259:33] + assign axi4_to_ahb_io_bus_clk_en = io_dbg_bus_clk_en; // @[quasar.scala 260:34] + assign axi4_to_ahb_io_clk_override = dec_io_dec_tlu_bus_clk_override; // @[quasar.scala 261:36] + assign axi4_to_ahb_io_axi_aw_valid = dbg_io_sb_axi_aw_valid; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_aw_bits_addr = dbg_io_sb_axi_aw_bits_addr; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_aw_bits_size = dbg_io_sb_axi_aw_bits_size; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_w_valid = dbg_io_sb_axi_w_valid; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_w_bits_data = dbg_io_sb_axi_w_bits_data; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_w_bits_strb = dbg_io_sb_axi_w_bits_strb; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_ar_valid = dbg_io_sb_axi_ar_valid; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_ar_bits_addr = dbg_io_sb_axi_ar_bits_addr; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_axi_ar_bits_size = dbg_io_sb_axi_ar_bits_size; // @[quasar.scala 262:27] + assign axi4_to_ahb_io_ahb_in_hrdata = io_sb_ahb_in_hrdata; // @[quasar.scala 263:27] + assign axi4_to_ahb_io_ahb_in_hready = io_sb_ahb_in_hready; // @[quasar.scala 263:27] + assign axi4_to_ahb_io_ahb_in_hresp = io_sb_ahb_in_hresp; // @[quasar.scala 263:27] + assign axi4_to_ahb_1_clock = clock; + assign axi4_to_ahb_1_reset = reset; + assign axi4_to_ahb_1_io_scan_mode = io_scan_mode; // @[quasar.scala 252:34] + assign axi4_to_ahb_1_io_bus_clk_en = io_ifu_bus_clk_en; // @[quasar.scala 253:35] + assign axi4_to_ahb_1_io_clk_override = dec_io_dec_tlu_bus_clk_override; // @[quasar.scala 254:37] + assign axi4_to_ahb_1_io_axi_aw_valid = 1'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_aw_bits_id = 3'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_aw_bits_addr = 32'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_aw_bits_size = 3'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_w_valid = 1'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_w_bits_data = 64'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_w_bits_strb = 8'h0; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_ar_valid = ifu_io_ifu_ar_valid; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_ar_bits_id = ifu_io_ifu_ar_bits_id; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_ar_bits_addr = ifu_io_ifu_ar_bits_addr; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_axi_ar_bits_size = 3'h3; // @[quasar.scala 255:28] + assign axi4_to_ahb_1_io_ahb_in_hrdata = io_ifu_ahb_in_hrdata; // @[quasar.scala 256:28] + assign axi4_to_ahb_1_io_ahb_in_hready = io_ifu_ahb_in_hready; // @[quasar.scala 256:28] + assign axi4_to_ahb_1_io_ahb_in_hresp = io_ifu_ahb_in_hresp; // @[quasar.scala 256:28] + assign axi4_to_ahb_2_clock = clock; + assign axi4_to_ahb_2_reset = reset; + assign axi4_to_ahb_2_io_scan_mode = io_scan_mode; // @[quasar.scala 246:34] + assign axi4_to_ahb_2_io_bus_clk_en = io_lsu_bus_clk_en; // @[quasar.scala 247:35] + assign axi4_to_ahb_2_io_clk_override = dec_io_dec_tlu_bus_clk_override; // @[quasar.scala 248:37] + assign axi4_to_ahb_2_io_axi_aw_valid = lsu_io_axi_aw_valid; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_aw_bits_id = lsu_io_axi_aw_bits_id; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_aw_bits_addr = lsu_io_axi_aw_bits_addr; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_aw_bits_size = lsu_io_axi_aw_bits_size; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_w_valid = lsu_io_axi_w_valid; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_w_bits_data = lsu_io_axi_w_bits_data; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_w_bits_strb = lsu_io_axi_w_bits_strb; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_ar_valid = lsu_io_axi_ar_valid; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_ar_bits_id = lsu_io_axi_ar_bits_id; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_ar_bits_addr = lsu_io_axi_ar_bits_addr; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_axi_ar_bits_size = lsu_io_axi_ar_bits_size; // @[quasar.scala 249:28] + assign axi4_to_ahb_2_io_ahb_in_hrdata = io_lsu_ahb_in_hrdata; // @[quasar.scala 250:28] + assign axi4_to_ahb_2_io_ahb_in_hready = io_lsu_ahb_in_hready; // @[quasar.scala 250:28] + assign axi4_to_ahb_2_io_ahb_in_hresp = io_lsu_ahb_in_hresp; // @[quasar.scala 250:28] + assign ahb_to_axi4_clock = clock; + assign ahb_to_axi4_reset = reset; + assign ahb_to_axi4_io_scan_mode = io_scan_mode; // @[quasar.scala 265:34] + assign ahb_to_axi4_io_bus_clk_en = io_dma_bus_clk_en; // @[quasar.scala 266:35] + assign ahb_to_axi4_io_axi_aw_ready = dma_ctrl_io_dma_axi_aw_ready; // @[quasar.scala 268:28] + assign ahb_to_axi4_io_axi_ar_ready = dma_ctrl_io_dma_axi_ar_ready; // @[quasar.scala 268:28] + assign ahb_to_axi4_io_axi_r_valid = dma_ctrl_io_dma_axi_r_valid; // @[quasar.scala 268:28] + assign ahb_to_axi4_io_axi_r_bits_data = dma_ctrl_io_dma_axi_r_bits_data; // @[quasar.scala 268:28] + assign ahb_to_axi4_io_axi_r_bits_resp = dma_ctrl_io_dma_axi_r_bits_resp; // @[quasar.scala 268:28] + assign ahb_to_axi4_io_ahb_sig_out_haddr = io_dma_ahb_sig_out_haddr; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_sig_out_hsize = io_dma_ahb_sig_out_hsize; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_sig_out_htrans = io_dma_ahb_sig_out_htrans; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_sig_out_hwrite = io_dma_ahb_sig_out_hwrite; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_sig_out_hwdata = io_dma_ahb_sig_out_hwdata; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_hsel = io_dma_ahb_hsel; // @[quasar.scala 269:28] + assign ahb_to_axi4_io_ahb_hreadyin = io_dma_ahb_hreadyin; // @[quasar.scala 269:28] endmodule diff --git a/quasar_wrapper.fir b/quasar_wrapper.fir index f737f225..1d4125bd 100644 --- a/quasar_wrapper.fir +++ b/quasar_wrapper.fir @@ -114324,7 +114324,8 @@ circuit quasar_wrapper : pic_ctrl_inst.io.free_clk <= rvclkhdr.io.l1clk @[quasar.scala 211:29] pic_ctrl_inst.io.active_clk <= rvclkhdr_1.io.l1clk @[quasar.scala 212:31] pic_ctrl_inst.io.clk_override <= dec.io.dec_tlu_pic_clk_override @[quasar.scala 213:33] - pic_ctrl_inst.io.extintsrc_req <= io.extintsrc_req @[quasar.scala 214:34] + node _T_12 = cat(io.extintsrc_req, UInt<1>("h00")) @[Cat.scala 29:58] + pic_ctrl_inst.io.extintsrc_req <= _T_12 @[quasar.scala 214:34] lsu.io.lsu_pic.picm_rd_data <= pic_ctrl_inst.io.lsu_pic.picm_rd_data @[quasar.scala 215:28] pic_ctrl_inst.io.lsu_pic.picm_wr_data <= lsu.io.lsu_pic.picm_wr_data @[quasar.scala 215:28] pic_ctrl_inst.io.lsu_pic.picm_wraddr <= lsu.io.lsu_pic.picm_wraddr @[quasar.scala 215:28] @@ -114597,322 +114598,322 @@ circuit quasar_wrapper : io.dma_ahb.sig.in.hresp <= ahb_to_axi4.io.ahb.sig.in.hresp @[quasar.scala 269:28] io.dma_ahb.sig.in.hready <= ahb_to_axi4.io.ahb.sig.in.hready @[quasar.scala 269:28] io.dma_ahb.sig.in.hrdata <= ahb_to_axi4.io.ahb.sig.in.hrdata @[quasar.scala 269:28] - wire _T_12 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 271:36] - _T_12.r.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.r.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] - _T_12.r.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] - _T_12.r.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.r.valid <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.r.ready <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] - _T_12.ar.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.ar.valid <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.ar.ready <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.b.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.b.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] - _T_12.b.valid <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.b.ready <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.w.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.w.bits.strb <= UInt<8>("h00") @[quasar.scala 271:36] - _T_12.w.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] - _T_12.w.valid <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.w.ready <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] - _T_12.aw.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.aw.valid <= UInt<1>("h00") @[quasar.scala 271:36] - _T_12.aw.ready <= UInt<1>("h00") @[quasar.scala 271:36] - io.dma_axi.r.bits.last <= _T_12.r.bits.last @[quasar.scala 271:21] - io.dma_axi.r.bits.resp <= _T_12.r.bits.resp @[quasar.scala 271:21] - io.dma_axi.r.bits.data <= _T_12.r.bits.data @[quasar.scala 271:21] - io.dma_axi.r.bits.id <= _T_12.r.bits.id @[quasar.scala 271:21] - io.dma_axi.r.valid <= _T_12.r.valid @[quasar.scala 271:21] - _T_12.r.ready <= io.dma_axi.r.ready @[quasar.scala 271:21] - _T_12.ar.bits.qos <= io.dma_axi.ar.bits.qos @[quasar.scala 271:21] - _T_12.ar.bits.prot <= io.dma_axi.ar.bits.prot @[quasar.scala 271:21] - _T_12.ar.bits.cache <= io.dma_axi.ar.bits.cache @[quasar.scala 271:21] - _T_12.ar.bits.lock <= io.dma_axi.ar.bits.lock @[quasar.scala 271:21] - _T_12.ar.bits.burst <= io.dma_axi.ar.bits.burst @[quasar.scala 271:21] - _T_12.ar.bits.size <= io.dma_axi.ar.bits.size @[quasar.scala 271:21] - _T_12.ar.bits.len <= io.dma_axi.ar.bits.len @[quasar.scala 271:21] - _T_12.ar.bits.region <= io.dma_axi.ar.bits.region @[quasar.scala 271:21] - _T_12.ar.bits.addr <= io.dma_axi.ar.bits.addr @[quasar.scala 271:21] - _T_12.ar.bits.id <= io.dma_axi.ar.bits.id @[quasar.scala 271:21] - _T_12.ar.valid <= io.dma_axi.ar.valid @[quasar.scala 271:21] - io.dma_axi.ar.ready <= _T_12.ar.ready @[quasar.scala 271:21] - io.dma_axi.b.bits.id <= _T_12.b.bits.id @[quasar.scala 271:21] - io.dma_axi.b.bits.resp <= _T_12.b.bits.resp @[quasar.scala 271:21] - io.dma_axi.b.valid <= _T_12.b.valid @[quasar.scala 271:21] - _T_12.b.ready <= io.dma_axi.b.ready @[quasar.scala 271:21] - _T_12.w.bits.last <= io.dma_axi.w.bits.last @[quasar.scala 271:21] - _T_12.w.bits.strb <= io.dma_axi.w.bits.strb @[quasar.scala 271:21] - _T_12.w.bits.data <= io.dma_axi.w.bits.data @[quasar.scala 271:21] - _T_12.w.valid <= io.dma_axi.w.valid @[quasar.scala 271:21] - io.dma_axi.w.ready <= _T_12.w.ready @[quasar.scala 271:21] - _T_12.aw.bits.qos <= io.dma_axi.aw.bits.qos @[quasar.scala 271:21] - _T_12.aw.bits.prot <= io.dma_axi.aw.bits.prot @[quasar.scala 271:21] - _T_12.aw.bits.cache <= io.dma_axi.aw.bits.cache @[quasar.scala 271:21] - _T_12.aw.bits.lock <= io.dma_axi.aw.bits.lock @[quasar.scala 271:21] - _T_12.aw.bits.burst <= io.dma_axi.aw.bits.burst @[quasar.scala 271:21] - _T_12.aw.bits.size <= io.dma_axi.aw.bits.size @[quasar.scala 271:21] - _T_12.aw.bits.len <= io.dma_axi.aw.bits.len @[quasar.scala 271:21] - _T_12.aw.bits.region <= io.dma_axi.aw.bits.region @[quasar.scala 271:21] - _T_12.aw.bits.addr <= io.dma_axi.aw.bits.addr @[quasar.scala 271:21] - _T_12.aw.bits.id <= io.dma_axi.aw.bits.id @[quasar.scala 271:21] - _T_12.aw.valid <= io.dma_axi.aw.valid @[quasar.scala 271:21] - io.dma_axi.aw.ready <= _T_12.aw.ready @[quasar.scala 271:21] - wire _T_13 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 272:36] - _T_13.r.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.r.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] - _T_13.r.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] - _T_13.r.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.r.valid <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.r.ready <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] - _T_13.ar.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.ar.valid <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.ar.ready <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.b.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.b.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] - _T_13.b.valid <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.b.ready <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.w.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.w.bits.strb <= UInt<8>("h00") @[quasar.scala 272:36] - _T_13.w.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] - _T_13.w.valid <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.w.ready <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] - _T_13.aw.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.aw.valid <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.aw.ready <= UInt<1>("h00") @[quasar.scala 272:36] - _T_13.r.bits.last <= io.sb_axi.r.bits.last @[quasar.scala 272:21] - _T_13.r.bits.resp <= io.sb_axi.r.bits.resp @[quasar.scala 272:21] - _T_13.r.bits.data <= io.sb_axi.r.bits.data @[quasar.scala 272:21] - _T_13.r.bits.id <= io.sb_axi.r.bits.id @[quasar.scala 272:21] - _T_13.r.valid <= io.sb_axi.r.valid @[quasar.scala 272:21] - io.sb_axi.r.ready <= _T_13.r.ready @[quasar.scala 272:21] - io.sb_axi.ar.bits.qos <= _T_13.ar.bits.qos @[quasar.scala 272:21] - io.sb_axi.ar.bits.prot <= _T_13.ar.bits.prot @[quasar.scala 272:21] - io.sb_axi.ar.bits.cache <= _T_13.ar.bits.cache @[quasar.scala 272:21] - io.sb_axi.ar.bits.lock <= _T_13.ar.bits.lock @[quasar.scala 272:21] - io.sb_axi.ar.bits.burst <= _T_13.ar.bits.burst @[quasar.scala 272:21] - io.sb_axi.ar.bits.size <= _T_13.ar.bits.size @[quasar.scala 272:21] - io.sb_axi.ar.bits.len <= _T_13.ar.bits.len @[quasar.scala 272:21] - io.sb_axi.ar.bits.region <= _T_13.ar.bits.region @[quasar.scala 272:21] - io.sb_axi.ar.bits.addr <= _T_13.ar.bits.addr @[quasar.scala 272:21] - io.sb_axi.ar.bits.id <= _T_13.ar.bits.id @[quasar.scala 272:21] - io.sb_axi.ar.valid <= _T_13.ar.valid @[quasar.scala 272:21] - _T_13.ar.ready <= io.sb_axi.ar.ready @[quasar.scala 272:21] - _T_13.b.bits.id <= io.sb_axi.b.bits.id @[quasar.scala 272:21] - _T_13.b.bits.resp <= io.sb_axi.b.bits.resp @[quasar.scala 272:21] - _T_13.b.valid <= io.sb_axi.b.valid @[quasar.scala 272:21] - io.sb_axi.b.ready <= _T_13.b.ready @[quasar.scala 272:21] - io.sb_axi.w.bits.last <= _T_13.w.bits.last @[quasar.scala 272:21] - io.sb_axi.w.bits.strb <= _T_13.w.bits.strb @[quasar.scala 272:21] - io.sb_axi.w.bits.data <= _T_13.w.bits.data @[quasar.scala 272:21] - io.sb_axi.w.valid <= _T_13.w.valid @[quasar.scala 272:21] - _T_13.w.ready <= io.sb_axi.w.ready @[quasar.scala 272:21] - io.sb_axi.aw.bits.qos <= _T_13.aw.bits.qos @[quasar.scala 272:21] - io.sb_axi.aw.bits.prot <= _T_13.aw.bits.prot @[quasar.scala 272:21] - io.sb_axi.aw.bits.cache <= _T_13.aw.bits.cache @[quasar.scala 272:21] - io.sb_axi.aw.bits.lock <= _T_13.aw.bits.lock @[quasar.scala 272:21] - io.sb_axi.aw.bits.burst <= _T_13.aw.bits.burst @[quasar.scala 272:21] - io.sb_axi.aw.bits.size <= _T_13.aw.bits.size @[quasar.scala 272:21] - io.sb_axi.aw.bits.len <= _T_13.aw.bits.len @[quasar.scala 272:21] - io.sb_axi.aw.bits.region <= _T_13.aw.bits.region @[quasar.scala 272:21] - io.sb_axi.aw.bits.addr <= _T_13.aw.bits.addr @[quasar.scala 272:21] - io.sb_axi.aw.bits.id <= _T_13.aw.bits.id @[quasar.scala 272:21] - io.sb_axi.aw.valid <= _T_13.aw.valid @[quasar.scala 272:21] - _T_13.aw.ready <= io.sb_axi.aw.ready @[quasar.scala 272:21] - wire _T_14 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 273:36] - _T_14.r.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.r.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] - _T_14.r.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] - _T_14.r.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.r.valid <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.r.ready <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] - _T_14.ar.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.ar.valid <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.ar.ready <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.b.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.b.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] - _T_14.b.valid <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.b.ready <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.w.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.w.bits.strb <= UInt<8>("h00") @[quasar.scala 273:36] - _T_14.w.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] - _T_14.w.valid <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.w.ready <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] - _T_14.aw.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] - _T_14.aw.valid <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.aw.ready <= UInt<1>("h00") @[quasar.scala 273:36] - _T_14.r.bits.last <= io.ifu_axi.r.bits.last @[quasar.scala 273:21] - _T_14.r.bits.resp <= io.ifu_axi.r.bits.resp @[quasar.scala 273:21] - _T_14.r.bits.data <= io.ifu_axi.r.bits.data @[quasar.scala 273:21] - _T_14.r.bits.id <= io.ifu_axi.r.bits.id @[quasar.scala 273:21] - _T_14.r.valid <= io.ifu_axi.r.valid @[quasar.scala 273:21] - io.ifu_axi.r.ready <= _T_14.r.ready @[quasar.scala 273:21] - io.ifu_axi.ar.bits.qos <= _T_14.ar.bits.qos @[quasar.scala 273:21] - io.ifu_axi.ar.bits.prot <= _T_14.ar.bits.prot @[quasar.scala 273:21] - io.ifu_axi.ar.bits.cache <= _T_14.ar.bits.cache @[quasar.scala 273:21] - io.ifu_axi.ar.bits.lock <= _T_14.ar.bits.lock @[quasar.scala 273:21] - io.ifu_axi.ar.bits.burst <= _T_14.ar.bits.burst @[quasar.scala 273:21] - io.ifu_axi.ar.bits.size <= _T_14.ar.bits.size @[quasar.scala 273:21] - io.ifu_axi.ar.bits.len <= _T_14.ar.bits.len @[quasar.scala 273:21] - io.ifu_axi.ar.bits.region <= _T_14.ar.bits.region @[quasar.scala 273:21] - io.ifu_axi.ar.bits.addr <= _T_14.ar.bits.addr @[quasar.scala 273:21] - io.ifu_axi.ar.bits.id <= _T_14.ar.bits.id @[quasar.scala 273:21] - io.ifu_axi.ar.valid <= _T_14.ar.valid @[quasar.scala 273:21] - _T_14.ar.ready <= io.ifu_axi.ar.ready @[quasar.scala 273:21] - _T_14.b.bits.id <= io.ifu_axi.b.bits.id @[quasar.scala 273:21] - _T_14.b.bits.resp <= io.ifu_axi.b.bits.resp @[quasar.scala 273:21] - _T_14.b.valid <= io.ifu_axi.b.valid @[quasar.scala 273:21] - io.ifu_axi.b.ready <= _T_14.b.ready @[quasar.scala 273:21] - io.ifu_axi.w.bits.last <= _T_14.w.bits.last @[quasar.scala 273:21] - io.ifu_axi.w.bits.strb <= _T_14.w.bits.strb @[quasar.scala 273:21] - io.ifu_axi.w.bits.data <= _T_14.w.bits.data @[quasar.scala 273:21] - io.ifu_axi.w.valid <= _T_14.w.valid @[quasar.scala 273:21] - _T_14.w.ready <= io.ifu_axi.w.ready @[quasar.scala 273:21] - io.ifu_axi.aw.bits.qos <= _T_14.aw.bits.qos @[quasar.scala 273:21] - io.ifu_axi.aw.bits.prot <= _T_14.aw.bits.prot @[quasar.scala 273:21] - io.ifu_axi.aw.bits.cache <= _T_14.aw.bits.cache @[quasar.scala 273:21] - io.ifu_axi.aw.bits.lock <= _T_14.aw.bits.lock @[quasar.scala 273:21] - io.ifu_axi.aw.bits.burst <= _T_14.aw.bits.burst @[quasar.scala 273:21] - io.ifu_axi.aw.bits.size <= _T_14.aw.bits.size @[quasar.scala 273:21] - io.ifu_axi.aw.bits.len <= _T_14.aw.bits.len @[quasar.scala 273:21] - io.ifu_axi.aw.bits.region <= _T_14.aw.bits.region @[quasar.scala 273:21] - io.ifu_axi.aw.bits.addr <= _T_14.aw.bits.addr @[quasar.scala 273:21] - io.ifu_axi.aw.bits.id <= _T_14.aw.bits.id @[quasar.scala 273:21] - io.ifu_axi.aw.valid <= _T_14.aw.valid @[quasar.scala 273:21] - _T_14.aw.ready <= io.ifu_axi.aw.ready @[quasar.scala 273:21] - wire _T_15 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 274:36] - _T_15.r.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.r.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] - _T_15.r.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] - _T_15.r.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.r.valid <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.r.ready <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] - _T_15.ar.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.ar.valid <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.ar.ready <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.b.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.b.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] - _T_15.b.valid <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.b.ready <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.w.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.w.bits.strb <= UInt<8>("h00") @[quasar.scala 274:36] - _T_15.w.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] - _T_15.w.valid <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.w.ready <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] - _T_15.aw.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] - _T_15.aw.valid <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.aw.ready <= UInt<1>("h00") @[quasar.scala 274:36] - _T_15.r.bits.last <= io.lsu_axi.r.bits.last @[quasar.scala 274:21] - _T_15.r.bits.resp <= io.lsu_axi.r.bits.resp @[quasar.scala 274:21] - _T_15.r.bits.data <= io.lsu_axi.r.bits.data @[quasar.scala 274:21] - _T_15.r.bits.id <= io.lsu_axi.r.bits.id @[quasar.scala 274:21] - _T_15.r.valid <= io.lsu_axi.r.valid @[quasar.scala 274:21] - io.lsu_axi.r.ready <= _T_15.r.ready @[quasar.scala 274:21] - io.lsu_axi.ar.bits.qos <= _T_15.ar.bits.qos @[quasar.scala 274:21] - io.lsu_axi.ar.bits.prot <= _T_15.ar.bits.prot @[quasar.scala 274:21] - io.lsu_axi.ar.bits.cache <= _T_15.ar.bits.cache @[quasar.scala 274:21] - io.lsu_axi.ar.bits.lock <= _T_15.ar.bits.lock @[quasar.scala 274:21] - io.lsu_axi.ar.bits.burst <= _T_15.ar.bits.burst @[quasar.scala 274:21] - io.lsu_axi.ar.bits.size <= _T_15.ar.bits.size @[quasar.scala 274:21] - io.lsu_axi.ar.bits.len <= _T_15.ar.bits.len @[quasar.scala 274:21] - io.lsu_axi.ar.bits.region <= _T_15.ar.bits.region @[quasar.scala 274:21] - io.lsu_axi.ar.bits.addr <= _T_15.ar.bits.addr @[quasar.scala 274:21] - io.lsu_axi.ar.bits.id <= _T_15.ar.bits.id @[quasar.scala 274:21] - io.lsu_axi.ar.valid <= _T_15.ar.valid @[quasar.scala 274:21] - _T_15.ar.ready <= io.lsu_axi.ar.ready @[quasar.scala 274:21] - _T_15.b.bits.id <= io.lsu_axi.b.bits.id @[quasar.scala 274:21] - _T_15.b.bits.resp <= io.lsu_axi.b.bits.resp @[quasar.scala 274:21] - _T_15.b.valid <= io.lsu_axi.b.valid @[quasar.scala 274:21] - io.lsu_axi.b.ready <= _T_15.b.ready @[quasar.scala 274:21] - io.lsu_axi.w.bits.last <= _T_15.w.bits.last @[quasar.scala 274:21] - io.lsu_axi.w.bits.strb <= _T_15.w.bits.strb @[quasar.scala 274:21] - io.lsu_axi.w.bits.data <= _T_15.w.bits.data @[quasar.scala 274:21] - io.lsu_axi.w.valid <= _T_15.w.valid @[quasar.scala 274:21] - _T_15.w.ready <= io.lsu_axi.w.ready @[quasar.scala 274:21] - io.lsu_axi.aw.bits.qos <= _T_15.aw.bits.qos @[quasar.scala 274:21] - io.lsu_axi.aw.bits.prot <= _T_15.aw.bits.prot @[quasar.scala 274:21] - io.lsu_axi.aw.bits.cache <= _T_15.aw.bits.cache @[quasar.scala 274:21] - io.lsu_axi.aw.bits.lock <= _T_15.aw.bits.lock @[quasar.scala 274:21] - io.lsu_axi.aw.bits.burst <= _T_15.aw.bits.burst @[quasar.scala 274:21] - io.lsu_axi.aw.bits.size <= _T_15.aw.bits.size @[quasar.scala 274:21] - io.lsu_axi.aw.bits.len <= _T_15.aw.bits.len @[quasar.scala 274:21] - io.lsu_axi.aw.bits.region <= _T_15.aw.bits.region @[quasar.scala 274:21] - io.lsu_axi.aw.bits.addr <= _T_15.aw.bits.addr @[quasar.scala 274:21] - io.lsu_axi.aw.bits.id <= _T_15.aw.bits.id @[quasar.scala 274:21] - io.lsu_axi.aw.valid <= _T_15.aw.valid @[quasar.scala 274:21] - _T_15.aw.ready <= io.lsu_axi.aw.ready @[quasar.scala 274:21] + wire _T_13 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 271:36] + _T_13.r.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.r.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] + _T_13.r.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.r.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] + _T_13.ar.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.ar.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.bits.resp <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.b.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.b.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.bits.last <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.bits.strb <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.w.bits.data <= UInt<64>("h00") @[quasar.scala 271:36] + _T_13.w.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.w.ready <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.size <= UInt<3>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.len <= UInt<8>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.region <= UInt<4>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 271:36] + _T_13.aw.bits.id <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.valid <= UInt<1>("h00") @[quasar.scala 271:36] + _T_13.aw.ready <= UInt<1>("h00") @[quasar.scala 271:36] + io.dma_axi.r.bits.last <= _T_13.r.bits.last @[quasar.scala 271:21] + io.dma_axi.r.bits.resp <= _T_13.r.bits.resp @[quasar.scala 271:21] + io.dma_axi.r.bits.data <= _T_13.r.bits.data @[quasar.scala 271:21] + io.dma_axi.r.bits.id <= _T_13.r.bits.id @[quasar.scala 271:21] + io.dma_axi.r.valid <= _T_13.r.valid @[quasar.scala 271:21] + _T_13.r.ready <= io.dma_axi.r.ready @[quasar.scala 271:21] + _T_13.ar.bits.qos <= io.dma_axi.ar.bits.qos @[quasar.scala 271:21] + _T_13.ar.bits.prot <= io.dma_axi.ar.bits.prot @[quasar.scala 271:21] + _T_13.ar.bits.cache <= io.dma_axi.ar.bits.cache @[quasar.scala 271:21] + _T_13.ar.bits.lock <= io.dma_axi.ar.bits.lock @[quasar.scala 271:21] + _T_13.ar.bits.burst <= io.dma_axi.ar.bits.burst @[quasar.scala 271:21] + _T_13.ar.bits.size <= io.dma_axi.ar.bits.size @[quasar.scala 271:21] + _T_13.ar.bits.len <= io.dma_axi.ar.bits.len @[quasar.scala 271:21] + _T_13.ar.bits.region <= io.dma_axi.ar.bits.region @[quasar.scala 271:21] + _T_13.ar.bits.addr <= io.dma_axi.ar.bits.addr @[quasar.scala 271:21] + _T_13.ar.bits.id <= io.dma_axi.ar.bits.id @[quasar.scala 271:21] + _T_13.ar.valid <= io.dma_axi.ar.valid @[quasar.scala 271:21] + io.dma_axi.ar.ready <= _T_13.ar.ready @[quasar.scala 271:21] + io.dma_axi.b.bits.id <= _T_13.b.bits.id @[quasar.scala 271:21] + io.dma_axi.b.bits.resp <= _T_13.b.bits.resp @[quasar.scala 271:21] + io.dma_axi.b.valid <= _T_13.b.valid @[quasar.scala 271:21] + _T_13.b.ready <= io.dma_axi.b.ready @[quasar.scala 271:21] + _T_13.w.bits.last <= io.dma_axi.w.bits.last @[quasar.scala 271:21] + _T_13.w.bits.strb <= io.dma_axi.w.bits.strb @[quasar.scala 271:21] + _T_13.w.bits.data <= io.dma_axi.w.bits.data @[quasar.scala 271:21] + _T_13.w.valid <= io.dma_axi.w.valid @[quasar.scala 271:21] + io.dma_axi.w.ready <= _T_13.w.ready @[quasar.scala 271:21] + _T_13.aw.bits.qos <= io.dma_axi.aw.bits.qos @[quasar.scala 271:21] + _T_13.aw.bits.prot <= io.dma_axi.aw.bits.prot @[quasar.scala 271:21] + _T_13.aw.bits.cache <= io.dma_axi.aw.bits.cache @[quasar.scala 271:21] + _T_13.aw.bits.lock <= io.dma_axi.aw.bits.lock @[quasar.scala 271:21] + _T_13.aw.bits.burst <= io.dma_axi.aw.bits.burst @[quasar.scala 271:21] + _T_13.aw.bits.size <= io.dma_axi.aw.bits.size @[quasar.scala 271:21] + _T_13.aw.bits.len <= io.dma_axi.aw.bits.len @[quasar.scala 271:21] + _T_13.aw.bits.region <= io.dma_axi.aw.bits.region @[quasar.scala 271:21] + _T_13.aw.bits.addr <= io.dma_axi.aw.bits.addr @[quasar.scala 271:21] + _T_13.aw.bits.id <= io.dma_axi.aw.bits.id @[quasar.scala 271:21] + _T_13.aw.valid <= io.dma_axi.aw.valid @[quasar.scala 271:21] + io.dma_axi.aw.ready <= _T_13.aw.ready @[quasar.scala 271:21] + wire _T_14 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<1>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<1>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 272:36] + _T_14.r.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.r.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] + _T_14.r.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] + _T_14.ar.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.ar.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.bits.resp <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.b.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.b.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.bits.last <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.bits.strb <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.w.bits.data <= UInt<64>("h00") @[quasar.scala 272:36] + _T_14.w.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.w.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.size <= UInt<3>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.len <= UInt<8>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.region <= UInt<4>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 272:36] + _T_14.aw.bits.id <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.valid <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.aw.ready <= UInt<1>("h00") @[quasar.scala 272:36] + _T_14.r.bits.last <= io.sb_axi.r.bits.last @[quasar.scala 272:21] + _T_14.r.bits.resp <= io.sb_axi.r.bits.resp @[quasar.scala 272:21] + _T_14.r.bits.data <= io.sb_axi.r.bits.data @[quasar.scala 272:21] + _T_14.r.bits.id <= io.sb_axi.r.bits.id @[quasar.scala 272:21] + _T_14.r.valid <= io.sb_axi.r.valid @[quasar.scala 272:21] + io.sb_axi.r.ready <= _T_14.r.ready @[quasar.scala 272:21] + io.sb_axi.ar.bits.qos <= _T_14.ar.bits.qos @[quasar.scala 272:21] + io.sb_axi.ar.bits.prot <= _T_14.ar.bits.prot @[quasar.scala 272:21] + io.sb_axi.ar.bits.cache <= _T_14.ar.bits.cache @[quasar.scala 272:21] + io.sb_axi.ar.bits.lock <= _T_14.ar.bits.lock @[quasar.scala 272:21] + io.sb_axi.ar.bits.burst <= _T_14.ar.bits.burst @[quasar.scala 272:21] + io.sb_axi.ar.bits.size <= _T_14.ar.bits.size @[quasar.scala 272:21] + io.sb_axi.ar.bits.len <= _T_14.ar.bits.len @[quasar.scala 272:21] + io.sb_axi.ar.bits.region <= _T_14.ar.bits.region @[quasar.scala 272:21] + io.sb_axi.ar.bits.addr <= _T_14.ar.bits.addr @[quasar.scala 272:21] + io.sb_axi.ar.bits.id <= _T_14.ar.bits.id @[quasar.scala 272:21] + io.sb_axi.ar.valid <= _T_14.ar.valid @[quasar.scala 272:21] + _T_14.ar.ready <= io.sb_axi.ar.ready @[quasar.scala 272:21] + _T_14.b.bits.id <= io.sb_axi.b.bits.id @[quasar.scala 272:21] + _T_14.b.bits.resp <= io.sb_axi.b.bits.resp @[quasar.scala 272:21] + _T_14.b.valid <= io.sb_axi.b.valid @[quasar.scala 272:21] + io.sb_axi.b.ready <= _T_14.b.ready @[quasar.scala 272:21] + io.sb_axi.w.bits.last <= _T_14.w.bits.last @[quasar.scala 272:21] + io.sb_axi.w.bits.strb <= _T_14.w.bits.strb @[quasar.scala 272:21] + io.sb_axi.w.bits.data <= _T_14.w.bits.data @[quasar.scala 272:21] + io.sb_axi.w.valid <= _T_14.w.valid @[quasar.scala 272:21] + _T_14.w.ready <= io.sb_axi.w.ready @[quasar.scala 272:21] + io.sb_axi.aw.bits.qos <= _T_14.aw.bits.qos @[quasar.scala 272:21] + io.sb_axi.aw.bits.prot <= _T_14.aw.bits.prot @[quasar.scala 272:21] + io.sb_axi.aw.bits.cache <= _T_14.aw.bits.cache @[quasar.scala 272:21] + io.sb_axi.aw.bits.lock <= _T_14.aw.bits.lock @[quasar.scala 272:21] + io.sb_axi.aw.bits.burst <= _T_14.aw.bits.burst @[quasar.scala 272:21] + io.sb_axi.aw.bits.size <= _T_14.aw.bits.size @[quasar.scala 272:21] + io.sb_axi.aw.bits.len <= _T_14.aw.bits.len @[quasar.scala 272:21] + io.sb_axi.aw.bits.region <= _T_14.aw.bits.region @[quasar.scala 272:21] + io.sb_axi.aw.bits.addr <= _T_14.aw.bits.addr @[quasar.scala 272:21] + io.sb_axi.aw.bits.id <= _T_14.aw.bits.id @[quasar.scala 272:21] + io.sb_axi.aw.valid <= _T_14.aw.valid @[quasar.scala 272:21] + _T_14.aw.ready <= io.sb_axi.aw.ready @[quasar.scala 272:21] + wire _T_15 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 273:36] + _T_15.r.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.r.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] + _T_15.r.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.r.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] + _T_15.ar.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.ar.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.ar.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.b.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.b.bits.resp <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.b.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.b.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.bits.last <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.bits.strb <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.w.bits.data <= UInt<64>("h00") @[quasar.scala 273:36] + _T_15.w.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.w.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.size <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.len <= UInt<8>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.region <= UInt<4>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 273:36] + _T_15.aw.bits.id <= UInt<3>("h00") @[quasar.scala 273:36] + _T_15.aw.valid <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.aw.ready <= UInt<1>("h00") @[quasar.scala 273:36] + _T_15.r.bits.last <= io.ifu_axi.r.bits.last @[quasar.scala 273:21] + _T_15.r.bits.resp <= io.ifu_axi.r.bits.resp @[quasar.scala 273:21] + _T_15.r.bits.data <= io.ifu_axi.r.bits.data @[quasar.scala 273:21] + _T_15.r.bits.id <= io.ifu_axi.r.bits.id @[quasar.scala 273:21] + _T_15.r.valid <= io.ifu_axi.r.valid @[quasar.scala 273:21] + io.ifu_axi.r.ready <= _T_15.r.ready @[quasar.scala 273:21] + io.ifu_axi.ar.bits.qos <= _T_15.ar.bits.qos @[quasar.scala 273:21] + io.ifu_axi.ar.bits.prot <= _T_15.ar.bits.prot @[quasar.scala 273:21] + io.ifu_axi.ar.bits.cache <= _T_15.ar.bits.cache @[quasar.scala 273:21] + io.ifu_axi.ar.bits.lock <= _T_15.ar.bits.lock @[quasar.scala 273:21] + io.ifu_axi.ar.bits.burst <= _T_15.ar.bits.burst @[quasar.scala 273:21] + io.ifu_axi.ar.bits.size <= _T_15.ar.bits.size @[quasar.scala 273:21] + io.ifu_axi.ar.bits.len <= _T_15.ar.bits.len @[quasar.scala 273:21] + io.ifu_axi.ar.bits.region <= _T_15.ar.bits.region @[quasar.scala 273:21] + io.ifu_axi.ar.bits.addr <= _T_15.ar.bits.addr @[quasar.scala 273:21] + io.ifu_axi.ar.bits.id <= _T_15.ar.bits.id @[quasar.scala 273:21] + io.ifu_axi.ar.valid <= _T_15.ar.valid @[quasar.scala 273:21] + _T_15.ar.ready <= io.ifu_axi.ar.ready @[quasar.scala 273:21] + _T_15.b.bits.id <= io.ifu_axi.b.bits.id @[quasar.scala 273:21] + _T_15.b.bits.resp <= io.ifu_axi.b.bits.resp @[quasar.scala 273:21] + _T_15.b.valid <= io.ifu_axi.b.valid @[quasar.scala 273:21] + io.ifu_axi.b.ready <= _T_15.b.ready @[quasar.scala 273:21] + io.ifu_axi.w.bits.last <= _T_15.w.bits.last @[quasar.scala 273:21] + io.ifu_axi.w.bits.strb <= _T_15.w.bits.strb @[quasar.scala 273:21] + io.ifu_axi.w.bits.data <= _T_15.w.bits.data @[quasar.scala 273:21] + io.ifu_axi.w.valid <= _T_15.w.valid @[quasar.scala 273:21] + _T_15.w.ready <= io.ifu_axi.w.ready @[quasar.scala 273:21] + io.ifu_axi.aw.bits.qos <= _T_15.aw.bits.qos @[quasar.scala 273:21] + io.ifu_axi.aw.bits.prot <= _T_15.aw.bits.prot @[quasar.scala 273:21] + io.ifu_axi.aw.bits.cache <= _T_15.aw.bits.cache @[quasar.scala 273:21] + io.ifu_axi.aw.bits.lock <= _T_15.aw.bits.lock @[quasar.scala 273:21] + io.ifu_axi.aw.bits.burst <= _T_15.aw.bits.burst @[quasar.scala 273:21] + io.ifu_axi.aw.bits.size <= _T_15.aw.bits.size @[quasar.scala 273:21] + io.ifu_axi.aw.bits.len <= _T_15.aw.bits.len @[quasar.scala 273:21] + io.ifu_axi.aw.bits.region <= _T_15.aw.bits.region @[quasar.scala 273:21] + io.ifu_axi.aw.bits.addr <= _T_15.aw.bits.addr @[quasar.scala 273:21] + io.ifu_axi.aw.bits.id <= _T_15.aw.bits.id @[quasar.scala 273:21] + io.ifu_axi.aw.valid <= _T_15.aw.valid @[quasar.scala 273:21] + _T_15.aw.ready <= io.ifu_axi.aw.ready @[quasar.scala 273:21] + wire _T_16 : {aw : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, w : {flip ready : UInt<1>, valid : UInt<1>, bits : {data : UInt<64>, strb : UInt<8>, last : UInt<1>}}, flip b : {flip ready : UInt<1>, valid : UInt<1>, bits : {resp : UInt<2>, id : UInt<3>}}, ar : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, addr : UInt<32>, region : UInt<4>, len : UInt<8>, size : UInt<3>, burst : UInt<2>, lock : UInt<1>, cache : UInt<4>, prot : UInt<3>, qos : UInt<4>}}, flip r : {flip ready : UInt<1>, valid : UInt<1>, bits : {id : UInt<3>, data : UInt<64>, resp : UInt<2>, last : UInt<1>}}} @[quasar.scala 274:36] + _T_16.r.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.r.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] + _T_16.r.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.r.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] + _T_16.ar.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.ar.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.ar.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.b.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.b.bits.resp <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.b.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.b.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.bits.last <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.bits.strb <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.w.bits.data <= UInt<64>("h00") @[quasar.scala 274:36] + _T_16.w.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.w.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.qos <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.prot <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.cache <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.lock <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.burst <= UInt<2>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.size <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.len <= UInt<8>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.region <= UInt<4>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.addr <= UInt<32>("h00") @[quasar.scala 274:36] + _T_16.aw.bits.id <= UInt<3>("h00") @[quasar.scala 274:36] + _T_16.aw.valid <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.aw.ready <= UInt<1>("h00") @[quasar.scala 274:36] + _T_16.r.bits.last <= io.lsu_axi.r.bits.last @[quasar.scala 274:21] + _T_16.r.bits.resp <= io.lsu_axi.r.bits.resp @[quasar.scala 274:21] + _T_16.r.bits.data <= io.lsu_axi.r.bits.data @[quasar.scala 274:21] + _T_16.r.bits.id <= io.lsu_axi.r.bits.id @[quasar.scala 274:21] + _T_16.r.valid <= io.lsu_axi.r.valid @[quasar.scala 274:21] + io.lsu_axi.r.ready <= _T_16.r.ready @[quasar.scala 274:21] + io.lsu_axi.ar.bits.qos <= _T_16.ar.bits.qos @[quasar.scala 274:21] + io.lsu_axi.ar.bits.prot <= _T_16.ar.bits.prot @[quasar.scala 274:21] + io.lsu_axi.ar.bits.cache <= _T_16.ar.bits.cache @[quasar.scala 274:21] + io.lsu_axi.ar.bits.lock <= _T_16.ar.bits.lock @[quasar.scala 274:21] + io.lsu_axi.ar.bits.burst <= _T_16.ar.bits.burst @[quasar.scala 274:21] + io.lsu_axi.ar.bits.size <= _T_16.ar.bits.size @[quasar.scala 274:21] + io.lsu_axi.ar.bits.len <= _T_16.ar.bits.len @[quasar.scala 274:21] + io.lsu_axi.ar.bits.region <= _T_16.ar.bits.region @[quasar.scala 274:21] + io.lsu_axi.ar.bits.addr <= _T_16.ar.bits.addr @[quasar.scala 274:21] + io.lsu_axi.ar.bits.id <= _T_16.ar.bits.id @[quasar.scala 274:21] + io.lsu_axi.ar.valid <= _T_16.ar.valid @[quasar.scala 274:21] + _T_16.ar.ready <= io.lsu_axi.ar.ready @[quasar.scala 274:21] + _T_16.b.bits.id <= io.lsu_axi.b.bits.id @[quasar.scala 274:21] + _T_16.b.bits.resp <= io.lsu_axi.b.bits.resp @[quasar.scala 274:21] + _T_16.b.valid <= io.lsu_axi.b.valid @[quasar.scala 274:21] + io.lsu_axi.b.ready <= _T_16.b.ready @[quasar.scala 274:21] + io.lsu_axi.w.bits.last <= _T_16.w.bits.last @[quasar.scala 274:21] + io.lsu_axi.w.bits.strb <= _T_16.w.bits.strb @[quasar.scala 274:21] + io.lsu_axi.w.bits.data <= _T_16.w.bits.data @[quasar.scala 274:21] + io.lsu_axi.w.valid <= _T_16.w.valid @[quasar.scala 274:21] + _T_16.w.ready <= io.lsu_axi.w.ready @[quasar.scala 274:21] + io.lsu_axi.aw.bits.qos <= _T_16.aw.bits.qos @[quasar.scala 274:21] + io.lsu_axi.aw.bits.prot <= _T_16.aw.bits.prot @[quasar.scala 274:21] + io.lsu_axi.aw.bits.cache <= _T_16.aw.bits.cache @[quasar.scala 274:21] + io.lsu_axi.aw.bits.lock <= _T_16.aw.bits.lock @[quasar.scala 274:21] + io.lsu_axi.aw.bits.burst <= _T_16.aw.bits.burst @[quasar.scala 274:21] + io.lsu_axi.aw.bits.size <= _T_16.aw.bits.size @[quasar.scala 274:21] + io.lsu_axi.aw.bits.len <= _T_16.aw.bits.len @[quasar.scala 274:21] + io.lsu_axi.aw.bits.region <= _T_16.aw.bits.region @[quasar.scala 274:21] + io.lsu_axi.aw.bits.addr <= _T_16.aw.bits.addr @[quasar.scala 274:21] + io.lsu_axi.aw.bits.id <= _T_16.aw.bits.id @[quasar.scala 274:21] + io.lsu_axi.aw.valid <= _T_16.aw.valid @[quasar.scala 274:21] + _T_16.aw.ready <= io.lsu_axi.aw.ready @[quasar.scala 274:21] module quasar_wrapper : input clock : Clock diff --git a/quasar_wrapper.v b/quasar_wrapper.v index 038c8c13..ed76dd8e 100644 --- a/quasar_wrapper.v +++ b/quasar_wrapper.v @@ -85258,7 +85258,7 @@ module quasar( assign pic_ctrl_inst_io_free_clk = rvclkhdr_io_l1clk; // @[quasar.scala 211:29] assign pic_ctrl_inst_io_active_clk = rvclkhdr_1_io_l1clk; // @[quasar.scala 212:31] assign pic_ctrl_inst_io_clk_override = dec_io_dec_tlu_pic_clk_override; // @[quasar.scala 213:33] - assign pic_ctrl_inst_io_extintsrc_req = {{1'd0}, io_extintsrc_req}; // @[quasar.scala 214:34] + assign pic_ctrl_inst_io_extintsrc_req = {io_extintsrc_req,1'h0}; // @[quasar.scala 214:34] assign pic_ctrl_inst_io_lsu_pic_picm_wren = lsu_io_lsu_pic_picm_wren; // @[quasar.scala 215:28] assign pic_ctrl_inst_io_lsu_pic_picm_rden = lsu_io_lsu_pic_picm_rden; // @[quasar.scala 215:28] assign pic_ctrl_inst_io_lsu_pic_picm_mken = lsu_io_lsu_pic_picm_mken; // @[quasar.scala 215:28] diff --git a/src/main/scala/quasar.scala b/src/main/scala/quasar.scala index fd4cf8fd..76c05288 100644 --- a/src/main/scala/quasar.scala +++ b/src/main/scala/quasar.scala @@ -211,7 +211,7 @@ class quasar extends Module with RequireAsyncReset with lib { pic_ctrl_inst.io.free_clk := free_clk pic_ctrl_inst.io.active_clk := active_clk pic_ctrl_inst.io.clk_override := dec.io.dec_tlu_pic_clk_override - pic_ctrl_inst.io.extintsrc_req := io.extintsrc_req + pic_ctrl_inst.io.extintsrc_req := Cat(io.extintsrc_req,0.U) pic_ctrl_inst.io.lsu_pic <> lsu.io.lsu_pic pic_ctrl_inst.io.dec_pic <> dec.io.dec_pic // Trace Packet @@ -285,3 +285,6 @@ class quasar extends Module with RequireAsyncReset with lib { } } +//object QUASAR extends App { + // println((new chisel3.stage.ChiselStage).emitVerilog(new quasar())) +//} \ No newline at end of file diff --git a/target/scala-2.12/classes/quasar.class b/target/scala-2.12/classes/quasar.class index 2867c5dfb6137940e90cd944f71e9f3d1d5aeaec..a182e4acd3b75824d79ce6e15c5e064823f00f3d 100644 GIT binary patch literal 151763 zcmce91$-69_Ww%m?!A{GBmqjNRDgySYk}ZU3&B!CkOXUKZ*P*DkP?9iQg?TEcP}l0 zmI`%u_m=wWtGm7a&zZBH$z^}{zW@912_t*XcfNDx?Ck8`*|Sgo=iUbtMH$^KS5=G^ z?a9_;i>aupvR(Dk`qos#sNwZZZK;-~WW(^XR9&)q&8+5{_J)+H=&HhPk$I^V?e#6G z;?^}y)$>xVsWwxIsEXN8Uo{;5OvO|cM$o&qRwo;hsCsnQcHtLGvx&3q1h_-n0ivB&+60K*Xe^k%eQ&o-9 zWRFPna5cYs{s6T&pO1{FgNq~jfC(#NYLyz-izAb@L29u+Fh5?BGe?b?rTOaMSog)c z+Pl9#FMqoUM)Anvh?Xo#7H_Tg*Ls#3Rg*`kk(_}sl}F53n%XUY^2k_^?Q;6_{w3<% z0V9iZ)wybX;FJ~pw-r2+xq42k;IVBaTBivf?fJYoiaeGLn2?_*c+8DX*7iakBlAjf zHXT7k_K5X}L{t=96(5;DeE*ScC3{!q7f)BCYkD`BJ@(&yPgCWS)#4t*62?e^|pT-Hn9v2_-49aTHs z=wH0cK1KcY?)`Ue+^3tiYI&O>4=hUnUYo#VWC*5c7xEWg*P?xkwZ%&K9F zb}Zf{KT==4U_kM%-Squt_V2%FSKaJAWzld|uU)Yqr)N?f*S2gyEWdk1t1cZI8wqwh zpl59GxLL(oW8DH)tS*_jvN%$&4&S%vfa&vk&1hOQrnzn&^rLS~Uop6>e{$dMdVX=) zxW+|A?WrP`)b<-wvuAGMpdL#`9JpV3VRWDxN$qPKGPe8n6B~y{)|e&gb}M?uVp~t~ z)awKLFWhzUh?@GnYs`VFSv7rLS>5n`Mzqx%g^PBXrmpNCOI8opwbip@{pSwtIlf&V z6C2lk|1qm(9@clpa6YNFI8vOPwcn`PJ#%Zu?K(|81msIb=-OekV}nP=mW&5~D0PnK zma5%KatpUE-+$Br(~Fk$NtTSPso!bzBH-V+P}5YU$UeuXu3p|yUtQl;(%iVbz9BVx zd0TyRQ){8WSkjPeZ8eqdaDu1TGnF2y(o>?WDuuS@@?`b0WL>JTwxzjoa&vP-D%n)o zTviXWQL@2Q3RI;>K+;rtsY)-IxT^FE$O_cbrZx{^A63aiWpAyj3_LKoGC8~<*;EHJ z;mYP^so}FyZA+VLW+a7`euMBqq#Rx)sB>5 za@Ff=+d;4llHu@&H8rVftbt@W{E3>XI#E+qH@v2*4r@}Yg%%{k;SXyXT15>c!{HBV zx-YM0B@GL>j;OSYv{CAZ8TtNAb# zs8`#PN+rNb*cba)Nken>GB_Bwl*QrhQ;I8#6SJnyN|cqBPemxY%v827Z%B;>=|#SZ z-OAh%n_YDvT!)q@t4V2 zhd{2oHSV@lz6VV>1juxoJfkvEJY~wf#0+5Imda*BJL1^9dBuwpQ>MHZnpMVz+;UOicu~TCd{p50C~-WB%@Tv$$@5FgrX-4IOa@1( zguceDibbWPVHR)-iSpvg(gkoFswxt5=2fEcrWMaGtAx`}_*!vE$<&GpVVe<>I7+YGQa4soHxAs*%WrCV@#M0pz)(^P93{2DQc?>%CAGj*QVU!qwZK+V z3w(WjomE^hGiXn&3)&Owg7(C^pgplJXiuyQ+7s)7_QX2impi4TWL9Ewarw-|a1=tc2SKO1FMDrrk0f0BHe@%4Gp-MC{6Qf5C)wi)Fxq+&nF^4 zf-vSyonAV-+@@4fJY}Af7pF1-2_6>t?o(zJCnnFIW={rjDpw>*;e=&&0X-hu5V92s zIHgsk&$Qx-N;q*Vr_P%)3Ap81Wsl8ry;V3# z`6}=%&i6`Kmh%EtBo-C}r=GUh)MC$+=LljgS0cC}`{UY4?`BlCKj_6|YZ5`|%N zJ7^DCfpyS7XjUcRVjr1RQ&yg+*vB=C7)2lomg-?iU=?%^$JMHtU0w#gwfj|3Qa&Y7 z2KILaXhO4@R8$sM!c0Y7x3zF4wt8-x4XfOa+XIKSXb5{yfXbZWl9{5y@B7dty8?R% z&D%v6HAa=<{DAI&fNeJ_Q4dAu;TY*zUM{3PUQSSC3sQDGUWi&APkG_-@zQDY!M`nk zwhNX&+eP8e`K9IH&w+V7ScmgYuny;)VBIK59nL#JIh=QbbvW+?>u?_T*17X|=USY{ zJJ;eo-nkZdN@{_rq!#D#&ImYw8G;zcER!+yD0o77fa})<&zN+ z?mYYz&Mc4B6|f+p3xz0EdS>4I^4SUUcT8~t1r~EkOAahti-9dJ?O$~DVV=?{A8TdFp}Nlf`d`7*A2uKcTq zp?n1oy^_n9H>`nMVCeLgdI!p1E8i5rqq}caC8xH&sfH=vE1MDR2UY1CP{+q>^V*v# z!BTLS_!D^itl3lMmrX5%2Ytb&yt2^BFUqem(0UvU+I>+pTU(R2~DbY)Zf#Y$~eu^((_sOBr&V zl}AUFiGBsR3Rnt|>#Q&)s_f=hfJ=m>0J+WzaJA?GPc;&?4ehN<6L3By8=~qUKLp5F z5RmH(0T-8EF2wR=n}f599|r_29LROX8Sj^dq9qNv&e9X$B*Y=9YH!77B#Bg0RD~XT z9SKA%1jzNofu?iKo}A$dO{3bFjH+Pg?p`N^gHg-DAS=-Zzw;?T*;at8L;>7Gs|Wv? z98iRMTM@DnMR1Lr`s(V&s0#NXzBb{AtqNI*D!L1f4Ol9wmIbuopsfvAi8k2NK<%pK zQF!w2ZyJu-%8->PgRl6wLfKY;tV98v!lwXbTLH2X1@H@>0+ek9$VwE@A>b5FK%b&& zBA^WiZEdN$6oDITh1zWm_UY2lyeid_SXC8OVOsQ3L0Jn7vz@6F1-u8#wu01qioi8` z!^6fzZL+luew)Ilh7ApgWYe0c+7M{mbtu%5G!DLEB9@rWRs^(NpDL32R1x|VYJ(l3 z>dJt&>r*HvX&aoS7iuqWY)>@Sw)tMN$td0yh%F3C~oc>Jb5L z*WFM~LIiw@34_+RB;dN%5><~4K)4QABz3?dbU+&-)zZ=o7$*fVT%SZ~2@Ui$Va=BM zx;pTt#$;RdQZ&cu0VLNyi=_TJ3LMSErHUBUbNt$P(DEZa=O}PGjwr3L00kYez}Fb`&@uvq4t1;I-z~0EFwUC@kRt zUMLJq9B_o!1|VFQ9VK*KbinLIpgr0C5_clQrIn%60+&O6F>-qto;9($&whXP2h^9r3#*W%IOl=*m#OW+SAtyMJSQT1^@4vJZBjM>gz z8x5Z6ortk)D@dJoG&mu{vu0_s0sJ+!BC0+gfN(t)g(Yo*--&w!9F|77OF)oU0wAuN zj+VOVXz)89an~jBkfc@cGM|F$fTN`jI2wG)r{KC99+I>G&O`S;jWvl?Ej7tDm}Wl; zfVjRkTIy?~!Et=8x;}-6B&~w0FkH|zuY}XS9@orY1|VE#8jTLv$(hE0YxI^~so`At z#*c-fmVaPYf(2f)wT)FjBC)I0Ur|=bzB#;(ov%7&4_OQpau_alZsI84^Jb>al?HH-kjs^GY z0Z(1TA^@+QxU|!@_oJYYWmwF1w#ZoUx?Hq~=e9`OF#zH^DT+%#z~g9r2n#FNLgaIX zv94!gR-z3K=JlSjuJ2)1q5wYSQ*hmFtkm7c2HXwHwpFC=HWs|6hd4=arf;bcQ<(;p zzGhu-LwN~L@S{AuJc;K)FelbDH>IK)JWlYzxQ;hg>Ud+ppK@&&o6BAS5ZC8WT*3u> zDBtN(wL=DB;JShh@wS&0I8jKAU9WPL+an-#!ueQcc6$Hsy0 z_>4&~^8zrgv!Q~74tSI^pVp+R+Uw{!i?%QTRgTGsjk_6J3^+5nL2yr?3f1-=-s zX{?9UNgX~b(O_4JZ{S_G9Vd0$ao~r{1`zj4+VTK|>$E5=;Q%h!-G*4zB51S+FkFWn zCw18I=&%k3oyZ6IF;K+vVa#^sF&;cpENr}!c@EkESdF^sm0K|1P6qmFL z-s5Z4b*%AH#~Kg5;!|+l2oFhG0LP#kUA#P98qjtfXuQ;cCZGd(rbsMXcE@bz<|e@K z$8n%>&aQ8cYS#t;Tu(t!2>^`0uSM52CP-al0*t@7C&78Wwf-Qu$OP^-QNkuIb(RSM zXTh?qAa#}r;1NBX8?Y9!Ac|`10?b_xLU~D7!6kfMb-iVR)LSN?x46x=CF`Qv{Q(Tu zflyk~XuyFcxDJF_i2^uAuG=V0B98@Hb^T}pWP5d5^^F_>-jeHaBvBEw9~r|znGX7r zXt^botbyynb3qIca4;Y*!vLT0w+j`H4&-Gz;3Nf3kDW&|6ke6YB|M=U7 z3P%U>G9B<1zYbJ5I*^y?fW!E8pu*9Cyi5li#IFMtjt=ByI^ZLI9jI`0ATQGam*}2a zjSpg5TdKt!zXo@yei)E(VB{_|61+q#v|+bsRD)Yn9{?V;0WdG&F%n$FujBC_JSfuv z7ZHz5MWeq20X)t$QtnJ6!7rRkFg+H~{tUu+{0QY`Jit|QYVcv6M@ayP@DAbj@43fr?VFKHKlknrnxJPQxXbcAQYRZN^FMJ^qA0OURVLQT&WOUW7kJ$aKIz{5l@z!CxI@I^Z0B9gpYW zZw)dXa0tJS$6N5ng>EpD6v3Vi-0csi#h}u``@sHyDp&`24iv(9H^|=qJPAaYK0%+@ zO^NDo51P{kFD}7F-rDsJHL-SE7xw56a(0l5-Q|OwBEDh(!f{6!TG`oc#gUV#F}+xy zjP1iFK_l7P(A)%j=aKy0FvUi0(a>I#8V=`0qIzkvsVUXa3O0|R3?T35 zN0v%6eLsDF#D||PbCIIU4VE~AIunBBoL>wY+SYBTvjWqr^%`sedT!#o1SQ4rgK?g- zC&zi2V4pzMfA@6)t7TxzUAFeVAd3Uj57d_-Rd60w)du4Q?;tEqwk}QQ=$0#K%d6ou z@+v`7Ask+)Gkt~Lf(^r&mhZ(#)HXNNz#6MlT_Mv~lFBNpS-f|)$mXKBQwGt4Nc3Q< zTXjoq$zg%>cMIo>fySr@SJwf;YS#vX?v8OS>j(0e+;hb0{E_-m*!iQOqb(~_D^pDg z*alVKwgxusRKxQG6IaskGaXDlR4?*9JBvb3Pavoh!NYvV#R-}ptOA8o$TX({c+1MF z7O+|hdS=kWV>rQ`N{~I1z|R6RwybP{cbHNZ!+wKGJIxuiWlVTh5uB8JY(Zo<$3|l2 z^q0g7F}UTIcIHM!R&318!C{7x@bZC?80?P37ML;pBK=~t{w2Z!4Xu_1^p;k*8bkN3 z8tDEN)cq@Arf6B&m~34J?`(;ml~rY8T0io4CNTUkry&+3ILu&rEa7wtukv^sfnJrk zy>cLh3w2QvmJBq<^c(aWvA;J#Hyl0dY6TB-n`-OpVA~`7+L5S(Q)`*qF?vPHQE^|- zo#fO>hA!Q)05v$R;0G%BANB*nso=X0NZ>0@P}!KOuUl1(Z-gyxZV)GlSOM6Tbb*08 za;#_o$H)ux2&~v9vEu*tzA=5B-hpOc57$Y@CLSA#b4uJnHdVupHn2hsp7G$=ZYB8O zeRR6Qy*!+Pcmy7a3h^24K&5jD$+5siKvj-rnm%Qs=k6GW{^)h1!bN+I0x=z|8sl6jjh zC4d2Q84NCE`n&pji2J^{JhZK9Zmouwm|Qw;qJrtGfl5mPk%UrgCcDaPEtVdZVVItstu z1A)$OjWT7jQi8(YfrKqw*l^Gq>{okRs<22{X#vxJ(0`1B+)o0OUM3BKQf(pZ^q!(j zMbO^_s8#I+W%?fk_a~g_^g1doxxEbOO;n~#Q>G)-Kls#<-dFYk<){KE2Yz240NpFZ zzXVtuwvi_a#p_r0JG_a))CyQ)4)VRXJ8AF&RoT~H_g`FmBl>ooXxXp#5+l61TfmeV zV$gD8Oev*YH>T`Ox$aDvNx2?ODWhCIQ)W@FCsWEP*PAJ`Dc6T7b127|GM93FnKF-Z z+cBkrayu}kl5+i-GM{ogGGzhf1~O$K<#uMuBFYVB%3{h5Wy(I3+l49nQf@d?mQZda zQ}(0WD5mUBxiL&hP;MMk4xrowrX(o`Zc|0M-I-ENxjmUuL%Cw6q$pRylv>J7WlA08 zrZZ(J)IgoO*n6iv=vzgLBxw%Yfq+A74nkYA)Db18y$du)jTg;Rdl-rjn zEtK1jDXo-CFr|%hNv5<@u9_(;DVJi(D$3O{Wi{pMnX-m*%b0Qy$`O=X!;~W_cQ8|qqTHcOIht~ZGvye{9m$kqDR(qej-%YM zOgWx%$1~*w%ALrR6DfBxQ%<7XsZ2SUa;G!p6v~~+lv62pHd9Wc+__9SopR?h+(Egwm~toO-eJmG%Du;wyD0YoQ|_kRM@(5qxsRFBLAg(vvYv9EGi3wi zzGTWhl>3S)_fqa_rfj6#w@kT@a^ExMe#-sGlm{sHGgBU<+^KPl;3cpi?C(eaLAT* z!wFmV4JT|_IGnI$<8Z>3mBR^JcHYuJ z(UAU&qLy7{^A?3>vE#OoQTxgK93N8STlyp-yDSHyylg?xjUz&WU6ONR!jPQoy6XuQ zLqf7yH5fr=3;f)W8(ZM#MB>;2KZ-m+LS0%Ie-YS{h_guPauD2DHiRX++)~&YE5r?n z$*xy+beqyCBqLis*)kaYfTW~@y## zwo-mm7%I)6)Ag3b21}gDg7O3)B3apaW64ri>~WVlyCo>X z6%kyTp%iliMlsrA!zhWtjYv>-{#XrToS!YW>x4quBAmObO=Ce%;G``!jbV~JzLUm# zQPS@^X~r6bZ4XOxI$A-Qh^1T(uVen}oqU*WIolcJ_OYe>9g)rNB8-iD1(gpmzMMKnOQ?6f1CkZEh6~RbH(2_}i zRq{l;A}Hy+7z~0HUNp_((;M~)pBkiDdUf5o;7J}##BRSbRFCgbx!OAWHC~ZY^BS_h`NeHzb24OdiSQ!_Vjb@Z3xpqzr~1&m*tF z4h1+05sO5SZl(-ThGIQzkHC7^WHKE7CNX80vJ2L~W7S&$yP2}9G92q++XKqO3+*Co zH&aF^BeDJ?s)v`PMeuH>6e**y{uA6kG1v{<&6Lr~7(DPf9l+PWa6=cgJXRTp2mS@y zKtRLZ>LB)dFlD?l0S|tSKi|6tY2y}CCMuKg=yy!njdDNu<-`t*NlgDl{}gsGM1F>? zWFC}xu!*Xr1{e&Ayo!fm&w{aAeN%ng9{$ZA3s~fj$e(d#r^sKh6~PU5R=KpLc@^%N zGb8_rEBzvW#g!dVB)2fx1Uu^5n+n0~7=IAsVxjp>LkB3>wP55J5w9E!fsnI?!!)9C zBNh;;sv{8^8Pi~Kqq|=O21kfkgJc?caUjT_tgn`=s~LWI79?0xjK%>#CBk505TCtyo8Z2pN9 z(q?-RsorzQG~k!H5A=6nXp9}fZaH9-0meYD-4MSBekLU$c(>j)JsyJJ-=3#KLxYE4 zPgf^axK$lU0XbkrY}_i-fM58IC$y1qV+0Zz>iPn{(T3k3DTVO<)k*xUL1nT9;t@_= zU7ZqNIWP@qatGVHyZ8`-X}}u~{hf253n}o}UySiFW1Im$AsQImuo|`*jrDkT7mAWk zB}`(*BxAQYVC^m}ViWX>!d@8|0AtU%l4HQj^+q9{C9rMD^CE;~+tLDNOg2hjkCHJ3 zcG<$kez^Ei&NQaMXwc>=QGw_nIis5~-6(}zw=gu-&n{DE%F8`FYaL& z`{YI5&>=*oiT|lEh0q@7id0K|vZ4MUF##CxBEbOH8>|?eWy!{>n&hlhTe22DFwoqx z#x!87Z!W~f@zklxao!M+zQ~~d??ZTFgoX(z>Wz141wHkKrtB0*)TlOU;zpH`f=cFP3hqs5NVATnWHpYww12%K+ zWDf$oM?>ENYHeTM}*mjXX*jTn{m)) zj-Peiacsri=IC$1|?GyP7YtMt)^YbE~6~I{ywS6NHdR8+ohT2Q=B3~9LCVEC(#L^J)U72wOTzlcP zy;8h$1l#kNadqS;RJsOS$Tq6DP@BeeFi)T@TX9Rds?2eBMP_X~u}Pg7HyAf|Gp;vo zf`tv4)l8%|ioiO4swTob_begzlz7?w0xXZXZZmc!d zG36tSr>hyT13b?aBWE;?dtfr9^H5bLNE~*Jfl(wXg9cj_gzTu1a&F zuqp{V@Ar3y%>P=ze`^4rF`kVZj~ei*w`erkxSSa;P~D3#0SWJMciF1S0+&$M6kJ@e z;mgJ=NaR)UAKQlRanpDmT)D8i8Q$U(_ad-i-IfxUC#RGtDY#_5X}lFT-Z0*V#XFt! z@8WgUS=1*=XTtA76+|3ygxaanGCopJiJ+zTx`X>;ZQ=W**#_!FWJl3b3;H;A5^7M1mCR75KWY zd+v%D7H|LnrknE-U;$HS62Kx4YdC8$=CNtQtGIXrZ3AO{)pF3DYc7eK`+iCTQ262`R_+zQ0%n7W9>>e0bqaQCGmtP1j7 zEeKejT8(N=q}I&T{Yh>GOco{-tEt$=)TNYL3EqciHFVqhjM&zm9(j*UV&-adP2B8j z!t$?|-Dj_aX~N=9guTN#0>-GO9$uY=aC7*6vumbmjKdDTkMXoH7F`=4A7&mNHxD%- z&Mvo+JBgX*QE~HV^zj(@IGhK=;^t7}ZOnnAHjsOs2#;LEg3UY`Z{@*}mQhDf!#V72 zn0Ij<25&Dh^GuvVH=AeSK%WH%njnA`%$dwQm!QtW1Ls)>gvN!WaS!%)FEoFT>-P!O2F)TiToG@RfAY5*~bnX z%FG){`6iUP2}a$Oaqw>?5m=~|o3~ja5Y`LAA37p;lE_*VS?ix>Ft8ttCb;hka~&F{ zgQ?5Ob{jm-Z;6@ay>WA+IiNEJj6GniH19`@2bkJU7@GnZAZD5m$IVCZ95|S0J;v07 zNcsssE_xX}S^?Z6%%>3dX{H`dlFxc@Eiu!4K5o8%xW|%VUt;PpB>f6gPolcln0g}B zy}{JesqQVNo+>fF^;|KeK*LR551TOoY2`h=s<_AnYn{;3e;asW(ld3w?{5WoY zf=n)?9)8Bu3rPA4|C>Xrrs&)q6$;ji@K=B)DEi4 zVd{ONji|xYjZ_z9>O)i)XX+-ZV@!RV>T;R-7}e!5^=Zl#z>Q(0h8KuHtFtTVO?t ziTh-xeof+2nEC_drZM$LItrJ|U#V_yrv3(X=AqFtrv62BgF(5b>WRzbe_j+ zu~D$D8LecRL5CMGEk?OTOpB9S?8CHNs$0Ue9>Q0n`!lU4)g8bzYh1Hox7Qi|x3NIh_ zfUAtBZW7bBkG8-tMh&{r6=4Qlh5G(E!Ew{v;(Pb9n+R! zU3qjp)0(O79;PkF)1*AQk!fvIcR$nGN$x?Wt)aSyn064!J;JoZsO~YQ9ZqsjFzsln zdx~kth(|`zXYlU!CZ?T02cBoz$&`B$m(15NjjmnMSD1Dt9e9mtXA#~TOgoS2-eTH? zlzWG1mr(9Krd>(7514ih<=|@84d$%jV%|cZ{g`Pt(xFe8MwgH1=S;IM8ecN)ZaVrE z)9#_%*G#*Qa^EuTA=F~&5SietI3 ze6nW}altJ~wiTMOJea*4KX&Tz6pR(bV)?P2O#4y{YOFVWg&{wvO^@WxsPrJ<6b}%KZf=_SFOVt*)v?Sq4?{0%6g7&j&c;tdV z#K6<);f?KW_;7ysLeO5Gsu9|gSZs$_KY0Ed>#r)KJ<|a^?3!dfy7fR*q*i#IztZyo z_Q#v+o+5YP_w8jf#ziGch&>^~M0MM9PefkH;q9ok2dvi}PP} zW0S<`6Wh)6>_Z~82e}Vizw_!lL5S;id2F)B0Xqv#Aq2SjEsxHDIlI}tvw(=aEH;C9 zlwwCpfvV>?d>Emvy_LnvNCbWq+8mn&Hyu;+!Jq(!E^SYL=lULyTbBVBT6)O zmKeoi%LxN+kT=IxFzrt|ecPD!2l*)6Amg$E?vID#Ju+Ov;Rkdjwi^9v4b%Q1se@s* z^oW?TL*uc-U}diCD}Ex49l`Xm`Z!o`#g1ae_QnpFJEn&bJC>Xse+=~e)H^9JcD(-w z+2D^T@WWH=!~!K6JBb-P6CC_(5j(X&iDA_csyYLz&MZ*kShb6>D>ix#RGsT-)cr*l z8a=;2=@vVQZcGA{tf!|jxc40pyBNl_^KmnFX*_lrEUERaz^1XwVplNrOUl9Bt~2}E z@doWrFtFG)I0Tzx*MgAeOa^--oOotTkHoG=%o~`VLneotVCN}>SJsT(5|7=Acc$KX z0mGG9XfS>|#coHiJ78IgYce>Yw+>2K0bCokc&M4UG-gFJW^&1Zj~V(9fWXYv4_!q55*o~ zdUxveWAFRw^`K+3&_ zt8<7WZ*~m2GGlMF74KDWB^xW9fnkepejNXQWfqQMIKW8jGV|rs*bhtkgDUXJftez zHwqa@)d^M}QVj#O8lrv3Xc&T(N|4boo+_0fqhVN7DnUlWFsD?4jD~SbsRS7f!;w-6 zGMb1&Dp~*@8ioy}W027>04SA^3x@U-CCq3Tw3AB61tV}$3AtcMO)4Q543~!Ou8R3Ay0+ zn5cwY@Y70ELN23hE|}5qTSs&Zx!?zjsDxbbqeE0eF8JvnQNoOdp9rE7a=}mhPzkx< zw|c0AT<}9YR6;KJl^rS}7yN_{m5>X53x`U`1wV8{CFFwNtf3Ne!LQDU5@s~~XbhE* z3x4^9O2`F2+(ISfg5PAJ5^}*0u22cN;Kx#^gk13RCsaZ%_z4p#As74<36+oweo{n~ zFr(qOL8ydW@LL~LLN53r4=N!S3^zq3X58G%a31wV5@CFFu% zET9r{!EX;x3Ax}`1Vjll8h#FdO2`F+`%?+IU=V*QAr}nGPbK7nG54v2TrhY(m5>WY z#-|c;!LavKLM|A_o=V6CW7LZhW;6^qPbK7n(d4OwTrfsFm5>VtfTt32!RYN&LM|AZ zol3|BgRD~txnKl!Dj^pPg-#{N=py2|Ns}G0fikeL%8-LH@UY5|gEBC&%8-LHaIwme zgEFwO%8-LH@UhB}gEBC(%8-LHaI(sfgEFwP%7PzG##F|fJ`$&6t1S58glv@sKb(@S zvfzi4vQ-xRa9Xy?f*(%IR$1`Fso5$EemFT>Wx)@pXR9pu;k-;`%;_U>inhvvA5PL% zS@6SY+A2dXmqJn7`x0TDFJfkS7pZvj20vnYs-Q+Jr`-LFP-Cqu?7f5zl4s>9=sD)V zD+JJW%z-&5JLbR~lpS-3?hC3SZA#4(z;x=K%e^-^WCGfD5ZE17Oe{Z9jWdECwai?8t$`|oJ1vZ zi9*1k0^I2h8xsp~XSYaUC$~sp=e9^;r?yC8XSPUTBeqCk-?d0#i?v8$Gqp%zE44@= zs+^*B(;%-YdjkGmN-^XoW7s&6LZmm5LYOv43owkCNK37BZ!4W?rDaw+%Sy|wbheew zvC_F#I?qZgthCZf=UeFlD_v-%i>!39mF{Du`&#J|E8WjZ_qWo7l^$TF5R^>xqsmGl zAeksbI5Lq!Ffx(WT4|k?F16BnD?QLkmsx3pl{Q*wla)4G>2fPwVWllr+G?e3R@!c* zE3I^um9DnZHCB3%l^$%Rhgj*MR(hC~9&V*aSSbV*6a72NN+F<_C_^|gkwP#rksfEI z$6M(MR(hh9o@AvbTj?oQda9M4W~HZF=^0jfrj?#$rDt2|IaYeEm7Zs%=UeFoR(he8 zUSy>gTj?cMda0FOW~G-~=@nKALBT}-uCh`H2qwx94osvF3{0fgS?TpwdV`hTXr(t< z>CIMpi?N)k+mELKkYpwJyE4|xF*I8+Ym9Dqa4OV)OmELQm8?E#{E4|-J zAF$E~t#p%>LQpT!zlW_90(yxug!2+91oIN<<5v2Fl|E^uPg&{HR{D&UK5M1VS?Tju z`hu0dXr(V%>C0C7ij}@sI=PmA+}EZ&~TvR{D;WzH6oLS?T*$`hk^xh^hLW z5>q}>HY-{;-0poa%(R#eyI1*6QObr6=}>;0HSBREGVG4E%I`x8{v6t&{L`UEI@H*# zp+kmssNEM1y94C)ZaMHjTyg$Z3QXm5Q|;9)0u=^af)r(5Hv|6f2fz_!XEj&t0kz$f z{%W3@4^u5PrhKdxfVK(wh^l<7h3%i=0zWwNECb7I{bwQn$894N$p7 zY8M$Pc-j({)V7(B+Sf;FJBQTv=}7Gmo>ad~NGhF*mkd72=H4AI0!c0i*=OZ=H zA+=LFQt*pySW<&CA(ilv8sd-|nvT@4@T7Llgwz2(Qo|imBhrx?`9CF97Uq)bRv`$+BPklH;RDcD;X)>8ikQhPe2_DV;pI6SG6 zOe|I7v(yxa)YNpOVEbrTOU=lHRLV!H)FHKZI#RGDH7u!FnUJdWkt%mc%}z%OcDjZo zH7|Qo6%MJ&bfo5oCzX+<>U@@3;E-CFjuhUf9L z3F%0k7@pM0nUFfdN9q)Z)T!x6!4}1^XWto_kUG*w>P&~!S?Nf@{{66|&dr3>Q9e@V zIi$`{M+#mO2utdsOh_H=BXzMu>XLM%;B|zsq%O~d)GmzloL+ZM8q~M*4u%vFxgw%09Qa3rIZcaxEcI}2Gbz3H+j`xwe-63^HI#RHKI4r5V zG9h(>kJQ}`sdec{!D}yJNo~l4)QLV)_c)~PO-Bmey9rC`{!B=nK2lFQq@GGg3SNQ=YpIMLFP`cn^^8O6*>t3y z3s35WOe}SVkJO6}sh84`dO19)S2H1XrjOKX4yo7Ek%D*2!VX_X4>->9k$Tf1^;SAk zZ-*z9(H-*nK2q;Eq~1+O3f`UzYpINW2D#8j>V1dQ2kA(`i+o{8ZO+7}F7lE3*dg^v zI#Td*N?1}EtvvmtK66NYo{ki}0uz?hzcR7ZWj;%N<&gS!I#TdzNmx?fWN>kF1($vtTG(8hiS9?imIS#2vI#Tf7ZAeS~H%OTdsc1S<@XkY6Qr$AK)HOa! zF^5$5bfn-NgSN^pN$B+m!PHFmw-_^!jjrA6H<5kNbT=fDv{1o5GEun zsj5s!t@Dwpc1YEvBb5qIsxA{!9X?V^9a8n_NI{^Ku$F4bgw%Q;sYZuXQ#w)*sU<9_ z6`7FQ;3L)IkZMgw3PQz%CABgWQup{st#U}MPDg4@cv1&vLh4>0sY4u6ho&P1!E(Y{ z>WEB8ZS;{k(jj$JI#Lj=CoHLBGa+@KkJNDvspHd;Iw3SEHKQka_xnhl=#V-o9VrM} z6w*?etMC@X_sX(d{6jDUG9*& zA|0tK|EHv`a!6gBj?^{bNnMwTrJnRz>UxLN4e3bT_&+7(?BLMS?cl(;YhisVqa7Si z`7Gt^;Ly_T;J^@Y|3gx1o#DGH-S9y)y0D}=GV!UWeU@79klK)r)II-GQujKfHl`y5 zG5W$<>VZrw^^DI_4?3har6cvw|CH3j4yi}dk$N;dsmC+1)U!TIJ>iggG99U>{->m# zc1S&wj?}Z^Nj;y5rJnOy>IH|?i|I(c^gku_vP0^Xbfh54W!SUt^-L`Fyw6f^IHcZ8 zN9wKrDXF&|QtzZA1;IW;S}L;}hnIYode0&CemYVggeR5Jjl(NGQXe{`K1xRlqMwGf zR7SsIz3L<7>~+!7?RCLGtYJxIbmQ=vkCe05MN7BW1;f3DB&B6U>UAF}XRnKvZm$c5 zQ4LEfqrEO~_((Z>U9@z2T`+j-|B%#=j-&sS&e4AkPwLl9CeJs0mio;h^?N!}e}pIX zS0<#s@{#)6A@!ehr2Yv_N>?)>^^KR5uGyq?Jq;<0nt9^Z>MmnU5(vgBF#9>KgboOoQBQ@F~HKuD) zD#j?cNKJ&$OBj5~7}9rxzS}L3(>x)YrVH?`NJ8IT-vf?=tUexMMyXbyCMe`7s=lYb zS0~7!8}um{7AhR%gdpTpeOf0-V7d3Lp&>i5oT-;tkW(QJ6^6Jnhx8q`L7yw9iNUJy z3&?iQP3pO*n+5R$HDQC8hBnY=2|LWwD>}EZ?FM~u*cK|$wxWgk`aW(8mC(X`(Zas^ z5@`zu{MTAY>QzM7mC2YC#T%-eLbDLpJD*azsV~WOfS0sMmv! zHR;Wrc!7_#$x%AeFNDT)%dgK9UFxobU>=C%!9ncWWnFabDtWt|yLP!V9=@(!?sV;H z{Tj=s+^!8B23@;Z-bClFU28QF)vrVAiLPC*-vV935Ps05YoW30;O~0TrCasetOnZ@ z6aFbm?ht5@=kN$OHs~AV&CVc6$D+CV?GUIHEt;#}q2D8#&DHP3W<}jv$l*BU>UTj7 zqYvilcSFt)q__dS^l#G zxFDN2^?8H-q#SlMNjd$E>knIIj_cR}nmMjN0y*q&Tz?dDIhHRyBpT1p0hK%u&I7SL z5I}!=O5V3;sQ_^W^pNy~B4Z}%jpODb-+xj~&uxM}Z#p?t4YRPx;0_6|omj77JIh5r; z(La^&`BIJ;;G^s=xf0*4e-%R6y%H;XNi1@={&hHue4~GB(Jz6~!12f%a<~5d6R;Lr zum6l$Btx-8b&%||Af+zlS?7p~pPZHe{!V~@0pRcdN5H@J|8xe-Q3PO)KIHBk<^Kkl zlamv%T-RMu4PB>ybtiN*#OfG=p*lgSb7&^BBBZK0W=_;P4PEHI>-4X~L&F8inzcmG zRaKcG8{M3EsL@qQrOGUv^4?PA+;GY>rOJ8Xl*^>b1>uxuNtJtrQ!bY(Zxv2?wp4lR zaLRL}%G-ofo-0+}Hk|T2sq*&Wlq;ml{lY0%N|gtMQ=TtXE)1u|S>7&KVI-d5KiHD4g7IOU~M<-Nlx*GrYl!YLmpRW1*wyiBS*C!BJFRC!)FDhf0;(!YLmnRbClR`EaT7>Tt?O zNR|tr+lJR`IK%BM(`&kCn}s#N)$aLT7imCp;Oe7aQmf^f=b zNR=-Nr+lVV`I2zTXGxVW3#WXxRQZZ<%I8RxuL`Gpu2lJ&aLVUNm9Gn@e7;oqhH%Ok zNR@92r+lGQ`Id0X7fF?G3#WXsRQZl@%9lu$*M?KRRH}S;IOWTv${pd9FPAEB2&a67 zRQcX;%2!I2?+d4Vl~nnGaLQLpl{bY`zDBD2a5&{_rOJ!r$1hEu*l zs{C{~pQsr;LDQ}c2e-}>qKB@8#;gs)}D*qHt`2nf&FX5CQlq&xgPI;45 z`HyhQ4@s5(3a9+ARQW&Qlpm2PN0e~Nk4lxbaLSKKm2<)=KQ2`^!YMx?RgQ*Jep0F& z52yT;RGEcSep;%W8&3Hdsd8R8uyRlPdQLr~JHBd8=^BFG!WQ4yXL0RC$|l z$}dTkw+*NKvQ&BdaLTVpmHUNLepRYGAe{1RQsu&M%CAe6cM7NchE#b_IOR8`%0t2_ zza>>37EbwXsq(Jjl;4pmj|ivyu2i`wobr28<%?aAor9*7GwdrmmIQJ7Ldhq$gQ$~oGgdj zIt$1WIpj83Ku(cEZkq+_t#NDko(CY%d>#oUk*7Z3&?~Va$XjY2go5Svw%#>As1u;StW;Dlm%q9 z9CDv5AZz51OR|7W$sza80#?S zfNYaP9+CxQyBzYcEFf3PA&$di zfILJFc}f_lW$h)(EJW~$Ykp<*ga>xx?K%Om! zyf+KTbL5csWdV7v9P)uIAkULSZps4kd^zO9SwLPOhkP^($P49=k7ogSksR{LEFdqI zLq44a`ky$ak}VyjBkReio3|$ss??0`ht}&oJfV@c#`9&6x zH_IXal?CK2a>##Y0ePz&@|!FmZ<9lQmj&eQa>yUDfV@Kv`BN5`{5dO4()1>^=fWKI^4_sAiQEFkZdLq@ZJ z+$e{PX90Pi9Fk=LdA}SoHw(xIF7LX6gA-Bo`@?kmT)>%M4 zB8S{23&=<1klSVf`IsDX`z#9CD{DAfJ{)4$1=Z z89C&TEFhniLk`OV@;N!=u311nFNYkF1>_5I$f7JDUz9_R&I0l!Ipo+ZAYYb4j?V(} z6*=U@%psLQkykqhVvM{V3>iE_d@Ujv8gNMD4T*B6kj;Bbm4`*%mMFg)YcC|h)t^Na+Lp0lX=|GoJpgfFe`jDVWW|=c)elZ zsH&cb;Cq9#>C6%y=@>}IgVHlWx|=gCc%-|7bZ$_(45WKF^MFS>AEXO{(z8Iir*qkEehDqRl+!EX_ z#;%<^I|4gfwB8sM?Ceiz;S@FEoMV5lRl2DV_rGYXA#06^9mXE(jp892jH&RqH~f_i z8M4tRhY^_FVN`4~%GX6+2f0P}8V4%MTBCWRv0`ygqa|vQMvU3wqtxMLr63Jw3ql^G0?FZ1(a({0N#`b(nq1cfrv%`7X|Acbk~QbHsR?eK(og*&Q(Z+2&l7 zR{)Jz<}`OCph6)k+|HKUC$GClZlKlR#0ZawCU@o$Pn!leY#+lm5$I_fXy3eEG9Z(i z0%$NdJwQ<&CGtZBBXbuUWr;XZZQ2f<7>@~*;XLL+iSxJ*Wu%R=UtVt+mu|e9KpDlm zc~BT<-cFI%nPY6MMBX+stnR$Kz#7N9d$4kOE@Aym{hH8WPMp|-_Yk7H@g5%0Jf7!@ z+KnBMw}Y&)e4Z~5_Tc#*gaTgRB@Uxu?qvg2<#8EMPu^1iP3Ap4K)rY`0c1`g*3&x7 z=@WbN-a@pL_x6Zx#kX=r?Z&EQzSd`AAKphG%;bGM2wU^531OD)jOH90sK)1vmecl` z$T=54^EmeaZNs-Aph^d5p$(ME>*49X1JsxI6+nx5Uk}i>d|LwAcaynqhq*tT17h5^ zFxRUBwYo~+U?c)%w27tMLX~v1VW1M;6doe`}x}IFqhg*_UHYD!hyWM zM_~XT;51nU(srwLd9bK;&hce-t2^=?1xO>`(F0P*3j?h#w_6>^2MUE2KG37E6W>WF z7+-HPzQzgFY_%I+nm1I|@XmZ^fz!@+_TUWSg9ztQF;3R3ZcWiPV!gQRbvo|{^T7gf z6(8(D9KvC~gG(JweSJI3gFDP4-3gG&HtvCWqdZKH5n|@Cw!;`#*>a6O&x3i#ng)&o z8#$9xlW%f5-Vr(hgq*pj**EvNLMMUHDIMmi6Nhqf?KV&6?!~*?#9`dIe7kP7Jg=XJ z{TWV!XN$SlJjZ6g!gm6KBUtRuC%Fr3xfY+Ci+3@}U1H0%`s7@^%SrAETdvLL_AcJl zBzKK1*DjVr_UO8D*OS~0w%p1t+P#_NZn5Q7iDg-5yxU3c4qI+@-nLTv-9>VD+j48V zkXvt$*)E)}!1wqr!MpNZ$qzSrrh4*4mk57-_BM9pe57xmx ztVbQJ$8D^Ue5Am7l8^LY74ahXjI;ZAi0{(kj=?j4B_{k)e3Za?j*s$Sjpn0?*9#tA zhx&NE=MCF&?b3d@S+8tE0{9aIvJb$I|t+*KMqEe4M~~laKRYjpyS# zVdX1F_#Djzd)o$^z$XZ>cliVl*hCI@PPlgV5X)DN%-i1MJucXX(BE5O4L)%apCrIG z^GP1C-S}=~u}|Dy<|{|}O!lc`vd?X1yYt-z*q3~F57-`j4`POsr)9Eyllf!`vt#q{robLe zm)WlXCN8QayhMQg&PzOCQ}`4D^9{gpzUjpsfIn@pseGyc`^Y}c8%}(_>tpgU_O3duhKF+Cfy6>9p z3gQw%oWvEpLbTeKS9n^jxoZ%aG7Yy&e1lW8&Ux4kv=X<~w@C6dEGkxCef(@|k zv5+qmV1<042W$~vB*08qe^zxwcXE1qRu?82OeTTnK;l_XzH+wjPR(t2s1S7S=<=0w z`7RlLgEO$iE*i2sM0b9zKb_O&1;le&T%YnSoH_*8#gGudmF&EBFclwjW>N0c+tc0?fp908Cv3mT`Q&yTJ<N%3*jaKUFk)IX~6Y>}mWo zyIGgv>HKsddL=*IBYFlu!xr^0yvECLZ8(N&9?B@gd z%3Z-ppM30WezpL+iJ$EOJBObm0ka<>SWNzg7X&9x}D!Hz~1Gzd%*7CcX+}427Nr}TZD8czf&N+&+qggt>tUUPH=C5 z%PDbNc^AJ+hL-NZM!qE2g1`<|FO{{0YtNI-nY zAM!vv%pZ0MgVDv~kw^F=Li7jzh)48M{-`VJwDwGJ&ZlvEj6WtIe&UaLARgzByAXD3 zPw*#%=r8;UkLZ*9NmtZq?OFM$@)UncK>Ws^@<2SzpC$;eC7mYtIKS#WAHLrcQi` zzl0DmoxkLPc$vTKLIfWmycDz&BIQV?!k2v~9dwYIe1*Rvnl$(;o+e-AuZku+Plc}p zeSlzI8*$Kh5MhIlA{&m;Oif8P~#T6@Dcm%z+L z{rZ4^ARu<(A9x@>$st6D15V6D&oaP|D?{hs%aJnsMJvMQlaeUzO4NH7)TRb+?!Tr#;a{xQ`>~KK1y-cV)E%;rDyX?Cukd zPh}jd96|SK#b+|aT1T+X>CERcvmfXPE^`FGkO?+9g7y}?eC11-V2dMY|M;G-{7WX- z4uWE>@Dcw=IPfa|k;j2I^Udyw>2UkXHzM%M13KA3Fz1Q~03Y*@1=1n>V-M0N{1ZAA z4uccVLHZ`In|u2cI~=w?#g6QV9ettk2JAK*a&OGH{V!knKFuvS?l&AT5q5o{-s#?L zb@|E$yOYM>y$$`tC$^q{ChzHAfu52W_0-vsl&}09=qZWGditM0Pe~GcDpplr z@vlTr@8Ms0dirnvZ%I%8@pa)gs|!|7ots-#@rl_zy|E+qU`OmxcYB{b7OLw1nUjAi zwT!C!uAOICVwMj$H=k-wz<`7%v5Xp#whNY_bN_4pwXn?N{A-V8zTw|=wv1|cpBRG= zP@|S*o^pC>`oz}rFFImRPyCjDE82OMf9q-IJN}($2X>(1t&8s_NR9dWIFN9@=idvQ z=lS;@oFDiP0UY-pPmTM$$in%N|0r-?>^i}?=NAx%Tn=9&=k$D}=+>yHfJBRyeSgyRzfA;|V!T%uI zYi%>e-g0od`*G-ueaBr^*%i*#?tHa}@EQ5jh}Z|4Vz)ZrJ-nCv*lmRMQ4sti&!Y}C zFEn_b4E&QI_$OZQ{LtX}GVsrX;4sHKms_o_->tV&Di-?*Um%kx$}^_b$&2o=LcOoxBY$R>f-cRY;K+7!`-)6-5;TUq%E4$ zp?|n6n(Lw0|9{opSp?}lg}U~{ciL|6mN!Cgr1f+r^oC1MH$!h`?CE%VPhlB*x_w8w z6?!YJr*omV(tGmRP)Lytp^9Ye?PPjy;eYClue~!vzM}p$eSNfJ^)vNz&>q#F(_d5_hB(7hhNscCGW0a` zMmxbU$1or55yM%-1=XP@sQJ}`Xe+Dr)P`tBsvoJ-(H>UMsOMFOG2ZAf7C>9o*udBr z?P%jP<4m+0jr)uTRfox93O7Zeea2M5R0(Zw(`eIJw0ljbOh2g(^DOfU^Jl8VTHD&v z+6L_`>k2Es|HV`FG^-BJ;+|DKtDzn0ImvS}+Jl~_JKimB2>l0b2|5^bM0ErQ1?LFPg|>chyWoy!7X+^jUavYrJVF9Og3(qA zsTIg3zUL(9V+A-lX z!f|}~ci~sUud0rSl!zh`#nHYQF(6_v+Rr0)MeJ1_k=DqF$Y`|HA{$2{kI1c&ha!)v zj;P?MoKZ<=2S!bZnuvC1)bXg3sv|lqI(Kv)v`wNrMI)!^MbYb`H=;cfeKs2NFeW-C zZ_JZu%f-};se^WC%%m91hnVFtTVuAN{Ug>h)<<>3=7@bd7V{#uS#0OnZfHlxPK%w1 zc7N=Tu|KO0yN5l%j{NM;+h4Z7ing`=ZF?WIOY9r$o6&w_KX1RJI^tsE^2IsOj*goa zhv&x~jyn^Fc@l4re=S9rhs^gXz(!bXk)%`|wgHc^^OZh?ccaCx%S(;v2i0b0qe^yLP8Gh#e z^Jm3!m!D@m#`7m3D?#J52_aBaR9)C-W_jIg>(HNN)M?vwwhpwI7-;S`D z1m5Fw+@EKc;D7Nv=W{uvfBQU_;o1J>DV?Wv4mIq5cz(t{BL2rd-1|w8sQ=K9voFT^ zU;9D4_3zA{nE!Z5&da(TccR$uLx0XbIn?{rANHFYX+th7@%QNxotNnxdXD?pud{DP zaKHOakD{m~-sekpUiR%s%1Y7$=->SuUrO==I*0Q-EWv|32g-5#jyFg0Jiwv24(CCi z2m8y)w8d6J@;=}pxen`LoC`x+e`jd<9>UOEhxf3~=bVsILY{g^Lv$VH!#pRd`PH3j z=6{Gobsg@*K5zQ&UqT8z+m1d`CTF?{D>lOjp0#V1J?e@ zw6$MSiaf$7T;q7u*O9*Smy}|UI1<-bGQ+iCwp_R~Tb|1V(YVHwS+2)r_LR&d5xK^c znXbuY8!nZJqH>KZvt5@-6gy2hB9uMttE z{k=mrIdN4S6YxMC=-KR=Vc& zs7uPrStx4PxU<@IyF^|+i$(4ldse*m^ytS+jVu_wYy4UD`cZSu$}ILmW;>6Da)*bO zv(dQR$5v9BX0x%mkFT6G&xYg6IL6nr=@{L|X_uDSc%06$@>ZAK$C-W`EF`V7c}bmR zb>1S|J_h5>IOg_`$(S>ayW?XtZuha5lTMG>*xkopQaV3|<9E-XxO9C?GjPwrF5MsF z9GqG3WzFNBgUidFo{#yIa83*7AKiLsd5C)^MWm0GNm?fExgtRYMr(;9{JL6E)VB+wLz;%rl^UtF5I@Xnmqb# z>n_{ZCT*!?nx*1gF3xRii&mRVRU2o0xSeUW$voTHUADC^w55~jmX34zIJdWLT8%Pg zjhuDjHmB7n^KEl?+3t2|ODWSXCFgQ-ZhJemT4m~5IqSvkPpeht-Tv;f4ervGR;FKC z&gFG`J8Uj{w3=m!nz`4li0sqqmSyUev33Wv+GVNQx!13x9MbBS#c$s~+q1S6?ol96P2h$-j*0uj0#WKK(QK9?Ru~R?jS7 zPtGsalv}M<&%fTrGTS=*yX(RK58#cof6;DnIjJqtY_UXLm#J3M?6FK)QxBuLJC~|5 zO-^e|HQOvzqiT2lFR$y;)oPr5maenFsB~J5v6Sbf-F1)48Eq+N+okNfoV7Y<-{pMg z?wq!y6+bzrE$M8%q+OS_R_pA&tX-G3ye1d4rJe1UwsU#k{&Y)Gxun(nv8Z{*x?j=i z{@B#rz4p(^uUhRNtJ=HQ-!8vt^?&T@@0Iz=Q;nOXDzQ=1W>t%A+W$reox!%jCy{B4Q@z5&omQ7Zk@&8Nh4#pG&T;FCMHFi znmS7}(>7^tj+Zyg6{MxPjkGe4k=EuD(#B$uww8R-&Qe3#TY5mlg`#L(#3j0x_ai3Zl0Z`hvz2g=@lSvd)1X*Uh|~4*EQ+mU0V8jkCuMk$ECkd z9vR@%MF#q8kwLyeGT67i4DnqcLw&EyaK8i@;n!B)@mnJ!{e5JVe*qcoUr)yR&zEuj z`(=DUtV{@aS0)CmmPvtD`5>^4d>A-KCI{Y>DM3}_qo6f1HP}<81-~lOgQv@k;NN9t zNGX{eGD7Br+?2VtGBVFLTo#7bmqlTESsXT9mV{lFrQyZoJ*Kn`44yOH3cx8gog$ zh^;GM#_o`9_QJB=K3jIg+2rfE`m!r-uhkc9S1-PM4o@ekG@K z{w6;sJ}2iAhscG*v2ro-E4h@*D3@~;l`Fa4lwWgAlB>Bk%5S;O%kN2r++7r1?kS2s_g2M_`?8`Y7g3DKjTCe8JjIgyi(*YFrg)~z zRlHKJC_Z_rD86~-D}GN{75^t%C_ztbQG)X(C?R=!DYm@dDxs;ll(5uxN_gt$N<_XO zDQ#6nEHR4CLqs)SG+z=A<*Y=QFPpE3qB|!h^Dl6E-C>C`{|cwm*N3|br|K(6tob)M zgMJR&?{FslyKvXwjQWdkf52JvhvBZnnGH|F-GK8n#KPT#vl@EC-GcKrydkj`f%7uV z7n4PS^EHfv^MLa)T!7QT`5O+w>EZm;f^Y`7Ks63dg$qy{!WrR$)rxQ?xFB^poEgrh zj)1ekg{bG@tZ-rKK{!viP-6i&FSrP!9nKpr+}Ie-2QJE38O|3j(l`^&4=%!r9;wOk?3f;Sx=6!-c`+H2nk@ z4wq!w4Hp5I%lsK!BwVt223!Cp{;_<%G-cIT$Vx&f$3$E*D$@&;4*oa8G*`g3Aq8$SWQ$ z8LpsLf4CI5!d`9Q^1wagwFmAAxFTMw;qt;g>m3W13RleA3YQPAsCP@aC*hv+t`7GU zTygJ}a1OYV-qYan!UkS-9$cJK@T~z2ZLrt~^`~|F&=y;9m8= z0`~%3E&p%eD#FzaC<0dru1-KATxGc00nOm5z|{?S5w0rSYXOJhUWBV3uo3PhxO#z! zaMj=%2KvLj4A&sA3*0MkjRPCORflU7xCQQ2xTb-N;cCD&2?~d+3D-Qx09OmHSrBVf z8}9WW)~F6#iy)5oHMo{R9B*B?H-e79)q`stv_*D-h=TvNCXA;ECX;5vl}TywZLLmI%ffa@Ic0^I9xZ-vZ*djqa( z$XK|Ra9u(Uz_o(w9th=O z*AcF_?GW6XaQ$o>;5xze4K={M1vkKU9d>9?z819pE;XaMo1~(6GRm?KD`EV;^ec%?r zt&aH}ZXw)fvD`Zs!L5zu-nkfVO>8%~C2;Fvo4_rF`#g3g+{bVmVn@O)gIgc_Gu$U| zn_~CEEr;7^=lb{*Zi}7kV+Gu1`>Sv(;l8k!fLjH()!qm0Gq`Q`mT;@#zO-+KTLZVl zz6fqD+;%(e<9K}=;r7Jw`ZmGsj^iG?8E#)3 z_t-6Pd*k!NZG}4!9|QLV-2Qmn_bp$-9g63De;eGvc;08W!ySp|eP##T;RGApS8(4X zc);z1JDN}v?rXSX3D3jrg8Mcx0&X|li9{7{58UxY-n;k0olNAtdmr3)Nr7$+?F$V^h2%=hRc?-mUHrB-s^boc|7-e-cxw) z1w8kU)KYL4;clkpg}VfIBXxv$S}vO}DU#Y*5-eBXZl#`t`vuM;b&KS-{A#|UC?ffS zbyGQA_Dy$v@3?{LpmaCrjvJ;9Pj|!bxKZlpbT|5r8>fy>cjNE4 ziRz?uH|e%B_cIT0Iy_3dKJ&1++SA9bKQOdX|;QzxSDVdjzM zF;-6z^8&-9LM$gfB~}nCiB-gB#A;# zg7}iyMrAodqB2p1s7ky@yhKzZUM5~4suQmgHHex-EuuD2hj@*s zOVlIk6Ag%lL?fax(S&G9G$Wc5Er{2NH;9%*E21^ghGpaYL?_}cqBGHj z=t{gzbR)VGJ&2w}FQPZmhv-Z6Bl;5qh=If)VlXj;7)lHyh7%)*cZiY1C}K46E-{7} zON=AN6BCH{i1&$!#3bSa;zMFGF@^Yum`Y3|rV}%WnZzt&HZg~oOUxtY6AOri#3Eub zv4mJkd`v7OJ|UJ9pAsvGmBcFIGh#KdhFD8{POKx=6B~$)#3o`hv4z-5d_jCkY$LW4 zJBY7{oy6C~E@C$z`3&EQ?xgN}z;H$6DZ?p|<8nfjf`G?XVjJ-_v4=QF93j3XP7vP{ zKLSb-J~~U_<(_!_LR=$m0XjWlCcFrLA_!25^HCTPNyHEdL=urgJVw2HsGVCL<^!d(Shhp^dR~W1Bqb-uRs|^j3XuzQ-~SFTw)Qij95vmC8CLq z#23VNVi&QWI7A#JjuFgCNy{pZkC>Ihtdy(7b-+U*RDxM~coPAH4N!9O5o7YO6KUTj z^U)JTKEgp1B8n0v0VVB_vi!CJQH6M!U}_$9iAF?oq7~5|P*VBmEuuTon;1Y0CYYMX zJH!}bJn=rDJjF+oiK)aag86wcKaZuvr^G7ab7BLaE3c~{y5Zd5f7M-8ba-W?=x*q4 zDtd*F*67xXZo6)W=vHv&-%9l5!Grl|5+8k}n<~1|x_3pl8-Lc<@s6WAr#r9cF0q4S SJg%s&m{`5=!c~X&4E_)Mqt8?T literal 151498 zcmce92YeO9_WzdL-Fq)XNCF5WsDMFf3JD!-A+$&cC7~&LO}RiM1yU&X-h1!8cTob0 z1$*zkEBbtvXYc)g&YbOca@pU#@Bco0!jwJdJKs5Tc6N5}?AfRPzV`t|QATx9RK-}? zUfo*VVk)YtY*)LizBSn}a(I1HTe798x?y;Ea%pw#+L_ID?F~s&(N%@pB6E`~+v{7B zC9P|lYUd_flWnFFQ5CbHzGgW5nTn|@jG%XIt*vgTR+a6`MP_(Qa!Et7wrzMNR#(<9 zZK`f-Z%Iy6l}OFnwq&cSA8M$PuGOm6bz601$(;VVYD8N!X=VRzYN^&e(m$%_?5V0o zS#`Ha^l&x5YyJSWB%c>W)WIbYeZcsYF||gG>m`v%+90(=ADAC6&6%yn%(8rSaIEVh zUG3RlpPRqkc%!7KB%)Q9R+scv`)l3HjG9R!)JV?2n93vOOik^QKdC6zZM&TQynm@W zXFyR&t~y7J51hQRe_z3)I#qbRR5 zXY&z6WRF<4NJK@!)$yYI;rkc0mF``YUouUNuI<@icH4jVJx!HQQcJoGOO)hS=X8nc zd-iPUua*_$>XEtqOUiP!t}6@HH1(ahC)lHV^`zqZ%8Fsrnr24yncKxzs{0kyEiiUl zFtb!0*gaOZ<5V@LB2h4G`mWm=a9kUpmiNllx7)jaNqG-_$FiZlhVMVRb%xQW_w2>R zl`{aRTSO~bIy#m=tyCSUcdhPKu_&U~Pbnx;7mu#hd3BG9#iQE~ofBJWMzrxN$Q7#E zfr=KNs={qtjbq+oe| zb-tk;4)XQ+T2AG*!+NWeMlW5i#f#K^M%E3DltoI_oo4olEE+hVq%a;Cz3;$kb>xz1 zM*oss_9^bKckRD(<33%q9Vg}Y?=s)ib{-O2IYigy?;PhPGZ&50V);E*cP&$MX4DK@ zxMRsK`H}kC`2$LJ?V|5DqksQ}yXt1o$qR?8`jVCNbGlcnW80R`kL7obXtiZyVntxL z1G>iskDXbfH7=dcO4P*@R+U8R)#3XVA24lhkLgVdM>j8>3;pO5(^n2I?_a%dS3SR^ zd~D;w;`U@QtJd}#UAJd$;h=7dM;y3cMPYQH8cFVJ95SZs_7fV1M%J38>UJx;$6~!F zd+POp{TJ-IXhdE8-gV|c)vTE|w|wdFeMYp^8-)vZnX0bpAFHk%u4`*%#rn?~+I?KR zJ~}qG>;9ux&p52l^x=Hsl9EVC_00W7F4;4;ZtSj8)k8qObcC)QHY+x`D7JVU_(Pd< zJhx2kQkq-XyJG*52TUto+^f2@sIGpeQ44{8;{r`nm16rGpR#5}Lw#+1TWNFSiu#7+ ztQBqb%}uR^{$goEb!)4sbcGWiX%l84IPT2&c%VD+l%;SJSI zOJOEl)x118d}gw3S##a=>ZZDeWNTr0bMx}{6{fN+^f|q#sq}>@mgH3>-h(+7L9iT>;qZqwb;(++fn+%RiJF?FqNZl)@Vc6%Sd&~Mv>+J{e^}GdDrz7Z z4u4S7bwzz`qPDH2AyMDd+NLV;a=QW!M(Y}@#X+pM^H9&KYuoBqB@?Y})on>t$t}0X zY90&)>MdzWCKF&K?2CP@w4u3nIUI~z%HnX>$t6`KiJ4PoCd$hyrXUnuW~$m(G$coX z^g>_7ZsqQX&8j&NE<_VEtJwotR#h)eENE`2Qx&xgn6|94hM`ehF~Qx--SM;zff~qJ z<1dr54uM=(Yus(Ad=Hv%2$1PAX?j(nWb)*>iRr+=EtSuLcEqu{b4wN_CQq4NH64tD zHPfbpa7pF#L=lXGT~S%K4;U|sMap)WR5i&9Y?lZaOJ3lvC_SmFWLjeCtn$e~-6<1V z4=m%M;zU`+L0{um#lo^tFbg<^L`6we*?c$-Rh5a^bF0vJQ%mNRSHbBge66IkbV_BVu+0cb z9auF*u2@nxQc?#@Qgla4>c&Xw#)7+f`Aw-PnN&Un7)ok^qofvCN@{_pq!yS;YJsby z7T8K^fv>NxGfOIG1nr4+L3?6d(4JTqv?taD?TK|kdtzPCo>&L`awnIT&P+@yshE+N zR9009b0bxVd^gH3s+y8mP&OIQE~*h@VAT-7l+sdLq>E6Zp#c{YrKw&G!k}}6+9ZsM zc|-(A5XRgo)5>O5*pw1t)IRl(}=~&8|w!oie#>?vzqEBf6HAmXuDPk|;(a0k=G>?6Fy{ zw+bgIUj?4U`CbXja$cay#DWsw)ZG@FQsSBN96_uli`jU>uGY-g!%`M?WL|I6-XVxv zqA+Z32kjv%unzhM&8j3^>?5;k$}19;`?zKiqXGtb*?0xLP%{D$1d^cE2i1 zD<&t(!TzoQO=vcg%Bqqon5n4iwieFBR?ls-VU^o)d*HAZ4Pg%oP?=p)Izv?WeIL4H zS6~mJdAsPM#;8)9AJ82TuY?a793wr;%Z0SZ%L$5XLCTKD3sKACDK9)eUN&_e z__yWHcER#zyD0oQzpMiMIWUh0>u}x)*5SMptQ#q*!+9qthx1Ob4(FX<9nRz4I(HsV zt;KmfwHD{`)LP&vsRgEzTAasI5pW()t;KoVTZ?li&f~$lpgmD8XiuyQ+7s)7_QblN zJ+UrmPpm_J<+DmAC#q&8=2cEf%r2i-30%zb%6Y{w%i+Sb(&IOF!SWlsDEuZDOX#B& zlMoT^Jp2{TERWTduppufg(y{dX5RdYSqbuYOmPAQ7PHGr6UC*AO3R_p6$_I}fGsZV zU|lB40!Vx zeiB6Tu$a}?6oOWdL0%zik)Ee~0(W%Q6QuU0w))28@XEH9_F8y&RNYWo-Ox}8w~40m zDO?3>nw#5N+ghqusLB~$25D~Qyf*;=Ti>+QTjNu#TDu~d{-Bq>rD_wL$du2N&*RF! zl`py(%9rrat9r$XhP7}D44vLu??Cx0jbL0_;buPn6kv+_$!`APW|t^#l$n5b=TNhVra+Y${? z<#(uCQQcDAn1q{hG)1czuzfwlN(0T5Kb60b+TSqUyZ2n;AUqs|VOpAOqmfsYy}ZL@ z**_K1YuAA9FjZ6axT>l-aOF%kwZap{lG@s2YioT?LsC`7c<}?OX;BT;j4MB>QSi;` zx;j;v<^`gTdV2nUL5{0kz&a{}wF203S#w=!b?vewxc`9Q;G}ptoGB*hfcUnZw~rHF z!1AEl+pY5RHP!C2^BCr66P_3(;2A+w-NsKBj}a5drA`4bmB+vs*zaI(B8T%0q0Y7LsT8) zhX5H10&=MkaB=D3LaeB6b8vR?UBam7_}S>vJ!3ZJD&oSZ3W0m6u>>S zdhnk~0Y#{{6(K881lP!^udQv2s&F6TYZH#xs*shaqPyVOfTf~pc|aQu+S-tnXoEcs z)UH_(g(v_1rs0^a3|WaX_==A!lx+pbN)*5;d)iqHSrbRCml(oPxn@XiP;5}Hj6{Ox% z46e}=9yTVHRJXRlZ&Ucxu%RJQ-Ly8UHUt`X9SXH1jf1b4h$W`8l>u$nr;4RMRg6A` z+F*yMx+sPWa0nUAJ0Lt~SVyTA}gBywAglDQz z^@xDB>ux9~Ap$iK@p2AY2D5mO5ZDI-m`aY-wo*jFSQwu1})0ga-PW zux3mB(xu={jn!?n%g`LB2asI+ zE#O@pz;oRdH6^UT4Rdi4tE*p?Xi2uVH?&378v-D%*N&8W?MQGyW`nG5!E4Q}0SMPy zQCPwQyigdJIN%7c3qZIoJ5uVhBf$&v(KHqWtVvtY#2W%QuHT}DgbH|K0pc_?SJ!zb zlKTQcuJewRI`2r^d0X3XdF+{z9tt42&MS0MuEnFkDf96fm%txLT5D*?qw3>+92B$M z7_+He8wH-}ortk)D@dJo6gVNnvu0U!1NdulWmJ7W0O5Kp3QO7qzZ3TeI4q5Dmw+Iz z1VCIj9VK|;S>iQHOlC%o0!f-*?yb4bHdR#Mq9)NJ2X%sqOiZhJ{*XSv` zQp36OwI2&bE&sr*1Pi>Tw~bXlBC)(4uDYvR;6A$sPrV-kaIU+Jmb%+$@Sp-4Zb@@X zZBjU1RQ)vobNw*AHcn1 zh6imUNqup2z!$M>D@c8DG&o!yngM5_<|RvD?@XdDs>K8Cx*m!O5+i`iMG#^|RO=Sd zbsclG)Gi zTZnwlFvj&v%u2Mu!Mxrx#`QhSN)*7SdOs&&ZVb5qY<>=@VUFq?`q7QD!-fMv^+n3X7i$M_pwQeEE=)n*28Tpt@N z^|7(wJ3eC)%-jHs>ujhXp#vV}%%^q9n)apioJCs@0CJshtkem|f~UDa)_Ncbv%%s3 zkn5bNB4Gp`*vpv>R@9359d2-%n;PJJt`4BNo;z0Rxnsc-9a`4<0`><*wIu-{*LhJz zLJNE`Ue{O;tCOYptVDxdCBA`o-FB?hZO4KiG8;hLFKH_R5U$gru!IA+U{@Prb&H_U z9>8!NcC6H4$DzYI7<3{Z0202kz!ma6J(ZNf?4h`4n7d8z*(Pao{;(X7bwQtN@7X zXecge6}-pSs_R(eq>eQXe8s2Wx)C0dv;dAlH@bLvx-_8eI?y<&1C2)q@=TFfw(O4C z)aJ&+@W*kWan7!9j%wEi09;Q&Q3(Kyzpq8tHO5O_V?2z%xF^ARy|w-zxX1+VHc`SR zEp?Xh0cXLotsr%l@!%2NoExwfu^@_S>jTVP4?=lKSHUHGU3I->ywqF9qqn%twpA~U zYWD{)Tn9pFNuvP=8t*y~W+e*X7`bkvG>JSGXw~(j@sRD2vg#`u0p619aU@X@vmY75 zL75Kvl4!XlSzQO$gXe-6AmCs?UWNfa<8K!#939BZbihdpoE|%mRHE8zK`an-uplqP z0{`*14;79Mp+F019_PaIEY^dDjXfi%XGj;{5nwK=s;ek z11`}uxdtD^wzkxYJAMuBQvEO>5%`6338u#a+8;p}j~}7Dj0d<%P96TNp~Eks{$6-I zsz~lpMc_1g^_u#q9tkRYTnnXSO^=BxLxO4^?<$geR}nan0nesHv$;WikEfxatl6Na z6?r@j^D-UqoVe$DtZx%+*W+eIayP@DAbj@43fr?VFKHKlknrnxJPQxXbcAQYRZ~Lvs`Cok#L}!xTg1Am_cAK24vFIDHbBx;vcH#H?2TEXTK zlmX-&{m4>jrthckkNEJjWiC>5xxo@=P%0r<&iTclp}uZIsR~T5)$6bY=(&mS5|oy} z55{@Uo*d_8f_(y2|J~OKtd@Z-ciGzef-DY9KTuzeRKa;zO&g3Cyo0c;x^-DPN4H!_ zTTu(AkyiI#{@id0rx&EmbYMK%}3oid0X zM4|^<-CDZLmK+v1f46eJ7-)=oaCIFZtafcM=6(=U==8wLZ&$t zz*|<;w1Cx;&@+P`9>WRlRD$f81b!Bnv1L^Yyu*~V81@@fmNIA1mNDU3#c)#Yu@#Zs z92<$5(_a!V#Nd`++L;>_S+OxU2ZtF(!pjFnVz4_BTVclZi}Z`p`j-d`G_+b4&|6yJ zY7E`CYM}d9Q1`EdnWAM?V|D9tcxOxetgI>%()y9VGlAiUISsKO!C?l|V+p5Ic$LT7 z2=uDd?Ue&5T&R@;nZ60c8p$; za#Y;cb0<1=lA%j?EIzA&s#W%uMG&hKoM63Yp zO1i+n9XVDsfMetZdIVN%lUVWpd*7J8UhhD&Z-DEhV-t@J#W^MJAe(AoM;ln74$pXS zY_}48@IE?S;a(n2K|BJFM1}Ztcc9X_gydM@BA_Zq{g#W?Z5YitlF^hvrfV)>0H!~tKaNB7gg6IX^C$3U6P#9Y>x393sDUwg zn#SZAN1VtB@sJaPV4QL~SZz6Q8B75(V5YyIzla@tNicRNa#%!(jn(!`krF$W`HY1V z`;4^S5|B^p5;*M8Wgj2tGHkH5-gI;)nh?yG{<{7K_VP_w@&r-ql1r*#$4VjG^5}yG z!;*R1P9=Z=a~TXSWBR-Ldx-nKxIDD2Zf>oGmzZH$+p@|ofKz-#PO$}iw{iJgjA8)W z++c-g+tzpLM=cR(tH?EHN*n~(;Vw~U`ltH8yC{bK8B=yw_J}E({smL^Qc5uQA6R+Y zua3g6_dp=^tx={-Qc6+yTad7Y3mXnvi~VYEOBNOjE6r#6_xcZUko!@9(#xblP^vA2 zo!*m`DG2(j0JW;UpiKXr;QoLUonA-9CAXI$y@|?{sme5j`Ujsn()-Fjpd3{I<-qUj z1E70__?G~S!#46np?Lkueup;8+2Z$#fNg_iw#FEPTK zyZKC+E(R?p#*{M3bz#chlPxoJ#UM!7Pk)KhK-Qx2ruOr|WS+$^RvP;L%W8Yx%FlqSl}V@fmS7BFQ6Y1{Za?6==5ak+~axmqZ znQ{o_Rx;&K%C$1(Fv_(v<#5WaX37ziTg#LqDR(eaj-uS5OgWlzhco3E${op+V<~qu zQ;wtDu}nFha>p~}1j?PrloKg;GE+{X+^I}CnR2Hy$&^becNbGGquhF?Tu!+SOu2$`_b}y3%57rGRg}A*DOXeO zL8e?oxrdl?E#)3z%5{``j49Vs?g^&cK)I)wawFxQVaiREdyXkLQ|<+(+(NmRm~t!S zUSY~@lzWXSw^Qy7rrbffx0rG#<=$b+I?BDrl)EVR0aNa#+(%4VPq~ko(m}a@F=Yeg z{>_w)l>3}1_fYOjrrb-pub8rla^EoJKFWQ^l=~_715+NL+)qq-kaE8;Wi#b|W6DF6 z`-3SDQ|>ROJVLpDnDVH|MO3CdMme1+k5ewflqV=>GUZ9i#hCIG<+?ECY07nF$}^Pf z#*}9%m(P^vDA%1S&r_}^Q(mB4FQ&XmInI=qDA$K6FH>$iro2MA9hmYe<@z(_HOlSC zl-DUYkST9aZfB;vNx8vHd5dyGnesN}c45jplpD^JcPUrIl=mn%k}2;~ZZuOqpxjud zd`LNXyezI;;^imz$|XW9Q1}J9N~9GkpG87D;iX1~ z?a+yoDV~SL^-r|BJ9? z+i=L1b;Ai;_6;X&SvZ`qW#e$dmX*T^TXx>sK;ygWBf^ayiiY%G6bqj#Q8c9g zqG(9}MbVJ{i=viYW%Cw=X0hY8kWu@|{2U)r<6HV9BD*XHqP%QH(2XNPf}N6cV#1J| z?7Hg-6+=R@Sv43zW-I*MkQ-a!=S1Sz3O|ZGKti2b7=IDinuxPV>2wg>ST=+uyWCRP z8Y{#NiOH^4c66Jv$s{9NKG`xD{eYyTgXG4^A)#F*Zq`Zo98!>V!-@n`ETZa=m~8MZ zF(=p#Ny>cAD`~GBwkBsU9b^-i7mvn8Jha&gNfF40NXn*88`KluXX|~p!~T$D8m{8h z6fto~RJKyI7zj~1RYDjcc+Sfl&H~1>UKlFPpwso1#0E>8$%66(AR<}Wd1J{^SL|_@ zIlCn&!W9u*nxPbP14c30YQrdr!Hq~zcK%omW1OF@w(EpK+A5s8s!d}-PvE4jHjQDD zJie30dr{KwI%&olg>4T@b2?fz#aF&`8N?YPcV|E%PHvN(+9PlY>y*9gdz}*7+EvbpNJT@`X;ZFWN+$^?eigw; zN6?ZGO=+&rZUTlSSsULIc{&S`F*Qjyc#Jf#Y!xp_(zPIL3*6~_C4 zG&fH{(UAU&s3H9qMML^8iiY%G6bqj#Q8bNRQ-Y<@ys*7wEdr6vFoqfl$fh(5 zeMaHLNJciL*)r*;G+PQUnc@N=oA*%&r+tdgMsl)sUO>*Xf|XqYP}+*-Mv$^=lMr%) zypf=6+D(c5Mxrw7xgp_5Mz)ghMT#Ra*|R=7fLwYYC$3z2PTtF5XN|d+y3Sa;!RW+z z%BCer%sOHw8+?B#JCc)KiJb^{BqAGePvE=GE#bz)>ztE6OdiSQ!_Vjb@Z3xpqzr~1 z&m*tF4h1+05sO5SZl(-ThGIQzkHC7^WHKE7CNgE1vJ2L~W7S&$yP2}9G92q++XKqO z3+*CoH&aF^MOgn4)x%5DB6v4bij|RA{|WA&80-e_X38jKG#>aj9l+PWa6=cgJVqId z2fl!9AfRDybr5?!m@-Zoj|acPpYPp+v~i0m6O@T~^joIvM!E0(a$*O@M5ceD{|k07 zM1F#;WFC~cu!*Xr4j2rIyo!fm&w{aAeN%ng9{$ZA^I7Eg$RBZKr^uhM6~PU5R<*39 zc{T2tGb4Y;m41;wLkB3>wP55J5w9E!fsnI? z!!)9CBNh;;SxO=_GN!@eMpwTG42}@72FWz?;zqt-1jb2-SmR|HJ>o`B6zT17wqvcs z4y@KT6pq?8rqMfYaFp)uNZaFBSY#?=;znP8b4|(Bh|p({y^o%@dBD!?QHi$Z1Z=5> z%|DSs+H5Z()q4(^2K+Mjf&LB*jjPY8{!wk&!i*-@7BAf$3yV@+w*j2 zXz&p1=}KXRTh)OSkONl4#;r09_=WFyLMw_JBap~Y*B9`OHv9%j8HD$*t;Ww9R8_Y? zJi;k!YLntC2c`i{?qGX&Cm%vE4S3_BzjF?BA_X4%voS7aj5XjVL<55x*1|TUF&@wE zL{ajogo(_UXzUgTtlfo0Y=VAK*ee4AVC)%JatwI6-YCSg1hy@CUWAZrTbj>|Nk%E` zQ8FgOE?c}`;fexmX zL409P+mm4nt!I~%C^BQVF$Y~|E{vt!tC=E-exYep!93xZ*{T(0ogXvi84H-9MczQ= zMcoWzpS;K$I)unH@jn%&5ZdEhnQW=AZm2&alTlEt7 zz(8}$TGN27zPS(^$5W>&$9Y3Q`XYn+zYpP!5gI0>s5joF74*~_nldGjs8MUw#f=&x z37v*F;&D?Jb#-cc6MS5uxoHHL=qqDcfub7qFgkQ_c1sfW)qzc64{tY1!KxD$ZHyTW z25jcs$sPoFkA}Vl)Y{w*AzSL3mNXBq6xs6nrle`Ch$=C7>)&e>tG8viT?+iLHEygl zz~$rhjr2VcjCZ<|S3%NUtBM(`jMZ_Vv?dg#GGJ#K@J{?THhuq@VH$_P3|R-$21Q+k zZN@>HIeyl8$FUW6o1?!4k7Fm-tN^ELOg2HZy5WSbHYa zo|PB*xIl?uZLi3uSbHASo}U-_v;fX(sO=Mh(6gFxG1Oj?7x}zEG0`*PB9?}T@5+oT z;MxnP?Umx4BiNqDjH@F*qS7_sLbg%Gh1xW(gLwjN*@|1rRb{rjD>7@_iB0OvxWTxw zi*dbi6D(}VB)9n21e56fC0G*}x8Vi$b~s;cl61^8?t~GCsa*tXrPIVc^Q};|#$CqU zabumao+%$;JYCIz9pHJc7&)V9+yj#-orkJ2UgE%8IfWgc-elYtS9=(+L0mAaZf{NE zDdaufoz)7s%Y(+|xG~yz2-Z1H=fL8o@rbvkzOB_X9*Y}~8}QbEcWp+tRQniD;>bRQ z@2WH>3Tvui=l%ZfkojK=_-_s1Gsd%V<52@%^%jj*H?CmD3sm+9 zVew8U{kwQwbr$uBvRNI1zwd4nIR$8k|s5gy|fHsujl_PK!`e;s~b}2JH#xdPu z!16s8OxfO4-Le)(wh0b>YTSq&h6Oxc8SMA!5Cj&S6PcPYK1Wqp$9D@HG!590Y+|HO zko2otm0-`Wjc?+{R|f1xcGRtdrtv*fzmEJTZv0^U=yNguhVV>H>5K*4a~RJUKVwIK zfgR-7J7fW|HQ|#)o;YgE_>C;}yXTBSebe|eZv18Z!t|f@U+~0-?aPr`{LTMO`i7*Z3)?zsz7TSGZqJ}IJ`eOiJ1(z zD&5Vls_W{HLoZrQUFTWp;x*9WxJZ%wRmAF9q0Hm`#U>^^(~WZ*6X8YELog znY}%O3HLwv+KOpz>#-P~3#QrE?-Q0JxYRc0_TWJF5{U|Y7KMQ=@W2;4N%C=6rjjwH4#+&)s>2&V2#b;V2_ zBnH?V#nfR`HwNx{#TC;Whc{Nx%_2GgOh-{}cczX;wF+}jrjDn&lAsY9q06Ok-z%=2 z<`leZ0<1kqdOA}}D7QD9gZ7C8AH-@*HkxKRU9J4p(EKE`0vnyh)TyLA2Yk$xf=G}; zy%Jy7b<<7SOHfT{CHqz)Jg;1TflZDI+&PzmF@1l$V5mNIoAiPfWn!Qk#o zMOYQ&yIK&iKDh?fnnZBDezR+)T8zUEzK`*=Fcw`KARlHP z9ybp)A^QgFaH2Qc9d>qb$VR3V)@iykbQ5(oTPlQJvfjJNXONXx0C zr{Ns-Hq5)Y4uiLsn0Y2np%iv_A<1Ot?bofd-d=(zP3UI};u)dC&*Anh^cmURX1&t8d zi|k_u4rS(zqsstIYcm;{m3&6UOEM28fyF!*TNwJO>UY zT8}aHAd-HIEeIng30w_O|+l;q&1J8Xmx@mziH6^p{M%l!W1VpR=lRB~A02 zxcM!jUrp$+F1U&meq`zm)Tf`BdOg+s%G6t_?sul%LUn&Kbsg3H&D1+ZT~uM}22mH) znA$;gIZVAzv=KF!x{2zdOnr#z;!NF4b&RQxQ(Z1oAEUZFran!%0$7i?HZN%tr&+WI z3Bon9BHELw&r`8CQ=cR0ZJGKC)%9iS%T%{L*w~%#R#&fu*)H0Tr1~@U4U*as>YxW^ z4SX9^iQ%VAFu-#gi|$O4gRn{XZ;SC1Q{N_?VX)f5xh3DYhN7G10Lw?$L3ctB!rtj80(cN5C#RF$xcwdSY{*5%iv(sH=FI z`4(8w65>9Isb7)!WTt*kxv5P3fsVrE@)xSxo2kD-oq1@qoT-0OT?JGBqPp1(R$X`_ z7M<(yT5J@oYeuV>X3*jJOp8%&A=BdI7W*(Qm+BTXt()-G=>AOWPIU(`%^KMnruC*e zxVVYaseTE(z8pNApb|{BB)Sx?Em3&)(svTUK{I+F(>Pjed9;CP+Yux@Lg`{JX6C~> zDhe+jc7v;or*0zCwvV>JFh?Pxg6HNL#NDS0nXZ!O!=fwN9*?e!u438%;B8Npw0S=1y4dL=R&cEux}FFl{&~AH}p{${oYB(Ud#Rvo@UBzNXNOo&c8} zr;k{LOXBEBvFM4>lbJSw)J|pEo|J<)@441oWQ8VWQM&F$;gWZdyZZGncm4Nd{!*p} zb65*Fct#UFCl0L7W!hxodOp+2D0d;8H#TbwQ-`roS@dFZ@k^LiPGXlaZ4TwG2q<8@ zPZqt36s~64d=k5sX$z?CdZy6|DtaT+7E|5LOgn(&Ze?0E)!ojtB-P!?v?Ww`7t;=; zy7f$3j&&8$4NPmMx_g+m0#B2Q=q9GMQQiGaYbUt}nYNbd9%9--B=-o@4x_rqn07eH zJ;Ai2sqQJJ9U~qYMW4aD+nbnn0v&jsX(vk0_n3Ai!R^F z)9$9DUo!0;%6-MO`zZGf(;lMScT9Vfaz8NbDa!rCv}Y;z3)5br+;2>Km2!VD?Jdf| z+f<{(W4Gu(_`?f~&AZ}2Ov54=-~%c~n6`y-Cevuzj=>{TC!)3Z0mpmu8tZ~q+7e?- zqp3KS%e2qM=*04vM)Pe9u3o+~8DPv<52n#19NUIzKT)gR+dOn*A-HYo#0T{-Mg1J> zi*0WQr+Uk(1bkHs!gh-_Gd{1f7sF09u9jmv#QK4Q#rmUOf54SUnX$rnY#=Up^DzvX z|5_3g*TISy+z>jq^b)BdWEJ?aD6c*RVi)09v0XiOO%)nJ2=D_@MRYbyMa}Ml83N6+ z*eC)SjU9o2Soxmg5bwXOy_Lnrk;r%yf!}w!k_awn1;TE0cy~MuKiPC|wieF#K_u}U z2Ql^{p%N5=+t1+oS^!NZ8Myu25}T5;z7`_WNu&%#$^eFz=rt|NSBNjB2)gAY13%4d ziOsZTCA=GgC)G=8o7zUO*ld!RgA#aKiXP&TC}OcHl7KtVEwOp262&aGkR%qN#G+J* zkt`Y{vc2(X+oS zz+z|MAZ>}A2|}JT8SIg8!gMh`5<43)&tZBFnH+97ottZ~tQor?9=i~4xV-ZMM&Yv1 zVElH9U5sFtz-kMZ8gP)sE`vH4)5|^6gh$DYT^WyE1tY4{Dlc{o=;8w>p?e+aUXQ`O z+?AEM0htV&1@Hslb@)_O9~Zk3$i?8kw70$f3QC!=Tf|Qu5Sf(4ZbSRs8oQn8U8&c1 z!h?Sdeu#|kqE_JtgAp*t>jfmSf$2RdcMsFIrQ9Z_(`qnwKhyhB-GfXYNV$h_(TM>A z5%dxK{h}iFDAW6c#Ub}Ne1;z44LGY3?*qg#&o}I0eZ^z2j*i6O!M-|=#h!svN$DMf z`_3-n={kO+Z`KmubJ+hc3#Qofu@~UsPwYje=TaA5w#RBsJ&V0cb+6fDk9BWQ-J9^! z3l8xRvdcS6--UATF?|H(K4AJt%6$aAEP?au zluD4%Fw7{GAfsWlP%1%2!|0z>f{cdYJgEd34Wo2Y2{M`p&M8^|9vVi|q+^iLFfJyQ zkPAk<6eY}P7|W7M$OQvaQVF?Wq)93v7mOiECFFw9A*qC1FzzFjkPAk1q!Mz$4?j@} zx!}i}sDxbbV@#ri84bUyL?z^c-$$Yna>1_~Q3<)=XNstVT=0uSR6;HzZ7!J6@Do6E z47uQUe5iz6@LN1oLN5449Z|xJhF{L15^}*W-%ts;;3sUTgk13ZG*m(^`0*JkAs76z z43&@zej0+Wh!SQr{FVxpkPChgg-XZ;zh^=v=Co`yoT<{YZR6;KJeG4if z7mUJ0CFFu1sh|>a!7ofu3Ax~hBB+F1@QV*rLN55-1}Y&J{3wGcVMfDGD^Ll!;1?38 zgk1152UJ2X_^kpeAs77C0F{snelUPa$OWVSQwh0XAb%<$7YxZyCFFv^^+gFY8b-;d z5^}+q_f$eI7~7so$OWU-Qwh0XD0(U(7mO)SCFFtu9E?xsGd5z8@OjkPkdx7ayIo|UVh=a>Vp5J1;42j-ycm;-ZAcFZ9@D_B?u&;My- zR+6?~6{^Zu@6HNq+mpS0D_KWkzVAp|`zm0=9xd46?n`_hnnWkNO_=d7Rpo36JZ$h< z)?D}B+rK5*7UpA|vYAWyEdEtI{-5~Q-HiA*VC)957tKSR#lMSxQJ}E+_wdNLvVLh3 z+91%?4*VHP6yop{;09>euUCK@o<#~9oJ9&7nnem5 zm_-U3mPHEtlSK;KkwpqSk3|Z5j717Nj718;))Y1VBjhz@Pr%){X_=MoZKX4;wA@N(T4{xq&a%?kRyxN@=UQo{l~!5lJS&}Vr3(gUm%Vs(jr)L1FR=@Mm#(j`)e(IwI)R=U(mmsx4Ol^$rN z%dND*N*k@T$x558bcL0!w9*zUZMD)iD{Z&ZRaUy%O4nHFS}Q%sN)NWuL#*^rD?Q9g z54X}ItQ2BxiT)jBr4VOJlp)HNNFm0SNRPA9(zC7f94kH7O3$;>^R4s(E4|Q4FS62$t@IKrz0^uCv(n40^a?A5SXrWf zS6L~<$r5FVk|k1zktNdWtn_*-y}?Rvw9=cb^kyr)#Y%6r(%Y=`b}PNZO7FDNbyj+p zmELWo>#elIN;g>PMk~F?O7FGOO;&oJmELcq4_N7gR=U|rA=Z`X-@{f4ajrxeqFjj- zVqA&zaVveoN}sgSr>yj8D}BaFpS9BGtn_&+eZfj!w9=QX^kpl3#Y$hb($}o?bt`?t zO5e27x2*JSD}BdG-?h^Btn_^={lH2;#8mxOi76i`TNEw+6ZG<6m}zl0^ssxCZxy9{ z=#UQOhnd43S0cmiSf~6pq~MRC9m+o)YNSJr%^W&pSclqm!LU0(UXT9_|94T;zmx(~ z`M0U|i2ni=hN8m%bK}3l|NQ_sqU@~Zs@!v zQagkv)h`oLi+!Z}JER7rBLzFK!dj{@6H@#6NDXvI?Uarb{E!)z)Zk1=C48iYIHZQA zBQ-2Msa-Q6b%2l5aEH{0bfk*@r=*GyQd=sTMolo>c2p0PlwcA=}47?Csmq>rRsc^n(UC8l8zMYstjwX>6ws9 z`bd>Ir1nln3U+FSB{ee>QcHZKDjZU?(vgA?U1TT zM+$Zphb5KFgjBuHQcE0COVg2B7M@f_%i#lkr0N|~2c{zh8@WJ2l?AE`qfQir7@ zb$EDEM`l9mP#>wI98yQ8BXvx8QpaUN>Tn;a;~i2bq$71=cv2^4Lh1+~sZ$(Mr=}wX zJNLq#eP?7s>PR1{GaXWAr6UE~+QX7MHxp7v`AD7TkUBpdDcC(9mefU=kUH8&>SBk~ zCFw}PF8#2iF3*J2F+NgPIHayjM+)8q2utdkOh_H;BXzAq>bi8K;8ldMq;AZF)Nwvi zH#wwkPDcthvxX&gTPCEA_mR5YA$3POQn0T!EUCLPA$5X})ZGrL_322#+aO^{ZOnw! zi9S;IIHc}PM+#m?2}|n!Oh}#NBlUno>cMoR;C+~|q#n+M)X6?lk2s_rO-Jgn@T8u| zgw!cMQcpUho=Qgw-VF+Csf->kp6Vm@j6>?#bflgOPwItCEOmyD)Qb+Om(r1XIXtOX zGa+@RkJM`psn^qyf>*A>4qrwOIL`8sdeb5GRytB|hbNWM9rF1;QtvpV-c3geUMdS~ zsf>OGxzI=IeTUQs=}5u*ZDC1m$;78F@{#)3A@xZ*Qt-}3SW+3SJpH6Tbx8d?9VvJ- zBrK^fGO^TUK1+S+kor$LQt)a@SW@3)Lh5oKsc#)p-=!l3FT{i;^<N=OeX^L#kIgQt)zeSW??&Lh5=SsXh*=zUfH83oT(u?T`tn8+@et zIi&ihBL(j_hb5KKzJ!~6q?~;TTDpA+_=0s`Tzn?MuMdy8nlyc5#Mp z*L1@NZY}XYF;{05IZ8|FtFnC2+Qu}2>>TVyY{T)js(pd_kXM`nHlL@KyK2o&~sk(HelHo}$&4g5k zkJK`URDC*95I-cWr5Z9JwZTWK(IM58juZqi2}^2aCZsm{NVPbmTGNq&2r6Mot;&Sd zJw8&a9a3x3ky;y`)WMmMy4OeQ5Qo&E=}18gnXr~RA`?=Ze58(aNF9}q6a=veOX}E6 zNZscnb(}-$_;jRB2u(`O=t4Q79~_ zjMnIn_(+}ZSn7;)mO3*uDede`eCkmjsdF4s=cXeC(UrnlDkGnI%tz{chtvh>NL?77 zR7UrGkNZen-XV2EI#M_OPf0mDIJ9&-I4~SpSf9#h2gg%BOF26@v~)W-Ff!WzkkmS7`0h$K zd=R89EUAu6eClbRr8YREHl`zW&;OLvy$-2O=}1B7y0DgdAQMYHXCG$9t}_G@k}iBtj|(UIHaCTN9w8nDXFI&QqQC#^=x=j&u3z(=X{oW!6Efx zI#MtFPf5M(ka{H@DG2@;_UwB-6H7hsv(y_7sW;P+dh35m>TQSAJLyP449t+0%IwDB zC7-3!PLG>w;le!;;Equge=gQqEo%E!|!h4F38* zB=v*i=s%`&^q<0$`X!Ue^G%#rFKYXDF|*Gmehbu9NkZ9M~75lI#L6}liE2G zQeAzP8sv}~oQ@O(x&8lYDefaR)FCx29jRTylgenG+SW&ESBKQ_bfh5kZ&*uZGNY?~ ze58sTQpM>=K@{S!q%u1D`ua$Xa!8HtoRo?&&Mi_CAoLOjUowXD*{JV!3*fL`ch~oT;~=Y#gP2jO6{racd5Ws=!3>Ih+nV>@Z#q_8a<=d^IVw}s=N zh2upFC(F%pn!JJ3!4nPGa}L0QKb+nP>9ggSsb&!lA`t;ppqkgHpi6JE8Oc+re!!)AhqdEp^#Hlu_UkHuqmS3MIy3|z%!8{Pj zgM-+$%R1@WRq}RIyLP!V9=@(!?sV;H{Tj=s+^!8B23@;Z-b8BGuCer$5MAxp@ zZ-K612tVl3wb0mg@OQoF(yjV!R)cMd3I7x&cL+4db9jUs8}*IyW~Y;+W6@mwb_mpp z7R}Y~(C-n==IVE1v!ZStyJPV z`y1CEg(yLf@}hjPn*Eax1`@}KDclJNOlju_yh>@K+y->rWcLfO3%D|<;Sa<~3f zIE#F(e`C=vh0(zA$QyFE{@oLbIb?(W6K0VN#S+yOxaoCch|+?Tx|C;~BPxE0SpxVQ z0saYqzx^Kp|I+_X1sySv()H)4a=sxT9ufjva1uRXF9trOIoky7PD!YLmmRX!}7^3hV|Bf=>k zBUL^sobs_!Fgj2p;s=P6r@)c6$d&4PTDOJ8Nobpvt*7*6>X zsq)L=ly8+PzZy>YHmUOK;goNeD!&;{`3|Y_+u@Y&lq$a)PI;YF`TcOpcS)5$45xgz zRC!A{<@HkKPr@m8NR>Ygr@TR`{8>2VjZ)<=!YSV)RsK&n<$I;dUx!oPBvt-4obr8A zep{-%YdGb1q{<`0DZeXKE)J*s zo>X~MIOX@H%45PQe;`#J7f$&@sq%zS%8`lEeM~v=%=a-xc9TQ0EFgE6L*`}yxrZDw zFAK;$<&XtgK<*`n?2!dzi5zm9EFdSzA$w;5St^IzHVeqfa>%|}Ku(cEZl49@R5@h7 zEFh=JAqQjuIb9A}m<42+9CD{DAorF-4$1;@h8%K87Les~$YEJP&Xhy$ngwKq9CAb! zkhA2F#aTekmP3xp0&{mW zWK9;3%jA%CSwPmyA(vzUd7vC}Sr(AX<&Xzv0ofpjY{&w#Q4ZOZ1!R*Pazz%9&2q?= zEFf3NA=|QmTq%cKl?7yr9CA$-kgamagR+2ZlS3Yo1!TJ%@~|u*SIHrd$O3Y;9P+3v zAlJwtkI4dZtsL^WEFce(L!OWYtld^z3L=JgM7LbR^Ay3N!@-R8%8CgIcE{8lT z3&$#qfILMGc}o_Mr^+F3%L4K=IpiH#K%Op# zT$csp8FI+Gvw%EP4%v|f!@1fV@-=`Fs|Tm&qYt%mVUq zIpoV(Kwcq-d^HQmE9H={X90PY9P-U9Ag`7~zMTc+HFC&zvw*x-4*7l-kk`o}Kg`+)NFxi#d*zVPEFd?@A>&y<-Y17-SwP+|hs@0a@&P$yUKWrK z${`D~fZQyH?2!fJLvqM%vVeS84%s^k$VcRm+hzgzs2s9y7Lbq0A-B&0@^Lw2zbqi1 zkV6j00`f^YWMLMNPst&7$^!CfIpm-$AfJ#@)YSvlmeEFhngL++Xd0>Ede*P}v(hIzq9d^Gd+C?by*S?T&~D811DkQC14{ z@AV(7mXi>49z(PD8?vbUVTxwmZOA5Nr$s|HME+W@e>e1z>lI_@BM;sQ@vd`}UP@ml z!gW_g|5NE@D%xZ-@=s??_OoJL7wErt+9brg#wPnglZLWh|LwokWRBWdlNb>jo7@qb zRM+Py|D7iDxS=_dMn7Rz_-eu?BWKYD!@yBhJrTk825HloB|OqGkd6nXXMl7UXIk(` zcLnL(pmaG%cXQ?ek90mr7X+nef^>K1#P>+|1nF&p(iI@x%Q@3M(j26>4NA`f=|0Y> z?UC*a(%S{4XM^pJ4e2lnHyAsihS%4=^PE`B=!YNru|k3y z{qphvZs$(n220?+-x}PIPT_`0;C|Q|+%Cqhshu5xoh{yAj0|@6$Fy*Y8gb6Czs^#+ zsPLVIqMwJXGbVHxdu%XDhHNyZz~A2RS3YFOCZhsIU{;4wx!I^#A9)?*7T#+ds3_}< z=1s=RMcs{-yuI_fZ!p?BjJ2DMgQ1#`MDfrLCN1VUjF*X7ScP{r&qBRy`JkM|02DMe0sC;wo7XlzCQ99>0R#A zo1ND?tzO^tkuQh99NuAE1s-s%XC&t4_3upc9^+C&=km|{1mQI8%x7Nm3D$Nl_?qp4 zbMx{+%J#f>hCoN(>o7j-F#hF%s?6)vIn-y4%9kC+cOAx0K1DdqIwSk5qxgqUrKWS0 zzt=~;28t$(hpDeKqd6UBmku-6GG~Vgj`*E(9AvtCfam2EbqZ|u@Iw3mn%i`ky()IW z(Kh)m&S-a;ki&Dtc$qPF#Fl&T$on?jacS1cO;-fAu8O?mfI(8( zkBBCB<`GYu1~+UU!!{AuBz7YKXsd=EkaFYpqF(J=S2 zfok%&45&NrE`TQS?jE2XyoUfXCll+b9pdX5Q(7v0^eLKwk;T#a-wjJM2NFTtr^GI*cwUnm^N`+F1y@BvPfH6U%bx-<_Kwaz)d+-`M8zM}wX zgIW<~z95;ndfs!#uddJkp&2schpO zm^aeH^cW##9&0;{ag{CC=<__7cdTjPIIxj3IW_qvr{f)=6F|tBdzyW7k1KQ%2%XYl zo;qPD7uRm{bnaffyG$6yoy)iDRx9%QdDx%fG{(O?Vz?N(A z$+>tJliVe?T&qvc#k-v3uCV3Wd~WaJT}^V=*mCV+Ib@HnD|bD~-C)bD>ZIM9N$wU~ zZnapJrQ+RAa(CErYx4R^?ROW+-EGUQ?L=;aJ!ZRbx&q(hy9DpbcO^gEE!lxhN!#zGdf{!4qM?6>u`>-B$upYOuig=O0dXg7;u!?!Hd&b#)Jj8ct zamU~pz!DSwNIp_vJ;z6SutxDw#OnnQuS0#jUUYc9Z1Wn;M+>Z1`DhQ;7(Rx0;nmUR zb+}m4*<|H+I12%!fofEE| zJ;d^rBlEWRc#jMAA@uiFSc6ZP$R`T0EqtN}Y&X6eS?m+Hm-)(3K9l{+G1s{{lrT=V3YVH3A1DK@TR~XO_$j(046S~rMy&t{l-f@V3YY|0`m>PalYxr z9e_V`)uZd{bP4?8lQ$>QI${gfKBJqC15AW!J@hiR>sQ& zScI2(!1m^QOTbR_%{~sZsA+@E;4=hRjL-0ZmGg1}^SQ=J@~JV}#Ri+nX9}>ce5MDi zf>%huPWGJv&S*xv0T|wwOqj*txdPZMpU?7u&E~TuV5j)H>42G|0Zh2Y96m>Yb?0+D zU~~CgiOo*+IjsX0-A2sp(O%A}a=P!D?F!-&LY%~vyi&BRUZE}Y>Tb{7oq zzXaGkK2Lz{z~_0u=JWXyurqz$?Sc)k?XiF_5MYITfd_0MUnsy#Sbx@ZM0av}dR8YU z8B8XD=Ro3FPrh=t?@rBac&HF`?&$KBbL4`?mo~#ie34+d3t!}6xDVfly8D%PnmOM) z0Y-Nf5YgcvL9N;=v3%u%;8KjdV_&|nXsd|t>uGB-U+kJT$p1ngf4rF#ezqUqPauut z`+1P|=lc^9-MZ0uCU`=Kj^+uE=mGoy8UmQ%Kk0~$?}+a1822LIsA8L^bVT=%bo0`b zZi>manpcY!_u|!_7HfEox0|%QioaJ)9TtHUx>z%Sx3lobC3>)fbd%)Nhm-JNey~6~lppLtI)ooWv<@ft z5liqx`JqDeNPehC^e}#yE9$g%v)p|S=Z6c3qxs<;h$HwB0p6Zz{+5(!QVjQz{78Xx zEI-nNbQC{IAen(DclpY#zAG(^3QeI$^P>gK@%(5H%rX2JB82|DE_w=>U0C2)eyor_ zjUVfgK8_z}(>LHQh(wR)#|zOj`0*am6Zi=(uru6eyN_S`DCjYS`dLG;aI5xh+ z>l>!ir4#vyqU8(tiJq2E;wRZ8@kAh!C-akq=tcZwkLW4<6k8PgW1WDPdP&}yw;P;; za+1dL4#PWrizh3J+1bdTs6{0v*v!|)m}!*$^p zu9Gu7lb?VG;2kabvjs(nph>)+` zEeAW7pDVy_m(0lz>3WYY$Z16pea%f%5FBVAm@{2u4m+(sni7qmTbf1H?F}TDa z(_hLj6-W>8OFc-J@ymjoHakf7_-@i2PM7n`1=7R(au3oK{E8r_M;)YlzknIj7D0g7Yr5 zc`d(IwD|(R*3;&7{5o%&G-VinIAHh7hv#~Jy#RZOU+)3Cf#2W-gMs#34ju^7f|)G( zvbaj2pu13i*mnhjail5lMt-Ac@>PDLr^%c6O`^%v>&7F&K_r-)`OO06b$+u4<`#ZS zfO+&y#|Dq4EH%V6&X0X(Fo8Rg|x{crFMM^Q~W5IcgXx+|l7hv!5+dW`+@H@O< zeuF+9^esZVliw+j-sg9Ekk;{aWGA?{z~z*qb=6AcIjuD>lIRY-; zgb~*B^#WoGU+;nF;2i=Y>TPWU-ylRkY{QoA@Rn`UT(Q5xtM!=ZZS5JtZHL`}zF>;y?U;55xof0fL}~DLt@wkUuCy zzvd5mL^t!zuBg-6)4nIBj(J<1U2V+7tWa_Np&r2LjKF6OE5P$OLJP^9{6$yPY3=#or8uT^#MB8d@s|)Hrt_CP5HItWU5MZVgqMO=LZlqYRQR&* zq=ODpldtesM3V-8#na@g{8iCp>Qwkj&<6CCEZ;$TT|O@F z@OK1Kcm9qC>0SP=K#KJg=B7K)_c+|D!Vvc2?|DSu=kL3sPHS)Y<_egZi1!El0|CML z2OfwI`G*AI-AobN-T`|v2nI8J3?9^3*4oh#eA{~y6x&HSR1BWLS%SkH!S{SuJ$ML* zh{GMhVn^_OpKDoyBW*$Jv55N&;{)H=TjFDE@z_`g_e0;x&=Q>B2u^eaKaw%s!x7xm z5!~WiI9Q0296|SK)yKZ+z!IG52u^blKk;2TEy2AV!5NO=zhoRM9Kl(R;HNUgxsG6^ zBlvHb+2=cg_D+L*vR6O7_Ia9=bq8}f`37yb)k2(e)CROv5PEjm(uv#zuxC7zx%|l z=AX)Y`e&f0Bt|`Tb{yp^e+7CZ$YGKvjHVc2Cdkh~3-~yTjeSXOD%d`hUjc|B_lp)qU5-Gb}O72b`NrH78&| zLX%iVjY!)C%h0+175_?DW*z^^W0|k{*Qu6K4et|S@BwPnvdns?r>0NrYW`VAtYgAA z{2S5EM*fYbop1TKq8->_ink`dn;bRf>*GMe`Hp`laPH;bd2qhx-v@BqdpI@j^CAo9 z2mXV=xsU(g!TFK@=*6+-QRjqGyZGG9g8GU7B%mJPKY5^j=0Ce81V0qFOuz77gy?4e zi%0ZV{;MnMn2~uM%-oT>{~L$&&Z!P#9rDQyU+pe=Dp;{E+VW~g5a-s9%ZO`p~3TH;I9Y4U-yFN zhX&7=fxi_5f6EJA5E{I|4}QIND_Q1>ApR9z{GMqZ@}SwB=Ok)R|0zb`Hw3|N@Pcm> z8hjfW`1&CDdM|jd(BQpf;Ex5tAM=9uP7iLZbG)&)5BzQWtowuiAx@fi`5&H>=1=~o zd)8SefrG@oNcc+{&6a=hzXa0z{4WpE-~8_&(kl+qwm~GiBK^bv5lA2Me;lN4k4{jP zN4cs5(O!4Z`lO)Yx(oDF&{GBC7R>oDHK@^om~T0lef^ksDu=6ItAA;V@&DR85AZ0e zH4Oig&CX^wz4x|BNXGmc%(nNZZUPO>0z1K)nP>|k1M2ZyYARyAabVccc zC?eeN3v8aMi&3?>q`6dasfKol%S4w+Xb-yl z;BrB=xaMSamV%Chq`~{J{j#{_w();hew=8VUMC{J9zZ<7=U)I$8L{(s>QRAXIak*X#04M z_8f$zPP^cX5WLpM^uZSuU|gDc(nEW z+WB=vJKt}O-#XRe@8Iw4?}xUMe_j9jXvg`_@}G-#z5ibS1F9v!5D*Z6>ju0WP%oe% z+OYvM1LmOJ7_dL!5ZWt&4uN{r64*TO-N5c>M+Z(1oTXZVT!X@bkXulppt3<2Z_xap zH9@#v(5+zCU=P(2TsF8yaBZ}sgQo}M{NPi;*Me`TmXPF-Vj*d0-wx>?G6?OLA-h8M zs+Lga(2&q@wADfzg(8p8Eun`(kE)h1zp&V_1hfOf#)nNnyEE)W*lE=g9u%G!o*!-F z@J`{#DSTo0+VBl%kAzTuNgD9n>+bM({E1<|&O?h%dk61^;XYxH)s zr=zb&|DsxAVq*%$Jf~V>zmNSj_LgdiD-c&Qu9RwtKOTQ29`ht&Yr^4#W2z8cLlW?D;BS{yMFy7?YzSqLrMaj!-u`DL#3|d)?0^2enC|oQ?B}@r$vO7tl@z!CbDsUV zX7TuobFJs!5yRg)*TG;2&5Wb4c>Rq_TQ7e%!V=>1Hy>mFIJ5ZugU4AP%OU;K$Jq=o z;2+-7dRyyIgZ{^Hw>4!NjAKcFsJyJ;PIz6W?+>$MrdgT8K76vZX(0e9Kj?Yohbm4t_I zefxWSB}otI9@hJ?1P}8bD97DryxEffAr8fMI1l?i*k4v;F1C`A@{osQJFG`>FAQzn zy`dF&1VghO-lMvobwWx>dFBxf(RP@R@}8*X*Y~Pf@DUExcDRrFzFE6}Nh$P*hip6S z$8qnhp{Glc$1rr;;XkhX+eA?GF-2e-!{h7&*8b_twVy7<9%B@?aXjvRWbORvQsOa3 zVjD|N=nH1c<$JT`g&Yu#Z9F-pKQ^-`J%>bO8&gi|lg&0XshIcXl>)oE&a`kxP`ouOCq+7IXCq=E9!K4H5Wx~8+UH&w@u{Lb6MoJvFFCV zXGK3wYUIM`ZR5|a{YMEdWWH@uUuxyj5?IS{_cP5jsgsMxVLukL)Xn8%v5tqI(dLD* z;9bVMf7a7f>g9pbSj%&F>7+}8JTfNxag~!sd1zerV@sDNd2DR<<0~i4^5FQgkMXTM zI!60(nx$nP9;bDze5%Xqn{GX| zJj6beV$xg7Br_BHTw~Ce3J-5+XZht$s z?AeXgvinEbWzTQCmft_l&pyL6`B2O7UuBp*$B9~w|2oI)S$?c#`Jb}Pp66sO&;Oif z_DrW}nLdzA?Q?A|)3jV4Sg!WjrppX1+XtGheZI|PmX_}W&(}WVVlqd|_@QKMpL3eb z({g@jIooHQE(^4*A8OY2d8f%DE$@e(w|(YjS*&ILNHVwP&W}yB%>Vjh6Xx|GzOp_A zEh0;_ss2DB{kvu1zp>u>sp?WK`$w9+?RKMO|6sO~zdP@Fp3SziT$}ojeCk`Lzjgch zLaV`Jse!c)eAT1X;L&eG)-B6sJ6feJg~zrOtjoc=Ev?aN@mOnNtp~R!trm}Od%Djy zwN_gik9}!amxpz`TCde4N7Tex7j9cxO&ZRzB=rDI(_*6nSZR-+tQBWs)_QUK(`uD-x4-*rgS)h)mE)I|b$Q+04x7myt!BBRX7+U}Ci}Fy<(j%> zuiXKycDbr{_Vr7bLt6cEUH$B9m?lTG8s^Fx+Sk!6$Fw@;+B#Zm$zS!fI_CUe^;oYz z`?C4VvE$m3{L`5JEWVuPv;HREVX2(d>Y3~7$@#^aa;w$q`RChMPFsinuRr+z0sKAl zU$mPhr?n-TCzhz~GSzCDHR>Q7<5E?o$`9I7%`;2Ypqj1!OR-(LT8;D0(zO;C zmCmd&mh!mFXWbKWUR%m}b}8E~XRXe8cRAmCcFtVVil0SXzVjq^?%~( zZ=D1DcuT8)-hWxodT0O2`U`|Ya#Py^{t!?0xN^_;_V2O(Rll?TazXh(`&jfo%jB=} z%c(z?JIZjmr7i3{v#{m9|Kaq@TEdbhx3!8t0Ts_ybp|D}Dk}@53eK&nYa_4dMo2Z?9;xmaDm5Hml$wr1rIzC!sjUx^ zH}s99u70=FQ$wV_IzSqzyQHBZSQ;4yNng7%NCiV;gB@94)Pl zC#8+aByCLvq@AgTv^VvX4yIYs(X>n6HrE(J;db^dDK5iM(*X@M#bI&jR-Mh#D_sufU!&e4*)RVy;^JR#~ zEg9w+Bf~x0$_UTZGSbUkMtK#I46iq3jMqFF>$P9Tc}L24@AqYb_bQp_<18Qf)RB*U zX3Hd>+cMerW%PCyx%8!${31lE&< zL5{L0XqtQ)^ph+OE+L-<50NFohvf5+XjvN4QkI1*mF1xhvLdvCd=a`vR))FCs<78& zZCDRk7q&^(hkMF~@H(d_@RQ9Ey=6J8GBgi4K&#(T!wZ^a9x*6D9{@n#-Y>3^^LJQjW!(m2dO;%JF=~=b#+l_}+*@)v?rpgeH(##CeJ4M~ zhs(A2*W~B;ZgL}js{9iFwfve8BsUY%8k3ld^HV>~O0 z?xHvuzk_qs9hNZT_i#GLdT{69RL2SuY5W0B?>HOoM>r?P_uI9L5VxS!xW^kd#v{NbK)DGnC^_q59- zxInmqE`#8L;4Cf|;DX@_x$K7vfqT}q2wW&!5!YzAFu205{oumkin_Lei-3F1bq`!5 zTrt;GaAvsY-6G+l;7YhT!$rdtcWVh31NVYkb+~+RX>KdvV&T%=rozR+m2`K4i-#-a zb`>rG?nQTwBN48QJI9d(SK56tTryla_rY-a;mW$B=BB6MD!8NOrWCmH9!23&;VOFM zgDU{{lE(nJr{OAlw1ayFu9C+-I15}Ak2P=w;a>Kv0QW51E1m`63c*$N90ykz?p4oT za7Ey%d7g!P4z9ZAPPn3QuX*){dmgTaS6jGZaIbq^gDVbK%j+0i3Amcx#o*H5>UhV& zy#QC+yD3~rxVqj|;nLyW@IDOpB3wQ14REF4-t>usD-GAc#|y3uTz#J|aAn~d`80$p z2iMSNGhBJNCO(VcD!?`N4TgIOu9>eMt|DAhU)HD++*`h^QDwO1z8vq%a4mf~-YRe{ ze2>6Yg=_7*5$+YZR(|nt)!^FtdBeR5*T%0S+-q>{{p!M1him7z4(@fhj(&6DYQS~y z_k*hm*U4YtYQeqjUmvbETxb86;OfA=<3AVf4Y+sx$H3Kv>*9X^?oGIE{%hgt!F3Jb z*y_Xe2;kTnz;zF32-gs`Y)gEqG5Oe7OH!_I1bc7ob>;d;STt?7MxK41Rf@{OQ12;OjG+bx6_k(%gE^uRm zdEa;8#suGh>k2nM_yk-xxN#wAaNXfP3`vCR0rx@3Ah`G7CWdr?>j^g@WG`GVxQ|0t z!}W&yC^Q_d58UKXBV1p&Nuivl{otmAa-Q~w`y})z+yJ;~p_||a!c7fJfExriBg_YG zFx>R832;N;W`*^G8wxiw49_s8VQ_Q8cEAmXn;o7XZUo%C@Bp}xaC5^s$49{}2INb0^ITl?voSYmPKrX`v~rfh$V0z!>x#PhnobqD&kkT$#5$pxp#g7w5w=VKWxS4PpBlp71g41k9o+Gl7`XLt z-^Sj8+W>bm7SFtyxI+SEs67L58O}5 z?DJl@pOe|=eQ?*4`PyPX+%L&|ZE*nZM)GvHgK#&KN5CC|`!#N^`hn@N>4=<(JEPV& z9mUbv_)s;`bPPw|#aGk+Wct>0T)t1?zIy_Xy_Ld!_aq+sTWUVIQ*gIaJ>X8m{hr!d zTuf(-rxi)9Au*=2aCcJI!+i(mkUB#WP2U^ODvC(z&${Pz#Y8+zrgNqrL@`~*?>^q5 z;J+e6TJR;=Qe4v`{wpUX`=#8Zqo%@@BU86^O1AlhIFl`tGd2wn`~0#RtA z(V~MAi%b88$2*A8bPKIBya`{O4w<0N`csM;riLqOERjGYtN9hxUw>B7-_)U0W$-#)$`a*>@Jo1f^@#dJ1EL|(h-geS zA(|4+h~~swL<^!N(TZqIv?1CO?TGe72cjeKysnAJ+dS$-yhC&*x)ARYU5Rc)ccKUJ z9?_HNMf4{65PgY$M1NucF_aic3?c>-Lx^F-aAE{8k{Cr~5bqPCi7~`jVjMA^_<;D3 zm_SSLxwqQvt=F`_t8f=DA?AW9PH#EV2JqBK#4C`*(h$`cic zmxzi)C89F%GEs%7O1wf;BVHw5BdQax6E%pML@lB=QHOYgs7t&_)FbK>4Ty$BBcd_U zglI}MBbpO$5iN+8L@S~-(S~SCv?JOR9f*#^+e9bg9ilVQg?N{EkLXHtBf1kkh@M0* zqBqfp=u7k?`V#|)fy5wUFfoJ}N(>{06C;R`#3&+zc%K+ej3LGnxlKl24W+ziP%hRA+{1<5!;CE#17(XVkhwpv5VLZNCEvR z(Vfh&4nwv4Pl1Y$tXR`-wxuQQ|nktdz{G zqIkrt6lSH|AZ`H;3ZW9r%E68BCISE@mPd@q!AxX+o5Z81hysL#C_)q`(g7v&l(PJ` z0`W5OD#6qo>Jkl!W<)EZJ)orW=pCXP(TnI$3?i7C!w6zDF^>2UP@dt@Bw`9NlVE-h z%+Fylv5feF_>x!;=*sIVh;A4+_@8w*6dhg}DZ1Zvw-rZ)N2_&fM7LeHLv+iz^KT*g y@Z>=}n#iM1bW=o^p?hC+yYaTZj?Xx{i@HmS?kX>EoaYtSl@QY%yl~a&Mg9kCT#;V@