8538 lines
466 KiB
Verilog
8538 lines
466 KiB
Verilog
module el2_ifu_mem_ctl(
|
|
input clock,
|
|
input reset,
|
|
input io_free_clk,
|
|
input io_active_clk,
|
|
input io_exu_flush_final,
|
|
input io_dec_tlu_flush_lower_wb,
|
|
input io_dec_tlu_flush_err_wb,
|
|
input io_dec_tlu_i0_commit_cmt,
|
|
input io_dec_tlu_force_halt,
|
|
input [30:0] io_ifc_fetch_addr_bf,
|
|
input io_ifc_fetch_uncacheable_bf,
|
|
input io_ifc_fetch_req_bf,
|
|
input io_ifc_fetch_req_bf_raw,
|
|
input io_ifc_iccm_access_bf,
|
|
input io_ifc_region_acc_fault_bf,
|
|
input io_ifc_dma_access_ok,
|
|
input io_dec_tlu_fence_i_wb,
|
|
input io_ifu_bp_hit_taken_f,
|
|
input io_ifu_bp_inst_mask_f,
|
|
input io_ifu_axi_arready,
|
|
input io_ifu_axi_rvalid,
|
|
input [2:0] io_ifu_axi_rid,
|
|
input [63:0] io_ifu_axi_rdata,
|
|
input [1:0] io_ifu_axi_rresp,
|
|
input io_ifu_bus_clk_en,
|
|
input io_dma_iccm_req,
|
|
input [31:0] io_dma_mem_addr,
|
|
input [2:0] io_dma_mem_sz,
|
|
input io_dma_mem_write,
|
|
input [63:0] io_dma_mem_wdata,
|
|
input [2:0] io_dma_mem_tag,
|
|
input [63:0] io_ic_rd_data,
|
|
input [70:0] io_ic_debug_rd_data,
|
|
input [25:0] io_ictag_debug_rd_data,
|
|
input [1:0] io_ic_eccerr,
|
|
input [1:0] io_ic_parerr,
|
|
input [1:0] io_ic_rd_hit,
|
|
input io_ic_tag_perr,
|
|
input [63:0] io_iccm_rd_data,
|
|
input [77:0] io_iccm_rd_data_ecc,
|
|
input [1:0] io_ifu_fetch_val,
|
|
input [70:0] io_dec_tlu_ic_diag_pkt_icache_wrdata,
|
|
input [16:0] io_dec_tlu_ic_diag_pkt_icache_dicawics,
|
|
input io_dec_tlu_ic_diag_pkt_icache_rd_valid,
|
|
input io_dec_tlu_ic_diag_pkt_icache_wr_valid,
|
|
output io_ifu_miss_state_idle,
|
|
output io_ifu_ic_mb_empty,
|
|
output io_ic_dma_active,
|
|
output io_ic_write_stall,
|
|
output io_ifu_pmu_ic_miss,
|
|
output io_ifu_pmu_ic_hit,
|
|
output io_ifu_pmu_bus_error,
|
|
output io_ifu_pmu_bus_busy,
|
|
output io_ifu_pmu_bus_trxn,
|
|
output io_ifu_axi_awvalid,
|
|
output [2:0] io_ifu_axi_awid,
|
|
output [31:0] io_ifu_axi_awaddr,
|
|
output [3:0] io_ifu_axi_awregion,
|
|
output [7:0] io_ifu_axi_awlen,
|
|
output [2:0] io_ifu_axi_awsize,
|
|
output [1:0] io_ifu_axi_awburst,
|
|
output io_ifu_axi_awlock,
|
|
output [3:0] io_ifu_axi_awcache,
|
|
output [2:0] io_ifu_axi_awprot,
|
|
output [3:0] io_ifu_axi_awqos,
|
|
output io_ifu_axi_wvalid,
|
|
output [63:0] io_ifu_axi_wdata,
|
|
output [7:0] io_ifu_axi_wstrb,
|
|
output io_ifu_axi_wlast,
|
|
output io_ifu_axi_bready,
|
|
output io_ifu_axi_arvalid,
|
|
output [2:0] io_ifu_axi_arid,
|
|
output [31:0] io_ifu_axi_araddr,
|
|
output [3:0] io_ifu_axi_arregion,
|
|
output [7:0] io_ifu_axi_arlen,
|
|
output [2:0] io_ifu_axi_arsize,
|
|
output [1:0] io_ifu_axi_arburst,
|
|
output io_ifu_axi_arlock,
|
|
output [3:0] io_ifu_axi_arcache,
|
|
output [2:0] io_ifu_axi_arprot,
|
|
output [3:0] io_ifu_axi_arqos,
|
|
output io_ifu_axi_rready,
|
|
output io_iccm_dma_ecc_error,
|
|
output io_iccm_dma_rvalid,
|
|
output [63:0] io_iccm_dma_rdata,
|
|
output [2:0] io_iccm_dma_rtag,
|
|
output io_iccm_ready,
|
|
output [30:0] io_ic_rw_addr,
|
|
output [1:0] io_ic_wr_en,
|
|
output io_ic_rd_en,
|
|
output [70:0] io_ic_wr_data_0,
|
|
output [70:0] io_ic_wr_data_1,
|
|
output [70:0] io_ic_debug_wr_data,
|
|
output [70:0] io_ifu_ic_debug_rd_data,
|
|
output [9:0] io_ic_debug_addr,
|
|
output io_ic_debug_rd_en,
|
|
output io_ic_debug_wr_en,
|
|
output io_ic_debug_tag_array,
|
|
output [1:0] io_ic_debug_way,
|
|
output [1:0] io_ic_tag_valid,
|
|
output [14:0] io_iccm_rw_addr,
|
|
output io_iccm_wren,
|
|
output io_iccm_rden,
|
|
output [77:0] io_iccm_wr_data,
|
|
output [2:0] io_iccm_wr_size,
|
|
output io_ic_hit_f,
|
|
output io_ic_access_fault_f,
|
|
output [1:0] io_ic_access_fault_type_f,
|
|
output io_iccm_rd_ecc_single_err,
|
|
output io_iccm_rd_ecc_double_err,
|
|
output io_ic_error_start,
|
|
output io_ifu_async_error_start,
|
|
output io_iccm_dma_sb_error,
|
|
output [1:0] io_ic_fetch_val_f,
|
|
output [31:0] io_ic_data_f,
|
|
output [63:0] io_ic_premux_data,
|
|
output io_ic_sel_premux_data,
|
|
input io_dec_tlu_core_ecc_disable,
|
|
output io_ifu_ic_debug_rd_data_valid,
|
|
output io_iccm_buf_correct_ecc,
|
|
output io_iccm_correction_state,
|
|
input io_scan_mode
|
|
);
|
|
`ifdef RANDOMIZE_REG_INIT
|
|
reg [31:0] _RAND_0;
|
|
reg [31:0] _RAND_1;
|
|
reg [31:0] _RAND_2;
|
|
reg [31:0] _RAND_3;
|
|
reg [31:0] _RAND_4;
|
|
reg [31:0] _RAND_5;
|
|
reg [31:0] _RAND_6;
|
|
reg [31:0] _RAND_7;
|
|
reg [31:0] _RAND_8;
|
|
reg [31:0] _RAND_9;
|
|
reg [31:0] _RAND_10;
|
|
reg [31:0] _RAND_11;
|
|
reg [31:0] _RAND_12;
|
|
reg [31:0] _RAND_13;
|
|
reg [31:0] _RAND_14;
|
|
reg [31:0] _RAND_15;
|
|
reg [31:0] _RAND_16;
|
|
reg [31:0] _RAND_17;
|
|
reg [31:0] _RAND_18;
|
|
reg [31:0] _RAND_19;
|
|
reg [31:0] _RAND_20;
|
|
reg [31:0] _RAND_21;
|
|
reg [31:0] _RAND_22;
|
|
reg [31:0] _RAND_23;
|
|
reg [31:0] _RAND_24;
|
|
reg [31:0] _RAND_25;
|
|
reg [31:0] _RAND_26;
|
|
reg [31:0] _RAND_27;
|
|
reg [31:0] _RAND_28;
|
|
reg [31:0] _RAND_29;
|
|
reg [31:0] _RAND_30;
|
|
reg [31:0] _RAND_31;
|
|
reg [31:0] _RAND_32;
|
|
reg [31:0] _RAND_33;
|
|
reg [31:0] _RAND_34;
|
|
reg [31:0] _RAND_35;
|
|
reg [31:0] _RAND_36;
|
|
reg [31:0] _RAND_37;
|
|
reg [31:0] _RAND_38;
|
|
reg [31:0] _RAND_39;
|
|
reg [31:0] _RAND_40;
|
|
reg [31:0] _RAND_41;
|
|
reg [31:0] _RAND_42;
|
|
reg [31:0] _RAND_43;
|
|
reg [31:0] _RAND_44;
|
|
reg [31:0] _RAND_45;
|
|
reg [31:0] _RAND_46;
|
|
reg [31:0] _RAND_47;
|
|
reg [31:0] _RAND_48;
|
|
reg [31:0] _RAND_49;
|
|
reg [31:0] _RAND_50;
|
|
reg [31:0] _RAND_51;
|
|
reg [31:0] _RAND_52;
|
|
reg [31:0] _RAND_53;
|
|
reg [31:0] _RAND_54;
|
|
reg [31:0] _RAND_55;
|
|
reg [31:0] _RAND_56;
|
|
reg [31:0] _RAND_57;
|
|
reg [31:0] _RAND_58;
|
|
reg [31:0] _RAND_59;
|
|
reg [31:0] _RAND_60;
|
|
reg [31:0] _RAND_61;
|
|
reg [31:0] _RAND_62;
|
|
reg [31:0] _RAND_63;
|
|
reg [31:0] _RAND_64;
|
|
reg [31:0] _RAND_65;
|
|
reg [31:0] _RAND_66;
|
|
reg [31:0] _RAND_67;
|
|
reg [31:0] _RAND_68;
|
|
reg [31:0] _RAND_69;
|
|
reg [31:0] _RAND_70;
|
|
reg [31:0] _RAND_71;
|
|
reg [31:0] _RAND_72;
|
|
reg [31:0] _RAND_73;
|
|
reg [31:0] _RAND_74;
|
|
reg [31:0] _RAND_75;
|
|
reg [31:0] _RAND_76;
|
|
reg [31:0] _RAND_77;
|
|
reg [31:0] _RAND_78;
|
|
reg [31:0] _RAND_79;
|
|
reg [31:0] _RAND_80;
|
|
reg [31:0] _RAND_81;
|
|
reg [31:0] _RAND_82;
|
|
reg [31:0] _RAND_83;
|
|
reg [31:0] _RAND_84;
|
|
reg [31:0] _RAND_85;
|
|
reg [31:0] _RAND_86;
|
|
reg [31:0] _RAND_87;
|
|
reg [31:0] _RAND_88;
|
|
reg [31:0] _RAND_89;
|
|
reg [31:0] _RAND_90;
|
|
reg [31:0] _RAND_91;
|
|
reg [31:0] _RAND_92;
|
|
reg [31:0] _RAND_93;
|
|
reg [31:0] _RAND_94;
|
|
reg [31:0] _RAND_95;
|
|
reg [31:0] _RAND_96;
|
|
reg [31:0] _RAND_97;
|
|
reg [31:0] _RAND_98;
|
|
reg [31:0] _RAND_99;
|
|
reg [31:0] _RAND_100;
|
|
reg [31:0] _RAND_101;
|
|
reg [31:0] _RAND_102;
|
|
reg [31:0] _RAND_103;
|
|
reg [31:0] _RAND_104;
|
|
reg [31:0] _RAND_105;
|
|
reg [31:0] _RAND_106;
|
|
reg [31:0] _RAND_107;
|
|
reg [31:0] _RAND_108;
|
|
reg [31:0] _RAND_109;
|
|
reg [31:0] _RAND_110;
|
|
reg [31:0] _RAND_111;
|
|
reg [31:0] _RAND_112;
|
|
reg [31:0] _RAND_113;
|
|
reg [31:0] _RAND_114;
|
|
reg [31:0] _RAND_115;
|
|
reg [31:0] _RAND_116;
|
|
reg [31:0] _RAND_117;
|
|
reg [31:0] _RAND_118;
|
|
reg [31:0] _RAND_119;
|
|
reg [31:0] _RAND_120;
|
|
reg [31:0] _RAND_121;
|
|
reg [31:0] _RAND_122;
|
|
reg [31:0] _RAND_123;
|
|
reg [31:0] _RAND_124;
|
|
reg [31:0] _RAND_125;
|
|
reg [31:0] _RAND_126;
|
|
reg [31:0] _RAND_127;
|
|
reg [31:0] _RAND_128;
|
|
reg [31:0] _RAND_129;
|
|
reg [31:0] _RAND_130;
|
|
reg [31:0] _RAND_131;
|
|
reg [31:0] _RAND_132;
|
|
reg [31:0] _RAND_133;
|
|
reg [31:0] _RAND_134;
|
|
reg [31:0] _RAND_135;
|
|
reg [31:0] _RAND_136;
|
|
reg [31:0] _RAND_137;
|
|
reg [31:0] _RAND_138;
|
|
reg [31:0] _RAND_139;
|
|
reg [31:0] _RAND_140;
|
|
reg [31:0] _RAND_141;
|
|
reg [31:0] _RAND_142;
|
|
reg [31:0] _RAND_143;
|
|
reg [31:0] _RAND_144;
|
|
reg [31:0] _RAND_145;
|
|
reg [31:0] _RAND_146;
|
|
reg [31:0] _RAND_147;
|
|
reg [31:0] _RAND_148;
|
|
reg [31:0] _RAND_149;
|
|
reg [31:0] _RAND_150;
|
|
reg [31:0] _RAND_151;
|
|
reg [31:0] _RAND_152;
|
|
reg [31:0] _RAND_153;
|
|
reg [31:0] _RAND_154;
|
|
reg [31:0] _RAND_155;
|
|
reg [31:0] _RAND_156;
|
|
reg [31:0] _RAND_157;
|
|
reg [31:0] _RAND_158;
|
|
reg [31:0] _RAND_159;
|
|
reg [31:0] _RAND_160;
|
|
reg [31:0] _RAND_161;
|
|
reg [31:0] _RAND_162;
|
|
reg [63:0] _RAND_163;
|
|
reg [63:0] _RAND_164;
|
|
reg [63:0] _RAND_165;
|
|
reg [63:0] _RAND_166;
|
|
reg [63:0] _RAND_167;
|
|
reg [63:0] _RAND_168;
|
|
reg [63:0] _RAND_169;
|
|
reg [63:0] _RAND_170;
|
|
reg [63:0] _RAND_171;
|
|
reg [63:0] _RAND_172;
|
|
reg [63:0] _RAND_173;
|
|
reg [63:0] _RAND_174;
|
|
reg [63:0] _RAND_175;
|
|
reg [63:0] _RAND_176;
|
|
reg [63:0] _RAND_177;
|
|
reg [63:0] _RAND_178;
|
|
reg [63:0] _RAND_179;
|
|
reg [31:0] _RAND_180;
|
|
reg [31:0] _RAND_181;
|
|
reg [31:0] _RAND_182;
|
|
reg [31:0] _RAND_183;
|
|
reg [31:0] _RAND_184;
|
|
reg [31:0] _RAND_185;
|
|
reg [31:0] _RAND_186;
|
|
reg [31:0] _RAND_187;
|
|
reg [31:0] _RAND_188;
|
|
reg [31:0] _RAND_189;
|
|
reg [31:0] _RAND_190;
|
|
reg [31:0] _RAND_191;
|
|
reg [31:0] _RAND_192;
|
|
reg [31:0] _RAND_193;
|
|
reg [31:0] _RAND_194;
|
|
reg [31:0] _RAND_195;
|
|
reg [31:0] _RAND_196;
|
|
reg [31:0] _RAND_197;
|
|
reg [31:0] _RAND_198;
|
|
reg [31:0] _RAND_199;
|
|
reg [31:0] _RAND_200;
|
|
reg [31:0] _RAND_201;
|
|
reg [31:0] _RAND_202;
|
|
reg [31:0] _RAND_203;
|
|
reg [31:0] _RAND_204;
|
|
reg [31:0] _RAND_205;
|
|
reg [31:0] _RAND_206;
|
|
reg [31:0] _RAND_207;
|
|
reg [31:0] _RAND_208;
|
|
reg [31:0] _RAND_209;
|
|
reg [31:0] _RAND_210;
|
|
reg [31:0] _RAND_211;
|
|
reg [31:0] _RAND_212;
|
|
reg [31:0] _RAND_213;
|
|
reg [31:0] _RAND_214;
|
|
reg [31:0] _RAND_215;
|
|
reg [31:0] _RAND_216;
|
|
reg [31:0] _RAND_217;
|
|
reg [31:0] _RAND_218;
|
|
reg [31:0] _RAND_219;
|
|
reg [31:0] _RAND_220;
|
|
reg [31:0] _RAND_221;
|
|
reg [31:0] _RAND_222;
|
|
reg [31:0] _RAND_223;
|
|
reg [31:0] _RAND_224;
|
|
reg [31:0] _RAND_225;
|
|
reg [31:0] _RAND_226;
|
|
reg [31:0] _RAND_227;
|
|
reg [31:0] _RAND_228;
|
|
reg [31:0] _RAND_229;
|
|
reg [31:0] _RAND_230;
|
|
reg [31:0] _RAND_231;
|
|
reg [31:0] _RAND_232;
|
|
reg [31:0] _RAND_233;
|
|
reg [31:0] _RAND_234;
|
|
reg [31:0] _RAND_235;
|
|
reg [31:0] _RAND_236;
|
|
reg [31:0] _RAND_237;
|
|
reg [31:0] _RAND_238;
|
|
reg [31:0] _RAND_239;
|
|
reg [31:0] _RAND_240;
|
|
reg [31:0] _RAND_241;
|
|
reg [31:0] _RAND_242;
|
|
reg [31:0] _RAND_243;
|
|
reg [31:0] _RAND_244;
|
|
reg [31:0] _RAND_245;
|
|
reg [31:0] _RAND_246;
|
|
reg [31:0] _RAND_247;
|
|
reg [31:0] _RAND_248;
|
|
reg [31:0] _RAND_249;
|
|
reg [31:0] _RAND_250;
|
|
reg [31:0] _RAND_251;
|
|
reg [31:0] _RAND_252;
|
|
reg [31:0] _RAND_253;
|
|
reg [31:0] _RAND_254;
|
|
reg [31:0] _RAND_255;
|
|
reg [31:0] _RAND_256;
|
|
reg [31:0] _RAND_257;
|
|
reg [31:0] _RAND_258;
|
|
reg [31:0] _RAND_259;
|
|
reg [31:0] _RAND_260;
|
|
reg [31:0] _RAND_261;
|
|
reg [31:0] _RAND_262;
|
|
reg [31:0] _RAND_263;
|
|
reg [31:0] _RAND_264;
|
|
reg [31:0] _RAND_265;
|
|
reg [31:0] _RAND_266;
|
|
reg [31:0] _RAND_267;
|
|
reg [31:0] _RAND_268;
|
|
reg [31:0] _RAND_269;
|
|
reg [31:0] _RAND_270;
|
|
reg [31:0] _RAND_271;
|
|
reg [31:0] _RAND_272;
|
|
reg [31:0] _RAND_273;
|
|
reg [31:0] _RAND_274;
|
|
reg [31:0] _RAND_275;
|
|
reg [31:0] _RAND_276;
|
|
reg [31:0] _RAND_277;
|
|
reg [31:0] _RAND_278;
|
|
reg [31:0] _RAND_279;
|
|
reg [31:0] _RAND_280;
|
|
reg [31:0] _RAND_281;
|
|
reg [31:0] _RAND_282;
|
|
reg [31:0] _RAND_283;
|
|
reg [31:0] _RAND_284;
|
|
reg [31:0] _RAND_285;
|
|
reg [31:0] _RAND_286;
|
|
reg [31:0] _RAND_287;
|
|
reg [31:0] _RAND_288;
|
|
reg [31:0] _RAND_289;
|
|
reg [31:0] _RAND_290;
|
|
reg [31:0] _RAND_291;
|
|
reg [31:0] _RAND_292;
|
|
reg [31:0] _RAND_293;
|
|
reg [31:0] _RAND_294;
|
|
reg [31:0] _RAND_295;
|
|
reg [31:0] _RAND_296;
|
|
reg [31:0] _RAND_297;
|
|
reg [31:0] _RAND_298;
|
|
reg [31:0] _RAND_299;
|
|
reg [31:0] _RAND_300;
|
|
reg [31:0] _RAND_301;
|
|
reg [31:0] _RAND_302;
|
|
reg [31:0] _RAND_303;
|
|
reg [31:0] _RAND_304;
|
|
reg [31:0] _RAND_305;
|
|
reg [31:0] _RAND_306;
|
|
reg [31:0] _RAND_307;
|
|
reg [31:0] _RAND_308;
|
|
reg [31:0] _RAND_309;
|
|
reg [31:0] _RAND_310;
|
|
reg [31:0] _RAND_311;
|
|
reg [31:0] _RAND_312;
|
|
reg [31:0] _RAND_313;
|
|
reg [31:0] _RAND_314;
|
|
reg [31:0] _RAND_315;
|
|
reg [31:0] _RAND_316;
|
|
reg [31:0] _RAND_317;
|
|
reg [31:0] _RAND_318;
|
|
reg [31:0] _RAND_319;
|
|
reg [31:0] _RAND_320;
|
|
reg [31:0] _RAND_321;
|
|
reg [31:0] _RAND_322;
|
|
reg [31:0] _RAND_323;
|
|
reg [31:0] _RAND_324;
|
|
reg [31:0] _RAND_325;
|
|
reg [31:0] _RAND_326;
|
|
reg [31:0] _RAND_327;
|
|
reg [31:0] _RAND_328;
|
|
reg [31:0] _RAND_329;
|
|
reg [31:0] _RAND_330;
|
|
reg [31:0] _RAND_331;
|
|
reg [31:0] _RAND_332;
|
|
reg [31:0] _RAND_333;
|
|
reg [31:0] _RAND_334;
|
|
reg [31:0] _RAND_335;
|
|
reg [31:0] _RAND_336;
|
|
reg [31:0] _RAND_337;
|
|
reg [31:0] _RAND_338;
|
|
reg [31:0] _RAND_339;
|
|
reg [31:0] _RAND_340;
|
|
reg [31:0] _RAND_341;
|
|
reg [31:0] _RAND_342;
|
|
reg [31:0] _RAND_343;
|
|
reg [31:0] _RAND_344;
|
|
reg [31:0] _RAND_345;
|
|
reg [31:0] _RAND_346;
|
|
reg [31:0] _RAND_347;
|
|
reg [31:0] _RAND_348;
|
|
reg [31:0] _RAND_349;
|
|
reg [31:0] _RAND_350;
|
|
reg [31:0] _RAND_351;
|
|
reg [31:0] _RAND_352;
|
|
reg [31:0] _RAND_353;
|
|
reg [31:0] _RAND_354;
|
|
reg [31:0] _RAND_355;
|
|
reg [31:0] _RAND_356;
|
|
reg [31:0] _RAND_357;
|
|
reg [31:0] _RAND_358;
|
|
reg [31:0] _RAND_359;
|
|
reg [31:0] _RAND_360;
|
|
reg [31:0] _RAND_361;
|
|
reg [31:0] _RAND_362;
|
|
reg [31:0] _RAND_363;
|
|
reg [31:0] _RAND_364;
|
|
reg [31:0] _RAND_365;
|
|
reg [31:0] _RAND_366;
|
|
reg [31:0] _RAND_367;
|
|
reg [31:0] _RAND_368;
|
|
reg [31:0] _RAND_369;
|
|
reg [31:0] _RAND_370;
|
|
reg [31:0] _RAND_371;
|
|
reg [31:0] _RAND_372;
|
|
reg [31:0] _RAND_373;
|
|
reg [31:0] _RAND_374;
|
|
reg [31:0] _RAND_375;
|
|
reg [31:0] _RAND_376;
|
|
reg [31:0] _RAND_377;
|
|
reg [31:0] _RAND_378;
|
|
reg [31:0] _RAND_379;
|
|
reg [31:0] _RAND_380;
|
|
reg [31:0] _RAND_381;
|
|
reg [31:0] _RAND_382;
|
|
reg [31:0] _RAND_383;
|
|
reg [31:0] _RAND_384;
|
|
reg [31:0] _RAND_385;
|
|
reg [31:0] _RAND_386;
|
|
reg [31:0] _RAND_387;
|
|
reg [31:0] _RAND_388;
|
|
reg [31:0] _RAND_389;
|
|
reg [31:0] _RAND_390;
|
|
reg [31:0] _RAND_391;
|
|
reg [31:0] _RAND_392;
|
|
reg [31:0] _RAND_393;
|
|
reg [31:0] _RAND_394;
|
|
reg [31:0] _RAND_395;
|
|
reg [31:0] _RAND_396;
|
|
reg [31:0] _RAND_397;
|
|
reg [31:0] _RAND_398;
|
|
reg [31:0] _RAND_399;
|
|
reg [31:0] _RAND_400;
|
|
reg [31:0] _RAND_401;
|
|
reg [31:0] _RAND_402;
|
|
reg [31:0] _RAND_403;
|
|
reg [31:0] _RAND_404;
|
|
reg [31:0] _RAND_405;
|
|
reg [31:0] _RAND_406;
|
|
reg [31:0] _RAND_407;
|
|
reg [31:0] _RAND_408;
|
|
reg [31:0] _RAND_409;
|
|
reg [31:0] _RAND_410;
|
|
reg [31:0] _RAND_411;
|
|
reg [31:0] _RAND_412;
|
|
reg [31:0] _RAND_413;
|
|
reg [31:0] _RAND_414;
|
|
reg [31:0] _RAND_415;
|
|
reg [31:0] _RAND_416;
|
|
reg [31:0] _RAND_417;
|
|
reg [31:0] _RAND_418;
|
|
reg [31:0] _RAND_419;
|
|
reg [31:0] _RAND_420;
|
|
reg [31:0] _RAND_421;
|
|
reg [31:0] _RAND_422;
|
|
reg [31:0] _RAND_423;
|
|
reg [31:0] _RAND_424;
|
|
reg [31:0] _RAND_425;
|
|
reg [31:0] _RAND_426;
|
|
reg [31:0] _RAND_427;
|
|
reg [31:0] _RAND_428;
|
|
reg [31:0] _RAND_429;
|
|
reg [31:0] _RAND_430;
|
|
reg [31:0] _RAND_431;
|
|
reg [31:0] _RAND_432;
|
|
reg [31:0] _RAND_433;
|
|
reg [31:0] _RAND_434;
|
|
reg [31:0] _RAND_435;
|
|
reg [31:0] _RAND_436;
|
|
reg [31:0] _RAND_437;
|
|
reg [31:0] _RAND_438;
|
|
reg [31:0] _RAND_439;
|
|
reg [31:0] _RAND_440;
|
|
reg [95:0] _RAND_441;
|
|
reg [31:0] _RAND_442;
|
|
reg [31:0] _RAND_443;
|
|
reg [31:0] _RAND_444;
|
|
reg [31:0] _RAND_445;
|
|
reg [31:0] _RAND_446;
|
|
reg [31:0] _RAND_447;
|
|
reg [31:0] _RAND_448;
|
|
reg [63:0] _RAND_449;
|
|
reg [31:0] _RAND_450;
|
|
reg [31:0] _RAND_451;
|
|
reg [31:0] _RAND_452;
|
|
reg [31:0] _RAND_453;
|
|
reg [63:0] _RAND_454;
|
|
reg [31:0] _RAND_455;
|
|
reg [31:0] _RAND_456;
|
|
reg [31:0] _RAND_457;
|
|
reg [31:0] _RAND_458;
|
|
reg [31:0] _RAND_459;
|
|
reg [31:0] _RAND_460;
|
|
reg [31:0] _RAND_461;
|
|
reg [31:0] _RAND_462;
|
|
reg [31:0] _RAND_463;
|
|
reg [31:0] _RAND_464;
|
|
reg [31:0] _RAND_465;
|
|
reg [31:0] _RAND_466;
|
|
reg [31:0] _RAND_467;
|
|
reg [31:0] _RAND_468;
|
|
`endif // RANDOMIZE_REG_INIT
|
|
reg flush_final_f; // @[el2_ifu_mem_ctl.scala 180:30]
|
|
reg ifc_fetch_req_f_raw; // @[el2_ifu_mem_ctl.scala 315:36]
|
|
wire _T_318 = ~io_exu_flush_final; // @[el2_ifu_mem_ctl.scala 316:44]
|
|
wire ifc_fetch_req_f = ifc_fetch_req_f_raw & _T_318; // @[el2_ifu_mem_ctl.scala 316:42]
|
|
reg [2:0] miss_state; // @[Reg.scala 27:20]
|
|
wire miss_pending = miss_state != 3'h0; // @[el2_ifu_mem_ctl.scala 248:30]
|
|
reg scnd_miss_req_q; // @[el2_ifu_mem_ctl.scala 540:52]
|
|
wire scnd_miss_req = scnd_miss_req_q & _T_318; // @[el2_ifu_mem_ctl.scala 542:36]
|
|
wire debug_c1_clken = io_ic_debug_rd_en | io_ic_debug_wr_en; // @[el2_ifu_mem_ctl.scala 182:42]
|
|
wire [3:0] ic_fetch_val_int_f = {2'h0,io_ic_fetch_val_f}; // @[Cat.scala 29:58]
|
|
reg [30:0] ifu_fetch_addr_int_f; // @[el2_ifu_mem_ctl.scala 303:34]
|
|
wire [4:0] _GEN_463 = {{1'd0}, ic_fetch_val_int_f}; // @[el2_ifu_mem_ctl.scala 657:53]
|
|
wire [4:0] ic_fetch_val_shift_right = _GEN_463 << ifu_fetch_addr_int_f[0]; // @[el2_ifu_mem_ctl.scala 657:53]
|
|
wire [1:0] _GEN_464 = {{1'd0}, _T_318}; // @[el2_ifu_mem_ctl.scala 660:91]
|
|
wire [1:0] _T_3075 = ic_fetch_val_shift_right[3:2] & _GEN_464; // @[el2_ifu_mem_ctl.scala 660:91]
|
|
reg ifc_iccm_access_f; // @[el2_ifu_mem_ctl.scala 317:31]
|
|
wire fetch_req_iccm_f = ifc_fetch_req_f & ifc_iccm_access_f; // @[el2_ifu_mem_ctl.scala 270:46]
|
|
wire [1:0] _GEN_465 = {{1'd0}, fetch_req_iccm_f}; // @[el2_ifu_mem_ctl.scala 660:113]
|
|
wire [1:0] _T_3076 = _T_3075 & _GEN_465; // @[el2_ifu_mem_ctl.scala 660:113]
|
|
reg iccm_dma_rvalid_in; // @[el2_ifu_mem_ctl.scala 646:59]
|
|
wire [1:0] _GEN_466 = {{1'd0}, iccm_dma_rvalid_in}; // @[el2_ifu_mem_ctl.scala 660:130]
|
|
wire [1:0] _T_3077 = _T_3076 | _GEN_466; // @[el2_ifu_mem_ctl.scala 660:130]
|
|
wire _T_3078 = ~io_dec_tlu_core_ecc_disable; // @[el2_ifu_mem_ctl.scala 660:154]
|
|
wire [1:0] _GEN_467 = {{1'd0}, _T_3078}; // @[el2_ifu_mem_ctl.scala 660:152]
|
|
wire [1:0] _T_3079 = _T_3077 & _GEN_467; // @[el2_ifu_mem_ctl.scala 660:152]
|
|
wire [1:0] _T_3068 = ic_fetch_val_shift_right[1:0] & _GEN_464; // @[el2_ifu_mem_ctl.scala 660:91]
|
|
wire [1:0] _T_3069 = _T_3068 & _GEN_465; // @[el2_ifu_mem_ctl.scala 660:113]
|
|
wire [1:0] _T_3070 = _T_3069 | _GEN_466; // @[el2_ifu_mem_ctl.scala 660:130]
|
|
wire [1:0] _T_3072 = _T_3070 & _GEN_467; // @[el2_ifu_mem_ctl.scala 660:152]
|
|
wire [3:0] iccm_ecc_word_enable = {_T_3079,_T_3072}; // @[Cat.scala 29:58]
|
|
wire _T_3179 = ^io_iccm_rd_data_ecc[31:0]; // @[el2_lib.scala 301:30]
|
|
wire _T_3180 = ^io_iccm_rd_data_ecc[38:32]; // @[el2_lib.scala 301:44]
|
|
wire _T_3181 = _T_3179 ^ _T_3180; // @[el2_lib.scala 301:35]
|
|
wire [5:0] _T_3189 = {io_iccm_rd_data_ecc[31],io_iccm_rd_data_ecc[30],io_iccm_rd_data_ecc[29],io_iccm_rd_data_ecc[28],io_iccm_rd_data_ecc[27],io_iccm_rd_data_ecc[26]}; // @[el2_lib.scala 301:76]
|
|
wire _T_3190 = ^_T_3189; // @[el2_lib.scala 301:83]
|
|
wire _T_3191 = io_iccm_rd_data_ecc[37] ^ _T_3190; // @[el2_lib.scala 301:71]
|
|
wire [6:0] _T_3198 = {io_iccm_rd_data_ecc[17],io_iccm_rd_data_ecc[16],io_iccm_rd_data_ecc[15],io_iccm_rd_data_ecc[14],io_iccm_rd_data_ecc[13],io_iccm_rd_data_ecc[12],io_iccm_rd_data_ecc[11]}; // @[el2_lib.scala 301:103]
|
|
wire [14:0] _T_3206 = {io_iccm_rd_data_ecc[25],io_iccm_rd_data_ecc[24],io_iccm_rd_data_ecc[23],io_iccm_rd_data_ecc[22],io_iccm_rd_data_ecc[21],io_iccm_rd_data_ecc[20],io_iccm_rd_data_ecc[19],io_iccm_rd_data_ecc[18],_T_3198}; // @[el2_lib.scala 301:103]
|
|
wire _T_3207 = ^_T_3206; // @[el2_lib.scala 301:110]
|
|
wire _T_3208 = io_iccm_rd_data_ecc[36] ^ _T_3207; // @[el2_lib.scala 301:98]
|
|
wire [6:0] _T_3215 = {io_iccm_rd_data_ecc[10],io_iccm_rd_data_ecc[9],io_iccm_rd_data_ecc[8],io_iccm_rd_data_ecc[7],io_iccm_rd_data_ecc[6],io_iccm_rd_data_ecc[5],io_iccm_rd_data_ecc[4]}; // @[el2_lib.scala 301:130]
|
|
wire [14:0] _T_3223 = {io_iccm_rd_data_ecc[25],io_iccm_rd_data_ecc[24],io_iccm_rd_data_ecc[23],io_iccm_rd_data_ecc[22],io_iccm_rd_data_ecc[21],io_iccm_rd_data_ecc[20],io_iccm_rd_data_ecc[19],io_iccm_rd_data_ecc[18],_T_3215}; // @[el2_lib.scala 301:130]
|
|
wire _T_3224 = ^_T_3223; // @[el2_lib.scala 301:137]
|
|
wire _T_3225 = io_iccm_rd_data_ecc[35] ^ _T_3224; // @[el2_lib.scala 301:125]
|
|
wire [8:0] _T_3234 = {io_iccm_rd_data_ecc[15],io_iccm_rd_data_ecc[14],io_iccm_rd_data_ecc[10],io_iccm_rd_data_ecc[9],io_iccm_rd_data_ecc[8],io_iccm_rd_data_ecc[7],io_iccm_rd_data_ecc[3],io_iccm_rd_data_ecc[2],io_iccm_rd_data_ecc[1]}; // @[el2_lib.scala 301:157]
|
|
wire [17:0] _T_3243 = {io_iccm_rd_data_ecc[31],io_iccm_rd_data_ecc[30],io_iccm_rd_data_ecc[29],io_iccm_rd_data_ecc[25],io_iccm_rd_data_ecc[24],io_iccm_rd_data_ecc[23],io_iccm_rd_data_ecc[22],io_iccm_rd_data_ecc[17],io_iccm_rd_data_ecc[16],_T_3234}; // @[el2_lib.scala 301:157]
|
|
wire _T_3244 = ^_T_3243; // @[el2_lib.scala 301:164]
|
|
wire _T_3245 = io_iccm_rd_data_ecc[34] ^ _T_3244; // @[el2_lib.scala 301:152]
|
|
wire [8:0] _T_3254 = {io_iccm_rd_data_ecc[13],io_iccm_rd_data_ecc[12],io_iccm_rd_data_ecc[10],io_iccm_rd_data_ecc[9],io_iccm_rd_data_ecc[6],io_iccm_rd_data_ecc[5],io_iccm_rd_data_ecc[3],io_iccm_rd_data_ecc[2],io_iccm_rd_data_ecc[0]}; // @[el2_lib.scala 301:184]
|
|
wire [17:0] _T_3263 = {io_iccm_rd_data_ecc[31],io_iccm_rd_data_ecc[28],io_iccm_rd_data_ecc[27],io_iccm_rd_data_ecc[25],io_iccm_rd_data_ecc[24],io_iccm_rd_data_ecc[21],io_iccm_rd_data_ecc[20],io_iccm_rd_data_ecc[17],io_iccm_rd_data_ecc[16],_T_3254}; // @[el2_lib.scala 301:184]
|
|
wire _T_3264 = ^_T_3263; // @[el2_lib.scala 301:191]
|
|
wire _T_3265 = io_iccm_rd_data_ecc[33] ^ _T_3264; // @[el2_lib.scala 301:179]
|
|
wire [8:0] _T_3274 = {io_iccm_rd_data_ecc[13],io_iccm_rd_data_ecc[11],io_iccm_rd_data_ecc[10],io_iccm_rd_data_ecc[8],io_iccm_rd_data_ecc[6],io_iccm_rd_data_ecc[4],io_iccm_rd_data_ecc[3],io_iccm_rd_data_ecc[1],io_iccm_rd_data_ecc[0]}; // @[el2_lib.scala 301:211]
|
|
wire [17:0] _T_3283 = {io_iccm_rd_data_ecc[30],io_iccm_rd_data_ecc[28],io_iccm_rd_data_ecc[26],io_iccm_rd_data_ecc[25],io_iccm_rd_data_ecc[23],io_iccm_rd_data_ecc[21],io_iccm_rd_data_ecc[19],io_iccm_rd_data_ecc[17],io_iccm_rd_data_ecc[15],_T_3274}; // @[el2_lib.scala 301:211]
|
|
wire _T_3284 = ^_T_3283; // @[el2_lib.scala 301:218]
|
|
wire _T_3285 = io_iccm_rd_data_ecc[32] ^ _T_3284; // @[el2_lib.scala 301:206]
|
|
wire [6:0] _T_3291 = {_T_3181,_T_3191,_T_3208,_T_3225,_T_3245,_T_3265,_T_3285}; // @[Cat.scala 29:58]
|
|
wire _T_3292 = _T_3291 != 7'h0; // @[el2_lib.scala 302:44]
|
|
wire _T_3293 = iccm_ecc_word_enable[0] & _T_3292; // @[el2_lib.scala 302:32]
|
|
wire _T_3295 = _T_3293 & _T_3291[6]; // @[el2_lib.scala 302:53]
|
|
wire _T_3564 = ^io_iccm_rd_data_ecc[70:39]; // @[el2_lib.scala 301:30]
|
|
wire _T_3565 = ^io_iccm_rd_data_ecc[77:71]; // @[el2_lib.scala 301:44]
|
|
wire _T_3566 = _T_3564 ^ _T_3565; // @[el2_lib.scala 301:35]
|
|
wire [5:0] _T_3574 = {io_iccm_rd_data_ecc[70],io_iccm_rd_data_ecc[69],io_iccm_rd_data_ecc[68],io_iccm_rd_data_ecc[67],io_iccm_rd_data_ecc[66],io_iccm_rd_data_ecc[65]}; // @[el2_lib.scala 301:76]
|
|
wire _T_3575 = ^_T_3574; // @[el2_lib.scala 301:83]
|
|
wire _T_3576 = io_iccm_rd_data_ecc[76] ^ _T_3575; // @[el2_lib.scala 301:71]
|
|
wire [6:0] _T_3583 = {io_iccm_rd_data_ecc[56],io_iccm_rd_data_ecc[55],io_iccm_rd_data_ecc[54],io_iccm_rd_data_ecc[53],io_iccm_rd_data_ecc[52],io_iccm_rd_data_ecc[51],io_iccm_rd_data_ecc[50]}; // @[el2_lib.scala 301:103]
|
|
wire [14:0] _T_3591 = {io_iccm_rd_data_ecc[64],io_iccm_rd_data_ecc[63],io_iccm_rd_data_ecc[62],io_iccm_rd_data_ecc[61],io_iccm_rd_data_ecc[60],io_iccm_rd_data_ecc[59],io_iccm_rd_data_ecc[58],io_iccm_rd_data_ecc[57],_T_3583}; // @[el2_lib.scala 301:103]
|
|
wire _T_3592 = ^_T_3591; // @[el2_lib.scala 301:110]
|
|
wire _T_3593 = io_iccm_rd_data_ecc[75] ^ _T_3592; // @[el2_lib.scala 301:98]
|
|
wire [6:0] _T_3600 = {io_iccm_rd_data_ecc[49],io_iccm_rd_data_ecc[48],io_iccm_rd_data_ecc[47],io_iccm_rd_data_ecc[46],io_iccm_rd_data_ecc[45],io_iccm_rd_data_ecc[44],io_iccm_rd_data_ecc[43]}; // @[el2_lib.scala 301:130]
|
|
wire [14:0] _T_3608 = {io_iccm_rd_data_ecc[64],io_iccm_rd_data_ecc[63],io_iccm_rd_data_ecc[62],io_iccm_rd_data_ecc[61],io_iccm_rd_data_ecc[60],io_iccm_rd_data_ecc[59],io_iccm_rd_data_ecc[58],io_iccm_rd_data_ecc[57],_T_3600}; // @[el2_lib.scala 301:130]
|
|
wire _T_3609 = ^_T_3608; // @[el2_lib.scala 301:137]
|
|
wire _T_3610 = io_iccm_rd_data_ecc[74] ^ _T_3609; // @[el2_lib.scala 301:125]
|
|
wire [8:0] _T_3619 = {io_iccm_rd_data_ecc[54],io_iccm_rd_data_ecc[53],io_iccm_rd_data_ecc[49],io_iccm_rd_data_ecc[48],io_iccm_rd_data_ecc[47],io_iccm_rd_data_ecc[46],io_iccm_rd_data_ecc[42],io_iccm_rd_data_ecc[41],io_iccm_rd_data_ecc[40]}; // @[el2_lib.scala 301:157]
|
|
wire [17:0] _T_3628 = {io_iccm_rd_data_ecc[70],io_iccm_rd_data_ecc[69],io_iccm_rd_data_ecc[68],io_iccm_rd_data_ecc[64],io_iccm_rd_data_ecc[63],io_iccm_rd_data_ecc[62],io_iccm_rd_data_ecc[61],io_iccm_rd_data_ecc[56],io_iccm_rd_data_ecc[55],_T_3619}; // @[el2_lib.scala 301:157]
|
|
wire _T_3629 = ^_T_3628; // @[el2_lib.scala 301:164]
|
|
wire _T_3630 = io_iccm_rd_data_ecc[73] ^ _T_3629; // @[el2_lib.scala 301:152]
|
|
wire [8:0] _T_3639 = {io_iccm_rd_data_ecc[52],io_iccm_rd_data_ecc[51],io_iccm_rd_data_ecc[49],io_iccm_rd_data_ecc[48],io_iccm_rd_data_ecc[45],io_iccm_rd_data_ecc[44],io_iccm_rd_data_ecc[42],io_iccm_rd_data_ecc[41],io_iccm_rd_data_ecc[39]}; // @[el2_lib.scala 301:184]
|
|
wire [17:0] _T_3648 = {io_iccm_rd_data_ecc[70],io_iccm_rd_data_ecc[67],io_iccm_rd_data_ecc[66],io_iccm_rd_data_ecc[64],io_iccm_rd_data_ecc[63],io_iccm_rd_data_ecc[60],io_iccm_rd_data_ecc[59],io_iccm_rd_data_ecc[56],io_iccm_rd_data_ecc[55],_T_3639}; // @[el2_lib.scala 301:184]
|
|
wire _T_3649 = ^_T_3648; // @[el2_lib.scala 301:191]
|
|
wire _T_3650 = io_iccm_rd_data_ecc[72] ^ _T_3649; // @[el2_lib.scala 301:179]
|
|
wire [8:0] _T_3659 = {io_iccm_rd_data_ecc[52],io_iccm_rd_data_ecc[50],io_iccm_rd_data_ecc[49],io_iccm_rd_data_ecc[47],io_iccm_rd_data_ecc[45],io_iccm_rd_data_ecc[43],io_iccm_rd_data_ecc[42],io_iccm_rd_data_ecc[40],io_iccm_rd_data_ecc[39]}; // @[el2_lib.scala 301:211]
|
|
wire [17:0] _T_3668 = {io_iccm_rd_data_ecc[69],io_iccm_rd_data_ecc[67],io_iccm_rd_data_ecc[65],io_iccm_rd_data_ecc[64],io_iccm_rd_data_ecc[62],io_iccm_rd_data_ecc[60],io_iccm_rd_data_ecc[58],io_iccm_rd_data_ecc[56],io_iccm_rd_data_ecc[54],_T_3659}; // @[el2_lib.scala 301:211]
|
|
wire _T_3669 = ^_T_3668; // @[el2_lib.scala 301:218]
|
|
wire _T_3670 = io_iccm_rd_data_ecc[71] ^ _T_3669; // @[el2_lib.scala 301:206]
|
|
wire [6:0] _T_3676 = {_T_3566,_T_3576,_T_3593,_T_3610,_T_3630,_T_3650,_T_3670}; // @[Cat.scala 29:58]
|
|
wire _T_3677 = _T_3676 != 7'h0; // @[el2_lib.scala 302:44]
|
|
wire _T_3678 = iccm_ecc_word_enable[1] & _T_3677; // @[el2_lib.scala 302:32]
|
|
wire _T_3680 = _T_3678 & _T_3676[6]; // @[el2_lib.scala 302:53]
|
|
wire [1:0] iccm_single_ecc_error = {_T_3295,_T_3680}; // @[Cat.scala 29:58]
|
|
wire _T_3 = |iccm_single_ecc_error; // @[el2_ifu_mem_ctl.scala 185:52]
|
|
reg dma_iccm_req_f; // @[el2_ifu_mem_ctl.scala 624:51]
|
|
wire _T_6 = io_iccm_rd_ecc_single_err | io_ic_error_start; // @[el2_ifu_mem_ctl.scala 186:57]
|
|
reg [2:0] perr_state; // @[Reg.scala 27:20]
|
|
wire _T_7 = perr_state == 3'h4; // @[el2_ifu_mem_ctl.scala 187:54]
|
|
wire iccm_correct_ecc = perr_state == 3'h3; // @[el2_ifu_mem_ctl.scala 469:34]
|
|
wire _T_8 = iccm_correct_ecc | _T_7; // @[el2_ifu_mem_ctl.scala 187:40]
|
|
reg [1:0] err_stop_state; // @[Reg.scala 27:20]
|
|
wire _T_9 = err_stop_state == 2'h3; // @[el2_ifu_mem_ctl.scala 187:90]
|
|
wire _T_10 = _T_8 | _T_9; // @[el2_ifu_mem_ctl.scala 187:72]
|
|
wire _T_2444 = 2'h0 == err_stop_state; // @[Conditional.scala 37:30]
|
|
wire _T_2449 = 2'h1 == err_stop_state; // @[Conditional.scala 37:30]
|
|
wire _T_2469 = io_ifu_fetch_val == 2'h3; // @[el2_ifu_mem_ctl.scala 519:48]
|
|
wire two_byte_instr = io_ic_data_f[1:0] != 2'h3; // @[el2_ifu_mem_ctl.scala 385:42]
|
|
wire _T_2471 = io_ifu_fetch_val[0] & two_byte_instr; // @[el2_ifu_mem_ctl.scala 519:79]
|
|
wire _T_2472 = _T_2469 | _T_2471; // @[el2_ifu_mem_ctl.scala 519:56]
|
|
wire _T_2473 = io_exu_flush_final | io_dec_tlu_i0_commit_cmt; // @[el2_ifu_mem_ctl.scala 519:122]
|
|
wire _T_2474 = ~_T_2473; // @[el2_ifu_mem_ctl.scala 519:101]
|
|
wire _T_2475 = _T_2472 & _T_2474; // @[el2_ifu_mem_ctl.scala 519:99]
|
|
wire _T_2476 = 2'h2 == err_stop_state; // @[Conditional.scala 37:30]
|
|
wire _T_2490 = io_ifu_fetch_val[0] & _T_318; // @[el2_ifu_mem_ctl.scala 526:45]
|
|
wire _T_2491 = ~io_dec_tlu_i0_commit_cmt; // @[el2_ifu_mem_ctl.scala 526:69]
|
|
wire _T_2492 = _T_2490 & _T_2491; // @[el2_ifu_mem_ctl.scala 526:67]
|
|
wire _T_2493 = 2'h3 == err_stop_state; // @[Conditional.scala 37:30]
|
|
wire _GEN_54 = _T_2476 ? _T_2492 : _T_2493; // @[Conditional.scala 39:67]
|
|
wire _GEN_58 = _T_2449 ? _T_2475 : _GEN_54; // @[Conditional.scala 39:67]
|
|
wire err_stop_fetch = _T_2444 ? 1'h0 : _GEN_58; // @[Conditional.scala 40:58]
|
|
wire _T_11 = _T_10 | err_stop_fetch; // @[el2_ifu_mem_ctl.scala 187:112]
|
|
wire _T_13 = io_ifu_axi_rvalid & io_ifu_bus_clk_en; // @[el2_ifu_mem_ctl.scala 188:44]
|
|
wire _T_14 = _T_13 & io_ifu_axi_rready; // @[el2_ifu_mem_ctl.scala 188:65]
|
|
wire _T_228 = |io_ic_rd_hit; // @[el2_ifu_mem_ctl.scala 278:37]
|
|
wire _T_229 = ~_T_228; // @[el2_ifu_mem_ctl.scala 278:23]
|
|
reg reset_all_tags; // @[el2_ifu_mem_ctl.scala 692:53]
|
|
wire _T_230 = _T_229 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 278:41]
|
|
wire _T_208 = ~ifc_iccm_access_f; // @[el2_ifu_mem_ctl.scala 269:48]
|
|
wire _T_209 = ifc_fetch_req_f & _T_208; // @[el2_ifu_mem_ctl.scala 269:46]
|
|
reg ifc_region_acc_fault_final_f; // @[el2_ifu_mem_ctl.scala 319:42]
|
|
wire _T_210 = ~ifc_region_acc_fault_final_f; // @[el2_ifu_mem_ctl.scala 269:69]
|
|
wire fetch_req_icache_f = _T_209 & _T_210; // @[el2_ifu_mem_ctl.scala 269:67]
|
|
wire _T_231 = _T_230 & fetch_req_icache_f; // @[el2_ifu_mem_ctl.scala 278:59]
|
|
wire _T_232 = ~miss_pending; // @[el2_ifu_mem_ctl.scala 278:82]
|
|
wire _T_233 = _T_231 & _T_232; // @[el2_ifu_mem_ctl.scala 278:80]
|
|
wire _T_234 = _T_233 | scnd_miss_req; // @[el2_ifu_mem_ctl.scala 278:97]
|
|
wire ic_act_miss_f = _T_234 & _T_210; // @[el2_ifu_mem_ctl.scala 278:114]
|
|
reg ifu_bus_rvalid_unq_ff; // @[Reg.scala 27:20]
|
|
reg bus_ifu_bus_clk_en_ff; // @[el2_ifu_mem_ctl.scala 539:61]
|
|
wire ifu_bus_rvalid_ff = ifu_bus_rvalid_unq_ff & bus_ifu_bus_clk_en_ff; // @[el2_ifu_mem_ctl.scala 581:49]
|
|
wire bus_ifu_wr_en_ff = ifu_bus_rvalid_ff & miss_pending; // @[el2_ifu_mem_ctl.scala 608:41]
|
|
reg uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 305:33]
|
|
reg [2:0] bus_data_beat_count; // @[el2_ifu_mem_ctl.scala 589:56]
|
|
wire _T_2595 = bus_data_beat_count == 3'h1; // @[el2_ifu_mem_ctl.scala 606:69]
|
|
wire _T_2596 = &bus_data_beat_count; // @[el2_ifu_mem_ctl.scala 606:101]
|
|
wire bus_last_data_beat = uncacheable_miss_ff ? _T_2595 : _T_2596; // @[el2_ifu_mem_ctl.scala 606:28]
|
|
wire _T_2542 = bus_ifu_wr_en_ff & bus_last_data_beat; // @[el2_ifu_mem_ctl.scala 585:68]
|
|
wire _T_2543 = ic_act_miss_f | _T_2542; // @[el2_ifu_mem_ctl.scala 585:48]
|
|
wire bus_reset_data_beat_cnt = _T_2543 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 585:91]
|
|
wire _T_2539 = ~bus_last_data_beat; // @[el2_ifu_mem_ctl.scala 584:50]
|
|
wire _T_2540 = bus_ifu_wr_en_ff & _T_2539; // @[el2_ifu_mem_ctl.scala 584:48]
|
|
wire _T_2541 = ~io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 584:72]
|
|
wire bus_inc_data_beat_cnt = _T_2540 & _T_2541; // @[el2_ifu_mem_ctl.scala 584:70]
|
|
wire [2:0] _T_2547 = bus_data_beat_count + 3'h1; // @[el2_ifu_mem_ctl.scala 588:115]
|
|
wire [2:0] _T_2549 = bus_inc_data_beat_cnt ? _T_2547 : 3'h0; // @[Mux.scala 27:72]
|
|
wire _T_2544 = ~bus_inc_data_beat_cnt; // @[el2_ifu_mem_ctl.scala 586:32]
|
|
wire _T_2545 = ~bus_reset_data_beat_cnt; // @[el2_ifu_mem_ctl.scala 586:57]
|
|
wire bus_hold_data_beat_cnt = _T_2544 & _T_2545; // @[el2_ifu_mem_ctl.scala 586:55]
|
|
wire [2:0] _T_2550 = bus_hold_data_beat_cnt ? bus_data_beat_count : 3'h0; // @[Mux.scala 27:72]
|
|
wire [2:0] bus_new_data_beat_count = _T_2549 | _T_2550; // @[Mux.scala 27:72]
|
|
wire _T_15 = &bus_new_data_beat_count; // @[el2_ifu_mem_ctl.scala 188:111]
|
|
wire _T_16 = _T_14 & _T_15; // @[el2_ifu_mem_ctl.scala 188:85]
|
|
wire _T_17 = miss_state == 3'h5; // @[el2_ifu_mem_ctl.scala 189:39]
|
|
wire _T_25 = 3'h0 == miss_state; // @[Conditional.scala 37:30]
|
|
wire _T_27 = ic_act_miss_f & _T_318; // @[el2_ifu_mem_ctl.scala 195:43]
|
|
wire [2:0] _T_29 = _T_27 ? 3'h1 : 3'h2; // @[el2_ifu_mem_ctl.scala 195:27]
|
|
wire _T_32 = 3'h1 == miss_state; // @[Conditional.scala 37:30]
|
|
wire [4:0] byp_fetch_index = ifu_fetch_addr_int_f[4:0]; // @[el2_ifu_mem_ctl.scala 421:45]
|
|
wire _T_2109 = byp_fetch_index[4:2] == 3'h0; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
reg [7:0] ic_miss_buff_data_valid; // @[el2_ifu_mem_ctl.scala 398:60]
|
|
wire _T_2140 = _T_2109 & ic_miss_buff_data_valid[0]; // @[Mux.scala 27:72]
|
|
wire _T_2113 = byp_fetch_index[4:2] == 3'h1; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2141 = _T_2113 & ic_miss_buff_data_valid[1]; // @[Mux.scala 27:72]
|
|
wire _T_2148 = _T_2140 | _T_2141; // @[Mux.scala 27:72]
|
|
wire _T_2117 = byp_fetch_index[4:2] == 3'h2; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2142 = _T_2117 & ic_miss_buff_data_valid[2]; // @[Mux.scala 27:72]
|
|
wire _T_2149 = _T_2148 | _T_2142; // @[Mux.scala 27:72]
|
|
wire _T_2121 = byp_fetch_index[4:2] == 3'h3; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2143 = _T_2121 & ic_miss_buff_data_valid[3]; // @[Mux.scala 27:72]
|
|
wire _T_2150 = _T_2149 | _T_2143; // @[Mux.scala 27:72]
|
|
wire _T_2125 = byp_fetch_index[4:2] == 3'h4; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2144 = _T_2125 & ic_miss_buff_data_valid[4]; // @[Mux.scala 27:72]
|
|
wire _T_2151 = _T_2150 | _T_2144; // @[Mux.scala 27:72]
|
|
wire _T_2129 = byp_fetch_index[4:2] == 3'h5; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2145 = _T_2129 & ic_miss_buff_data_valid[5]; // @[Mux.scala 27:72]
|
|
wire _T_2152 = _T_2151 | _T_2145; // @[Mux.scala 27:72]
|
|
wire _T_2133 = byp_fetch_index[4:2] == 3'h6; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2146 = _T_2133 & ic_miss_buff_data_valid[6]; // @[Mux.scala 27:72]
|
|
wire _T_2153 = _T_2152 | _T_2146; // @[Mux.scala 27:72]
|
|
wire _T_2137 = byp_fetch_index[4:2] == 3'h7; // @[el2_ifu_mem_ctl.scala 442:127]
|
|
wire _T_2147 = _T_2137 & ic_miss_buff_data_valid[7]; // @[Mux.scala 27:72]
|
|
wire ic_miss_buff_data_valid_bypass_index = _T_2153 | _T_2147; // @[Mux.scala 27:72]
|
|
wire _T_2195 = ~byp_fetch_index[1]; // @[el2_ifu_mem_ctl.scala 444:69]
|
|
wire _T_2196 = ic_miss_buff_data_valid_bypass_index & _T_2195; // @[el2_ifu_mem_ctl.scala 444:67]
|
|
wire _T_2198 = ~byp_fetch_index[0]; // @[el2_ifu_mem_ctl.scala 444:91]
|
|
wire _T_2199 = _T_2196 & _T_2198; // @[el2_ifu_mem_ctl.scala 444:89]
|
|
wire _T_2204 = _T_2196 & byp_fetch_index[0]; // @[el2_ifu_mem_ctl.scala 445:65]
|
|
wire _T_2205 = _T_2199 | _T_2204; // @[el2_ifu_mem_ctl.scala 444:112]
|
|
wire _T_2207 = ic_miss_buff_data_valid_bypass_index & byp_fetch_index[1]; // @[el2_ifu_mem_ctl.scala 446:43]
|
|
wire _T_2210 = _T_2207 & _T_2198; // @[el2_ifu_mem_ctl.scala 446:65]
|
|
wire _T_2211 = _T_2205 | _T_2210; // @[el2_ifu_mem_ctl.scala 445:88]
|
|
wire _T_2215 = _T_2207 & byp_fetch_index[0]; // @[el2_ifu_mem_ctl.scala 447:65]
|
|
wire [2:0] byp_fetch_index_inc = ifu_fetch_addr_int_f[4:2] + 3'h1; // @[el2_ifu_mem_ctl.scala 424:75]
|
|
wire _T_2155 = byp_fetch_index_inc == 3'h0; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2179 = _T_2155 & ic_miss_buff_data_valid[0]; // @[Mux.scala 27:72]
|
|
wire _T_2158 = byp_fetch_index_inc == 3'h1; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2180 = _T_2158 & ic_miss_buff_data_valid[1]; // @[Mux.scala 27:72]
|
|
wire _T_2187 = _T_2179 | _T_2180; // @[Mux.scala 27:72]
|
|
wire _T_2161 = byp_fetch_index_inc == 3'h2; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2181 = _T_2161 & ic_miss_buff_data_valid[2]; // @[Mux.scala 27:72]
|
|
wire _T_2188 = _T_2187 | _T_2181; // @[Mux.scala 27:72]
|
|
wire _T_2164 = byp_fetch_index_inc == 3'h3; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2182 = _T_2164 & ic_miss_buff_data_valid[3]; // @[Mux.scala 27:72]
|
|
wire _T_2189 = _T_2188 | _T_2182; // @[Mux.scala 27:72]
|
|
wire _T_2167 = byp_fetch_index_inc == 3'h4; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2183 = _T_2167 & ic_miss_buff_data_valid[4]; // @[Mux.scala 27:72]
|
|
wire _T_2190 = _T_2189 | _T_2183; // @[Mux.scala 27:72]
|
|
wire _T_2170 = byp_fetch_index_inc == 3'h5; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2184 = _T_2170 & ic_miss_buff_data_valid[5]; // @[Mux.scala 27:72]
|
|
wire _T_2191 = _T_2190 | _T_2184; // @[Mux.scala 27:72]
|
|
wire _T_2173 = byp_fetch_index_inc == 3'h6; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2185 = _T_2173 & ic_miss_buff_data_valid[6]; // @[Mux.scala 27:72]
|
|
wire _T_2192 = _T_2191 | _T_2185; // @[Mux.scala 27:72]
|
|
wire _T_2176 = byp_fetch_index_inc == 3'h7; // @[el2_ifu_mem_ctl.scala 443:110]
|
|
wire _T_2186 = _T_2176 & ic_miss_buff_data_valid[7]; // @[Mux.scala 27:72]
|
|
wire ic_miss_buff_data_valid_inc_bypass_index = _T_2192 | _T_2186; // @[Mux.scala 27:72]
|
|
wire _T_2216 = _T_2215 & ic_miss_buff_data_valid_inc_bypass_index; // @[el2_ifu_mem_ctl.scala 447:87]
|
|
wire _T_2217 = _T_2211 | _T_2216; // @[el2_ifu_mem_ctl.scala 446:88]
|
|
wire _T_2227 = _T_2199 & _T_2137; // @[el2_ifu_mem_ctl.scala 448:87]
|
|
wire miss_buff_hit_unq_f = _T_2217 | _T_2227; // @[el2_ifu_mem_ctl.scala 447:131]
|
|
wire _T_2242 = miss_state == 3'h4; // @[el2_ifu_mem_ctl.scala 453:55]
|
|
wire _T_2243 = miss_state == 3'h1; // @[el2_ifu_mem_ctl.scala 453:87]
|
|
wire _T_2244 = _T_2242 | _T_2243; // @[el2_ifu_mem_ctl.scala 453:74]
|
|
wire crit_byp_hit_f = miss_buff_hit_unq_f & _T_2244; // @[el2_ifu_mem_ctl.scala 453:41]
|
|
wire _T_2228 = miss_state == 3'h6; // @[el2_ifu_mem_ctl.scala 450:30]
|
|
reg [30:0] imb_ff; // @[el2_ifu_mem_ctl.scala 306:20]
|
|
wire miss_wrap_f = imb_ff[5] != ifu_fetch_addr_int_f[6]; // @[el2_ifu_mem_ctl.scala 441:51]
|
|
wire _T_2229 = ~miss_wrap_f; // @[el2_ifu_mem_ctl.scala 450:68]
|
|
wire _T_2230 = miss_buff_hit_unq_f & _T_2229; // @[el2_ifu_mem_ctl.scala 450:66]
|
|
wire stream_hit_f = _T_2228 & _T_2230; // @[el2_ifu_mem_ctl.scala 450:43]
|
|
wire _T_216 = crit_byp_hit_f | stream_hit_f; // @[el2_ifu_mem_ctl.scala 273:35]
|
|
wire _T_217 = _T_216 & fetch_req_icache_f; // @[el2_ifu_mem_ctl.scala 273:52]
|
|
wire ic_byp_hit_f = _T_217 & miss_pending; // @[el2_ifu_mem_ctl.scala 273:73]
|
|
reg last_data_recieved_ff; // @[el2_ifu_mem_ctl.scala 591:58]
|
|
wire last_beat = bus_last_data_beat & bus_ifu_wr_en_ff; // @[el2_ifu_mem_ctl.scala 618:35]
|
|
wire _T_33 = bus_ifu_wr_en_ff & last_beat; // @[el2_ifu_mem_ctl.scala 199:113]
|
|
wire _T_34 = last_data_recieved_ff | _T_33; // @[el2_ifu_mem_ctl.scala 199:93]
|
|
wire _T_35 = ic_byp_hit_f & _T_34; // @[el2_ifu_mem_ctl.scala 199:67]
|
|
wire _T_36 = _T_35 & uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 199:127]
|
|
wire _T_37 = io_dec_tlu_force_halt | _T_36; // @[el2_ifu_mem_ctl.scala 199:51]
|
|
wire _T_39 = ~last_data_recieved_ff; // @[el2_ifu_mem_ctl.scala 200:30]
|
|
wire _T_40 = ic_byp_hit_f & _T_39; // @[el2_ifu_mem_ctl.scala 200:27]
|
|
wire _T_41 = _T_40 & uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 200:53]
|
|
wire _T_43 = ~ic_byp_hit_f; // @[el2_ifu_mem_ctl.scala 201:16]
|
|
wire _T_45 = _T_43 & _T_318; // @[el2_ifu_mem_ctl.scala 201:30]
|
|
wire _T_47 = _T_45 & _T_33; // @[el2_ifu_mem_ctl.scala 201:52]
|
|
wire _T_48 = _T_47 & uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 201:85]
|
|
wire _T_51 = ~uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 202:51]
|
|
wire _T_52 = _T_33 & _T_51; // @[el2_ifu_mem_ctl.scala 202:49]
|
|
wire _T_55 = ic_byp_hit_f & _T_318; // @[el2_ifu_mem_ctl.scala 203:33]
|
|
wire _T_57 = ~_T_33; // @[el2_ifu_mem_ctl.scala 203:57]
|
|
wire _T_58 = _T_55 & _T_57; // @[el2_ifu_mem_ctl.scala 203:55]
|
|
wire ifu_bp_hit_taken_q_f = io_ifu_bp_hit_taken_f & io_ic_hit_f; // @[el2_ifu_mem_ctl.scala 191:52]
|
|
wire _T_59 = ~ifu_bp_hit_taken_q_f; // @[el2_ifu_mem_ctl.scala 203:91]
|
|
wire _T_60 = _T_58 & _T_59; // @[el2_ifu_mem_ctl.scala 203:89]
|
|
wire _T_62 = _T_60 & _T_51; // @[el2_ifu_mem_ctl.scala 203:113]
|
|
wire _T_65 = bus_ifu_wr_en_ff & _T_318; // @[el2_ifu_mem_ctl.scala 204:39]
|
|
wire _T_68 = _T_65 & _T_57; // @[el2_ifu_mem_ctl.scala 204:61]
|
|
wire _T_70 = _T_68 & _T_59; // @[el2_ifu_mem_ctl.scala 204:95]
|
|
wire _T_72 = _T_70 & _T_51; // @[el2_ifu_mem_ctl.scala 204:119]
|
|
wire _T_80 = _T_47 & _T_51; // @[el2_ifu_mem_ctl.scala 205:100]
|
|
wire _T_82 = io_exu_flush_final | ifu_bp_hit_taken_q_f; // @[el2_ifu_mem_ctl.scala 206:44]
|
|
wire _T_85 = _T_82 & _T_57; // @[el2_ifu_mem_ctl.scala 206:68]
|
|
wire [2:0] _T_87 = _T_85 ? 3'h2 : 3'h0; // @[el2_ifu_mem_ctl.scala 206:22]
|
|
wire [2:0] _T_88 = _T_80 ? 3'h0 : _T_87; // @[el2_ifu_mem_ctl.scala 205:20]
|
|
wire [2:0] _T_89 = _T_72 ? 3'h6 : _T_88; // @[el2_ifu_mem_ctl.scala 204:20]
|
|
wire [2:0] _T_90 = _T_62 ? 3'h6 : _T_89; // @[el2_ifu_mem_ctl.scala 203:18]
|
|
wire [2:0] _T_91 = _T_52 ? 3'h0 : _T_90; // @[el2_ifu_mem_ctl.scala 202:16]
|
|
wire [2:0] _T_92 = _T_48 ? 3'h4 : _T_91; // @[el2_ifu_mem_ctl.scala 201:14]
|
|
wire [2:0] _T_93 = _T_41 ? 3'h3 : _T_92; // @[el2_ifu_mem_ctl.scala 200:12]
|
|
wire [2:0] _T_94 = _T_37 ? 3'h0 : _T_93; // @[el2_ifu_mem_ctl.scala 199:27]
|
|
wire _T_103 = 3'h4 == miss_state; // @[Conditional.scala 37:30]
|
|
wire _T_107 = 3'h6 == miss_state; // @[Conditional.scala 37:30]
|
|
wire _T_2239 = byp_fetch_index[4:1] == 4'h7; // @[el2_ifu_mem_ctl.scala 452:60]
|
|
wire _T_2240 = _T_2239 & ifc_fetch_req_f; // @[el2_ifu_mem_ctl.scala 452:92]
|
|
wire stream_eol_f = _T_2240 & stream_hit_f; // @[el2_ifu_mem_ctl.scala 452:110]
|
|
wire _T_109 = _T_82 | stream_eol_f; // @[el2_ifu_mem_ctl.scala 214:72]
|
|
wire _T_112 = _T_109 & _T_57; // @[el2_ifu_mem_ctl.scala 214:87]
|
|
wire _T_114 = _T_112 & _T_2541; // @[el2_ifu_mem_ctl.scala 214:122]
|
|
wire [2:0] _T_116 = _T_114 ? 3'h2 : 3'h0; // @[el2_ifu_mem_ctl.scala 214:27]
|
|
wire _T_122 = 3'h3 == miss_state; // @[Conditional.scala 37:30]
|
|
wire _T_125 = io_exu_flush_final & _T_57; // @[el2_ifu_mem_ctl.scala 218:48]
|
|
wire _T_127 = _T_125 & _T_2541; // @[el2_ifu_mem_ctl.scala 218:82]
|
|
wire [2:0] _T_129 = _T_127 ? 3'h2 : 3'h0; // @[el2_ifu_mem_ctl.scala 218:27]
|
|
wire _T_133 = 3'h2 == miss_state; // @[Conditional.scala 37:30]
|
|
wire _T_237 = io_ic_rd_hit == 2'h0; // @[el2_ifu_mem_ctl.scala 279:28]
|
|
wire _T_238 = _T_237 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 279:42]
|
|
wire _T_239 = _T_238 & fetch_req_icache_f; // @[el2_ifu_mem_ctl.scala 279:60]
|
|
wire _T_240 = miss_state == 3'h2; // @[el2_ifu_mem_ctl.scala 279:94]
|
|
wire _T_241 = _T_239 & _T_240; // @[el2_ifu_mem_ctl.scala 279:81]
|
|
wire _T_244 = imb_ff[30:5] != ifu_fetch_addr_int_f[30:5]; // @[el2_ifu_mem_ctl.scala 280:39]
|
|
wire _T_245 = _T_241 & _T_244; // @[el2_ifu_mem_ctl.scala 279:111]
|
|
wire _T_247 = _T_245 & _T_51; // @[el2_ifu_mem_ctl.scala 280:91]
|
|
reg sel_mb_addr_ff; // @[el2_ifu_mem_ctl.scala 333:51]
|
|
wire _T_248 = ~sel_mb_addr_ff; // @[el2_ifu_mem_ctl.scala 280:116]
|
|
wire _T_249 = _T_247 & _T_248; // @[el2_ifu_mem_ctl.scala 280:114]
|
|
wire ic_miss_under_miss_f = _T_249 & _T_210; // @[el2_ifu_mem_ctl.scala 280:132]
|
|
wire _T_136 = ic_miss_under_miss_f & _T_57; // @[el2_ifu_mem_ctl.scala 222:50]
|
|
wire _T_138 = _T_136 & _T_2541; // @[el2_ifu_mem_ctl.scala 222:84]
|
|
wire _T_257 = _T_231 & _T_240; // @[el2_ifu_mem_ctl.scala 281:85]
|
|
wire _T_260 = imb_ff[30:5] == ifu_fetch_addr_int_f[30:5]; // @[el2_ifu_mem_ctl.scala 282:39]
|
|
wire _T_261 = _T_260 | uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 282:91]
|
|
wire ic_ignore_2nd_miss_f = _T_257 & _T_261; // @[el2_ifu_mem_ctl.scala 281:117]
|
|
wire _T_142 = ic_ignore_2nd_miss_f & _T_57; // @[el2_ifu_mem_ctl.scala 223:35]
|
|
wire _T_144 = _T_142 & _T_2541; // @[el2_ifu_mem_ctl.scala 223:69]
|
|
wire [2:0] _T_146 = _T_144 ? 3'h7 : 3'h0; // @[el2_ifu_mem_ctl.scala 223:12]
|
|
wire [2:0] _T_147 = _T_138 ? 3'h5 : _T_146; // @[el2_ifu_mem_ctl.scala 222:27]
|
|
wire _T_152 = 3'h5 == miss_state; // @[Conditional.scala 37:30]
|
|
wire [2:0] _T_155 = _T_33 ? 3'h0 : 3'h2; // @[el2_ifu_mem_ctl.scala 228:12]
|
|
wire [2:0] _T_156 = io_exu_flush_final ? _T_155 : 3'h1; // @[el2_ifu_mem_ctl.scala 227:62]
|
|
wire [2:0] _T_157 = io_dec_tlu_force_halt ? 3'h0 : _T_156; // @[el2_ifu_mem_ctl.scala 227:27]
|
|
wire _T_161 = 3'h7 == miss_state; // @[Conditional.scala 37:30]
|
|
wire [2:0] _T_165 = io_exu_flush_final ? _T_155 : 3'h0; // @[el2_ifu_mem_ctl.scala 232:62]
|
|
wire [2:0] _T_166 = io_dec_tlu_force_halt ? 3'h0 : _T_165; // @[el2_ifu_mem_ctl.scala 232:27]
|
|
wire [2:0] _GEN_0 = _T_161 ? _T_166 : 3'h0; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_2 = _T_152 ? _T_157 : _GEN_0; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_4 = _T_133 ? _T_147 : _GEN_2; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_6 = _T_122 ? _T_129 : _GEN_4; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_8 = _T_107 ? _T_116 : _GEN_6; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_10 = _T_103 ? 3'h0 : _GEN_8; // @[Conditional.scala 39:67]
|
|
wire [2:0] _GEN_12 = _T_32 ? _T_94 : _GEN_10; // @[Conditional.scala 39:67]
|
|
wire [2:0] miss_nxtstate = _T_25 ? _T_29 : _GEN_12; // @[Conditional.scala 40:58]
|
|
wire _T_18 = miss_nxtstate == 3'h5; // @[el2_ifu_mem_ctl.scala 189:71]
|
|
wire _T_19 = _T_17 | _T_18; // @[el2_ifu_mem_ctl.scala 189:55]
|
|
wire _T_20 = uncacheable_miss_ff >> _T_19; // @[el2_ifu_mem_ctl.scala 189:26]
|
|
wire _T_22 = ~_T_20; // @[el2_ifu_mem_ctl.scala 189:5]
|
|
wire _T_23 = _T_16 & _T_22; // @[el2_ifu_mem_ctl.scala 188:116]
|
|
wire scnd_miss_req_in = _T_23 & _T_318; // @[el2_ifu_mem_ctl.scala 189:89]
|
|
wire _T_31 = ic_act_miss_f & _T_2541; // @[el2_ifu_mem_ctl.scala 196:38]
|
|
wire _T_95 = io_dec_tlu_force_halt | io_exu_flush_final; // @[el2_ifu_mem_ctl.scala 207:46]
|
|
wire _T_96 = _T_95 | ic_byp_hit_f; // @[el2_ifu_mem_ctl.scala 207:67]
|
|
wire _T_97 = _T_96 | ifu_bp_hit_taken_q_f; // @[el2_ifu_mem_ctl.scala 207:82]
|
|
wire _T_99 = _T_97 | _T_33; // @[el2_ifu_mem_ctl.scala 207:105]
|
|
wire _T_101 = bus_ifu_wr_en_ff & _T_51; // @[el2_ifu_mem_ctl.scala 207:158]
|
|
wire _T_102 = _T_99 | _T_101; // @[el2_ifu_mem_ctl.scala 207:138]
|
|
wire _T_104 = io_exu_flush_final | flush_final_f; // @[el2_ifu_mem_ctl.scala 211:43]
|
|
wire _T_105 = _T_104 | ic_byp_hit_f; // @[el2_ifu_mem_ctl.scala 211:59]
|
|
wire _T_106 = _T_105 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 211:74]
|
|
wire _T_120 = _T_109 | _T_33; // @[el2_ifu_mem_ctl.scala 215:84]
|
|
wire _T_121 = _T_120 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 215:118]
|
|
wire _T_131 = io_exu_flush_final | _T_33; // @[el2_ifu_mem_ctl.scala 219:43]
|
|
wire _T_132 = _T_131 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 219:76]
|
|
wire _T_149 = _T_33 | ic_miss_under_miss_f; // @[el2_ifu_mem_ctl.scala 224:55]
|
|
wire _T_150 = _T_149 | ic_ignore_2nd_miss_f; // @[el2_ifu_mem_ctl.scala 224:78]
|
|
wire _T_151 = _T_150 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 224:101]
|
|
wire _T_159 = _T_33 | io_exu_flush_final; // @[el2_ifu_mem_ctl.scala 229:55]
|
|
wire _T_160 = _T_159 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 229:76]
|
|
wire _GEN_1 = _T_161 & _T_160; // @[Conditional.scala 39:67]
|
|
wire _GEN_3 = _T_152 ? _T_160 : _GEN_1; // @[Conditional.scala 39:67]
|
|
wire _GEN_5 = _T_133 ? _T_151 : _GEN_3; // @[Conditional.scala 39:67]
|
|
wire _GEN_7 = _T_122 ? _T_132 : _GEN_5; // @[Conditional.scala 39:67]
|
|
wire _GEN_9 = _T_107 ? _T_121 : _GEN_7; // @[Conditional.scala 39:67]
|
|
wire _GEN_11 = _T_103 ? _T_106 : _GEN_9; // @[Conditional.scala 39:67]
|
|
wire _GEN_13 = _T_32 ? _T_102 : _GEN_11; // @[Conditional.scala 39:67]
|
|
wire miss_state_en = _T_25 ? _T_31 : _GEN_13; // @[Conditional.scala 40:58]
|
|
wire _T_175 = ~flush_final_f; // @[el2_ifu_mem_ctl.scala 249:95]
|
|
wire _T_176 = _T_2242 & _T_175; // @[el2_ifu_mem_ctl.scala 249:93]
|
|
wire crit_wd_byp_ok_ff = _T_2243 | _T_176; // @[el2_ifu_mem_ctl.scala 249:58]
|
|
wire _T_179 = miss_pending & _T_57; // @[el2_ifu_mem_ctl.scala 250:36]
|
|
wire _T_181 = _T_2242 & io_exu_flush_final; // @[el2_ifu_mem_ctl.scala 250:106]
|
|
wire _T_182 = ~_T_181; // @[el2_ifu_mem_ctl.scala 250:72]
|
|
wire _T_183 = _T_179 & _T_182; // @[el2_ifu_mem_ctl.scala 250:70]
|
|
wire _T_185 = _T_2242 & crit_byp_hit_f; // @[el2_ifu_mem_ctl.scala 251:57]
|
|
wire _T_186 = ~_T_185; // @[el2_ifu_mem_ctl.scala 251:23]
|
|
wire _T_187 = _T_183 & _T_186; // @[el2_ifu_mem_ctl.scala 250:128]
|
|
wire _T_188 = _T_187 | ic_act_miss_f; // @[el2_ifu_mem_ctl.scala 251:77]
|
|
wire _T_189 = miss_nxtstate == 3'h4; // @[el2_ifu_mem_ctl.scala 252:36]
|
|
wire _T_190 = miss_pending & _T_189; // @[el2_ifu_mem_ctl.scala 252:19]
|
|
wire sel_hold_imb = _T_188 | _T_190; // @[el2_ifu_mem_ctl.scala 251:93]
|
|
wire _T_192 = _T_17 | ic_miss_under_miss_f; // @[el2_ifu_mem_ctl.scala 254:57]
|
|
wire sel_hold_imb_scnd = _T_192 & _T_175; // @[el2_ifu_mem_ctl.scala 254:81]
|
|
reg way_status_mb_scnd_ff; // @[el2_ifu_mem_ctl.scala 262:35]
|
|
reg [6:0] _T_5120; // @[el2_ifu_mem_ctl.scala 720:14]
|
|
wire [5:0] ifu_ic_rw_int_addr_ff = _T_5120[5:0]; // @[el2_ifu_mem_ctl.scala 719:27]
|
|
wire [6:0] _GEN_472 = {{1'd0}, ifu_ic_rw_int_addr_ff}; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire _T_4985 = _GEN_472 == 7'h7f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4987 = _T_4985 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4476; // @[Reg.scala 27:20]
|
|
wire way_status_out_127 = _T_4476[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_473 = {{5'd0}, way_status_out_127}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4988 = _T_4987 & _GEN_473; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4981 = _GEN_472 == 7'h7e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4983 = _T_4981 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4472; // @[Reg.scala 27:20]
|
|
wire way_status_out_126 = _T_4472[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_475 = {{5'd0}, way_status_out_126}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4984 = _T_4983 & _GEN_475; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4977 = _GEN_472 == 7'h7d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4979 = _T_4977 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4468; // @[Reg.scala 27:20]
|
|
wire way_status_out_125 = _T_4468[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_477 = {{5'd0}, way_status_out_125}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4980 = _T_4979 & _GEN_477; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4973 = _GEN_472 == 7'h7c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4975 = _T_4973 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4464; // @[Reg.scala 27:20]
|
|
wire way_status_out_124 = _T_4464[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_479 = {{5'd0}, way_status_out_124}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4976 = _T_4975 & _GEN_479; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4969 = _GEN_472 == 7'h7b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4971 = _T_4969 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4460; // @[Reg.scala 27:20]
|
|
wire way_status_out_123 = _T_4460[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_481 = {{5'd0}, way_status_out_123}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4972 = _T_4971 & _GEN_481; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4965 = _GEN_472 == 7'h7a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4967 = _T_4965 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4456; // @[Reg.scala 27:20]
|
|
wire way_status_out_122 = _T_4456[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_483 = {{5'd0}, way_status_out_122}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4968 = _T_4967 & _GEN_483; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4961 = _GEN_472 == 7'h79; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4963 = _T_4961 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4452; // @[Reg.scala 27:20]
|
|
wire way_status_out_121 = _T_4452[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_485 = {{5'd0}, way_status_out_121}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4964 = _T_4963 & _GEN_485; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4957 = _GEN_472 == 7'h78; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4959 = _T_4957 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4448; // @[Reg.scala 27:20]
|
|
wire way_status_out_120 = _T_4448[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_487 = {{5'd0}, way_status_out_120}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4960 = _T_4959 & _GEN_487; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4953 = _GEN_472 == 7'h77; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4955 = _T_4953 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4444; // @[Reg.scala 27:20]
|
|
wire way_status_out_119 = _T_4444[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_489 = {{5'd0}, way_status_out_119}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4956 = _T_4955 & _GEN_489; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4949 = _GEN_472 == 7'h76; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4951 = _T_4949 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4440; // @[Reg.scala 27:20]
|
|
wire way_status_out_118 = _T_4440[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_491 = {{5'd0}, way_status_out_118}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4952 = _T_4951 & _GEN_491; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [59:0] _T_4997 = {_T_4988,_T_4984,_T_4980,_T_4976,_T_4972,_T_4968,_T_4964,_T_4960,_T_4956,_T_4952}; // @[Cat.scala 29:58]
|
|
wire _T_4945 = _GEN_472 == 7'h75; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4947 = _T_4945 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4436; // @[Reg.scala 27:20]
|
|
wire way_status_out_117 = _T_4436[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_493 = {{5'd0}, way_status_out_117}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4948 = _T_4947 & _GEN_493; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4941 = _GEN_472 == 7'h74; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4943 = _T_4941 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4432; // @[Reg.scala 27:20]
|
|
wire way_status_out_116 = _T_4432[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_495 = {{5'd0}, way_status_out_116}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4944 = _T_4943 & _GEN_495; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4937 = _GEN_472 == 7'h73; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4939 = _T_4937 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4428; // @[Reg.scala 27:20]
|
|
wire way_status_out_115 = _T_4428[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_497 = {{5'd0}, way_status_out_115}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4940 = _T_4939 & _GEN_497; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4933 = _GEN_472 == 7'h72; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4935 = _T_4933 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4424; // @[Reg.scala 27:20]
|
|
wire way_status_out_114 = _T_4424[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_499 = {{5'd0}, way_status_out_114}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4936 = _T_4935 & _GEN_499; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4929 = _GEN_472 == 7'h71; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4931 = _T_4929 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4420; // @[Reg.scala 27:20]
|
|
wire way_status_out_113 = _T_4420[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_501 = {{5'd0}, way_status_out_113}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4932 = _T_4931 & _GEN_501; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4925 = _GEN_472 == 7'h70; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4927 = _T_4925 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4416; // @[Reg.scala 27:20]
|
|
wire way_status_out_112 = _T_4416[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_503 = {{5'd0}, way_status_out_112}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4928 = _T_4927 & _GEN_503; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4921 = _GEN_472 == 7'h6f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4923 = _T_4921 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4412; // @[Reg.scala 27:20]
|
|
wire way_status_out_111 = _T_4412[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_505 = {{5'd0}, way_status_out_111}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4924 = _T_4923 & _GEN_505; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4917 = _GEN_472 == 7'h6e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4919 = _T_4917 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4408; // @[Reg.scala 27:20]
|
|
wire way_status_out_110 = _T_4408[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_507 = {{5'd0}, way_status_out_110}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4920 = _T_4919 & _GEN_507; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4913 = _GEN_472 == 7'h6d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4915 = _T_4913 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4404; // @[Reg.scala 27:20]
|
|
wire way_status_out_109 = _T_4404[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_509 = {{5'd0}, way_status_out_109}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4916 = _T_4915 & _GEN_509; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [113:0] _T_5006 = {_T_4997,_T_4948,_T_4944,_T_4940,_T_4936,_T_4932,_T_4928,_T_4924,_T_4920,_T_4916}; // @[Cat.scala 29:58]
|
|
wire _T_4909 = _GEN_472 == 7'h6c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4911 = _T_4909 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4400; // @[Reg.scala 27:20]
|
|
wire way_status_out_108 = _T_4400[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_511 = {{5'd0}, way_status_out_108}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4912 = _T_4911 & _GEN_511; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4905 = _GEN_472 == 7'h6b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4907 = _T_4905 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4396; // @[Reg.scala 27:20]
|
|
wire way_status_out_107 = _T_4396[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_513 = {{5'd0}, way_status_out_107}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4908 = _T_4907 & _GEN_513; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4901 = _GEN_472 == 7'h6a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4903 = _T_4901 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4392; // @[Reg.scala 27:20]
|
|
wire way_status_out_106 = _T_4392[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_515 = {{5'd0}, way_status_out_106}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4904 = _T_4903 & _GEN_515; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4897 = _GEN_472 == 7'h69; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4899 = _T_4897 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4388; // @[Reg.scala 27:20]
|
|
wire way_status_out_105 = _T_4388[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_517 = {{5'd0}, way_status_out_105}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4900 = _T_4899 & _GEN_517; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4893 = _GEN_472 == 7'h68; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4895 = _T_4893 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4384; // @[Reg.scala 27:20]
|
|
wire way_status_out_104 = _T_4384[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_519 = {{5'd0}, way_status_out_104}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4896 = _T_4895 & _GEN_519; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4889 = _GEN_472 == 7'h67; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4891 = _T_4889 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4380; // @[Reg.scala 27:20]
|
|
wire way_status_out_103 = _T_4380[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_521 = {{5'd0}, way_status_out_103}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4892 = _T_4891 & _GEN_521; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4885 = _GEN_472 == 7'h66; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4887 = _T_4885 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4376; // @[Reg.scala 27:20]
|
|
wire way_status_out_102 = _T_4376[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_523 = {{5'd0}, way_status_out_102}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4888 = _T_4887 & _GEN_523; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4881 = _GEN_472 == 7'h65; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4883 = _T_4881 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4372; // @[Reg.scala 27:20]
|
|
wire way_status_out_101 = _T_4372[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_525 = {{5'd0}, way_status_out_101}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4884 = _T_4883 & _GEN_525; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4877 = _GEN_472 == 7'h64; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4879 = _T_4877 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4368; // @[Reg.scala 27:20]
|
|
wire way_status_out_100 = _T_4368[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_527 = {{5'd0}, way_status_out_100}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4880 = _T_4879 & _GEN_527; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [167:0] _T_5015 = {_T_5006,_T_4912,_T_4908,_T_4904,_T_4900,_T_4896,_T_4892,_T_4888,_T_4884,_T_4880}; // @[Cat.scala 29:58]
|
|
wire _T_4873 = _GEN_472 == 7'h63; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4875 = _T_4873 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4364; // @[Reg.scala 27:20]
|
|
wire way_status_out_99 = _T_4364[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_529 = {{5'd0}, way_status_out_99}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4876 = _T_4875 & _GEN_529; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4869 = _GEN_472 == 7'h62; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4871 = _T_4869 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4360; // @[Reg.scala 27:20]
|
|
wire way_status_out_98 = _T_4360[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_531 = {{5'd0}, way_status_out_98}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4872 = _T_4871 & _GEN_531; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4865 = _GEN_472 == 7'h61; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4867 = _T_4865 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4356; // @[Reg.scala 27:20]
|
|
wire way_status_out_97 = _T_4356[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_533 = {{5'd0}, way_status_out_97}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4868 = _T_4867 & _GEN_533; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4861 = _GEN_472 == 7'h60; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4863 = _T_4861 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4352; // @[Reg.scala 27:20]
|
|
wire way_status_out_96 = _T_4352[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_535 = {{5'd0}, way_status_out_96}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4864 = _T_4863 & _GEN_535; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4857 = _GEN_472 == 7'h5f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4859 = _T_4857 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4348; // @[Reg.scala 27:20]
|
|
wire way_status_out_95 = _T_4348[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_537 = {{5'd0}, way_status_out_95}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4860 = _T_4859 & _GEN_537; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4853 = _GEN_472 == 7'h5e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4855 = _T_4853 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4344; // @[Reg.scala 27:20]
|
|
wire way_status_out_94 = _T_4344[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_539 = {{5'd0}, way_status_out_94}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4856 = _T_4855 & _GEN_539; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4849 = _GEN_472 == 7'h5d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4851 = _T_4849 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4340; // @[Reg.scala 27:20]
|
|
wire way_status_out_93 = _T_4340[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_541 = {{5'd0}, way_status_out_93}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4852 = _T_4851 & _GEN_541; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4845 = _GEN_472 == 7'h5c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4847 = _T_4845 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4336; // @[Reg.scala 27:20]
|
|
wire way_status_out_92 = _T_4336[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_543 = {{5'd0}, way_status_out_92}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4848 = _T_4847 & _GEN_543; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4841 = _GEN_472 == 7'h5b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4843 = _T_4841 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4332; // @[Reg.scala 27:20]
|
|
wire way_status_out_91 = _T_4332[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_545 = {{5'd0}, way_status_out_91}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4844 = _T_4843 & _GEN_545; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [221:0] _T_5024 = {_T_5015,_T_4876,_T_4872,_T_4868,_T_4864,_T_4860,_T_4856,_T_4852,_T_4848,_T_4844}; // @[Cat.scala 29:58]
|
|
wire _T_4837 = _GEN_472 == 7'h5a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4839 = _T_4837 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4328; // @[Reg.scala 27:20]
|
|
wire way_status_out_90 = _T_4328[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_547 = {{5'd0}, way_status_out_90}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4840 = _T_4839 & _GEN_547; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4833 = _GEN_472 == 7'h59; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4835 = _T_4833 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4324; // @[Reg.scala 27:20]
|
|
wire way_status_out_89 = _T_4324[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_549 = {{5'd0}, way_status_out_89}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4836 = _T_4835 & _GEN_549; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4829 = _GEN_472 == 7'h58; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4831 = _T_4829 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4320; // @[Reg.scala 27:20]
|
|
wire way_status_out_88 = _T_4320[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_551 = {{5'd0}, way_status_out_88}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4832 = _T_4831 & _GEN_551; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4825 = _GEN_472 == 7'h57; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4827 = _T_4825 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4316; // @[Reg.scala 27:20]
|
|
wire way_status_out_87 = _T_4316[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_553 = {{5'd0}, way_status_out_87}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4828 = _T_4827 & _GEN_553; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4821 = _GEN_472 == 7'h56; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4823 = _T_4821 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4312; // @[Reg.scala 27:20]
|
|
wire way_status_out_86 = _T_4312[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_555 = {{5'd0}, way_status_out_86}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4824 = _T_4823 & _GEN_555; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4817 = _GEN_472 == 7'h55; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4819 = _T_4817 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4308; // @[Reg.scala 27:20]
|
|
wire way_status_out_85 = _T_4308[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_557 = {{5'd0}, way_status_out_85}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4820 = _T_4819 & _GEN_557; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4813 = _GEN_472 == 7'h54; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4815 = _T_4813 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4304; // @[Reg.scala 27:20]
|
|
wire way_status_out_84 = _T_4304[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_559 = {{5'd0}, way_status_out_84}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4816 = _T_4815 & _GEN_559; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4809 = _GEN_472 == 7'h53; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4811 = _T_4809 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4300; // @[Reg.scala 27:20]
|
|
wire way_status_out_83 = _T_4300[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_561 = {{5'd0}, way_status_out_83}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4812 = _T_4811 & _GEN_561; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4805 = _GEN_472 == 7'h52; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4807 = _T_4805 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4296; // @[Reg.scala 27:20]
|
|
wire way_status_out_82 = _T_4296[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_563 = {{5'd0}, way_status_out_82}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4808 = _T_4807 & _GEN_563; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [275:0] _T_5033 = {_T_5024,_T_4840,_T_4836,_T_4832,_T_4828,_T_4824,_T_4820,_T_4816,_T_4812,_T_4808}; // @[Cat.scala 29:58]
|
|
wire _T_4801 = _GEN_472 == 7'h51; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4803 = _T_4801 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4292; // @[Reg.scala 27:20]
|
|
wire way_status_out_81 = _T_4292[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_565 = {{5'd0}, way_status_out_81}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4804 = _T_4803 & _GEN_565; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4797 = _GEN_472 == 7'h50; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4799 = _T_4797 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4288; // @[Reg.scala 27:20]
|
|
wire way_status_out_80 = _T_4288[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_567 = {{5'd0}, way_status_out_80}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4800 = _T_4799 & _GEN_567; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4793 = _GEN_472 == 7'h4f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4795 = _T_4793 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4284; // @[Reg.scala 27:20]
|
|
wire way_status_out_79 = _T_4284[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_569 = {{5'd0}, way_status_out_79}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4796 = _T_4795 & _GEN_569; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4789 = _GEN_472 == 7'h4e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4791 = _T_4789 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4280; // @[Reg.scala 27:20]
|
|
wire way_status_out_78 = _T_4280[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_571 = {{5'd0}, way_status_out_78}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4792 = _T_4791 & _GEN_571; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4785 = _GEN_472 == 7'h4d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4787 = _T_4785 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4276; // @[Reg.scala 27:20]
|
|
wire way_status_out_77 = _T_4276[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_573 = {{5'd0}, way_status_out_77}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4788 = _T_4787 & _GEN_573; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4781 = _GEN_472 == 7'h4c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4783 = _T_4781 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4272; // @[Reg.scala 27:20]
|
|
wire way_status_out_76 = _T_4272[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_575 = {{5'd0}, way_status_out_76}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4784 = _T_4783 & _GEN_575; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4777 = _GEN_472 == 7'h4b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4779 = _T_4777 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4268; // @[Reg.scala 27:20]
|
|
wire way_status_out_75 = _T_4268[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_577 = {{5'd0}, way_status_out_75}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4780 = _T_4779 & _GEN_577; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4773 = _GEN_472 == 7'h4a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4775 = _T_4773 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4264; // @[Reg.scala 27:20]
|
|
wire way_status_out_74 = _T_4264[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_579 = {{5'd0}, way_status_out_74}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4776 = _T_4775 & _GEN_579; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4769 = _GEN_472 == 7'h49; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4771 = _T_4769 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4260; // @[Reg.scala 27:20]
|
|
wire way_status_out_73 = _T_4260[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_581 = {{5'd0}, way_status_out_73}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4772 = _T_4771 & _GEN_581; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [329:0] _T_5042 = {_T_5033,_T_4804,_T_4800,_T_4796,_T_4792,_T_4788,_T_4784,_T_4780,_T_4776,_T_4772}; // @[Cat.scala 29:58]
|
|
wire _T_4765 = _GEN_472 == 7'h48; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4767 = _T_4765 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4256; // @[Reg.scala 27:20]
|
|
wire way_status_out_72 = _T_4256[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_583 = {{5'd0}, way_status_out_72}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4768 = _T_4767 & _GEN_583; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4761 = _GEN_472 == 7'h47; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4763 = _T_4761 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4252; // @[Reg.scala 27:20]
|
|
wire way_status_out_71 = _T_4252[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_585 = {{5'd0}, way_status_out_71}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4764 = _T_4763 & _GEN_585; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4757 = _GEN_472 == 7'h46; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4759 = _T_4757 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4248; // @[Reg.scala 27:20]
|
|
wire way_status_out_70 = _T_4248[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_587 = {{5'd0}, way_status_out_70}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4760 = _T_4759 & _GEN_587; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4753 = _GEN_472 == 7'h45; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4755 = _T_4753 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4244; // @[Reg.scala 27:20]
|
|
wire way_status_out_69 = _T_4244[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_589 = {{5'd0}, way_status_out_69}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4756 = _T_4755 & _GEN_589; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4749 = _GEN_472 == 7'h44; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4751 = _T_4749 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4240; // @[Reg.scala 27:20]
|
|
wire way_status_out_68 = _T_4240[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_591 = {{5'd0}, way_status_out_68}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4752 = _T_4751 & _GEN_591; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4745 = _GEN_472 == 7'h43; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4747 = _T_4745 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4236; // @[Reg.scala 27:20]
|
|
wire way_status_out_67 = _T_4236[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_593 = {{5'd0}, way_status_out_67}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4748 = _T_4747 & _GEN_593; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4741 = _GEN_472 == 7'h42; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4743 = _T_4741 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4232; // @[Reg.scala 27:20]
|
|
wire way_status_out_66 = _T_4232[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_595 = {{5'd0}, way_status_out_66}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4744 = _T_4743 & _GEN_595; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4737 = _GEN_472 == 7'h41; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4739 = _T_4737 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4228; // @[Reg.scala 27:20]
|
|
wire way_status_out_65 = _T_4228[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_597 = {{5'd0}, way_status_out_65}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4740 = _T_4739 & _GEN_597; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4733 = _GEN_472 == 7'h40; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4735 = _T_4733 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4224; // @[Reg.scala 27:20]
|
|
wire way_status_out_64 = _T_4224[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_599 = {{5'd0}, way_status_out_64}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4736 = _T_4735 & _GEN_599; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [383:0] _T_5051 = {_T_5042,_T_4768,_T_4764,_T_4760,_T_4756,_T_4752,_T_4748,_T_4744,_T_4740,_T_4736}; // @[Cat.scala 29:58]
|
|
wire _T_4729 = ifu_ic_rw_int_addr_ff == 6'h3f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4731 = _T_4729 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4220; // @[Reg.scala 27:20]
|
|
wire way_status_out_63 = _T_4220[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_600 = {{5'd0}, way_status_out_63}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4732 = _T_4731 & _GEN_600; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4725 = ifu_ic_rw_int_addr_ff == 6'h3e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4727 = _T_4725 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4216; // @[Reg.scala 27:20]
|
|
wire way_status_out_62 = _T_4216[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_601 = {{5'd0}, way_status_out_62}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4728 = _T_4727 & _GEN_601; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4721 = ifu_ic_rw_int_addr_ff == 6'h3d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4723 = _T_4721 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4212; // @[Reg.scala 27:20]
|
|
wire way_status_out_61 = _T_4212[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_602 = {{5'd0}, way_status_out_61}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4724 = _T_4723 & _GEN_602; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4717 = ifu_ic_rw_int_addr_ff == 6'h3c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4719 = _T_4717 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4208; // @[Reg.scala 27:20]
|
|
wire way_status_out_60 = _T_4208[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_603 = {{5'd0}, way_status_out_60}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4720 = _T_4719 & _GEN_603; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4713 = ifu_ic_rw_int_addr_ff == 6'h3b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4715 = _T_4713 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4204; // @[Reg.scala 27:20]
|
|
wire way_status_out_59 = _T_4204[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_604 = {{5'd0}, way_status_out_59}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4716 = _T_4715 & _GEN_604; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4709 = ifu_ic_rw_int_addr_ff == 6'h3a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4711 = _T_4709 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4200; // @[Reg.scala 27:20]
|
|
wire way_status_out_58 = _T_4200[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_605 = {{5'd0}, way_status_out_58}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4712 = _T_4711 & _GEN_605; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4705 = ifu_ic_rw_int_addr_ff == 6'h39; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4707 = _T_4705 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4196; // @[Reg.scala 27:20]
|
|
wire way_status_out_57 = _T_4196[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_606 = {{5'd0}, way_status_out_57}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4708 = _T_4707 & _GEN_606; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4701 = ifu_ic_rw_int_addr_ff == 6'h38; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4703 = _T_4701 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4192; // @[Reg.scala 27:20]
|
|
wire way_status_out_56 = _T_4192[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_607 = {{5'd0}, way_status_out_56}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4704 = _T_4703 & _GEN_607; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4697 = ifu_ic_rw_int_addr_ff == 6'h37; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4699 = _T_4697 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4188; // @[Reg.scala 27:20]
|
|
wire way_status_out_55 = _T_4188[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_608 = {{5'd0}, way_status_out_55}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4700 = _T_4699 & _GEN_608; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [437:0] _T_5060 = {_T_5051,_T_4732,_T_4728,_T_4724,_T_4720,_T_4716,_T_4712,_T_4708,_T_4704,_T_4700}; // @[Cat.scala 29:58]
|
|
wire _T_4693 = ifu_ic_rw_int_addr_ff == 6'h36; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4695 = _T_4693 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4184; // @[Reg.scala 27:20]
|
|
wire way_status_out_54 = _T_4184[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_609 = {{5'd0}, way_status_out_54}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4696 = _T_4695 & _GEN_609; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4689 = ifu_ic_rw_int_addr_ff == 6'h35; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4691 = _T_4689 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4180; // @[Reg.scala 27:20]
|
|
wire way_status_out_53 = _T_4180[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_610 = {{5'd0}, way_status_out_53}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4692 = _T_4691 & _GEN_610; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4685 = ifu_ic_rw_int_addr_ff == 6'h34; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4687 = _T_4685 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4176; // @[Reg.scala 27:20]
|
|
wire way_status_out_52 = _T_4176[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_611 = {{5'd0}, way_status_out_52}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4688 = _T_4687 & _GEN_611; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4681 = ifu_ic_rw_int_addr_ff == 6'h33; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4683 = _T_4681 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4172; // @[Reg.scala 27:20]
|
|
wire way_status_out_51 = _T_4172[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_612 = {{5'd0}, way_status_out_51}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4684 = _T_4683 & _GEN_612; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4677 = ifu_ic_rw_int_addr_ff == 6'h32; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4679 = _T_4677 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4168; // @[Reg.scala 27:20]
|
|
wire way_status_out_50 = _T_4168[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_613 = {{5'd0}, way_status_out_50}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4680 = _T_4679 & _GEN_613; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4673 = ifu_ic_rw_int_addr_ff == 6'h31; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4675 = _T_4673 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4164; // @[Reg.scala 27:20]
|
|
wire way_status_out_49 = _T_4164[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_614 = {{5'd0}, way_status_out_49}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4676 = _T_4675 & _GEN_614; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4669 = ifu_ic_rw_int_addr_ff == 6'h30; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4671 = _T_4669 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4160; // @[Reg.scala 27:20]
|
|
wire way_status_out_48 = _T_4160[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_615 = {{5'd0}, way_status_out_48}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4672 = _T_4671 & _GEN_615; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4665 = ifu_ic_rw_int_addr_ff == 6'h2f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4667 = _T_4665 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4156; // @[Reg.scala 27:20]
|
|
wire way_status_out_47 = _T_4156[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_616 = {{5'd0}, way_status_out_47}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4668 = _T_4667 & _GEN_616; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4661 = ifu_ic_rw_int_addr_ff == 6'h2e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4663 = _T_4661 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4152; // @[Reg.scala 27:20]
|
|
wire way_status_out_46 = _T_4152[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_617 = {{5'd0}, way_status_out_46}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4664 = _T_4663 & _GEN_617; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [491:0] _T_5069 = {_T_5060,_T_4696,_T_4692,_T_4688,_T_4684,_T_4680,_T_4676,_T_4672,_T_4668,_T_4664}; // @[Cat.scala 29:58]
|
|
wire _T_4657 = ifu_ic_rw_int_addr_ff == 6'h2d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4659 = _T_4657 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4148; // @[Reg.scala 27:20]
|
|
wire way_status_out_45 = _T_4148[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_618 = {{5'd0}, way_status_out_45}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4660 = _T_4659 & _GEN_618; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4653 = ifu_ic_rw_int_addr_ff == 6'h2c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4655 = _T_4653 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4144; // @[Reg.scala 27:20]
|
|
wire way_status_out_44 = _T_4144[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_619 = {{5'd0}, way_status_out_44}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4656 = _T_4655 & _GEN_619; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4649 = ifu_ic_rw_int_addr_ff == 6'h2b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4651 = _T_4649 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4140; // @[Reg.scala 27:20]
|
|
wire way_status_out_43 = _T_4140[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_620 = {{5'd0}, way_status_out_43}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4652 = _T_4651 & _GEN_620; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4645 = ifu_ic_rw_int_addr_ff == 6'h2a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4647 = _T_4645 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4136; // @[Reg.scala 27:20]
|
|
wire way_status_out_42 = _T_4136[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_621 = {{5'd0}, way_status_out_42}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4648 = _T_4647 & _GEN_621; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4641 = ifu_ic_rw_int_addr_ff == 6'h29; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4643 = _T_4641 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4132; // @[Reg.scala 27:20]
|
|
wire way_status_out_41 = _T_4132[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_622 = {{5'd0}, way_status_out_41}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4644 = _T_4643 & _GEN_622; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4637 = ifu_ic_rw_int_addr_ff == 6'h28; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4639 = _T_4637 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4128; // @[Reg.scala 27:20]
|
|
wire way_status_out_40 = _T_4128[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_623 = {{5'd0}, way_status_out_40}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4640 = _T_4639 & _GEN_623; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4633 = ifu_ic_rw_int_addr_ff == 6'h27; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4635 = _T_4633 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4124; // @[Reg.scala 27:20]
|
|
wire way_status_out_39 = _T_4124[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_624 = {{5'd0}, way_status_out_39}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4636 = _T_4635 & _GEN_624; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4629 = ifu_ic_rw_int_addr_ff == 6'h26; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4631 = _T_4629 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4120; // @[Reg.scala 27:20]
|
|
wire way_status_out_38 = _T_4120[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_625 = {{5'd0}, way_status_out_38}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4632 = _T_4631 & _GEN_625; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4625 = ifu_ic_rw_int_addr_ff == 6'h25; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4627 = _T_4625 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4116; // @[Reg.scala 27:20]
|
|
wire way_status_out_37 = _T_4116[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_626 = {{5'd0}, way_status_out_37}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4628 = _T_4627 & _GEN_626; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [545:0] _T_5078 = {_T_5069,_T_4660,_T_4656,_T_4652,_T_4648,_T_4644,_T_4640,_T_4636,_T_4632,_T_4628}; // @[Cat.scala 29:58]
|
|
wire _T_4621 = ifu_ic_rw_int_addr_ff == 6'h24; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4623 = _T_4621 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4112; // @[Reg.scala 27:20]
|
|
wire way_status_out_36 = _T_4112[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_627 = {{5'd0}, way_status_out_36}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4624 = _T_4623 & _GEN_627; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4617 = ifu_ic_rw_int_addr_ff == 6'h23; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4619 = _T_4617 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4108; // @[Reg.scala 27:20]
|
|
wire way_status_out_35 = _T_4108[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_628 = {{5'd0}, way_status_out_35}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4620 = _T_4619 & _GEN_628; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4613 = ifu_ic_rw_int_addr_ff == 6'h22; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4615 = _T_4613 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4104; // @[Reg.scala 27:20]
|
|
wire way_status_out_34 = _T_4104[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_629 = {{5'd0}, way_status_out_34}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4616 = _T_4615 & _GEN_629; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4609 = ifu_ic_rw_int_addr_ff == 6'h21; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4611 = _T_4609 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4100; // @[Reg.scala 27:20]
|
|
wire way_status_out_33 = _T_4100[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_630 = {{5'd0}, way_status_out_33}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4612 = _T_4611 & _GEN_630; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4605 = ifu_ic_rw_int_addr_ff == 6'h20; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4607 = _T_4605 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4096; // @[Reg.scala 27:20]
|
|
wire way_status_out_32 = _T_4096[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_631 = {{5'd0}, way_status_out_32}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4608 = _T_4607 & _GEN_631; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4601 = ifu_ic_rw_int_addr_ff == 6'h1f; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4603 = _T_4601 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4092; // @[Reg.scala 27:20]
|
|
wire way_status_out_31 = _T_4092[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_632 = {{5'd0}, way_status_out_31}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4604 = _T_4603 & _GEN_632; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4597 = ifu_ic_rw_int_addr_ff == 6'h1e; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4599 = _T_4597 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4088; // @[Reg.scala 27:20]
|
|
wire way_status_out_30 = _T_4088[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_633 = {{5'd0}, way_status_out_30}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4600 = _T_4599 & _GEN_633; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4593 = ifu_ic_rw_int_addr_ff == 6'h1d; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4595 = _T_4593 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4084; // @[Reg.scala 27:20]
|
|
wire way_status_out_29 = _T_4084[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_634 = {{5'd0}, way_status_out_29}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4596 = _T_4595 & _GEN_634; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4589 = ifu_ic_rw_int_addr_ff == 6'h1c; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4591 = _T_4589 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4080; // @[Reg.scala 27:20]
|
|
wire way_status_out_28 = _T_4080[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_635 = {{5'd0}, way_status_out_28}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4592 = _T_4591 & _GEN_635; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [599:0] _T_5087 = {_T_5078,_T_4624,_T_4620,_T_4616,_T_4612,_T_4608,_T_4604,_T_4600,_T_4596,_T_4592}; // @[Cat.scala 29:58]
|
|
wire _T_4585 = ifu_ic_rw_int_addr_ff == 6'h1b; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4587 = _T_4585 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4076; // @[Reg.scala 27:20]
|
|
wire way_status_out_27 = _T_4076[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_636 = {{5'd0}, way_status_out_27}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4588 = _T_4587 & _GEN_636; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4581 = ifu_ic_rw_int_addr_ff == 6'h1a; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4583 = _T_4581 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4072; // @[Reg.scala 27:20]
|
|
wire way_status_out_26 = _T_4072[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_637 = {{5'd0}, way_status_out_26}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4584 = _T_4583 & _GEN_637; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4577 = ifu_ic_rw_int_addr_ff == 6'h19; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4579 = _T_4577 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4068; // @[Reg.scala 27:20]
|
|
wire way_status_out_25 = _T_4068[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_638 = {{5'd0}, way_status_out_25}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4580 = _T_4579 & _GEN_638; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4573 = ifu_ic_rw_int_addr_ff == 6'h18; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4575 = _T_4573 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4064; // @[Reg.scala 27:20]
|
|
wire way_status_out_24 = _T_4064[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_639 = {{5'd0}, way_status_out_24}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4576 = _T_4575 & _GEN_639; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4569 = ifu_ic_rw_int_addr_ff == 6'h17; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4571 = _T_4569 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4060; // @[Reg.scala 27:20]
|
|
wire way_status_out_23 = _T_4060[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_640 = {{5'd0}, way_status_out_23}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4572 = _T_4571 & _GEN_640; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4565 = ifu_ic_rw_int_addr_ff == 6'h16; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4567 = _T_4565 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4056; // @[Reg.scala 27:20]
|
|
wire way_status_out_22 = _T_4056[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_641 = {{5'd0}, way_status_out_22}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4568 = _T_4567 & _GEN_641; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4561 = ifu_ic_rw_int_addr_ff == 6'h15; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4563 = _T_4561 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4052; // @[Reg.scala 27:20]
|
|
wire way_status_out_21 = _T_4052[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_642 = {{5'd0}, way_status_out_21}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4564 = _T_4563 & _GEN_642; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4557 = ifu_ic_rw_int_addr_ff == 6'h14; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4559 = _T_4557 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4048; // @[Reg.scala 27:20]
|
|
wire way_status_out_20 = _T_4048[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_643 = {{5'd0}, way_status_out_20}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4560 = _T_4559 & _GEN_643; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4553 = ifu_ic_rw_int_addr_ff == 6'h13; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4555 = _T_4553 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4044; // @[Reg.scala 27:20]
|
|
wire way_status_out_19 = _T_4044[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_644 = {{5'd0}, way_status_out_19}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4556 = _T_4555 & _GEN_644; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [653:0] _T_5096 = {_T_5087,_T_4588,_T_4584,_T_4580,_T_4576,_T_4572,_T_4568,_T_4564,_T_4560,_T_4556}; // @[Cat.scala 29:58]
|
|
wire _T_4549 = ifu_ic_rw_int_addr_ff == 6'h12; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4551 = _T_4549 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4040; // @[Reg.scala 27:20]
|
|
wire way_status_out_18 = _T_4040[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_645 = {{5'd0}, way_status_out_18}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4552 = _T_4551 & _GEN_645; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4545 = ifu_ic_rw_int_addr_ff == 6'h11; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4547 = _T_4545 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4036; // @[Reg.scala 27:20]
|
|
wire way_status_out_17 = _T_4036[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_646 = {{5'd0}, way_status_out_17}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4548 = _T_4547 & _GEN_646; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4541 = ifu_ic_rw_int_addr_ff == 6'h10; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4543 = _T_4541 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4032; // @[Reg.scala 27:20]
|
|
wire way_status_out_16 = _T_4032[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_647 = {{5'd0}, way_status_out_16}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4544 = _T_4543 & _GEN_647; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4537 = ifu_ic_rw_int_addr_ff == 6'hf; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4539 = _T_4537 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4028; // @[Reg.scala 27:20]
|
|
wire way_status_out_15 = _T_4028[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_648 = {{5'd0}, way_status_out_15}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4540 = _T_4539 & _GEN_648; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4533 = ifu_ic_rw_int_addr_ff == 6'he; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4535 = _T_4533 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4024; // @[Reg.scala 27:20]
|
|
wire way_status_out_14 = _T_4024[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_649 = {{5'd0}, way_status_out_14}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4536 = _T_4535 & _GEN_649; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4529 = ifu_ic_rw_int_addr_ff == 6'hd; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4531 = _T_4529 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4020; // @[Reg.scala 27:20]
|
|
wire way_status_out_13 = _T_4020[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_650 = {{5'd0}, way_status_out_13}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4532 = _T_4531 & _GEN_650; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4525 = ifu_ic_rw_int_addr_ff == 6'hc; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4527 = _T_4525 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4016; // @[Reg.scala 27:20]
|
|
wire way_status_out_12 = _T_4016[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_651 = {{5'd0}, way_status_out_12}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4528 = _T_4527 & _GEN_651; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4521 = ifu_ic_rw_int_addr_ff == 6'hb; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4523 = _T_4521 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4012; // @[Reg.scala 27:20]
|
|
wire way_status_out_11 = _T_4012[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_652 = {{5'd0}, way_status_out_11}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4524 = _T_4523 & _GEN_652; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4517 = ifu_ic_rw_int_addr_ff == 6'ha; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4519 = _T_4517 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4008; // @[Reg.scala 27:20]
|
|
wire way_status_out_10 = _T_4008[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_653 = {{5'd0}, way_status_out_10}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4520 = _T_4519 & _GEN_653; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [707:0] _T_5105 = {_T_5096,_T_4552,_T_4548,_T_4544,_T_4540,_T_4536,_T_4532,_T_4528,_T_4524,_T_4520}; // @[Cat.scala 29:58]
|
|
wire _T_4513 = ifu_ic_rw_int_addr_ff == 6'h9; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4515 = _T_4513 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4004; // @[Reg.scala 27:20]
|
|
wire way_status_out_9 = _T_4004[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_654 = {{5'd0}, way_status_out_9}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4516 = _T_4515 & _GEN_654; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4509 = ifu_ic_rw_int_addr_ff == 6'h8; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4511 = _T_4509 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_4000; // @[Reg.scala 27:20]
|
|
wire way_status_out_8 = _T_4000[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_655 = {{5'd0}, way_status_out_8}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4512 = _T_4511 & _GEN_655; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4505 = ifu_ic_rw_int_addr_ff == 6'h7; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4507 = _T_4505 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3996; // @[Reg.scala 27:20]
|
|
wire way_status_out_7 = _T_3996[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_656 = {{5'd0}, way_status_out_7}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4508 = _T_4507 & _GEN_656; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4501 = ifu_ic_rw_int_addr_ff == 6'h6; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4503 = _T_4501 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3992; // @[Reg.scala 27:20]
|
|
wire way_status_out_6 = _T_3992[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_657 = {{5'd0}, way_status_out_6}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4504 = _T_4503 & _GEN_657; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4497 = ifu_ic_rw_int_addr_ff == 6'h5; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4499 = _T_4497 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3988; // @[Reg.scala 27:20]
|
|
wire way_status_out_5 = _T_3988[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_658 = {{5'd0}, way_status_out_5}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4500 = _T_4499 & _GEN_658; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4493 = ifu_ic_rw_int_addr_ff == 6'h4; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4495 = _T_4493 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3984; // @[Reg.scala 27:20]
|
|
wire way_status_out_4 = _T_3984[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_659 = {{5'd0}, way_status_out_4}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4496 = _T_4495 & _GEN_659; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4489 = ifu_ic_rw_int_addr_ff == 6'h3; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4491 = _T_4489 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3980; // @[Reg.scala 27:20]
|
|
wire way_status_out_3 = _T_3980[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_660 = {{5'd0}, way_status_out_3}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4492 = _T_4491 & _GEN_660; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4485 = ifu_ic_rw_int_addr_ff == 6'h2; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4487 = _T_4485 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3976; // @[Reg.scala 27:20]
|
|
wire way_status_out_2 = _T_3976[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_661 = {{5'd0}, way_status_out_2}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4488 = _T_4487 & _GEN_661; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire _T_4481 = ifu_ic_rw_int_addr_ff == 6'h1; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4483 = _T_4481 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3972; // @[Reg.scala 27:20]
|
|
wire way_status_out_1 = _T_3972[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_662 = {{5'd0}, way_status_out_1}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4484 = _T_4483 & _GEN_662; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [761:0] _T_5114 = {_T_5105,_T_4516,_T_4512,_T_4508,_T_4504,_T_4500,_T_4496,_T_4492,_T_4488,_T_4484}; // @[Cat.scala 29:58]
|
|
wire _T_4477 = ifu_ic_rw_int_addr_ff == 6'h0; // @[el2_ifu_mem_ctl.scala 716:121]
|
|
wire [5:0] _T_4479 = _T_4477 ? 6'h3f : 6'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] _T_3968; // @[Reg.scala 27:20]
|
|
wire way_status_out_0 = _T_3968[0]; // @[el2_ifu_mem_ctl.scala 713:30 el2_ifu_mem_ctl.scala 715:33]
|
|
wire [5:0] _GEN_663 = {{5'd0}, way_status_out_0}; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [5:0] _T_4480 = _T_4479 & _GEN_663; // @[el2_ifu_mem_ctl.scala 716:130]
|
|
wire [767:0] _T_5115 = {_T_5114,_T_4480}; // @[Cat.scala 29:58]
|
|
wire way_status = _T_5115[0]; // @[el2_ifu_mem_ctl.scala 716:16]
|
|
wire _T_196 = ~reset_all_tags; // @[el2_ifu_mem_ctl.scala 257:96]
|
|
reg uncacheable_miss_scnd_ff; // @[el2_ifu_mem_ctl.scala 259:38]
|
|
reg [30:0] imb_scnd_ff; // @[el2_ifu_mem_ctl.scala 261:25]
|
|
wire [2:0] _T_207 = bus_ifu_wr_en_ff ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12]
|
|
reg [2:0] ifu_bus_rid_ff; // @[Reg.scala 27:20]
|
|
wire [2:0] ic_wr_addr_bits_hi_3 = ifu_bus_rid_ff & _T_207; // @[el2_ifu_mem_ctl.scala 266:45]
|
|
wire _T_213 = _T_232 | _T_240; // @[el2_ifu_mem_ctl.scala 271:59]
|
|
wire _T_215 = _T_213 | _T_2228; // @[el2_ifu_mem_ctl.scala 271:91]
|
|
wire ic_iccm_hit_f = fetch_req_iccm_f & _T_215; // @[el2_ifu_mem_ctl.scala 271:41]
|
|
wire _T_220 = _T_228 & fetch_req_icache_f; // @[el2_ifu_mem_ctl.scala 277:39]
|
|
wire _T_222 = _T_220 & _T_196; // @[el2_ifu_mem_ctl.scala 277:60]
|
|
wire _T_226 = _T_222 & _T_213; // @[el2_ifu_mem_ctl.scala 277:78]
|
|
wire ic_act_hit_f = _T_226 & _T_248; // @[el2_ifu_mem_ctl.scala 277:126]
|
|
wire _T_263 = ic_act_hit_f | ic_byp_hit_f; // @[el2_ifu_mem_ctl.scala 284:31]
|
|
wire _T_264 = _T_263 | ic_iccm_hit_f; // @[el2_ifu_mem_ctl.scala 284:46]
|
|
wire _T_265 = ifc_region_acc_fault_final_f & ifc_fetch_req_f; // @[el2_ifu_mem_ctl.scala 284:94]
|
|
wire _T_269 = sel_hold_imb ? uncacheable_miss_ff : io_ifc_fetch_uncacheable_bf; // @[el2_ifu_mem_ctl.scala 285:84]
|
|
wire uncacheable_miss_in = scnd_miss_req ? uncacheable_miss_scnd_ff : _T_269; // @[el2_ifu_mem_ctl.scala 285:32]
|
|
wire _T_275 = imb_ff[12:6] == imb_scnd_ff[12:6]; // @[el2_ifu_mem_ctl.scala 288:75]
|
|
wire _T_276 = _T_275 & scnd_miss_req; // @[el2_ifu_mem_ctl.scala 288:127]
|
|
reg [1:0] ifu_bus_rresp_ff; // @[Reg.scala 27:20]
|
|
wire _T_2616 = |ifu_bus_rresp_ff; // @[el2_ifu_mem_ctl.scala 614:48]
|
|
wire _T_2617 = _T_2616 & ifu_bus_rvalid_ff; // @[el2_ifu_mem_ctl.scala 614:52]
|
|
wire bus_ifu_wr_data_error_ff = _T_2617 & miss_pending; // @[el2_ifu_mem_ctl.scala 614:73]
|
|
reg ifu_wr_data_comb_err_ff; // @[el2_ifu_mem_ctl.scala 360:61]
|
|
wire ifu_wr_cumulative_err_data = bus_ifu_wr_data_error_ff | ifu_wr_data_comb_err_ff; // @[el2_ifu_mem_ctl.scala 359:55]
|
|
wire _T_277 = ~ifu_wr_cumulative_err_data; // @[el2_ifu_mem_ctl.scala 288:145]
|
|
wire scnd_miss_index_match = _T_276 & _T_277; // @[el2_ifu_mem_ctl.scala 288:143]
|
|
wire _T_278 = ~scnd_miss_index_match; // @[el2_ifu_mem_ctl.scala 291:47]
|
|
wire _T_279 = scnd_miss_req & _T_278; // @[el2_ifu_mem_ctl.scala 291:45]
|
|
wire _T_281 = scnd_miss_req & scnd_miss_index_match; // @[el2_ifu_mem_ctl.scala 292:26]
|
|
reg way_status_mb_ff; // @[el2_ifu_mem_ctl.scala 311:30]
|
|
wire _T_10065 = ~way_status_mb_ff; // @[el2_ifu_mem_ctl.scala 769:33]
|
|
reg [1:0] tagv_mb_ff; // @[el2_ifu_mem_ctl.scala 312:24]
|
|
wire _T_10067 = _T_10065 & tagv_mb_ff[0]; // @[el2_ifu_mem_ctl.scala 769:51]
|
|
wire _T_10069 = _T_10067 & tagv_mb_ff[1]; // @[el2_ifu_mem_ctl.scala 769:67]
|
|
wire _T_10071 = ~tagv_mb_ff[0]; // @[el2_ifu_mem_ctl.scala 769:86]
|
|
wire replace_way_mb_any_0 = _T_10069 | _T_10071; // @[el2_ifu_mem_ctl.scala 769:84]
|
|
wire [1:0] _T_288 = scnd_miss_index_match ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12]
|
|
wire _T_10074 = way_status_mb_ff & tagv_mb_ff[0]; // @[el2_ifu_mem_ctl.scala 770:50]
|
|
wire _T_10076 = _T_10074 & tagv_mb_ff[1]; // @[el2_ifu_mem_ctl.scala 770:66]
|
|
wire _T_10078 = ~tagv_mb_ff[1]; // @[el2_ifu_mem_ctl.scala 770:85]
|
|
wire _T_10080 = _T_10078 & tagv_mb_ff[0]; // @[el2_ifu_mem_ctl.scala 770:100]
|
|
wire replace_way_mb_any_1 = _T_10076 | _T_10080; // @[el2_ifu_mem_ctl.scala 770:83]
|
|
wire [1:0] _T_289 = {replace_way_mb_any_1,replace_way_mb_any_0}; // @[Cat.scala 29:58]
|
|
wire [1:0] _T_290 = _T_288 & _T_289; // @[el2_ifu_mem_ctl.scala 296:110]
|
|
wire _T_298 = ~scnd_miss_req_q; // @[el2_ifu_mem_ctl.scala 300:36]
|
|
wire _T_299 = miss_pending & _T_298; // @[el2_ifu_mem_ctl.scala 300:34]
|
|
reg reset_ic_ff; // @[el2_ifu_mem_ctl.scala 301:25]
|
|
wire _T_300 = reset_all_tags | reset_ic_ff; // @[el2_ifu_mem_ctl.scala 300:72]
|
|
wire reset_ic_in = _T_299 & _T_300; // @[el2_ifu_mem_ctl.scala 300:53]
|
|
reg fetch_uncacheable_ff; // @[el2_ifu_mem_ctl.scala 302:37]
|
|
reg [25:0] miss_addr; // @[el2_ifu_mem_ctl.scala 310:23]
|
|
wire _T_314 = _T_2242 & flush_final_f; // @[el2_ifu_mem_ctl.scala 314:87]
|
|
wire _T_315 = ~_T_314; // @[el2_ifu_mem_ctl.scala 314:55]
|
|
wire _T_316 = io_ifc_fetch_req_bf & _T_315; // @[el2_ifu_mem_ctl.scala 314:53]
|
|
wire stream_miss_f = stream_hit_f & ifc_fetch_req_f; // @[el2_ifu_mem_ctl.scala 451:83]
|
|
wire _T_317 = ~stream_miss_f; // @[el2_ifu_mem_ctl.scala 314:106]
|
|
wire ifc_fetch_req_qual_bf = _T_316 & _T_317; // @[el2_ifu_mem_ctl.scala 314:104]
|
|
reg ifc_region_acc_fault_f; // @[el2_ifu_mem_ctl.scala 320:39]
|
|
reg [2:0] bus_rd_addr_count; // @[Reg.scala 27:20]
|
|
wire [28:0] ifu_ic_req_addr_f = {miss_addr,bus_rd_addr_count}; // @[Cat.scala 29:58]
|
|
wire _T_324 = _T_240 | _T_2228; // @[el2_ifu_mem_ctl.scala 322:55]
|
|
wire _T_327 = _T_324 & _T_57; // @[el2_ifu_mem_ctl.scala 322:82]
|
|
wire _T_2248 = ~ifu_bus_rid_ff[0]; // @[el2_ifu_mem_ctl.scala 456:55]
|
|
wire [2:0] other_tag = {ifu_bus_rid_ff[2:1],_T_2248}; // @[Cat.scala 29:58]
|
|
wire _T_2249 = other_tag == 3'h0; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2273 = _T_2249 & ic_miss_buff_data_valid[0]; // @[Mux.scala 27:72]
|
|
wire _T_2252 = other_tag == 3'h1; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2274 = _T_2252 & ic_miss_buff_data_valid[1]; // @[Mux.scala 27:72]
|
|
wire _T_2281 = _T_2273 | _T_2274; // @[Mux.scala 27:72]
|
|
wire _T_2255 = other_tag == 3'h2; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2275 = _T_2255 & ic_miss_buff_data_valid[2]; // @[Mux.scala 27:72]
|
|
wire _T_2282 = _T_2281 | _T_2275; // @[Mux.scala 27:72]
|
|
wire _T_2258 = other_tag == 3'h3; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2276 = _T_2258 & ic_miss_buff_data_valid[3]; // @[Mux.scala 27:72]
|
|
wire _T_2283 = _T_2282 | _T_2276; // @[Mux.scala 27:72]
|
|
wire _T_2261 = other_tag == 3'h4; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2277 = _T_2261 & ic_miss_buff_data_valid[4]; // @[Mux.scala 27:72]
|
|
wire _T_2284 = _T_2283 | _T_2277; // @[Mux.scala 27:72]
|
|
wire _T_2264 = other_tag == 3'h5; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2278 = _T_2264 & ic_miss_buff_data_valid[5]; // @[Mux.scala 27:72]
|
|
wire _T_2285 = _T_2284 | _T_2278; // @[Mux.scala 27:72]
|
|
wire _T_2267 = other_tag == 3'h6; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2279 = _T_2267 & ic_miss_buff_data_valid[6]; // @[Mux.scala 27:72]
|
|
wire _T_2286 = _T_2285 | _T_2279; // @[Mux.scala 27:72]
|
|
wire _T_2270 = other_tag == 3'h7; // @[el2_ifu_mem_ctl.scala 457:81]
|
|
wire _T_2280 = _T_2270 & ic_miss_buff_data_valid[7]; // @[Mux.scala 27:72]
|
|
wire second_half_available = _T_2286 | _T_2280; // @[Mux.scala 27:72]
|
|
wire write_ic_16_bytes = second_half_available & bus_ifu_wr_en_ff; // @[el2_ifu_mem_ctl.scala 458:46]
|
|
wire _T_331 = miss_pending & write_ic_16_bytes; // @[el2_ifu_mem_ctl.scala 326:35]
|
|
wire _T_333 = _T_331 & _T_51; // @[el2_ifu_mem_ctl.scala 326:55]
|
|
reg ic_act_miss_f_delayed; // @[el2_ifu_mem_ctl.scala 611:61]
|
|
wire _T_2610 = ic_act_miss_f_delayed & _T_2243; // @[el2_ifu_mem_ctl.scala 612:53]
|
|
wire reset_tag_valid_for_miss = _T_2610 & _T_51; // @[el2_ifu_mem_ctl.scala 612:84]
|
|
wire sel_mb_addr = _T_333 | reset_tag_valid_for_miss; // @[el2_ifu_mem_ctl.scala 326:79]
|
|
wire [30:0] _T_338 = {imb_ff[30:5],ic_wr_addr_bits_hi_3,imb_ff[1:0]}; // @[Cat.scala 29:58]
|
|
wire _T_340 = ~sel_mb_addr; // @[el2_ifu_mem_ctl.scala 328:37]
|
|
wire [30:0] _T_341 = sel_mb_addr ? _T_338 : 31'h0; // @[Mux.scala 27:72]
|
|
wire [30:0] _T_342 = _T_340 ? ifu_fetch_addr_int_f : 31'h0; // @[Mux.scala 27:72]
|
|
wire [30:0] ifu_ic_rw_int_addr = _T_341 | _T_342; // @[Mux.scala 27:72]
|
|
wire _T_347 = _T_333 & last_beat; // @[el2_ifu_mem_ctl.scala 330:84]
|
|
wire _T_2604 = ~_T_2616; // @[el2_ifu_mem_ctl.scala 609:84]
|
|
wire _T_2605 = _T_101 & _T_2604; // @[el2_ifu_mem_ctl.scala 609:82]
|
|
wire bus_ifu_wr_en_ff_q = _T_2605 & write_ic_16_bytes; // @[el2_ifu_mem_ctl.scala 609:108]
|
|
wire sel_mb_status_addr = _T_347 & bus_ifu_wr_en_ff_q; // @[el2_ifu_mem_ctl.scala 330:96]
|
|
wire [30:0] ifu_status_wr_addr = sel_mb_status_addr ? _T_338 : ifu_fetch_addr_int_f; // @[el2_ifu_mem_ctl.scala 331:31]
|
|
reg [63:0] ifu_bus_rdata_ff; // @[Reg.scala 27:20]
|
|
wire [7:0] _T_571 = {ifu_bus_rdata_ff[11],ifu_bus_rdata_ff[10],ifu_bus_rdata_ff[8],ifu_bus_rdata_ff[6],ifu_bus_rdata_ff[4],ifu_bus_rdata_ff[3],ifu_bus_rdata_ff[1],ifu_bus_rdata_ff[0]}; // @[el2_lib.scala 348:27]
|
|
wire [16:0] _T_580 = {ifu_bus_rdata_ff[28],ifu_bus_rdata_ff[26],ifu_bus_rdata_ff[25],ifu_bus_rdata_ff[23],ifu_bus_rdata_ff[21],ifu_bus_rdata_ff[19],ifu_bus_rdata_ff[17],ifu_bus_rdata_ff[15],ifu_bus_rdata_ff[13],_T_571}; // @[el2_lib.scala 348:27]
|
|
wire [8:0] _T_588 = {ifu_bus_rdata_ff[46],ifu_bus_rdata_ff[44],ifu_bus_rdata_ff[42],ifu_bus_rdata_ff[40],ifu_bus_rdata_ff[38],ifu_bus_rdata_ff[36],ifu_bus_rdata_ff[34],ifu_bus_rdata_ff[32],ifu_bus_rdata_ff[30]}; // @[el2_lib.scala 348:27]
|
|
wire [17:0] _T_597 = {ifu_bus_rdata_ff[63],ifu_bus_rdata_ff[61],ifu_bus_rdata_ff[59],ifu_bus_rdata_ff[57],ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[54],ifu_bus_rdata_ff[52],ifu_bus_rdata_ff[50],ifu_bus_rdata_ff[48],_T_588}; // @[el2_lib.scala 348:27]
|
|
wire [34:0] _T_598 = {_T_597,_T_580}; // @[el2_lib.scala 348:27]
|
|
wire _T_599 = ^_T_598; // @[el2_lib.scala 348:34]
|
|
wire [7:0] _T_606 = {ifu_bus_rdata_ff[12],ifu_bus_rdata_ff[10],ifu_bus_rdata_ff[9],ifu_bus_rdata_ff[6],ifu_bus_rdata_ff[5],ifu_bus_rdata_ff[3],ifu_bus_rdata_ff[2],ifu_bus_rdata_ff[0]}; // @[el2_lib.scala 348:44]
|
|
wire [16:0] _T_615 = {ifu_bus_rdata_ff[28],ifu_bus_rdata_ff[27],ifu_bus_rdata_ff[25],ifu_bus_rdata_ff[24],ifu_bus_rdata_ff[21],ifu_bus_rdata_ff[20],ifu_bus_rdata_ff[17],ifu_bus_rdata_ff[16],ifu_bus_rdata_ff[13],_T_606}; // @[el2_lib.scala 348:44]
|
|
wire [8:0] _T_623 = {ifu_bus_rdata_ff[47],ifu_bus_rdata_ff[44],ifu_bus_rdata_ff[43],ifu_bus_rdata_ff[40],ifu_bus_rdata_ff[39],ifu_bus_rdata_ff[36],ifu_bus_rdata_ff[35],ifu_bus_rdata_ff[32],ifu_bus_rdata_ff[31]}; // @[el2_lib.scala 348:44]
|
|
wire [17:0] _T_632 = {ifu_bus_rdata_ff[63],ifu_bus_rdata_ff[62],ifu_bus_rdata_ff[59],ifu_bus_rdata_ff[58],ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[55],ifu_bus_rdata_ff[52],ifu_bus_rdata_ff[51],ifu_bus_rdata_ff[48],_T_623}; // @[el2_lib.scala 348:44]
|
|
wire [34:0] _T_633 = {_T_632,_T_615}; // @[el2_lib.scala 348:44]
|
|
wire _T_634 = ^_T_633; // @[el2_lib.scala 348:51]
|
|
wire [7:0] _T_641 = {ifu_bus_rdata_ff[14],ifu_bus_rdata_ff[10],ifu_bus_rdata_ff[9],ifu_bus_rdata_ff[8],ifu_bus_rdata_ff[7],ifu_bus_rdata_ff[3],ifu_bus_rdata_ff[2],ifu_bus_rdata_ff[1]}; // @[el2_lib.scala 348:61]
|
|
wire [16:0] _T_650 = {ifu_bus_rdata_ff[30],ifu_bus_rdata_ff[29],ifu_bus_rdata_ff[25],ifu_bus_rdata_ff[24],ifu_bus_rdata_ff[23],ifu_bus_rdata_ff[22],ifu_bus_rdata_ff[17],ifu_bus_rdata_ff[16],ifu_bus_rdata_ff[15],_T_641}; // @[el2_lib.scala 348:61]
|
|
wire [8:0] _T_658 = {ifu_bus_rdata_ff[47],ifu_bus_rdata_ff[46],ifu_bus_rdata_ff[45],ifu_bus_rdata_ff[40],ifu_bus_rdata_ff[39],ifu_bus_rdata_ff[38],ifu_bus_rdata_ff[37],ifu_bus_rdata_ff[32],ifu_bus_rdata_ff[31]}; // @[el2_lib.scala 348:61]
|
|
wire [17:0] _T_667 = {ifu_bus_rdata_ff[63],ifu_bus_rdata_ff[62],ifu_bus_rdata_ff[61],ifu_bus_rdata_ff[60],ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[55],ifu_bus_rdata_ff[54],ifu_bus_rdata_ff[53],ifu_bus_rdata_ff[48],_T_658}; // @[el2_lib.scala 348:61]
|
|
wire [34:0] _T_668 = {_T_667,_T_650}; // @[el2_lib.scala 348:61]
|
|
wire _T_669 = ^_T_668; // @[el2_lib.scala 348:68]
|
|
wire [6:0] _T_675 = {ifu_bus_rdata_ff[10],ifu_bus_rdata_ff[9],ifu_bus_rdata_ff[8],ifu_bus_rdata_ff[7],ifu_bus_rdata_ff[6],ifu_bus_rdata_ff[5],ifu_bus_rdata_ff[4]}; // @[el2_lib.scala 348:78]
|
|
wire [14:0] _T_683 = {ifu_bus_rdata_ff[25],ifu_bus_rdata_ff[24],ifu_bus_rdata_ff[23],ifu_bus_rdata_ff[22],ifu_bus_rdata_ff[21],ifu_bus_rdata_ff[20],ifu_bus_rdata_ff[19],ifu_bus_rdata_ff[18],_T_675}; // @[el2_lib.scala 348:78]
|
|
wire [7:0] _T_690 = {ifu_bus_rdata_ff[40],ifu_bus_rdata_ff[39],ifu_bus_rdata_ff[38],ifu_bus_rdata_ff[37],ifu_bus_rdata_ff[36],ifu_bus_rdata_ff[35],ifu_bus_rdata_ff[34],ifu_bus_rdata_ff[33]}; // @[el2_lib.scala 348:78]
|
|
wire [30:0] _T_699 = {ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[55],ifu_bus_rdata_ff[54],ifu_bus_rdata_ff[53],ifu_bus_rdata_ff[52],ifu_bus_rdata_ff[51],ifu_bus_rdata_ff[50],ifu_bus_rdata_ff[49],_T_690,_T_683}; // @[el2_lib.scala 348:78]
|
|
wire _T_700 = ^_T_699; // @[el2_lib.scala 348:85]
|
|
wire [6:0] _T_706 = {ifu_bus_rdata_ff[17],ifu_bus_rdata_ff[16],ifu_bus_rdata_ff[15],ifu_bus_rdata_ff[14],ifu_bus_rdata_ff[13],ifu_bus_rdata_ff[12],ifu_bus_rdata_ff[11]}; // @[el2_lib.scala 348:95]
|
|
wire [14:0] _T_714 = {ifu_bus_rdata_ff[25],ifu_bus_rdata_ff[24],ifu_bus_rdata_ff[23],ifu_bus_rdata_ff[22],ifu_bus_rdata_ff[21],ifu_bus_rdata_ff[20],ifu_bus_rdata_ff[19],ifu_bus_rdata_ff[18],_T_706}; // @[el2_lib.scala 348:95]
|
|
wire [7:0] _T_721 = {ifu_bus_rdata_ff[48],ifu_bus_rdata_ff[47],ifu_bus_rdata_ff[46],ifu_bus_rdata_ff[45],ifu_bus_rdata_ff[44],ifu_bus_rdata_ff[43],ifu_bus_rdata_ff[42],ifu_bus_rdata_ff[41]}; // @[el2_lib.scala 348:95]
|
|
wire [30:0] _T_730 = {ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[55],ifu_bus_rdata_ff[54],ifu_bus_rdata_ff[53],ifu_bus_rdata_ff[52],ifu_bus_rdata_ff[51],ifu_bus_rdata_ff[50],ifu_bus_rdata_ff[49],_T_721,_T_714}; // @[el2_lib.scala 348:95]
|
|
wire _T_731 = ^_T_730; // @[el2_lib.scala 348:102]
|
|
wire [6:0] _T_737 = {ifu_bus_rdata_ff[32],ifu_bus_rdata_ff[31],ifu_bus_rdata_ff[30],ifu_bus_rdata_ff[29],ifu_bus_rdata_ff[28],ifu_bus_rdata_ff[27],ifu_bus_rdata_ff[26]}; // @[el2_lib.scala 348:112]
|
|
wire [14:0] _T_745 = {ifu_bus_rdata_ff[40],ifu_bus_rdata_ff[39],ifu_bus_rdata_ff[38],ifu_bus_rdata_ff[37],ifu_bus_rdata_ff[36],ifu_bus_rdata_ff[35],ifu_bus_rdata_ff[34],ifu_bus_rdata_ff[33],_T_737}; // @[el2_lib.scala 348:112]
|
|
wire [30:0] _T_761 = {ifu_bus_rdata_ff[56],ifu_bus_rdata_ff[55],ifu_bus_rdata_ff[54],ifu_bus_rdata_ff[53],ifu_bus_rdata_ff[52],ifu_bus_rdata_ff[51],ifu_bus_rdata_ff[50],ifu_bus_rdata_ff[49],_T_721,_T_745}; // @[el2_lib.scala 348:112]
|
|
wire _T_762 = ^_T_761; // @[el2_lib.scala 348:119]
|
|
wire [6:0] _T_768 = {ifu_bus_rdata_ff[63],ifu_bus_rdata_ff[62],ifu_bus_rdata_ff[61],ifu_bus_rdata_ff[60],ifu_bus_rdata_ff[59],ifu_bus_rdata_ff[58],ifu_bus_rdata_ff[57]}; // @[el2_lib.scala 348:129]
|
|
wire _T_769 = ^_T_768; // @[el2_lib.scala 348:136]
|
|
wire [3:0] _T_2289 = {ifu_bus_rid_ff[2:1],_T_2248,1'h1}; // @[Cat.scala 29:58]
|
|
wire _T_2290 = _T_2289 == 4'h0; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1296; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_0 = _T_1296[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2337 = _T_2290 ? ic_miss_buff_data_0 : 32'h0; // @[Mux.scala 27:72]
|
|
wire _T_2293 = _T_2289 == 4'h1; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1298; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_1 = _T_1298[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2338 = _T_2293 ? ic_miss_buff_data_1 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2353 = _T_2337 | _T_2338; // @[Mux.scala 27:72]
|
|
wire _T_2296 = _T_2289 == 4'h2; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1300; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_2 = _T_1300[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2339 = _T_2296 ? ic_miss_buff_data_2 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2354 = _T_2353 | _T_2339; // @[Mux.scala 27:72]
|
|
wire _T_2299 = _T_2289 == 4'h3; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1302; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_3 = _T_1302[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2340 = _T_2299 ? ic_miss_buff_data_3 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2355 = _T_2354 | _T_2340; // @[Mux.scala 27:72]
|
|
wire _T_2302 = _T_2289 == 4'h4; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1304; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_4 = _T_1304[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2341 = _T_2302 ? ic_miss_buff_data_4 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2356 = _T_2355 | _T_2341; // @[Mux.scala 27:72]
|
|
wire _T_2305 = _T_2289 == 4'h5; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1306; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_5 = _T_1306[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2342 = _T_2305 ? ic_miss_buff_data_5 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2357 = _T_2356 | _T_2342; // @[Mux.scala 27:72]
|
|
wire _T_2308 = _T_2289 == 4'h6; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1308; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_6 = _T_1308[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2343 = _T_2308 ? ic_miss_buff_data_6 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2358 = _T_2357 | _T_2343; // @[Mux.scala 27:72]
|
|
wire _T_2311 = _T_2289 == 4'h7; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1310; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_7 = _T_1310[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2344 = _T_2311 ? ic_miss_buff_data_7 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2359 = _T_2358 | _T_2344; // @[Mux.scala 27:72]
|
|
wire _T_2314 = _T_2289 == 4'h8; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1312; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_8 = _T_1312[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2345 = _T_2314 ? ic_miss_buff_data_8 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2360 = _T_2359 | _T_2345; // @[Mux.scala 27:72]
|
|
wire _T_2317 = _T_2289 == 4'h9; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1314; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_9 = _T_1314[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2346 = _T_2317 ? ic_miss_buff_data_9 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2361 = _T_2360 | _T_2346; // @[Mux.scala 27:72]
|
|
wire _T_2320 = _T_2289 == 4'ha; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1316; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_10 = _T_1316[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2347 = _T_2320 ? ic_miss_buff_data_10 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2362 = _T_2361 | _T_2347; // @[Mux.scala 27:72]
|
|
wire _T_2323 = _T_2289 == 4'hb; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1318; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_11 = _T_1318[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2348 = _T_2323 ? ic_miss_buff_data_11 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2363 = _T_2362 | _T_2348; // @[Mux.scala 27:72]
|
|
wire _T_2326 = _T_2289 == 4'hc; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1320; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_12 = _T_1320[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2349 = _T_2326 ? ic_miss_buff_data_12 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2364 = _T_2363 | _T_2349; // @[Mux.scala 27:72]
|
|
wire _T_2329 = _T_2289 == 4'hd; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1322; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_13 = _T_1322[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2350 = _T_2329 ? ic_miss_buff_data_13 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2365 = _T_2364 | _T_2350; // @[Mux.scala 27:72]
|
|
wire _T_2332 = _T_2289 == 4'he; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1324; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_14 = _T_1324[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 394:26]
|
|
wire [31:0] _T_2351 = _T_2332 ? ic_miss_buff_data_14 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2366 = _T_2365 | _T_2351; // @[Mux.scala 27:72]
|
|
wire _T_2335 = _T_2289 == 4'hf; // @[el2_ifu_mem_ctl.scala 459:89]
|
|
reg [63:0] _T_1326; // @[Reg.scala 27:20]
|
|
wire [31:0] ic_miss_buff_data_15 = _T_1326[31:0]; // @[el2_ifu_mem_ctl.scala 392:31 el2_ifu_mem_ctl.scala 395:28]
|
|
wire [31:0] _T_2352 = _T_2335 ? ic_miss_buff_data_15 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2367 = _T_2366 | _T_2352; // @[Mux.scala 27:72]
|
|
wire [3:0] _T_2369 = {ifu_bus_rid_ff[2:1],_T_2248,1'h0}; // @[Cat.scala 29:58]
|
|
wire _T_2370 = _T_2369 == 4'h0; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2393 = _T_2370 ? ic_miss_buff_data_0 : 32'h0; // @[Mux.scala 27:72]
|
|
wire _T_2373 = _T_2369 == 4'h1; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2394 = _T_2373 ? ic_miss_buff_data_1 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2401 = _T_2393 | _T_2394; // @[Mux.scala 27:72]
|
|
wire _T_2376 = _T_2369 == 4'h2; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2395 = _T_2376 ? ic_miss_buff_data_2 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2402 = _T_2401 | _T_2395; // @[Mux.scala 27:72]
|
|
wire _T_2379 = _T_2369 == 4'h3; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2396 = _T_2379 ? ic_miss_buff_data_3 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2403 = _T_2402 | _T_2396; // @[Mux.scala 27:72]
|
|
wire _T_2382 = _T_2369 == 4'h4; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2397 = _T_2382 ? ic_miss_buff_data_4 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2404 = _T_2403 | _T_2397; // @[Mux.scala 27:72]
|
|
wire _T_2385 = _T_2369 == 4'h5; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2398 = _T_2385 ? ic_miss_buff_data_5 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2405 = _T_2404 | _T_2398; // @[Mux.scala 27:72]
|
|
wire _T_2388 = _T_2369 == 4'h6; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2399 = _T_2388 ? ic_miss_buff_data_6 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2406 = _T_2405 | _T_2399; // @[Mux.scala 27:72]
|
|
wire _T_2391 = _T_2369 == 4'h7; // @[el2_ifu_mem_ctl.scala 460:64]
|
|
wire [31:0] _T_2400 = _T_2391 ? ic_miss_buff_data_7 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2407 = _T_2406 | _T_2400; // @[Mux.scala 27:72]
|
|
wire [63:0] ic_miss_buff_half = {_T_2367,_T_2407}; // @[Cat.scala 29:58]
|
|
wire [7:0] _T_993 = {ic_miss_buff_half[11],ic_miss_buff_half[10],ic_miss_buff_half[8],ic_miss_buff_half[6],ic_miss_buff_half[4],ic_miss_buff_half[3],ic_miss_buff_half[1],ic_miss_buff_half[0]}; // @[el2_lib.scala 348:27]
|
|
wire [16:0] _T_1002 = {ic_miss_buff_half[28],ic_miss_buff_half[26],ic_miss_buff_half[25],ic_miss_buff_half[23],ic_miss_buff_half[21],ic_miss_buff_half[19],ic_miss_buff_half[17],ic_miss_buff_half[15],ic_miss_buff_half[13],_T_993}; // @[el2_lib.scala 348:27]
|
|
wire [8:0] _T_1010 = {ic_miss_buff_half[46],ic_miss_buff_half[44],ic_miss_buff_half[42],ic_miss_buff_half[40],ic_miss_buff_half[38],ic_miss_buff_half[36],ic_miss_buff_half[34],ic_miss_buff_half[32],ic_miss_buff_half[30]}; // @[el2_lib.scala 348:27]
|
|
wire [17:0] _T_1019 = {ic_miss_buff_half[63],ic_miss_buff_half[61],ic_miss_buff_half[59],ic_miss_buff_half[57],ic_miss_buff_half[56],ic_miss_buff_half[54],ic_miss_buff_half[52],ic_miss_buff_half[50],ic_miss_buff_half[48],_T_1010}; // @[el2_lib.scala 348:27]
|
|
wire [34:0] _T_1020 = {_T_1019,_T_1002}; // @[el2_lib.scala 348:27]
|
|
wire _T_1021 = ^_T_1020; // @[el2_lib.scala 348:34]
|
|
wire [7:0] _T_1028 = {ic_miss_buff_half[12],ic_miss_buff_half[10],ic_miss_buff_half[9],ic_miss_buff_half[6],ic_miss_buff_half[5],ic_miss_buff_half[3],ic_miss_buff_half[2],ic_miss_buff_half[0]}; // @[el2_lib.scala 348:44]
|
|
wire [16:0] _T_1037 = {ic_miss_buff_half[28],ic_miss_buff_half[27],ic_miss_buff_half[25],ic_miss_buff_half[24],ic_miss_buff_half[21],ic_miss_buff_half[20],ic_miss_buff_half[17],ic_miss_buff_half[16],ic_miss_buff_half[13],_T_1028}; // @[el2_lib.scala 348:44]
|
|
wire [8:0] _T_1045 = {ic_miss_buff_half[47],ic_miss_buff_half[44],ic_miss_buff_half[43],ic_miss_buff_half[40],ic_miss_buff_half[39],ic_miss_buff_half[36],ic_miss_buff_half[35],ic_miss_buff_half[32],ic_miss_buff_half[31]}; // @[el2_lib.scala 348:44]
|
|
wire [17:0] _T_1054 = {ic_miss_buff_half[63],ic_miss_buff_half[62],ic_miss_buff_half[59],ic_miss_buff_half[58],ic_miss_buff_half[56],ic_miss_buff_half[55],ic_miss_buff_half[52],ic_miss_buff_half[51],ic_miss_buff_half[48],_T_1045}; // @[el2_lib.scala 348:44]
|
|
wire [34:0] _T_1055 = {_T_1054,_T_1037}; // @[el2_lib.scala 348:44]
|
|
wire _T_1056 = ^_T_1055; // @[el2_lib.scala 348:51]
|
|
wire [7:0] _T_1063 = {ic_miss_buff_half[14],ic_miss_buff_half[10],ic_miss_buff_half[9],ic_miss_buff_half[8],ic_miss_buff_half[7],ic_miss_buff_half[3],ic_miss_buff_half[2],ic_miss_buff_half[1]}; // @[el2_lib.scala 348:61]
|
|
wire [16:0] _T_1072 = {ic_miss_buff_half[30],ic_miss_buff_half[29],ic_miss_buff_half[25],ic_miss_buff_half[24],ic_miss_buff_half[23],ic_miss_buff_half[22],ic_miss_buff_half[17],ic_miss_buff_half[16],ic_miss_buff_half[15],_T_1063}; // @[el2_lib.scala 348:61]
|
|
wire [8:0] _T_1080 = {ic_miss_buff_half[47],ic_miss_buff_half[46],ic_miss_buff_half[45],ic_miss_buff_half[40],ic_miss_buff_half[39],ic_miss_buff_half[38],ic_miss_buff_half[37],ic_miss_buff_half[32],ic_miss_buff_half[31]}; // @[el2_lib.scala 348:61]
|
|
wire [17:0] _T_1089 = {ic_miss_buff_half[63],ic_miss_buff_half[62],ic_miss_buff_half[61],ic_miss_buff_half[60],ic_miss_buff_half[56],ic_miss_buff_half[55],ic_miss_buff_half[54],ic_miss_buff_half[53],ic_miss_buff_half[48],_T_1080}; // @[el2_lib.scala 348:61]
|
|
wire [34:0] _T_1090 = {_T_1089,_T_1072}; // @[el2_lib.scala 348:61]
|
|
wire _T_1091 = ^_T_1090; // @[el2_lib.scala 348:68]
|
|
wire [6:0] _T_1097 = {ic_miss_buff_half[10],ic_miss_buff_half[9],ic_miss_buff_half[8],ic_miss_buff_half[7],ic_miss_buff_half[6],ic_miss_buff_half[5],ic_miss_buff_half[4]}; // @[el2_lib.scala 348:78]
|
|
wire [14:0] _T_1105 = {ic_miss_buff_half[25],ic_miss_buff_half[24],ic_miss_buff_half[23],ic_miss_buff_half[22],ic_miss_buff_half[21],ic_miss_buff_half[20],ic_miss_buff_half[19],ic_miss_buff_half[18],_T_1097}; // @[el2_lib.scala 348:78]
|
|
wire [7:0] _T_1112 = {ic_miss_buff_half[40],ic_miss_buff_half[39],ic_miss_buff_half[38],ic_miss_buff_half[37],ic_miss_buff_half[36],ic_miss_buff_half[35],ic_miss_buff_half[34],ic_miss_buff_half[33]}; // @[el2_lib.scala 348:78]
|
|
wire [30:0] _T_1121 = {ic_miss_buff_half[56],ic_miss_buff_half[55],ic_miss_buff_half[54],ic_miss_buff_half[53],ic_miss_buff_half[52],ic_miss_buff_half[51],ic_miss_buff_half[50],ic_miss_buff_half[49],_T_1112,_T_1105}; // @[el2_lib.scala 348:78]
|
|
wire _T_1122 = ^_T_1121; // @[el2_lib.scala 348:85]
|
|
wire [6:0] _T_1128 = {ic_miss_buff_half[17],ic_miss_buff_half[16],ic_miss_buff_half[15],ic_miss_buff_half[14],ic_miss_buff_half[13],ic_miss_buff_half[12],ic_miss_buff_half[11]}; // @[el2_lib.scala 348:95]
|
|
wire [14:0] _T_1136 = {ic_miss_buff_half[25],ic_miss_buff_half[24],ic_miss_buff_half[23],ic_miss_buff_half[22],ic_miss_buff_half[21],ic_miss_buff_half[20],ic_miss_buff_half[19],ic_miss_buff_half[18],_T_1128}; // @[el2_lib.scala 348:95]
|
|
wire [7:0] _T_1143 = {ic_miss_buff_half[48],ic_miss_buff_half[47],ic_miss_buff_half[46],ic_miss_buff_half[45],ic_miss_buff_half[44],ic_miss_buff_half[43],ic_miss_buff_half[42],ic_miss_buff_half[41]}; // @[el2_lib.scala 348:95]
|
|
wire [30:0] _T_1152 = {ic_miss_buff_half[56],ic_miss_buff_half[55],ic_miss_buff_half[54],ic_miss_buff_half[53],ic_miss_buff_half[52],ic_miss_buff_half[51],ic_miss_buff_half[50],ic_miss_buff_half[49],_T_1143,_T_1136}; // @[el2_lib.scala 348:95]
|
|
wire _T_1153 = ^_T_1152; // @[el2_lib.scala 348:102]
|
|
wire [6:0] _T_1159 = {ic_miss_buff_half[32],ic_miss_buff_half[31],ic_miss_buff_half[30],ic_miss_buff_half[29],ic_miss_buff_half[28],ic_miss_buff_half[27],ic_miss_buff_half[26]}; // @[el2_lib.scala 348:112]
|
|
wire [14:0] _T_1167 = {ic_miss_buff_half[40],ic_miss_buff_half[39],ic_miss_buff_half[38],ic_miss_buff_half[37],ic_miss_buff_half[36],ic_miss_buff_half[35],ic_miss_buff_half[34],ic_miss_buff_half[33],_T_1159}; // @[el2_lib.scala 348:112]
|
|
wire [30:0] _T_1183 = {ic_miss_buff_half[56],ic_miss_buff_half[55],ic_miss_buff_half[54],ic_miss_buff_half[53],ic_miss_buff_half[52],ic_miss_buff_half[51],ic_miss_buff_half[50],ic_miss_buff_half[49],_T_1143,_T_1167}; // @[el2_lib.scala 348:112]
|
|
wire _T_1184 = ^_T_1183; // @[el2_lib.scala 348:119]
|
|
wire [6:0] _T_1190 = {ic_miss_buff_half[63],ic_miss_buff_half[62],ic_miss_buff_half[61],ic_miss_buff_half[60],ic_miss_buff_half[59],ic_miss_buff_half[58],ic_miss_buff_half[57]}; // @[el2_lib.scala 348:129]
|
|
wire _T_1191 = ^_T_1190; // @[el2_lib.scala 348:136]
|
|
wire [70:0] _T_1238 = {_T_599,_T_634,_T_669,_T_700,_T_731,_T_762,_T_769,ifu_bus_rdata_ff}; // @[Cat.scala 29:58]
|
|
wire [70:0] _T_1237 = {_T_1021,_T_1056,_T_1091,_T_1122,_T_1153,_T_1184,_T_1191,_T_2367,_T_2407}; // @[Cat.scala 29:58]
|
|
wire [141:0] _T_1239 = {_T_599,_T_634,_T_669,_T_700,_T_731,_T_762,_T_769,ifu_bus_rdata_ff,_T_1237}; // @[Cat.scala 29:58]
|
|
wire [141:0] _T_1242 = {_T_1021,_T_1056,_T_1091,_T_1122,_T_1153,_T_1184,_T_1191,_T_2367,_T_2407,_T_1238}; // @[Cat.scala 29:58]
|
|
wire [141:0] ic_wr_16bytes_data = ifu_bus_rid_ff[0] ? _T_1239 : _T_1242; // @[el2_ifu_mem_ctl.scala 352:28]
|
|
wire _T_1199 = |io_ic_eccerr; // @[el2_ifu_mem_ctl.scala 342:56]
|
|
wire _T_1200 = _T_1199 & ic_act_hit_f; // @[el2_ifu_mem_ctl.scala 342:83]
|
|
wire [4:0] bypass_index = imb_ff[4:0]; // @[el2_ifu_mem_ctl.scala 406:28]
|
|
wire _T_1402 = bypass_index[4:2] == 3'h0; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire bus_ifu_wr_en = _T_13 & miss_pending; // @[el2_ifu_mem_ctl.scala 607:35]
|
|
wire _T_1287 = io_ifu_axi_rid == 3'h0; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_0 = bus_ifu_wr_en & _T_1287; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1328 = ~ic_act_miss_f; // @[el2_ifu_mem_ctl.scala 397:118]
|
|
wire _T_1329 = ic_miss_buff_data_valid[0] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_0 = write_fill_data_0 | _T_1329; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1425 = _T_1402 & ic_miss_buff_data_valid_in_0; // @[Mux.scala 27:72]
|
|
wire _T_1405 = bypass_index[4:2] == 3'h1; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1288 = io_ifu_axi_rid == 3'h1; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_1 = bus_ifu_wr_en & _T_1288; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1332 = ic_miss_buff_data_valid[1] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_1 = write_fill_data_1 | _T_1332; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1426 = _T_1405 & ic_miss_buff_data_valid_in_1; // @[Mux.scala 27:72]
|
|
wire _T_1433 = _T_1425 | _T_1426; // @[Mux.scala 27:72]
|
|
wire _T_1408 = bypass_index[4:2] == 3'h2; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1289 = io_ifu_axi_rid == 3'h2; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_2 = bus_ifu_wr_en & _T_1289; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1335 = ic_miss_buff_data_valid[2] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_2 = write_fill_data_2 | _T_1335; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1427 = _T_1408 & ic_miss_buff_data_valid_in_2; // @[Mux.scala 27:72]
|
|
wire _T_1434 = _T_1433 | _T_1427; // @[Mux.scala 27:72]
|
|
wire _T_1411 = bypass_index[4:2] == 3'h3; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1290 = io_ifu_axi_rid == 3'h3; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_3 = bus_ifu_wr_en & _T_1290; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1338 = ic_miss_buff_data_valid[3] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_3 = write_fill_data_3 | _T_1338; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1428 = _T_1411 & ic_miss_buff_data_valid_in_3; // @[Mux.scala 27:72]
|
|
wire _T_1435 = _T_1434 | _T_1428; // @[Mux.scala 27:72]
|
|
wire _T_1414 = bypass_index[4:2] == 3'h4; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1291 = io_ifu_axi_rid == 3'h4; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_4 = bus_ifu_wr_en & _T_1291; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1341 = ic_miss_buff_data_valid[4] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_4 = write_fill_data_4 | _T_1341; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1429 = _T_1414 & ic_miss_buff_data_valid_in_4; // @[Mux.scala 27:72]
|
|
wire _T_1436 = _T_1435 | _T_1429; // @[Mux.scala 27:72]
|
|
wire _T_1417 = bypass_index[4:2] == 3'h5; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1292 = io_ifu_axi_rid == 3'h5; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_5 = bus_ifu_wr_en & _T_1292; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1344 = ic_miss_buff_data_valid[5] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_5 = write_fill_data_5 | _T_1344; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1430 = _T_1417 & ic_miss_buff_data_valid_in_5; // @[Mux.scala 27:72]
|
|
wire _T_1437 = _T_1436 | _T_1430; // @[Mux.scala 27:72]
|
|
wire _T_1420 = bypass_index[4:2] == 3'h6; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1293 = io_ifu_axi_rid == 3'h6; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_6 = bus_ifu_wr_en & _T_1293; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1347 = ic_miss_buff_data_valid[6] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_6 = write_fill_data_6 | _T_1347; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1431 = _T_1420 & ic_miss_buff_data_valid_in_6; // @[Mux.scala 27:72]
|
|
wire _T_1438 = _T_1437 | _T_1431; // @[Mux.scala 27:72]
|
|
wire _T_1423 = bypass_index[4:2] == 3'h7; // @[el2_ifu_mem_ctl.scala 408:114]
|
|
wire _T_1294 = io_ifu_axi_rid == 3'h7; // @[el2_ifu_mem_ctl.scala 391:91]
|
|
wire write_fill_data_7 = bus_ifu_wr_en & _T_1294; // @[el2_ifu_mem_ctl.scala 391:73]
|
|
wire _T_1350 = ic_miss_buff_data_valid[7] & _T_1328; // @[el2_ifu_mem_ctl.scala 397:116]
|
|
wire ic_miss_buff_data_valid_in_7 = write_fill_data_7 | _T_1350; // @[el2_ifu_mem_ctl.scala 397:88]
|
|
wire _T_1432 = _T_1423 & ic_miss_buff_data_valid_in_7; // @[Mux.scala 27:72]
|
|
wire bypass_valid_value_check = _T_1438 | _T_1432; // @[Mux.scala 27:72]
|
|
wire _T_1441 = ~bypass_index[1]; // @[el2_ifu_mem_ctl.scala 409:58]
|
|
wire _T_1442 = bypass_valid_value_check & _T_1441; // @[el2_ifu_mem_ctl.scala 409:56]
|
|
wire _T_1444 = ~bypass_index[0]; // @[el2_ifu_mem_ctl.scala 409:77]
|
|
wire _T_1445 = _T_1442 & _T_1444; // @[el2_ifu_mem_ctl.scala 409:75]
|
|
wire _T_1450 = _T_1442 & bypass_index[0]; // @[el2_ifu_mem_ctl.scala 410:75]
|
|
wire _T_1451 = _T_1445 | _T_1450; // @[el2_ifu_mem_ctl.scala 409:95]
|
|
wire _T_1453 = bypass_valid_value_check & bypass_index[1]; // @[el2_ifu_mem_ctl.scala 411:56]
|
|
wire _T_1456 = _T_1453 & _T_1444; // @[el2_ifu_mem_ctl.scala 411:74]
|
|
wire _T_1457 = _T_1451 | _T_1456; // @[el2_ifu_mem_ctl.scala 410:94]
|
|
wire _T_1461 = _T_1453 & bypass_index[0]; // @[el2_ifu_mem_ctl.scala 412:51]
|
|
wire [2:0] bypass_index_5_3_inc = bypass_index[4:2] + 3'h1; // @[el2_ifu_mem_ctl.scala 407:70]
|
|
wire _T_1462 = bypass_index_5_3_inc == 3'h0; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1478 = _T_1462 & ic_miss_buff_data_valid_in_0; // @[Mux.scala 27:72]
|
|
wire _T_1464 = bypass_index_5_3_inc == 3'h1; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1479 = _T_1464 & ic_miss_buff_data_valid_in_1; // @[Mux.scala 27:72]
|
|
wire _T_1486 = _T_1478 | _T_1479; // @[Mux.scala 27:72]
|
|
wire _T_1466 = bypass_index_5_3_inc == 3'h2; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1480 = _T_1466 & ic_miss_buff_data_valid_in_2; // @[Mux.scala 27:72]
|
|
wire _T_1487 = _T_1486 | _T_1480; // @[Mux.scala 27:72]
|
|
wire _T_1468 = bypass_index_5_3_inc == 3'h3; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1481 = _T_1468 & ic_miss_buff_data_valid_in_3; // @[Mux.scala 27:72]
|
|
wire _T_1488 = _T_1487 | _T_1481; // @[Mux.scala 27:72]
|
|
wire _T_1470 = bypass_index_5_3_inc == 3'h4; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1482 = _T_1470 & ic_miss_buff_data_valid_in_4; // @[Mux.scala 27:72]
|
|
wire _T_1489 = _T_1488 | _T_1482; // @[Mux.scala 27:72]
|
|
wire _T_1472 = bypass_index_5_3_inc == 3'h5; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1483 = _T_1472 & ic_miss_buff_data_valid_in_5; // @[Mux.scala 27:72]
|
|
wire _T_1490 = _T_1489 | _T_1483; // @[Mux.scala 27:72]
|
|
wire _T_1474 = bypass_index_5_3_inc == 3'h6; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1484 = _T_1474 & ic_miss_buff_data_valid_in_6; // @[Mux.scala 27:72]
|
|
wire _T_1491 = _T_1490 | _T_1484; // @[Mux.scala 27:72]
|
|
wire _T_1476 = bypass_index_5_3_inc == 3'h7; // @[el2_ifu_mem_ctl.scala 412:132]
|
|
wire _T_1485 = _T_1476 & ic_miss_buff_data_valid_in_7; // @[Mux.scala 27:72]
|
|
wire _T_1492 = _T_1491 | _T_1485; // @[Mux.scala 27:72]
|
|
wire _T_1494 = _T_1461 & _T_1492; // @[el2_ifu_mem_ctl.scala 412:69]
|
|
wire _T_1495 = _T_1457 | _T_1494; // @[el2_ifu_mem_ctl.scala 411:94]
|
|
wire [4:0] _GEN_664 = {{2'd0}, bypass_index[4:2]}; // @[el2_ifu_mem_ctl.scala 413:95]
|
|
wire _T_1498 = _GEN_664 == 5'h1f; // @[el2_ifu_mem_ctl.scala 413:95]
|
|
wire _T_1499 = bypass_valid_value_check & _T_1498; // @[el2_ifu_mem_ctl.scala 413:56]
|
|
wire bypass_data_ready_in = _T_1495 | _T_1499; // @[el2_ifu_mem_ctl.scala 412:181]
|
|
wire _T_1500 = bypass_data_ready_in & crit_wd_byp_ok_ff; // @[el2_ifu_mem_ctl.scala 417:53]
|
|
wire _T_1501 = _T_1500 & uncacheable_miss_ff; // @[el2_ifu_mem_ctl.scala 417:73]
|
|
wire _T_1503 = _T_1501 & _T_318; // @[el2_ifu_mem_ctl.scala 417:96]
|
|
wire _T_1505 = _T_1503 & _T_59; // @[el2_ifu_mem_ctl.scala 417:118]
|
|
wire _T_1507 = crit_wd_byp_ok_ff & _T_51; // @[el2_ifu_mem_ctl.scala 418:73]
|
|
wire _T_1509 = _T_1507 & _T_318; // @[el2_ifu_mem_ctl.scala 418:96]
|
|
wire _T_1511 = _T_1509 & _T_59; // @[el2_ifu_mem_ctl.scala 418:118]
|
|
wire _T_1512 = _T_1505 | _T_1511; // @[el2_ifu_mem_ctl.scala 417:143]
|
|
reg ic_crit_wd_rdy_new_ff; // @[el2_ifu_mem_ctl.scala 420:58]
|
|
wire _T_1513 = ic_crit_wd_rdy_new_ff & crit_wd_byp_ok_ff; // @[el2_ifu_mem_ctl.scala 419:54]
|
|
wire _T_1514 = ~fetch_req_icache_f; // @[el2_ifu_mem_ctl.scala 419:76]
|
|
wire _T_1515 = _T_1513 & _T_1514; // @[el2_ifu_mem_ctl.scala 419:74]
|
|
wire _T_1517 = _T_1515 & _T_318; // @[el2_ifu_mem_ctl.scala 419:96]
|
|
wire ic_crit_wd_rdy_new_in = _T_1512 | _T_1517; // @[el2_ifu_mem_ctl.scala 418:143]
|
|
wire ic_crit_wd_rdy = ic_crit_wd_rdy_new_in | ic_crit_wd_rdy_new_ff; // @[el2_ifu_mem_ctl.scala 617:43]
|
|
wire _T_1254 = ic_crit_wd_rdy | _T_2228; // @[el2_ifu_mem_ctl.scala 364:38]
|
|
wire _T_1256 = _T_1254 | _T_2243; // @[el2_ifu_mem_ctl.scala 364:64]
|
|
wire _T_1257 = ~_T_1256; // @[el2_ifu_mem_ctl.scala 364:21]
|
|
wire _T_1258 = ~fetch_req_iccm_f; // @[el2_ifu_mem_ctl.scala 364:98]
|
|
wire sel_ic_data = _T_1257 & _T_1258; // @[el2_ifu_mem_ctl.scala 364:96]
|
|
wire _T_2410 = io_ic_tag_perr & sel_ic_data; // @[el2_ifu_mem_ctl.scala 462:44]
|
|
wire _T_1611 = ifu_fetch_addr_int_f[1] & ifu_fetch_addr_int_f[0]; // @[el2_ifu_mem_ctl.scala 431:31]
|
|
reg [7:0] ic_miss_buff_data_error; // @[el2_ifu_mem_ctl.scala 403:60]
|
|
wire _T_1555 = _T_1402 & ic_miss_buff_data_error[0]; // @[Mux.scala 27:72]
|
|
wire _T_1556 = _T_1405 & ic_miss_buff_data_error[1]; // @[Mux.scala 27:72]
|
|
wire _T_1563 = _T_1555 | _T_1556; // @[Mux.scala 27:72]
|
|
wire _T_1557 = _T_1408 & ic_miss_buff_data_error[2]; // @[Mux.scala 27:72]
|
|
wire _T_1564 = _T_1563 | _T_1557; // @[Mux.scala 27:72]
|
|
wire _T_1558 = _T_1411 & ic_miss_buff_data_error[3]; // @[Mux.scala 27:72]
|
|
wire _T_1565 = _T_1564 | _T_1558; // @[Mux.scala 27:72]
|
|
wire _T_1559 = _T_1414 & ic_miss_buff_data_error[4]; // @[Mux.scala 27:72]
|
|
wire _T_1566 = _T_1565 | _T_1559; // @[Mux.scala 27:72]
|
|
wire _T_1560 = _T_1417 & ic_miss_buff_data_error[5]; // @[Mux.scala 27:72]
|
|
wire _T_1567 = _T_1566 | _T_1560; // @[Mux.scala 27:72]
|
|
wire _T_1561 = _T_1420 & ic_miss_buff_data_error[6]; // @[Mux.scala 27:72]
|
|
wire _T_1568 = _T_1567 | _T_1561; // @[Mux.scala 27:72]
|
|
wire _T_1562 = _T_1423 & ic_miss_buff_data_error[7]; // @[Mux.scala 27:72]
|
|
wire ic_miss_buff_data_error_bypass = _T_1568 | _T_1562; // @[Mux.scala 27:72]
|
|
wire _T_1594 = _T_2155 & ic_miss_buff_data_error[0]; // @[Mux.scala 27:72]
|
|
wire _T_1595 = _T_2158 & ic_miss_buff_data_error[1]; // @[Mux.scala 27:72]
|
|
wire _T_1602 = _T_1594 | _T_1595; // @[Mux.scala 27:72]
|
|
wire _T_1596 = _T_2161 & ic_miss_buff_data_error[2]; // @[Mux.scala 27:72]
|
|
wire _T_1603 = _T_1602 | _T_1596; // @[Mux.scala 27:72]
|
|
wire _T_1597 = _T_2164 & ic_miss_buff_data_error[3]; // @[Mux.scala 27:72]
|
|
wire _T_1604 = _T_1603 | _T_1597; // @[Mux.scala 27:72]
|
|
wire _T_1598 = _T_2167 & ic_miss_buff_data_error[4]; // @[Mux.scala 27:72]
|
|
wire _T_1605 = _T_1604 | _T_1598; // @[Mux.scala 27:72]
|
|
wire _T_1599 = _T_2170 & ic_miss_buff_data_error[5]; // @[Mux.scala 27:72]
|
|
wire _T_1606 = _T_1605 | _T_1599; // @[Mux.scala 27:72]
|
|
wire _T_1600 = _T_2173 & ic_miss_buff_data_error[6]; // @[Mux.scala 27:72]
|
|
wire _T_1607 = _T_1606 | _T_1600; // @[Mux.scala 27:72]
|
|
wire _T_1601 = _T_2176 & ic_miss_buff_data_error[7]; // @[Mux.scala 27:72]
|
|
wire ic_miss_buff_data_error_bypass_inc = _T_1607 | _T_1601; // @[Mux.scala 27:72]
|
|
wire _T_1612 = ic_miss_buff_data_error_bypass | ic_miss_buff_data_error_bypass_inc; // @[el2_ifu_mem_ctl.scala 433:70]
|
|
wire ifu_byp_data_err_new = _T_1611 ? ic_miss_buff_data_error_bypass : _T_1612; // @[el2_ifu_mem_ctl.scala 431:56]
|
|
wire ifc_bus_acc_fault_f = ic_byp_hit_f & ifu_byp_data_err_new; // @[el2_ifu_mem_ctl.scala 375:42]
|
|
wire _T_2411 = ifc_region_acc_fault_final_f | ifc_bus_acc_fault_f; // @[el2_ifu_mem_ctl.scala 462:91]
|
|
wire _T_2412 = ~_T_2411; // @[el2_ifu_mem_ctl.scala 462:60]
|
|
wire ic_rd_parity_final_err = _T_2410 & _T_2412; // @[el2_ifu_mem_ctl.scala 462:58]
|
|
reg ic_debug_ict_array_sel_ff; // @[Reg.scala 27:20]
|
|
reg ic_tag_valid_out_1_0; // @[Reg.scala 27:20]
|
|
wire _T_9683 = _T_4477 ? 1'h0 : ic_tag_valid_out_1_0; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
reg ic_tag_valid_out_1_1; // @[Reg.scala 27:20]
|
|
wire _T_9685 = _T_4481 ? 1'h0 : ic_tag_valid_out_1_1; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9938 = _T_9683 | _T_9685; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_2; // @[Reg.scala 27:20]
|
|
wire _T_9687 = _T_4485 ? 1'h0 : ic_tag_valid_out_1_2; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9939 = _T_9938 | _T_9687; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_3; // @[Reg.scala 27:20]
|
|
wire _T_9689 = _T_4489 ? 1'h0 : ic_tag_valid_out_1_3; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9940 = _T_9939 | _T_9689; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_4; // @[Reg.scala 27:20]
|
|
wire _T_9691 = _T_4493 ? 1'h0 : ic_tag_valid_out_1_4; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9941 = _T_9940 | _T_9691; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_5; // @[Reg.scala 27:20]
|
|
wire _T_9693 = _T_4497 ? 1'h0 : ic_tag_valid_out_1_5; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9942 = _T_9941 | _T_9693; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_6; // @[Reg.scala 27:20]
|
|
wire _T_9695 = _T_4501 ? 1'h0 : ic_tag_valid_out_1_6; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9943 = _T_9942 | _T_9695; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_7; // @[Reg.scala 27:20]
|
|
wire _T_9697 = _T_4505 ? 1'h0 : ic_tag_valid_out_1_7; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9944 = _T_9943 | _T_9697; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_8; // @[Reg.scala 27:20]
|
|
wire _T_9699 = _T_4509 ? 1'h0 : ic_tag_valid_out_1_8; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9945 = _T_9944 | _T_9699; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_9; // @[Reg.scala 27:20]
|
|
wire _T_9701 = _T_4513 ? 1'h0 : ic_tag_valid_out_1_9; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9946 = _T_9945 | _T_9701; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_10; // @[Reg.scala 27:20]
|
|
wire _T_9703 = _T_4517 ? 1'h0 : ic_tag_valid_out_1_10; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9947 = _T_9946 | _T_9703; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_11; // @[Reg.scala 27:20]
|
|
wire _T_9705 = _T_4521 ? 1'h0 : ic_tag_valid_out_1_11; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9948 = _T_9947 | _T_9705; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_12; // @[Reg.scala 27:20]
|
|
wire _T_9707 = _T_4525 ? 1'h0 : ic_tag_valid_out_1_12; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9949 = _T_9948 | _T_9707; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_13; // @[Reg.scala 27:20]
|
|
wire _T_9709 = _T_4529 ? 1'h0 : ic_tag_valid_out_1_13; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9950 = _T_9949 | _T_9709; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_14; // @[Reg.scala 27:20]
|
|
wire _T_9711 = _T_4533 ? 1'h0 : ic_tag_valid_out_1_14; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9951 = _T_9950 | _T_9711; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_15; // @[Reg.scala 27:20]
|
|
wire _T_9713 = _T_4537 ? 1'h0 : ic_tag_valid_out_1_15; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9952 = _T_9951 | _T_9713; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_16; // @[Reg.scala 27:20]
|
|
wire _T_9715 = _T_4541 ? 1'h0 : ic_tag_valid_out_1_16; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9953 = _T_9952 | _T_9715; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_17; // @[Reg.scala 27:20]
|
|
wire _T_9717 = _T_4545 ? 1'h0 : ic_tag_valid_out_1_17; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9954 = _T_9953 | _T_9717; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_18; // @[Reg.scala 27:20]
|
|
wire _T_9719 = _T_4549 ? 1'h0 : ic_tag_valid_out_1_18; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9955 = _T_9954 | _T_9719; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_19; // @[Reg.scala 27:20]
|
|
wire _T_9721 = _T_4553 ? 1'h0 : ic_tag_valid_out_1_19; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9956 = _T_9955 | _T_9721; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_20; // @[Reg.scala 27:20]
|
|
wire _T_9723 = _T_4557 ? 1'h0 : ic_tag_valid_out_1_20; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9957 = _T_9956 | _T_9723; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_21; // @[Reg.scala 27:20]
|
|
wire _T_9725 = _T_4561 ? 1'h0 : ic_tag_valid_out_1_21; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9958 = _T_9957 | _T_9725; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_22; // @[Reg.scala 27:20]
|
|
wire _T_9727 = _T_4565 ? 1'h0 : ic_tag_valid_out_1_22; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9959 = _T_9958 | _T_9727; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_23; // @[Reg.scala 27:20]
|
|
wire _T_9729 = _T_4569 ? 1'h0 : ic_tag_valid_out_1_23; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9960 = _T_9959 | _T_9729; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_24; // @[Reg.scala 27:20]
|
|
wire _T_9731 = _T_4573 ? 1'h0 : ic_tag_valid_out_1_24; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9961 = _T_9960 | _T_9731; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_25; // @[Reg.scala 27:20]
|
|
wire _T_9733 = _T_4577 ? 1'h0 : ic_tag_valid_out_1_25; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9962 = _T_9961 | _T_9733; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_26; // @[Reg.scala 27:20]
|
|
wire _T_9735 = _T_4581 ? 1'h0 : ic_tag_valid_out_1_26; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9963 = _T_9962 | _T_9735; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_27; // @[Reg.scala 27:20]
|
|
wire _T_9737 = _T_4585 ? 1'h0 : ic_tag_valid_out_1_27; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9964 = _T_9963 | _T_9737; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_28; // @[Reg.scala 27:20]
|
|
wire _T_9739 = _T_4589 ? 1'h0 : ic_tag_valid_out_1_28; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9965 = _T_9964 | _T_9739; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_29; // @[Reg.scala 27:20]
|
|
wire _T_9741 = _T_4593 ? 1'h0 : ic_tag_valid_out_1_29; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9966 = _T_9965 | _T_9741; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_30; // @[Reg.scala 27:20]
|
|
wire _T_9743 = _T_4597 ? 1'h0 : ic_tag_valid_out_1_30; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9967 = _T_9966 | _T_9743; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_31; // @[Reg.scala 27:20]
|
|
wire _T_9745 = _T_4601 ? 1'h0 : ic_tag_valid_out_1_31; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9968 = _T_9967 | _T_9745; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_32; // @[Reg.scala 27:20]
|
|
wire _T_9747 = _T_4605 ? 1'h0 : ic_tag_valid_out_1_32; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9969 = _T_9968 | _T_9747; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_33; // @[Reg.scala 27:20]
|
|
wire _T_9749 = _T_4609 ? 1'h0 : ic_tag_valid_out_1_33; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9970 = _T_9969 | _T_9749; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_34; // @[Reg.scala 27:20]
|
|
wire _T_9751 = _T_4613 ? 1'h0 : ic_tag_valid_out_1_34; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9971 = _T_9970 | _T_9751; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_35; // @[Reg.scala 27:20]
|
|
wire _T_9753 = _T_4617 ? 1'h0 : ic_tag_valid_out_1_35; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9972 = _T_9971 | _T_9753; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_36; // @[Reg.scala 27:20]
|
|
wire _T_9755 = _T_4621 ? 1'h0 : ic_tag_valid_out_1_36; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9973 = _T_9972 | _T_9755; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_37; // @[Reg.scala 27:20]
|
|
wire _T_9757 = _T_4625 ? 1'h0 : ic_tag_valid_out_1_37; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9974 = _T_9973 | _T_9757; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_38; // @[Reg.scala 27:20]
|
|
wire _T_9759 = _T_4629 ? 1'h0 : ic_tag_valid_out_1_38; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9975 = _T_9974 | _T_9759; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_39; // @[Reg.scala 27:20]
|
|
wire _T_9761 = _T_4633 ? 1'h0 : ic_tag_valid_out_1_39; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9976 = _T_9975 | _T_9761; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_40; // @[Reg.scala 27:20]
|
|
wire _T_9763 = _T_4637 ? 1'h0 : ic_tag_valid_out_1_40; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9977 = _T_9976 | _T_9763; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_41; // @[Reg.scala 27:20]
|
|
wire _T_9765 = _T_4641 ? 1'h0 : ic_tag_valid_out_1_41; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9978 = _T_9977 | _T_9765; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_42; // @[Reg.scala 27:20]
|
|
wire _T_9767 = _T_4645 ? 1'h0 : ic_tag_valid_out_1_42; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9979 = _T_9978 | _T_9767; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_43; // @[Reg.scala 27:20]
|
|
wire _T_9769 = _T_4649 ? 1'h0 : ic_tag_valid_out_1_43; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9980 = _T_9979 | _T_9769; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_44; // @[Reg.scala 27:20]
|
|
wire _T_9771 = _T_4653 ? 1'h0 : ic_tag_valid_out_1_44; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9981 = _T_9980 | _T_9771; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_45; // @[Reg.scala 27:20]
|
|
wire _T_9773 = _T_4657 ? 1'h0 : ic_tag_valid_out_1_45; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9982 = _T_9981 | _T_9773; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_46; // @[Reg.scala 27:20]
|
|
wire _T_9775 = _T_4661 ? 1'h0 : ic_tag_valid_out_1_46; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9983 = _T_9982 | _T_9775; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_47; // @[Reg.scala 27:20]
|
|
wire _T_9777 = _T_4665 ? 1'h0 : ic_tag_valid_out_1_47; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9984 = _T_9983 | _T_9777; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_48; // @[Reg.scala 27:20]
|
|
wire _T_9779 = _T_4669 ? 1'h0 : ic_tag_valid_out_1_48; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9985 = _T_9984 | _T_9779; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_49; // @[Reg.scala 27:20]
|
|
wire _T_9781 = _T_4673 ? 1'h0 : ic_tag_valid_out_1_49; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9986 = _T_9985 | _T_9781; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_50; // @[Reg.scala 27:20]
|
|
wire _T_9783 = _T_4677 ? 1'h0 : ic_tag_valid_out_1_50; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9987 = _T_9986 | _T_9783; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_51; // @[Reg.scala 27:20]
|
|
wire _T_9785 = _T_4681 ? 1'h0 : ic_tag_valid_out_1_51; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9988 = _T_9987 | _T_9785; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_52; // @[Reg.scala 27:20]
|
|
wire _T_9787 = _T_4685 ? 1'h0 : ic_tag_valid_out_1_52; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9989 = _T_9988 | _T_9787; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_53; // @[Reg.scala 27:20]
|
|
wire _T_9789 = _T_4689 ? 1'h0 : ic_tag_valid_out_1_53; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9990 = _T_9989 | _T_9789; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_54; // @[Reg.scala 27:20]
|
|
wire _T_9791 = _T_4693 ? 1'h0 : ic_tag_valid_out_1_54; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9991 = _T_9990 | _T_9791; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_55; // @[Reg.scala 27:20]
|
|
wire _T_9793 = _T_4697 ? 1'h0 : ic_tag_valid_out_1_55; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9992 = _T_9991 | _T_9793; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_56; // @[Reg.scala 27:20]
|
|
wire _T_9795 = _T_4701 ? 1'h0 : ic_tag_valid_out_1_56; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9993 = _T_9992 | _T_9795; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_57; // @[Reg.scala 27:20]
|
|
wire _T_9797 = _T_4705 ? 1'h0 : ic_tag_valid_out_1_57; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9994 = _T_9993 | _T_9797; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_58; // @[Reg.scala 27:20]
|
|
wire _T_9799 = _T_4709 ? 1'h0 : ic_tag_valid_out_1_58; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9995 = _T_9994 | _T_9799; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_59; // @[Reg.scala 27:20]
|
|
wire _T_9801 = _T_4713 ? 1'h0 : ic_tag_valid_out_1_59; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9996 = _T_9995 | _T_9801; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_60; // @[Reg.scala 27:20]
|
|
wire _T_9803 = _T_4717 ? 1'h0 : ic_tag_valid_out_1_60; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9997 = _T_9996 | _T_9803; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_61; // @[Reg.scala 27:20]
|
|
wire _T_9805 = _T_4721 ? 1'h0 : ic_tag_valid_out_1_61; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9998 = _T_9997 | _T_9805; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_62; // @[Reg.scala 27:20]
|
|
wire _T_9807 = _T_4725 ? 1'h0 : ic_tag_valid_out_1_62; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9999 = _T_9998 | _T_9807; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_63; // @[Reg.scala 27:20]
|
|
wire _T_9809 = _T_4729 ? 1'h0 : ic_tag_valid_out_1_63; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10000 = _T_9999 | _T_9809; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_64; // @[Reg.scala 27:20]
|
|
wire _T_9811 = _T_4733 ? 1'h0 : ic_tag_valid_out_1_64; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10001 = _T_10000 | _T_9811; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_65; // @[Reg.scala 27:20]
|
|
wire _T_9813 = _T_4737 ? 1'h0 : ic_tag_valid_out_1_65; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10002 = _T_10001 | _T_9813; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_66; // @[Reg.scala 27:20]
|
|
wire _T_9815 = _T_4741 ? 1'h0 : ic_tag_valid_out_1_66; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10003 = _T_10002 | _T_9815; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_67; // @[Reg.scala 27:20]
|
|
wire _T_9817 = _T_4745 ? 1'h0 : ic_tag_valid_out_1_67; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10004 = _T_10003 | _T_9817; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_68; // @[Reg.scala 27:20]
|
|
wire _T_9819 = _T_4749 ? 1'h0 : ic_tag_valid_out_1_68; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10005 = _T_10004 | _T_9819; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_69; // @[Reg.scala 27:20]
|
|
wire _T_9821 = _T_4753 ? 1'h0 : ic_tag_valid_out_1_69; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10006 = _T_10005 | _T_9821; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_70; // @[Reg.scala 27:20]
|
|
wire _T_9823 = _T_4757 ? 1'h0 : ic_tag_valid_out_1_70; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10007 = _T_10006 | _T_9823; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_71; // @[Reg.scala 27:20]
|
|
wire _T_9825 = _T_4761 ? 1'h0 : ic_tag_valid_out_1_71; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10008 = _T_10007 | _T_9825; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_72; // @[Reg.scala 27:20]
|
|
wire _T_9827 = _T_4765 ? 1'h0 : ic_tag_valid_out_1_72; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10009 = _T_10008 | _T_9827; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_73; // @[Reg.scala 27:20]
|
|
wire _T_9829 = _T_4769 ? 1'h0 : ic_tag_valid_out_1_73; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10010 = _T_10009 | _T_9829; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_74; // @[Reg.scala 27:20]
|
|
wire _T_9831 = _T_4773 ? 1'h0 : ic_tag_valid_out_1_74; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10011 = _T_10010 | _T_9831; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_75; // @[Reg.scala 27:20]
|
|
wire _T_9833 = _T_4777 ? 1'h0 : ic_tag_valid_out_1_75; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10012 = _T_10011 | _T_9833; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_76; // @[Reg.scala 27:20]
|
|
wire _T_9835 = _T_4781 ? 1'h0 : ic_tag_valid_out_1_76; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10013 = _T_10012 | _T_9835; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_77; // @[Reg.scala 27:20]
|
|
wire _T_9837 = _T_4785 ? 1'h0 : ic_tag_valid_out_1_77; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10014 = _T_10013 | _T_9837; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_78; // @[Reg.scala 27:20]
|
|
wire _T_9839 = _T_4789 ? 1'h0 : ic_tag_valid_out_1_78; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10015 = _T_10014 | _T_9839; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_79; // @[Reg.scala 27:20]
|
|
wire _T_9841 = _T_4793 ? 1'h0 : ic_tag_valid_out_1_79; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10016 = _T_10015 | _T_9841; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_80; // @[Reg.scala 27:20]
|
|
wire _T_9843 = _T_4797 ? 1'h0 : ic_tag_valid_out_1_80; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10017 = _T_10016 | _T_9843; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_81; // @[Reg.scala 27:20]
|
|
wire _T_9845 = _T_4801 ? 1'h0 : ic_tag_valid_out_1_81; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10018 = _T_10017 | _T_9845; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_82; // @[Reg.scala 27:20]
|
|
wire _T_9847 = _T_4805 ? 1'h0 : ic_tag_valid_out_1_82; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10019 = _T_10018 | _T_9847; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_83; // @[Reg.scala 27:20]
|
|
wire _T_9849 = _T_4809 ? 1'h0 : ic_tag_valid_out_1_83; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10020 = _T_10019 | _T_9849; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_84; // @[Reg.scala 27:20]
|
|
wire _T_9851 = _T_4813 ? 1'h0 : ic_tag_valid_out_1_84; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10021 = _T_10020 | _T_9851; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_85; // @[Reg.scala 27:20]
|
|
wire _T_9853 = _T_4817 ? 1'h0 : ic_tag_valid_out_1_85; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10022 = _T_10021 | _T_9853; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_86; // @[Reg.scala 27:20]
|
|
wire _T_9855 = _T_4821 ? 1'h0 : ic_tag_valid_out_1_86; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10023 = _T_10022 | _T_9855; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_87; // @[Reg.scala 27:20]
|
|
wire _T_9857 = _T_4825 ? 1'h0 : ic_tag_valid_out_1_87; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10024 = _T_10023 | _T_9857; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_88; // @[Reg.scala 27:20]
|
|
wire _T_9859 = _T_4829 ? 1'h0 : ic_tag_valid_out_1_88; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10025 = _T_10024 | _T_9859; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_89; // @[Reg.scala 27:20]
|
|
wire _T_9861 = _T_4833 ? 1'h0 : ic_tag_valid_out_1_89; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10026 = _T_10025 | _T_9861; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_90; // @[Reg.scala 27:20]
|
|
wire _T_9863 = _T_4837 ? 1'h0 : ic_tag_valid_out_1_90; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10027 = _T_10026 | _T_9863; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_91; // @[Reg.scala 27:20]
|
|
wire _T_9865 = _T_4841 ? 1'h0 : ic_tag_valid_out_1_91; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10028 = _T_10027 | _T_9865; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_92; // @[Reg.scala 27:20]
|
|
wire _T_9867 = _T_4845 ? 1'h0 : ic_tag_valid_out_1_92; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10029 = _T_10028 | _T_9867; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_93; // @[Reg.scala 27:20]
|
|
wire _T_9869 = _T_4849 ? 1'h0 : ic_tag_valid_out_1_93; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10030 = _T_10029 | _T_9869; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_94; // @[Reg.scala 27:20]
|
|
wire _T_9871 = _T_4853 ? 1'h0 : ic_tag_valid_out_1_94; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10031 = _T_10030 | _T_9871; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_95; // @[Reg.scala 27:20]
|
|
wire _T_9873 = _T_4857 ? 1'h0 : ic_tag_valid_out_1_95; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10032 = _T_10031 | _T_9873; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_96; // @[Reg.scala 27:20]
|
|
wire _T_9875 = _T_4861 ? 1'h0 : ic_tag_valid_out_1_96; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10033 = _T_10032 | _T_9875; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_97; // @[Reg.scala 27:20]
|
|
wire _T_9877 = _T_4865 ? 1'h0 : ic_tag_valid_out_1_97; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10034 = _T_10033 | _T_9877; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_98; // @[Reg.scala 27:20]
|
|
wire _T_9879 = _T_4869 ? 1'h0 : ic_tag_valid_out_1_98; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10035 = _T_10034 | _T_9879; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_99; // @[Reg.scala 27:20]
|
|
wire _T_9881 = _T_4873 ? 1'h0 : ic_tag_valid_out_1_99; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10036 = _T_10035 | _T_9881; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_100; // @[Reg.scala 27:20]
|
|
wire _T_9883 = _T_4877 ? 1'h0 : ic_tag_valid_out_1_100; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10037 = _T_10036 | _T_9883; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_101; // @[Reg.scala 27:20]
|
|
wire _T_9885 = _T_4881 ? 1'h0 : ic_tag_valid_out_1_101; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10038 = _T_10037 | _T_9885; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_102; // @[Reg.scala 27:20]
|
|
wire _T_9887 = _T_4885 ? 1'h0 : ic_tag_valid_out_1_102; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10039 = _T_10038 | _T_9887; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_103; // @[Reg.scala 27:20]
|
|
wire _T_9889 = _T_4889 ? 1'h0 : ic_tag_valid_out_1_103; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10040 = _T_10039 | _T_9889; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_104; // @[Reg.scala 27:20]
|
|
wire _T_9891 = _T_4893 ? 1'h0 : ic_tag_valid_out_1_104; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10041 = _T_10040 | _T_9891; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_105; // @[Reg.scala 27:20]
|
|
wire _T_9893 = _T_4897 ? 1'h0 : ic_tag_valid_out_1_105; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10042 = _T_10041 | _T_9893; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_106; // @[Reg.scala 27:20]
|
|
wire _T_9895 = _T_4901 ? 1'h0 : ic_tag_valid_out_1_106; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10043 = _T_10042 | _T_9895; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_107; // @[Reg.scala 27:20]
|
|
wire _T_9897 = _T_4905 ? 1'h0 : ic_tag_valid_out_1_107; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10044 = _T_10043 | _T_9897; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_108; // @[Reg.scala 27:20]
|
|
wire _T_9899 = _T_4909 ? 1'h0 : ic_tag_valid_out_1_108; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10045 = _T_10044 | _T_9899; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_109; // @[Reg.scala 27:20]
|
|
wire _T_9901 = _T_4913 ? 1'h0 : ic_tag_valid_out_1_109; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10046 = _T_10045 | _T_9901; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_110; // @[Reg.scala 27:20]
|
|
wire _T_9903 = _T_4917 ? 1'h0 : ic_tag_valid_out_1_110; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10047 = _T_10046 | _T_9903; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_111; // @[Reg.scala 27:20]
|
|
wire _T_9905 = _T_4921 ? 1'h0 : ic_tag_valid_out_1_111; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10048 = _T_10047 | _T_9905; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_112; // @[Reg.scala 27:20]
|
|
wire _T_9907 = _T_4925 ? 1'h0 : ic_tag_valid_out_1_112; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10049 = _T_10048 | _T_9907; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_113; // @[Reg.scala 27:20]
|
|
wire _T_9909 = _T_4929 ? 1'h0 : ic_tag_valid_out_1_113; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10050 = _T_10049 | _T_9909; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_114; // @[Reg.scala 27:20]
|
|
wire _T_9911 = _T_4933 ? 1'h0 : ic_tag_valid_out_1_114; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10051 = _T_10050 | _T_9911; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_115; // @[Reg.scala 27:20]
|
|
wire _T_9913 = _T_4937 ? 1'h0 : ic_tag_valid_out_1_115; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10052 = _T_10051 | _T_9913; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_116; // @[Reg.scala 27:20]
|
|
wire _T_9915 = _T_4941 ? 1'h0 : ic_tag_valid_out_1_116; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10053 = _T_10052 | _T_9915; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_117; // @[Reg.scala 27:20]
|
|
wire _T_9917 = _T_4945 ? 1'h0 : ic_tag_valid_out_1_117; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10054 = _T_10053 | _T_9917; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_118; // @[Reg.scala 27:20]
|
|
wire _T_9919 = _T_4949 ? 1'h0 : ic_tag_valid_out_1_118; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10055 = _T_10054 | _T_9919; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_119; // @[Reg.scala 27:20]
|
|
wire _T_9921 = _T_4953 ? 1'h0 : ic_tag_valid_out_1_119; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10056 = _T_10055 | _T_9921; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_120; // @[Reg.scala 27:20]
|
|
wire _T_9923 = _T_4957 ? 1'h0 : ic_tag_valid_out_1_120; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10057 = _T_10056 | _T_9923; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_121; // @[Reg.scala 27:20]
|
|
wire _T_9925 = _T_4961 ? 1'h0 : ic_tag_valid_out_1_121; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10058 = _T_10057 | _T_9925; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_122; // @[Reg.scala 27:20]
|
|
wire _T_9927 = _T_4965 ? 1'h0 : ic_tag_valid_out_1_122; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10059 = _T_10058 | _T_9927; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_123; // @[Reg.scala 27:20]
|
|
wire _T_9929 = _T_4969 ? 1'h0 : ic_tag_valid_out_1_123; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10060 = _T_10059 | _T_9929; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_124; // @[Reg.scala 27:20]
|
|
wire _T_9931 = _T_4973 ? 1'h0 : ic_tag_valid_out_1_124; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10061 = _T_10060 | _T_9931; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_125; // @[Reg.scala 27:20]
|
|
wire _T_9933 = _T_4977 ? 1'h0 : ic_tag_valid_out_1_125; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10062 = _T_10061 | _T_9933; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_126; // @[Reg.scala 27:20]
|
|
wire _T_9935 = _T_4981 ? 1'h0 : ic_tag_valid_out_1_126; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10063 = _T_10062 | _T_9935; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_1_127; // @[Reg.scala 27:20]
|
|
wire _T_9937 = _T_4985 ? 1'h0 : ic_tag_valid_out_1_127; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_10064 = _T_10063 | _T_9937; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_0; // @[Reg.scala 27:20]
|
|
wire _T_9300 = _T_4477 ? 1'h0 : ic_tag_valid_out_0_0; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
reg ic_tag_valid_out_0_1; // @[Reg.scala 27:20]
|
|
wire _T_9302 = _T_4481 ? 1'h0 : ic_tag_valid_out_0_1; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9555 = _T_9300 | _T_9302; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_2; // @[Reg.scala 27:20]
|
|
wire _T_9304 = _T_4485 ? 1'h0 : ic_tag_valid_out_0_2; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9556 = _T_9555 | _T_9304; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_3; // @[Reg.scala 27:20]
|
|
wire _T_9306 = _T_4489 ? 1'h0 : ic_tag_valid_out_0_3; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9557 = _T_9556 | _T_9306; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_4; // @[Reg.scala 27:20]
|
|
wire _T_9308 = _T_4493 ? 1'h0 : ic_tag_valid_out_0_4; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9558 = _T_9557 | _T_9308; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_5; // @[Reg.scala 27:20]
|
|
wire _T_9310 = _T_4497 ? 1'h0 : ic_tag_valid_out_0_5; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9559 = _T_9558 | _T_9310; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_6; // @[Reg.scala 27:20]
|
|
wire _T_9312 = _T_4501 ? 1'h0 : ic_tag_valid_out_0_6; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9560 = _T_9559 | _T_9312; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_7; // @[Reg.scala 27:20]
|
|
wire _T_9314 = _T_4505 ? 1'h0 : ic_tag_valid_out_0_7; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9561 = _T_9560 | _T_9314; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_8; // @[Reg.scala 27:20]
|
|
wire _T_9316 = _T_4509 ? 1'h0 : ic_tag_valid_out_0_8; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9562 = _T_9561 | _T_9316; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_9; // @[Reg.scala 27:20]
|
|
wire _T_9318 = _T_4513 ? 1'h0 : ic_tag_valid_out_0_9; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9563 = _T_9562 | _T_9318; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_10; // @[Reg.scala 27:20]
|
|
wire _T_9320 = _T_4517 ? 1'h0 : ic_tag_valid_out_0_10; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9564 = _T_9563 | _T_9320; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_11; // @[Reg.scala 27:20]
|
|
wire _T_9322 = _T_4521 ? 1'h0 : ic_tag_valid_out_0_11; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9565 = _T_9564 | _T_9322; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_12; // @[Reg.scala 27:20]
|
|
wire _T_9324 = _T_4525 ? 1'h0 : ic_tag_valid_out_0_12; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9566 = _T_9565 | _T_9324; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_13; // @[Reg.scala 27:20]
|
|
wire _T_9326 = _T_4529 ? 1'h0 : ic_tag_valid_out_0_13; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9567 = _T_9566 | _T_9326; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_14; // @[Reg.scala 27:20]
|
|
wire _T_9328 = _T_4533 ? 1'h0 : ic_tag_valid_out_0_14; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9568 = _T_9567 | _T_9328; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_15; // @[Reg.scala 27:20]
|
|
wire _T_9330 = _T_4537 ? 1'h0 : ic_tag_valid_out_0_15; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9569 = _T_9568 | _T_9330; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_16; // @[Reg.scala 27:20]
|
|
wire _T_9332 = _T_4541 ? 1'h0 : ic_tag_valid_out_0_16; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9570 = _T_9569 | _T_9332; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_17; // @[Reg.scala 27:20]
|
|
wire _T_9334 = _T_4545 ? 1'h0 : ic_tag_valid_out_0_17; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9571 = _T_9570 | _T_9334; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_18; // @[Reg.scala 27:20]
|
|
wire _T_9336 = _T_4549 ? 1'h0 : ic_tag_valid_out_0_18; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9572 = _T_9571 | _T_9336; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_19; // @[Reg.scala 27:20]
|
|
wire _T_9338 = _T_4553 ? 1'h0 : ic_tag_valid_out_0_19; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9573 = _T_9572 | _T_9338; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_20; // @[Reg.scala 27:20]
|
|
wire _T_9340 = _T_4557 ? 1'h0 : ic_tag_valid_out_0_20; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9574 = _T_9573 | _T_9340; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_21; // @[Reg.scala 27:20]
|
|
wire _T_9342 = _T_4561 ? 1'h0 : ic_tag_valid_out_0_21; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9575 = _T_9574 | _T_9342; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_22; // @[Reg.scala 27:20]
|
|
wire _T_9344 = _T_4565 ? 1'h0 : ic_tag_valid_out_0_22; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9576 = _T_9575 | _T_9344; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_23; // @[Reg.scala 27:20]
|
|
wire _T_9346 = _T_4569 ? 1'h0 : ic_tag_valid_out_0_23; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9577 = _T_9576 | _T_9346; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_24; // @[Reg.scala 27:20]
|
|
wire _T_9348 = _T_4573 ? 1'h0 : ic_tag_valid_out_0_24; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9578 = _T_9577 | _T_9348; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_25; // @[Reg.scala 27:20]
|
|
wire _T_9350 = _T_4577 ? 1'h0 : ic_tag_valid_out_0_25; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9579 = _T_9578 | _T_9350; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_26; // @[Reg.scala 27:20]
|
|
wire _T_9352 = _T_4581 ? 1'h0 : ic_tag_valid_out_0_26; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9580 = _T_9579 | _T_9352; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_27; // @[Reg.scala 27:20]
|
|
wire _T_9354 = _T_4585 ? 1'h0 : ic_tag_valid_out_0_27; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9581 = _T_9580 | _T_9354; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_28; // @[Reg.scala 27:20]
|
|
wire _T_9356 = _T_4589 ? 1'h0 : ic_tag_valid_out_0_28; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9582 = _T_9581 | _T_9356; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_29; // @[Reg.scala 27:20]
|
|
wire _T_9358 = _T_4593 ? 1'h0 : ic_tag_valid_out_0_29; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9583 = _T_9582 | _T_9358; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_30; // @[Reg.scala 27:20]
|
|
wire _T_9360 = _T_4597 ? 1'h0 : ic_tag_valid_out_0_30; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9584 = _T_9583 | _T_9360; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_31; // @[Reg.scala 27:20]
|
|
wire _T_9362 = _T_4601 ? 1'h0 : ic_tag_valid_out_0_31; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9585 = _T_9584 | _T_9362; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_32; // @[Reg.scala 27:20]
|
|
wire _T_9364 = _T_4605 ? 1'h0 : ic_tag_valid_out_0_32; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9586 = _T_9585 | _T_9364; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_33; // @[Reg.scala 27:20]
|
|
wire _T_9366 = _T_4609 ? 1'h0 : ic_tag_valid_out_0_33; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9587 = _T_9586 | _T_9366; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_34; // @[Reg.scala 27:20]
|
|
wire _T_9368 = _T_4613 ? 1'h0 : ic_tag_valid_out_0_34; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9588 = _T_9587 | _T_9368; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_35; // @[Reg.scala 27:20]
|
|
wire _T_9370 = _T_4617 ? 1'h0 : ic_tag_valid_out_0_35; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9589 = _T_9588 | _T_9370; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_36; // @[Reg.scala 27:20]
|
|
wire _T_9372 = _T_4621 ? 1'h0 : ic_tag_valid_out_0_36; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9590 = _T_9589 | _T_9372; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_37; // @[Reg.scala 27:20]
|
|
wire _T_9374 = _T_4625 ? 1'h0 : ic_tag_valid_out_0_37; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9591 = _T_9590 | _T_9374; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_38; // @[Reg.scala 27:20]
|
|
wire _T_9376 = _T_4629 ? 1'h0 : ic_tag_valid_out_0_38; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9592 = _T_9591 | _T_9376; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_39; // @[Reg.scala 27:20]
|
|
wire _T_9378 = _T_4633 ? 1'h0 : ic_tag_valid_out_0_39; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9593 = _T_9592 | _T_9378; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_40; // @[Reg.scala 27:20]
|
|
wire _T_9380 = _T_4637 ? 1'h0 : ic_tag_valid_out_0_40; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9594 = _T_9593 | _T_9380; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_41; // @[Reg.scala 27:20]
|
|
wire _T_9382 = _T_4641 ? 1'h0 : ic_tag_valid_out_0_41; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9595 = _T_9594 | _T_9382; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_42; // @[Reg.scala 27:20]
|
|
wire _T_9384 = _T_4645 ? 1'h0 : ic_tag_valid_out_0_42; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9596 = _T_9595 | _T_9384; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_43; // @[Reg.scala 27:20]
|
|
wire _T_9386 = _T_4649 ? 1'h0 : ic_tag_valid_out_0_43; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9597 = _T_9596 | _T_9386; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_44; // @[Reg.scala 27:20]
|
|
wire _T_9388 = _T_4653 ? 1'h0 : ic_tag_valid_out_0_44; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9598 = _T_9597 | _T_9388; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_45; // @[Reg.scala 27:20]
|
|
wire _T_9390 = _T_4657 ? 1'h0 : ic_tag_valid_out_0_45; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9599 = _T_9598 | _T_9390; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_46; // @[Reg.scala 27:20]
|
|
wire _T_9392 = _T_4661 ? 1'h0 : ic_tag_valid_out_0_46; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9600 = _T_9599 | _T_9392; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_47; // @[Reg.scala 27:20]
|
|
wire _T_9394 = _T_4665 ? 1'h0 : ic_tag_valid_out_0_47; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9601 = _T_9600 | _T_9394; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_48; // @[Reg.scala 27:20]
|
|
wire _T_9396 = _T_4669 ? 1'h0 : ic_tag_valid_out_0_48; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9602 = _T_9601 | _T_9396; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_49; // @[Reg.scala 27:20]
|
|
wire _T_9398 = _T_4673 ? 1'h0 : ic_tag_valid_out_0_49; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9603 = _T_9602 | _T_9398; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_50; // @[Reg.scala 27:20]
|
|
wire _T_9400 = _T_4677 ? 1'h0 : ic_tag_valid_out_0_50; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9604 = _T_9603 | _T_9400; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_51; // @[Reg.scala 27:20]
|
|
wire _T_9402 = _T_4681 ? 1'h0 : ic_tag_valid_out_0_51; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9605 = _T_9604 | _T_9402; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_52; // @[Reg.scala 27:20]
|
|
wire _T_9404 = _T_4685 ? 1'h0 : ic_tag_valid_out_0_52; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9606 = _T_9605 | _T_9404; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_53; // @[Reg.scala 27:20]
|
|
wire _T_9406 = _T_4689 ? 1'h0 : ic_tag_valid_out_0_53; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9607 = _T_9606 | _T_9406; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_54; // @[Reg.scala 27:20]
|
|
wire _T_9408 = _T_4693 ? 1'h0 : ic_tag_valid_out_0_54; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9608 = _T_9607 | _T_9408; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_55; // @[Reg.scala 27:20]
|
|
wire _T_9410 = _T_4697 ? 1'h0 : ic_tag_valid_out_0_55; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9609 = _T_9608 | _T_9410; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_56; // @[Reg.scala 27:20]
|
|
wire _T_9412 = _T_4701 ? 1'h0 : ic_tag_valid_out_0_56; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9610 = _T_9609 | _T_9412; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_57; // @[Reg.scala 27:20]
|
|
wire _T_9414 = _T_4705 ? 1'h0 : ic_tag_valid_out_0_57; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9611 = _T_9610 | _T_9414; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_58; // @[Reg.scala 27:20]
|
|
wire _T_9416 = _T_4709 ? 1'h0 : ic_tag_valid_out_0_58; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9612 = _T_9611 | _T_9416; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_59; // @[Reg.scala 27:20]
|
|
wire _T_9418 = _T_4713 ? 1'h0 : ic_tag_valid_out_0_59; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9613 = _T_9612 | _T_9418; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_60; // @[Reg.scala 27:20]
|
|
wire _T_9420 = _T_4717 ? 1'h0 : ic_tag_valid_out_0_60; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9614 = _T_9613 | _T_9420; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_61; // @[Reg.scala 27:20]
|
|
wire _T_9422 = _T_4721 ? 1'h0 : ic_tag_valid_out_0_61; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9615 = _T_9614 | _T_9422; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_62; // @[Reg.scala 27:20]
|
|
wire _T_9424 = _T_4725 ? 1'h0 : ic_tag_valid_out_0_62; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9616 = _T_9615 | _T_9424; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_63; // @[Reg.scala 27:20]
|
|
wire _T_9426 = _T_4729 ? 1'h0 : ic_tag_valid_out_0_63; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9617 = _T_9616 | _T_9426; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_64; // @[Reg.scala 27:20]
|
|
wire _T_9428 = _T_4733 ? 1'h0 : ic_tag_valid_out_0_64; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9618 = _T_9617 | _T_9428; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_65; // @[Reg.scala 27:20]
|
|
wire _T_9430 = _T_4737 ? 1'h0 : ic_tag_valid_out_0_65; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9619 = _T_9618 | _T_9430; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_66; // @[Reg.scala 27:20]
|
|
wire _T_9432 = _T_4741 ? 1'h0 : ic_tag_valid_out_0_66; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9620 = _T_9619 | _T_9432; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_67; // @[Reg.scala 27:20]
|
|
wire _T_9434 = _T_4745 ? 1'h0 : ic_tag_valid_out_0_67; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9621 = _T_9620 | _T_9434; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_68; // @[Reg.scala 27:20]
|
|
wire _T_9436 = _T_4749 ? 1'h0 : ic_tag_valid_out_0_68; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9622 = _T_9621 | _T_9436; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_69; // @[Reg.scala 27:20]
|
|
wire _T_9438 = _T_4753 ? 1'h0 : ic_tag_valid_out_0_69; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9623 = _T_9622 | _T_9438; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_70; // @[Reg.scala 27:20]
|
|
wire _T_9440 = _T_4757 ? 1'h0 : ic_tag_valid_out_0_70; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9624 = _T_9623 | _T_9440; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_71; // @[Reg.scala 27:20]
|
|
wire _T_9442 = _T_4761 ? 1'h0 : ic_tag_valid_out_0_71; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9625 = _T_9624 | _T_9442; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_72; // @[Reg.scala 27:20]
|
|
wire _T_9444 = _T_4765 ? 1'h0 : ic_tag_valid_out_0_72; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9626 = _T_9625 | _T_9444; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_73; // @[Reg.scala 27:20]
|
|
wire _T_9446 = _T_4769 ? 1'h0 : ic_tag_valid_out_0_73; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9627 = _T_9626 | _T_9446; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_74; // @[Reg.scala 27:20]
|
|
wire _T_9448 = _T_4773 ? 1'h0 : ic_tag_valid_out_0_74; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9628 = _T_9627 | _T_9448; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_75; // @[Reg.scala 27:20]
|
|
wire _T_9450 = _T_4777 ? 1'h0 : ic_tag_valid_out_0_75; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9629 = _T_9628 | _T_9450; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_76; // @[Reg.scala 27:20]
|
|
wire _T_9452 = _T_4781 ? 1'h0 : ic_tag_valid_out_0_76; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9630 = _T_9629 | _T_9452; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_77; // @[Reg.scala 27:20]
|
|
wire _T_9454 = _T_4785 ? 1'h0 : ic_tag_valid_out_0_77; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9631 = _T_9630 | _T_9454; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_78; // @[Reg.scala 27:20]
|
|
wire _T_9456 = _T_4789 ? 1'h0 : ic_tag_valid_out_0_78; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9632 = _T_9631 | _T_9456; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_79; // @[Reg.scala 27:20]
|
|
wire _T_9458 = _T_4793 ? 1'h0 : ic_tag_valid_out_0_79; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9633 = _T_9632 | _T_9458; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_80; // @[Reg.scala 27:20]
|
|
wire _T_9460 = _T_4797 ? 1'h0 : ic_tag_valid_out_0_80; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9634 = _T_9633 | _T_9460; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_81; // @[Reg.scala 27:20]
|
|
wire _T_9462 = _T_4801 ? 1'h0 : ic_tag_valid_out_0_81; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9635 = _T_9634 | _T_9462; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_82; // @[Reg.scala 27:20]
|
|
wire _T_9464 = _T_4805 ? 1'h0 : ic_tag_valid_out_0_82; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9636 = _T_9635 | _T_9464; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_83; // @[Reg.scala 27:20]
|
|
wire _T_9466 = _T_4809 ? 1'h0 : ic_tag_valid_out_0_83; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9637 = _T_9636 | _T_9466; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_84; // @[Reg.scala 27:20]
|
|
wire _T_9468 = _T_4813 ? 1'h0 : ic_tag_valid_out_0_84; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9638 = _T_9637 | _T_9468; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_85; // @[Reg.scala 27:20]
|
|
wire _T_9470 = _T_4817 ? 1'h0 : ic_tag_valid_out_0_85; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9639 = _T_9638 | _T_9470; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_86; // @[Reg.scala 27:20]
|
|
wire _T_9472 = _T_4821 ? 1'h0 : ic_tag_valid_out_0_86; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9640 = _T_9639 | _T_9472; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_87; // @[Reg.scala 27:20]
|
|
wire _T_9474 = _T_4825 ? 1'h0 : ic_tag_valid_out_0_87; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9641 = _T_9640 | _T_9474; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_88; // @[Reg.scala 27:20]
|
|
wire _T_9476 = _T_4829 ? 1'h0 : ic_tag_valid_out_0_88; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9642 = _T_9641 | _T_9476; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_89; // @[Reg.scala 27:20]
|
|
wire _T_9478 = _T_4833 ? 1'h0 : ic_tag_valid_out_0_89; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9643 = _T_9642 | _T_9478; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_90; // @[Reg.scala 27:20]
|
|
wire _T_9480 = _T_4837 ? 1'h0 : ic_tag_valid_out_0_90; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9644 = _T_9643 | _T_9480; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_91; // @[Reg.scala 27:20]
|
|
wire _T_9482 = _T_4841 ? 1'h0 : ic_tag_valid_out_0_91; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9645 = _T_9644 | _T_9482; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_92; // @[Reg.scala 27:20]
|
|
wire _T_9484 = _T_4845 ? 1'h0 : ic_tag_valid_out_0_92; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9646 = _T_9645 | _T_9484; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_93; // @[Reg.scala 27:20]
|
|
wire _T_9486 = _T_4849 ? 1'h0 : ic_tag_valid_out_0_93; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9647 = _T_9646 | _T_9486; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_94; // @[Reg.scala 27:20]
|
|
wire _T_9488 = _T_4853 ? 1'h0 : ic_tag_valid_out_0_94; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9648 = _T_9647 | _T_9488; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_95; // @[Reg.scala 27:20]
|
|
wire _T_9490 = _T_4857 ? 1'h0 : ic_tag_valid_out_0_95; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9649 = _T_9648 | _T_9490; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_96; // @[Reg.scala 27:20]
|
|
wire _T_9492 = _T_4861 ? 1'h0 : ic_tag_valid_out_0_96; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9650 = _T_9649 | _T_9492; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_97; // @[Reg.scala 27:20]
|
|
wire _T_9494 = _T_4865 ? 1'h0 : ic_tag_valid_out_0_97; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9651 = _T_9650 | _T_9494; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_98; // @[Reg.scala 27:20]
|
|
wire _T_9496 = _T_4869 ? 1'h0 : ic_tag_valid_out_0_98; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9652 = _T_9651 | _T_9496; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_99; // @[Reg.scala 27:20]
|
|
wire _T_9498 = _T_4873 ? 1'h0 : ic_tag_valid_out_0_99; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9653 = _T_9652 | _T_9498; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_100; // @[Reg.scala 27:20]
|
|
wire _T_9500 = _T_4877 ? 1'h0 : ic_tag_valid_out_0_100; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9654 = _T_9653 | _T_9500; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_101; // @[Reg.scala 27:20]
|
|
wire _T_9502 = _T_4881 ? 1'h0 : ic_tag_valid_out_0_101; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9655 = _T_9654 | _T_9502; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_102; // @[Reg.scala 27:20]
|
|
wire _T_9504 = _T_4885 ? 1'h0 : ic_tag_valid_out_0_102; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9656 = _T_9655 | _T_9504; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_103; // @[Reg.scala 27:20]
|
|
wire _T_9506 = _T_4889 ? 1'h0 : ic_tag_valid_out_0_103; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9657 = _T_9656 | _T_9506; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_104; // @[Reg.scala 27:20]
|
|
wire _T_9508 = _T_4893 ? 1'h0 : ic_tag_valid_out_0_104; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9658 = _T_9657 | _T_9508; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_105; // @[Reg.scala 27:20]
|
|
wire _T_9510 = _T_4897 ? 1'h0 : ic_tag_valid_out_0_105; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9659 = _T_9658 | _T_9510; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_106; // @[Reg.scala 27:20]
|
|
wire _T_9512 = _T_4901 ? 1'h0 : ic_tag_valid_out_0_106; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9660 = _T_9659 | _T_9512; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_107; // @[Reg.scala 27:20]
|
|
wire _T_9514 = _T_4905 ? 1'h0 : ic_tag_valid_out_0_107; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9661 = _T_9660 | _T_9514; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_108; // @[Reg.scala 27:20]
|
|
wire _T_9516 = _T_4909 ? 1'h0 : ic_tag_valid_out_0_108; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9662 = _T_9661 | _T_9516; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_109; // @[Reg.scala 27:20]
|
|
wire _T_9518 = _T_4913 ? 1'h0 : ic_tag_valid_out_0_109; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9663 = _T_9662 | _T_9518; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_110; // @[Reg.scala 27:20]
|
|
wire _T_9520 = _T_4917 ? 1'h0 : ic_tag_valid_out_0_110; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9664 = _T_9663 | _T_9520; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_111; // @[Reg.scala 27:20]
|
|
wire _T_9522 = _T_4921 ? 1'h0 : ic_tag_valid_out_0_111; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9665 = _T_9664 | _T_9522; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_112; // @[Reg.scala 27:20]
|
|
wire _T_9524 = _T_4925 ? 1'h0 : ic_tag_valid_out_0_112; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9666 = _T_9665 | _T_9524; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_113; // @[Reg.scala 27:20]
|
|
wire _T_9526 = _T_4929 ? 1'h0 : ic_tag_valid_out_0_113; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9667 = _T_9666 | _T_9526; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_114; // @[Reg.scala 27:20]
|
|
wire _T_9528 = _T_4933 ? 1'h0 : ic_tag_valid_out_0_114; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9668 = _T_9667 | _T_9528; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_115; // @[Reg.scala 27:20]
|
|
wire _T_9530 = _T_4937 ? 1'h0 : ic_tag_valid_out_0_115; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9669 = _T_9668 | _T_9530; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_116; // @[Reg.scala 27:20]
|
|
wire _T_9532 = _T_4941 ? 1'h0 : ic_tag_valid_out_0_116; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9670 = _T_9669 | _T_9532; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_117; // @[Reg.scala 27:20]
|
|
wire _T_9534 = _T_4945 ? 1'h0 : ic_tag_valid_out_0_117; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9671 = _T_9670 | _T_9534; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_118; // @[Reg.scala 27:20]
|
|
wire _T_9536 = _T_4949 ? 1'h0 : ic_tag_valid_out_0_118; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9672 = _T_9671 | _T_9536; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_119; // @[Reg.scala 27:20]
|
|
wire _T_9538 = _T_4953 ? 1'h0 : ic_tag_valid_out_0_119; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9673 = _T_9672 | _T_9538; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_120; // @[Reg.scala 27:20]
|
|
wire _T_9540 = _T_4957 ? 1'h0 : ic_tag_valid_out_0_120; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9674 = _T_9673 | _T_9540; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_121; // @[Reg.scala 27:20]
|
|
wire _T_9542 = _T_4961 ? 1'h0 : ic_tag_valid_out_0_121; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9675 = _T_9674 | _T_9542; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_122; // @[Reg.scala 27:20]
|
|
wire _T_9544 = _T_4965 ? 1'h0 : ic_tag_valid_out_0_122; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9676 = _T_9675 | _T_9544; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_123; // @[Reg.scala 27:20]
|
|
wire _T_9546 = _T_4969 ? 1'h0 : ic_tag_valid_out_0_123; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9677 = _T_9676 | _T_9546; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_124; // @[Reg.scala 27:20]
|
|
wire _T_9548 = _T_4973 ? 1'h0 : ic_tag_valid_out_0_124; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9678 = _T_9677 | _T_9548; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_125; // @[Reg.scala 27:20]
|
|
wire _T_9550 = _T_4977 ? 1'h0 : ic_tag_valid_out_0_125; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9679 = _T_9678 | _T_9550; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_126; // @[Reg.scala 27:20]
|
|
wire _T_9552 = _T_4981 ? 1'h0 : ic_tag_valid_out_0_126; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9680 = _T_9679 | _T_9552; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
reg ic_tag_valid_out_0_127; // @[Reg.scala 27:20]
|
|
wire _T_9554 = _T_4985 ? 1'h0 : ic_tag_valid_out_0_127; // @[el2_ifu_mem_ctl.scala 744:10]
|
|
wire _T_9681 = _T_9680 | _T_9554; // @[el2_ifu_mem_ctl.scala 744:91]
|
|
wire [1:0] ic_tag_valid_unq = {_T_10064,_T_9681}; // @[Cat.scala 29:58]
|
|
reg [1:0] ic_debug_way_ff; // @[Reg.scala 27:20]
|
|
reg ic_debug_rd_en_ff; // @[el2_ifu_mem_ctl.scala 817:54]
|
|
wire [1:0] _T_10103 = ic_debug_rd_en_ff ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12]
|
|
wire [1:0] _T_10104 = ic_debug_way_ff & _T_10103; // @[el2_ifu_mem_ctl.scala 798:67]
|
|
wire [1:0] _T_10105 = ic_tag_valid_unq & _T_10104; // @[el2_ifu_mem_ctl.scala 798:48]
|
|
wire ic_debug_tag_val_rd_out = |_T_10105; // @[el2_ifu_mem_ctl.scala 798:115]
|
|
wire [65:0] _T_1211 = {2'h0,io_ictag_debug_rd_data[25:21],32'h0,io_ictag_debug_rd_data[20:0],1'h0,way_status,3'h0,ic_debug_tag_val_rd_out}; // @[Cat.scala 29:58]
|
|
reg [70:0] _T_1212; // @[el2_ifu_mem_ctl.scala 348:37]
|
|
wire ifu_wr_cumulative_err = ifu_wr_cumulative_err_data & _T_2545; // @[el2_ifu_mem_ctl.scala 358:80]
|
|
wire _T_1252 = ~ifu_byp_data_err_new; // @[el2_ifu_mem_ctl.scala 363:98]
|
|
wire sel_byp_data = _T_1256 & _T_1252; // @[el2_ifu_mem_ctl.scala 363:96]
|
|
wire [63:0] _T_1263 = fetch_req_iccm_f ? 64'hffffffffffffffff : 64'h0; // @[Bitwise.scala 72:12]
|
|
wire [63:0] _T_1264 = _T_1263 & io_iccm_rd_data; // @[el2_ifu_mem_ctl.scala 370:64]
|
|
wire [63:0] _T_1266 = sel_byp_data ? 64'hffffffffffffffff : 64'h0; // @[Bitwise.scala 72:12]
|
|
wire _T_2102 = ~ifu_fetch_addr_int_f[0]; // @[el2_ifu_mem_ctl.scala 439:31]
|
|
wire [3:0] byp_fetch_index_inc_0 = {byp_fetch_index_inc,1'h0}; // @[Cat.scala 29:58]
|
|
wire _T_1616 = byp_fetch_index_inc_0 == 4'h0; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1664 = _T_1616 ? ic_miss_buff_data_0[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire _T_1619 = byp_fetch_index_inc_0 == 4'h1; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1665 = _T_1619 ? ic_miss_buff_data_1[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1680 = _T_1664 | _T_1665; // @[Mux.scala 27:72]
|
|
wire _T_1622 = byp_fetch_index_inc_0 == 4'h2; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1666 = _T_1622 ? ic_miss_buff_data_2[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1681 = _T_1680 | _T_1666; // @[Mux.scala 27:72]
|
|
wire _T_1625 = byp_fetch_index_inc_0 == 4'h3; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1667 = _T_1625 ? ic_miss_buff_data_3[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1682 = _T_1681 | _T_1667; // @[Mux.scala 27:72]
|
|
wire _T_1628 = byp_fetch_index_inc_0 == 4'h4; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1668 = _T_1628 ? ic_miss_buff_data_4[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1683 = _T_1682 | _T_1668; // @[Mux.scala 27:72]
|
|
wire _T_1631 = byp_fetch_index_inc_0 == 4'h5; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1669 = _T_1631 ? ic_miss_buff_data_5[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1684 = _T_1683 | _T_1669; // @[Mux.scala 27:72]
|
|
wire _T_1634 = byp_fetch_index_inc_0 == 4'h6; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1670 = _T_1634 ? ic_miss_buff_data_6[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1685 = _T_1684 | _T_1670; // @[Mux.scala 27:72]
|
|
wire _T_1637 = byp_fetch_index_inc_0 == 4'h7; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1671 = _T_1637 ? ic_miss_buff_data_7[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1686 = _T_1685 | _T_1671; // @[Mux.scala 27:72]
|
|
wire _T_1640 = byp_fetch_index_inc_0 == 4'h8; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1672 = _T_1640 ? ic_miss_buff_data_8[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1687 = _T_1686 | _T_1672; // @[Mux.scala 27:72]
|
|
wire _T_1643 = byp_fetch_index_inc_0 == 4'h9; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1673 = _T_1643 ? ic_miss_buff_data_9[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1688 = _T_1687 | _T_1673; // @[Mux.scala 27:72]
|
|
wire _T_1646 = byp_fetch_index_inc_0 == 4'ha; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1674 = _T_1646 ? ic_miss_buff_data_10[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1689 = _T_1688 | _T_1674; // @[Mux.scala 27:72]
|
|
wire _T_1649 = byp_fetch_index_inc_0 == 4'hb; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1675 = _T_1649 ? ic_miss_buff_data_11[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1690 = _T_1689 | _T_1675; // @[Mux.scala 27:72]
|
|
wire _T_1652 = byp_fetch_index_inc_0 == 4'hc; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1676 = _T_1652 ? ic_miss_buff_data_12[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1691 = _T_1690 | _T_1676; // @[Mux.scala 27:72]
|
|
wire _T_1655 = byp_fetch_index_inc_0 == 4'hd; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1677 = _T_1655 ? ic_miss_buff_data_13[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1692 = _T_1691 | _T_1677; // @[Mux.scala 27:72]
|
|
wire _T_1658 = byp_fetch_index_inc_0 == 4'he; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1678 = _T_1658 ? ic_miss_buff_data_14[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1693 = _T_1692 | _T_1678; // @[Mux.scala 27:72]
|
|
wire _T_1661 = byp_fetch_index_inc_0 == 4'hf; // @[el2_ifu_mem_ctl.scala 436:73]
|
|
wire [15:0] _T_1679 = _T_1661 ? ic_miss_buff_data_15[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1694 = _T_1693 | _T_1679; // @[Mux.scala 27:72]
|
|
wire [3:0] byp_fetch_index_1 = {ifu_fetch_addr_int_f[4:2],1'h1}; // @[Cat.scala 29:58]
|
|
wire _T_1696 = byp_fetch_index_1 == 4'h0; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1744 = _T_1696 ? ic_miss_buff_data_0 : 32'h0; // @[Mux.scala 27:72]
|
|
wire _T_1699 = byp_fetch_index_1 == 4'h1; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1745 = _T_1699 ? ic_miss_buff_data_1 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1760 = _T_1744 | _T_1745; // @[Mux.scala 27:72]
|
|
wire _T_1702 = byp_fetch_index_1 == 4'h2; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1746 = _T_1702 ? ic_miss_buff_data_2 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1761 = _T_1760 | _T_1746; // @[Mux.scala 27:72]
|
|
wire _T_1705 = byp_fetch_index_1 == 4'h3; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1747 = _T_1705 ? ic_miss_buff_data_3 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1762 = _T_1761 | _T_1747; // @[Mux.scala 27:72]
|
|
wire _T_1708 = byp_fetch_index_1 == 4'h4; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1748 = _T_1708 ? ic_miss_buff_data_4 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1763 = _T_1762 | _T_1748; // @[Mux.scala 27:72]
|
|
wire _T_1711 = byp_fetch_index_1 == 4'h5; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1749 = _T_1711 ? ic_miss_buff_data_5 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1764 = _T_1763 | _T_1749; // @[Mux.scala 27:72]
|
|
wire _T_1714 = byp_fetch_index_1 == 4'h6; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1750 = _T_1714 ? ic_miss_buff_data_6 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1765 = _T_1764 | _T_1750; // @[Mux.scala 27:72]
|
|
wire _T_1717 = byp_fetch_index_1 == 4'h7; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1751 = _T_1717 ? ic_miss_buff_data_7 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1766 = _T_1765 | _T_1751; // @[Mux.scala 27:72]
|
|
wire _T_1720 = byp_fetch_index_1 == 4'h8; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1752 = _T_1720 ? ic_miss_buff_data_8 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1767 = _T_1766 | _T_1752; // @[Mux.scala 27:72]
|
|
wire _T_1723 = byp_fetch_index_1 == 4'h9; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1753 = _T_1723 ? ic_miss_buff_data_9 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1768 = _T_1767 | _T_1753; // @[Mux.scala 27:72]
|
|
wire _T_1726 = byp_fetch_index_1 == 4'ha; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1754 = _T_1726 ? ic_miss_buff_data_10 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1769 = _T_1768 | _T_1754; // @[Mux.scala 27:72]
|
|
wire _T_1729 = byp_fetch_index_1 == 4'hb; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1755 = _T_1729 ? ic_miss_buff_data_11 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1770 = _T_1769 | _T_1755; // @[Mux.scala 27:72]
|
|
wire _T_1732 = byp_fetch_index_1 == 4'hc; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1756 = _T_1732 ? ic_miss_buff_data_12 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1771 = _T_1770 | _T_1756; // @[Mux.scala 27:72]
|
|
wire _T_1735 = byp_fetch_index_1 == 4'hd; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1757 = _T_1735 ? ic_miss_buff_data_13 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1772 = _T_1771 | _T_1757; // @[Mux.scala 27:72]
|
|
wire _T_1738 = byp_fetch_index_1 == 4'he; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1758 = _T_1738 ? ic_miss_buff_data_14 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1773 = _T_1772 | _T_1758; // @[Mux.scala 27:72]
|
|
wire _T_1741 = byp_fetch_index_1 == 4'hf; // @[el2_ifu_mem_ctl.scala 436:179]
|
|
wire [31:0] _T_1759 = _T_1741 ? ic_miss_buff_data_15 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1774 = _T_1773 | _T_1759; // @[Mux.scala 27:72]
|
|
wire [3:0] byp_fetch_index_0 = {ifu_fetch_addr_int_f[4:2],1'h0}; // @[Cat.scala 29:58]
|
|
wire _T_1776 = byp_fetch_index_0 == 4'h0; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1824 = _T_1776 ? ic_miss_buff_data_0 : 32'h0; // @[Mux.scala 27:72]
|
|
wire _T_1779 = byp_fetch_index_0 == 4'h1; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1825 = _T_1779 ? ic_miss_buff_data_1 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1840 = _T_1824 | _T_1825; // @[Mux.scala 27:72]
|
|
wire _T_1782 = byp_fetch_index_0 == 4'h2; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1826 = _T_1782 ? ic_miss_buff_data_2 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1841 = _T_1840 | _T_1826; // @[Mux.scala 27:72]
|
|
wire _T_1785 = byp_fetch_index_0 == 4'h3; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1827 = _T_1785 ? ic_miss_buff_data_3 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1842 = _T_1841 | _T_1827; // @[Mux.scala 27:72]
|
|
wire _T_1788 = byp_fetch_index_0 == 4'h4; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1828 = _T_1788 ? ic_miss_buff_data_4 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1843 = _T_1842 | _T_1828; // @[Mux.scala 27:72]
|
|
wire _T_1791 = byp_fetch_index_0 == 4'h5; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1829 = _T_1791 ? ic_miss_buff_data_5 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1844 = _T_1843 | _T_1829; // @[Mux.scala 27:72]
|
|
wire _T_1794 = byp_fetch_index_0 == 4'h6; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1830 = _T_1794 ? ic_miss_buff_data_6 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1845 = _T_1844 | _T_1830; // @[Mux.scala 27:72]
|
|
wire _T_1797 = byp_fetch_index_0 == 4'h7; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1831 = _T_1797 ? ic_miss_buff_data_7 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1846 = _T_1845 | _T_1831; // @[Mux.scala 27:72]
|
|
wire _T_1800 = byp_fetch_index_0 == 4'h8; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1832 = _T_1800 ? ic_miss_buff_data_8 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1847 = _T_1846 | _T_1832; // @[Mux.scala 27:72]
|
|
wire _T_1803 = byp_fetch_index_0 == 4'h9; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1833 = _T_1803 ? ic_miss_buff_data_9 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1848 = _T_1847 | _T_1833; // @[Mux.scala 27:72]
|
|
wire _T_1806 = byp_fetch_index_0 == 4'ha; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1834 = _T_1806 ? ic_miss_buff_data_10 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1849 = _T_1848 | _T_1834; // @[Mux.scala 27:72]
|
|
wire _T_1809 = byp_fetch_index_0 == 4'hb; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1835 = _T_1809 ? ic_miss_buff_data_11 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1850 = _T_1849 | _T_1835; // @[Mux.scala 27:72]
|
|
wire _T_1812 = byp_fetch_index_0 == 4'hc; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1836 = _T_1812 ? ic_miss_buff_data_12 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1851 = _T_1850 | _T_1836; // @[Mux.scala 27:72]
|
|
wire _T_1815 = byp_fetch_index_0 == 4'hd; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1837 = _T_1815 ? ic_miss_buff_data_13 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1852 = _T_1851 | _T_1837; // @[Mux.scala 27:72]
|
|
wire _T_1818 = byp_fetch_index_0 == 4'he; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1838 = _T_1818 ? ic_miss_buff_data_14 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1853 = _T_1852 | _T_1838; // @[Mux.scala 27:72]
|
|
wire _T_1821 = byp_fetch_index_0 == 4'hf; // @[el2_ifu_mem_ctl.scala 436:285]
|
|
wire [31:0] _T_1839 = _T_1821 ? ic_miss_buff_data_15 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1854 = _T_1853 | _T_1839; // @[Mux.scala 27:72]
|
|
wire [79:0] _T_1857 = {_T_1694,_T_1774,_T_1854}; // @[Cat.scala 29:58]
|
|
wire [3:0] byp_fetch_index_inc_1 = {byp_fetch_index_inc,1'h1}; // @[Cat.scala 29:58]
|
|
wire _T_1858 = byp_fetch_index_inc_1 == 4'h0; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1906 = _T_1858 ? ic_miss_buff_data_0[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire _T_1861 = byp_fetch_index_inc_1 == 4'h1; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1907 = _T_1861 ? ic_miss_buff_data_1[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1922 = _T_1906 | _T_1907; // @[Mux.scala 27:72]
|
|
wire _T_1864 = byp_fetch_index_inc_1 == 4'h2; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1908 = _T_1864 ? ic_miss_buff_data_2[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1923 = _T_1922 | _T_1908; // @[Mux.scala 27:72]
|
|
wire _T_1867 = byp_fetch_index_inc_1 == 4'h3; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1909 = _T_1867 ? ic_miss_buff_data_3[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1924 = _T_1923 | _T_1909; // @[Mux.scala 27:72]
|
|
wire _T_1870 = byp_fetch_index_inc_1 == 4'h4; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1910 = _T_1870 ? ic_miss_buff_data_4[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1925 = _T_1924 | _T_1910; // @[Mux.scala 27:72]
|
|
wire _T_1873 = byp_fetch_index_inc_1 == 4'h5; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1911 = _T_1873 ? ic_miss_buff_data_5[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1926 = _T_1925 | _T_1911; // @[Mux.scala 27:72]
|
|
wire _T_1876 = byp_fetch_index_inc_1 == 4'h6; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1912 = _T_1876 ? ic_miss_buff_data_6[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1927 = _T_1926 | _T_1912; // @[Mux.scala 27:72]
|
|
wire _T_1879 = byp_fetch_index_inc_1 == 4'h7; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1913 = _T_1879 ? ic_miss_buff_data_7[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1928 = _T_1927 | _T_1913; // @[Mux.scala 27:72]
|
|
wire _T_1882 = byp_fetch_index_inc_1 == 4'h8; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1914 = _T_1882 ? ic_miss_buff_data_8[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1929 = _T_1928 | _T_1914; // @[Mux.scala 27:72]
|
|
wire _T_1885 = byp_fetch_index_inc_1 == 4'h9; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1915 = _T_1885 ? ic_miss_buff_data_9[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1930 = _T_1929 | _T_1915; // @[Mux.scala 27:72]
|
|
wire _T_1888 = byp_fetch_index_inc_1 == 4'ha; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1916 = _T_1888 ? ic_miss_buff_data_10[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1931 = _T_1930 | _T_1916; // @[Mux.scala 27:72]
|
|
wire _T_1891 = byp_fetch_index_inc_1 == 4'hb; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1917 = _T_1891 ? ic_miss_buff_data_11[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1932 = _T_1931 | _T_1917; // @[Mux.scala 27:72]
|
|
wire _T_1894 = byp_fetch_index_inc_1 == 4'hc; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1918 = _T_1894 ? ic_miss_buff_data_12[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1933 = _T_1932 | _T_1918; // @[Mux.scala 27:72]
|
|
wire _T_1897 = byp_fetch_index_inc_1 == 4'hd; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1919 = _T_1897 ? ic_miss_buff_data_13[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1934 = _T_1933 | _T_1919; // @[Mux.scala 27:72]
|
|
wire _T_1900 = byp_fetch_index_inc_1 == 4'he; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1920 = _T_1900 ? ic_miss_buff_data_14[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1935 = _T_1934 | _T_1920; // @[Mux.scala 27:72]
|
|
wire _T_1903 = byp_fetch_index_inc_1 == 4'hf; // @[el2_ifu_mem_ctl.scala 437:73]
|
|
wire [15:0] _T_1921 = _T_1903 ? ic_miss_buff_data_15[15:0] : 16'h0; // @[Mux.scala 27:72]
|
|
wire [15:0] _T_1936 = _T_1935 | _T_1921; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1986 = _T_1616 ? ic_miss_buff_data_0 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1987 = _T_1619 ? ic_miss_buff_data_1 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2002 = _T_1986 | _T_1987; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1988 = _T_1622 ? ic_miss_buff_data_2 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2003 = _T_2002 | _T_1988; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1989 = _T_1625 ? ic_miss_buff_data_3 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2004 = _T_2003 | _T_1989; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1990 = _T_1628 ? ic_miss_buff_data_4 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2005 = _T_2004 | _T_1990; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1991 = _T_1631 ? ic_miss_buff_data_5 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2006 = _T_2005 | _T_1991; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1992 = _T_1634 ? ic_miss_buff_data_6 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2007 = _T_2006 | _T_1992; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1993 = _T_1637 ? ic_miss_buff_data_7 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2008 = _T_2007 | _T_1993; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1994 = _T_1640 ? ic_miss_buff_data_8 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2009 = _T_2008 | _T_1994; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1995 = _T_1643 ? ic_miss_buff_data_9 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2010 = _T_2009 | _T_1995; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1996 = _T_1646 ? ic_miss_buff_data_10 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2011 = _T_2010 | _T_1996; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1997 = _T_1649 ? ic_miss_buff_data_11 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2012 = _T_2011 | _T_1997; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1998 = _T_1652 ? ic_miss_buff_data_12 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2013 = _T_2012 | _T_1998; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_1999 = _T_1655 ? ic_miss_buff_data_13 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2014 = _T_2013 | _T_1999; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2000 = _T_1658 ? ic_miss_buff_data_14 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2015 = _T_2014 | _T_2000; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2001 = _T_1661 ? ic_miss_buff_data_15 : 32'h0; // @[Mux.scala 27:72]
|
|
wire [31:0] _T_2016 = _T_2015 | _T_2001; // @[Mux.scala 27:72]
|
|
wire [79:0] _T_2099 = {_T_1936,_T_2016,_T_1774}; // @[Cat.scala 29:58]
|
|
wire [79:0] ic_byp_data_only_pre_new = _T_2102 ? _T_1857 : _T_2099; // @[el2_ifu_mem_ctl.scala 435:37]
|
|
wire [79:0] _T_2104 = {16'h0,ic_byp_data_only_pre_new[79:16]}; // @[Cat.scala 29:58]
|
|
wire [79:0] ic_byp_data_only_new = _T_2102 ? ic_byp_data_only_pre_new : _T_2104; // @[el2_ifu_mem_ctl.scala 439:30]
|
|
wire [79:0] _GEN_793 = {{16'd0}, _T_1266}; // @[el2_ifu_mem_ctl.scala 370:109]
|
|
wire [79:0] _T_1267 = _GEN_793 & ic_byp_data_only_new; // @[el2_ifu_mem_ctl.scala 370:109]
|
|
wire [79:0] _GEN_794 = {{16'd0}, _T_1264}; // @[el2_ifu_mem_ctl.scala 370:83]
|
|
wire [79:0] ic_premux_data = _GEN_794 | _T_1267; // @[el2_ifu_mem_ctl.scala 370:83]
|
|
wire fetch_req_f_qual = io_ic_hit_f & _T_318; // @[el2_ifu_mem_ctl.scala 377:38]
|
|
wire [1:0] _T_1276 = ifc_region_acc_fault_f ? 2'h2 : 2'h0; // @[el2_ifu_mem_ctl.scala 381:8]
|
|
wire [7:0] _T_1357 = {ic_miss_buff_data_valid_in_7,ic_miss_buff_data_valid_in_6,ic_miss_buff_data_valid_in_5,ic_miss_buff_data_valid_in_4,ic_miss_buff_data_valid_in_3,ic_miss_buff_data_valid_in_2,ic_miss_buff_data_valid_in_1,ic_miss_buff_data_valid_in_0}; // @[Cat.scala 29:58]
|
|
wire _T_1362 = ic_miss_buff_data_error[0] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire _T_2613 = |io_ifu_axi_rresp; // @[el2_ifu_mem_ctl.scala 613:47]
|
|
wire _T_2614 = _T_2613 & _T_13; // @[el2_ifu_mem_ctl.scala 613:50]
|
|
wire bus_ifu_wr_data_error = _T_2614 & miss_pending; // @[el2_ifu_mem_ctl.scala 613:68]
|
|
wire ic_miss_buff_data_error_in_0 = write_fill_data_0 ? bus_ifu_wr_data_error : _T_1362; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1366 = ic_miss_buff_data_error[1] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_1 = write_fill_data_1 ? bus_ifu_wr_data_error : _T_1366; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1370 = ic_miss_buff_data_error[2] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_2 = write_fill_data_2 ? bus_ifu_wr_data_error : _T_1370; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1374 = ic_miss_buff_data_error[3] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_3 = write_fill_data_3 ? bus_ifu_wr_data_error : _T_1374; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1378 = ic_miss_buff_data_error[4] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_4 = write_fill_data_4 ? bus_ifu_wr_data_error : _T_1378; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1382 = ic_miss_buff_data_error[5] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_5 = write_fill_data_5 ? bus_ifu_wr_data_error : _T_1382; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1386 = ic_miss_buff_data_error[6] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_6 = write_fill_data_6 ? bus_ifu_wr_data_error : _T_1386; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire _T_1390 = ic_miss_buff_data_error[7] & _T_1328; // @[el2_ifu_mem_ctl.scala 402:32]
|
|
wire ic_miss_buff_data_error_in_7 = write_fill_data_7 ? bus_ifu_wr_data_error : _T_1390; // @[el2_ifu_mem_ctl.scala 401:72]
|
|
wire [7:0] _T_1397 = {ic_miss_buff_data_error_in_7,ic_miss_buff_data_error_in_6,ic_miss_buff_data_error_in_5,ic_miss_buff_data_error_in_4,ic_miss_buff_data_error_in_3,ic_miss_buff_data_error_in_2,ic_miss_buff_data_error_in_1,ic_miss_buff_data_error_in_0}; // @[Cat.scala 29:58]
|
|
reg [5:0] perr_ic_index_ff; // @[Reg.scala 27:20]
|
|
wire _T_2419 = 3'h0 == perr_state; // @[Conditional.scala 37:30]
|
|
wire _T_2427 = _T_6 & _T_318; // @[el2_ifu_mem_ctl.scala 482:65]
|
|
wire _T_2428 = _T_2427 | io_iccm_dma_sb_error; // @[el2_ifu_mem_ctl.scala 482:88]
|
|
wire _T_2430 = _T_2428 & _T_2541; // @[el2_ifu_mem_ctl.scala 482:112]
|
|
wire _T_2431 = 3'h1 == perr_state; // @[Conditional.scala 37:30]
|
|
wire _T_2432 = io_dec_tlu_flush_lower_wb | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 487:50]
|
|
wire _T_2434 = 3'h2 == perr_state; // @[Conditional.scala 37:30]
|
|
wire _T_2440 = 3'h4 == perr_state; // @[Conditional.scala 37:30]
|
|
wire _T_2442 = 3'h3 == perr_state; // @[Conditional.scala 37:30]
|
|
wire _GEN_38 = _T_2440 | _T_2442; // @[Conditional.scala 39:67]
|
|
wire _GEN_40 = _T_2434 ? _T_2432 : _GEN_38; // @[Conditional.scala 39:67]
|
|
wire _GEN_42 = _T_2431 ? _T_2432 : _GEN_40; // @[Conditional.scala 39:67]
|
|
wire perr_state_en = _T_2419 ? _T_2430 : _GEN_42; // @[Conditional.scala 40:58]
|
|
wire perr_sb_write_status = _T_2419 & perr_state_en; // @[Conditional.scala 40:58]
|
|
wire _T_2433 = io_dec_tlu_flush_lower_wb & io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 488:56]
|
|
wire _GEN_43 = _T_2431 & _T_2433; // @[Conditional.scala 39:67]
|
|
wire perr_sel_invalidate = _T_2419 ? 1'h0 : _GEN_43; // @[Conditional.scala 40:58]
|
|
wire [1:0] perr_err_inv_way = perr_sel_invalidate ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12]
|
|
reg dma_sb_err_state_ff; // @[el2_ifu_mem_ctl.scala 473:58]
|
|
wire _T_2416 = ~dma_sb_err_state_ff; // @[el2_ifu_mem_ctl.scala 472:49]
|
|
wire _T_2421 = io_ic_error_start & _T_318; // @[el2_ifu_mem_ctl.scala 481:87]
|
|
wire _T_2435 = io_dec_tlu_flush_err_wb & io_dec_tlu_flush_lower_wb; // @[el2_ifu_mem_ctl.scala 491:54]
|
|
wire _T_2436 = _T_2435 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 491:84]
|
|
wire _T_2445 = perr_state == 3'h2; // @[el2_ifu_mem_ctl.scala 512:66]
|
|
wire _T_2446 = io_dec_tlu_flush_err_wb & _T_2445; // @[el2_ifu_mem_ctl.scala 512:52]
|
|
wire _T_2448 = _T_2446 & _T_2541; // @[el2_ifu_mem_ctl.scala 512:81]
|
|
wire _T_2450 = io_dec_tlu_flush_lower_wb | io_dec_tlu_i0_commit_cmt; // @[el2_ifu_mem_ctl.scala 515:59]
|
|
wire _T_2451 = _T_2450 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 515:86]
|
|
wire _T_2465 = _T_2450 | io_ifu_fetch_val[0]; // @[el2_ifu_mem_ctl.scala 518:81]
|
|
wire _T_2466 = _T_2465 | ifu_bp_hit_taken_q_f; // @[el2_ifu_mem_ctl.scala 518:103]
|
|
wire _T_2467 = _T_2466 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 518:126]
|
|
wire _T_2487 = _T_2465 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 525:103]
|
|
wire _T_2494 = ~io_dec_tlu_flush_err_wb; // @[el2_ifu_mem_ctl.scala 530:62]
|
|
wire _T_2495 = io_dec_tlu_flush_lower_wb & _T_2494; // @[el2_ifu_mem_ctl.scala 530:60]
|
|
wire _T_2496 = _T_2495 | io_dec_tlu_i0_commit_cmt; // @[el2_ifu_mem_ctl.scala 530:88]
|
|
wire _T_2497 = _T_2496 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 530:115]
|
|
wire _GEN_50 = _T_2493 & _T_2451; // @[Conditional.scala 39:67]
|
|
wire _GEN_53 = _T_2476 ? _T_2487 : _GEN_50; // @[Conditional.scala 39:67]
|
|
wire _GEN_55 = _T_2476 | _T_2493; // @[Conditional.scala 39:67]
|
|
wire _GEN_57 = _T_2449 ? _T_2467 : _GEN_53; // @[Conditional.scala 39:67]
|
|
wire _GEN_59 = _T_2449 | _GEN_55; // @[Conditional.scala 39:67]
|
|
wire err_stop_state_en = _T_2444 ? _T_2448 : _GEN_57; // @[Conditional.scala 40:58]
|
|
reg ifu_bus_cmd_valid; // @[Reg.scala 27:20]
|
|
wire _T_2509 = ic_act_miss_f | ifu_bus_cmd_valid; // @[el2_ifu_mem_ctl.scala 547:64]
|
|
wire _T_2511 = _T_2509 & _T_2541; // @[el2_ifu_mem_ctl.scala 547:85]
|
|
reg [2:0] bus_cmd_beat_count; // @[Reg.scala 27:20]
|
|
wire _T_2513 = bus_cmd_beat_count == 3'h7; // @[el2_ifu_mem_ctl.scala 547:133]
|
|
wire _T_2514 = _T_2513 & ifu_bus_cmd_valid; // @[el2_ifu_mem_ctl.scala 547:164]
|
|
wire _T_2515 = _T_2514 & io_ifu_axi_arready; // @[el2_ifu_mem_ctl.scala 547:184]
|
|
wire _T_2516 = _T_2515 & miss_pending; // @[el2_ifu_mem_ctl.scala 547:204]
|
|
wire _T_2517 = ~_T_2516; // @[el2_ifu_mem_ctl.scala 547:112]
|
|
wire ifc_bus_ic_req_ff_in = _T_2511 & _T_2517; // @[el2_ifu_mem_ctl.scala 547:110]
|
|
wire _T_2518 = io_ifu_bus_clk_en | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 548:80]
|
|
wire ifu_bus_arready = io_ifu_axi_arready & io_ifu_bus_clk_en; // @[el2_ifu_mem_ctl.scala 579:45]
|
|
wire _T_2535 = io_ifu_axi_arvalid & ifu_bus_arready; // @[el2_ifu_mem_ctl.scala 582:35]
|
|
wire _T_2536 = _T_2535 & miss_pending; // @[el2_ifu_mem_ctl.scala 582:53]
|
|
wire bus_cmd_sent = _T_2536 & _T_2541; // @[el2_ifu_mem_ctl.scala 582:68]
|
|
wire [2:0] _T_2526 = ifu_bus_cmd_valid ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12]
|
|
wire [31:0] _T_2528 = {miss_addr,bus_rd_addr_count,3'h0}; // @[Cat.scala 29:58]
|
|
wire [31:0] _T_2530 = ifu_bus_cmd_valid ? 32'hffffffff : 32'h0; // @[Bitwise.scala 72:12]
|
|
reg ifu_bus_arready_unq_ff; // @[Reg.scala 27:20]
|
|
reg ifu_bus_arvalid_ff; // @[Reg.scala 27:20]
|
|
wire ifu_bus_arready_ff = ifu_bus_arready_unq_ff & bus_ifu_bus_clk_en_ff; // @[el2_ifu_mem_ctl.scala 580:51]
|
|
wire _T_2556 = ~scnd_miss_req; // @[el2_ifu_mem_ctl.scala 590:73]
|
|
wire _T_2557 = _T_2542 & _T_2556; // @[el2_ifu_mem_ctl.scala 590:71]
|
|
wire _T_2559 = last_data_recieved_ff & _T_1328; // @[el2_ifu_mem_ctl.scala 590:114]
|
|
wire last_data_recieved_in = _T_2557 | _T_2559; // @[el2_ifu_mem_ctl.scala 590:89]
|
|
wire [2:0] _T_2565 = bus_rd_addr_count + 3'h1; // @[el2_ifu_mem_ctl.scala 595:45]
|
|
wire _T_2568 = io_ifu_bus_clk_en | ic_act_miss_f; // @[el2_ifu_mem_ctl.scala 596:81]
|
|
wire _T_2569 = _T_2568 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 596:97]
|
|
wire _T_2571 = ifu_bus_cmd_valid & io_ifu_axi_arready; // @[el2_ifu_mem_ctl.scala 598:48]
|
|
wire _T_2572 = _T_2571 & miss_pending; // @[el2_ifu_mem_ctl.scala 598:68]
|
|
wire bus_inc_cmd_beat_cnt = _T_2572 & _T_2541; // @[el2_ifu_mem_ctl.scala 598:83]
|
|
wire bus_reset_cmd_beat_cnt_secondlast = ic_act_miss_f & uncacheable_miss_in; // @[el2_ifu_mem_ctl.scala 600:57]
|
|
wire _T_2576 = ~bus_inc_cmd_beat_cnt; // @[el2_ifu_mem_ctl.scala 601:31]
|
|
wire _T_2577 = ic_act_miss_f | scnd_miss_req; // @[el2_ifu_mem_ctl.scala 601:71]
|
|
wire _T_2578 = _T_2577 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 601:87]
|
|
wire _T_2579 = ~_T_2578; // @[el2_ifu_mem_ctl.scala 601:55]
|
|
wire bus_hold_cmd_beat_cnt = _T_2576 & _T_2579; // @[el2_ifu_mem_ctl.scala 601:53]
|
|
wire _T_2580 = bus_inc_cmd_beat_cnt | ic_act_miss_f; // @[el2_ifu_mem_ctl.scala 602:46]
|
|
wire bus_cmd_beat_en = _T_2580 | io_dec_tlu_force_halt; // @[el2_ifu_mem_ctl.scala 602:62]
|
|
wire [2:0] _T_2583 = bus_cmd_beat_count + 3'h1; // @[el2_ifu_mem_ctl.scala 604:46]
|
|
wire [2:0] _T_2585 = bus_reset_cmd_beat_cnt_secondlast ? 3'h6 : 3'h0; // @[Mux.scala 27:72]
|
|
wire [2:0] _T_2586 = bus_inc_cmd_beat_cnt ? _T_2583 : 3'h0; // @[Mux.scala 27:72]
|
|
wire [2:0] _T_2587 = bus_hold_cmd_beat_cnt ? bus_cmd_beat_count : 3'h0; // @[Mux.scala 27:72]
|
|
wire [2:0] _T_2589 = _T_2585 | _T_2586; // @[Mux.scala 27:72]
|
|
wire [2:0] bus_new_cmd_beat_count = _T_2589 | _T_2587; // @[Mux.scala 27:72]
|
|
wire _T_2593 = _T_2569 & bus_cmd_beat_en; // @[el2_ifu_mem_ctl.scala 605:125]
|
|
reg ifc_dma_access_ok_prev; // @[el2_ifu_mem_ctl.scala 616:62]
|
|
wire _T_2621 = ~iccm_correct_ecc; // @[el2_ifu_mem_ctl.scala 621:50]
|
|
wire _T_2622 = io_ifc_dma_access_ok & _T_2621; // @[el2_ifu_mem_ctl.scala 621:47]
|
|
wire _T_2623 = ~io_iccm_dma_sb_error; // @[el2_ifu_mem_ctl.scala 621:70]
|
|
wire ifc_dma_access_ok_d = _T_2622 & _T_2623; // @[el2_ifu_mem_ctl.scala 621:68]
|
|
wire _T_2627 = _T_2622 & ifc_dma_access_ok_prev; // @[el2_ifu_mem_ctl.scala 622:72]
|
|
wire _T_2628 = perr_state == 3'h0; // @[el2_ifu_mem_ctl.scala 622:111]
|
|
wire _T_2629 = _T_2627 & _T_2628; // @[el2_ifu_mem_ctl.scala 622:97]
|
|
wire ifc_dma_access_q_ok = _T_2629 & _T_2623; // @[el2_ifu_mem_ctl.scala 622:127]
|
|
wire _T_2632 = ifc_dma_access_q_ok & io_dma_iccm_req; // @[el2_ifu_mem_ctl.scala 625:40]
|
|
wire _T_2633 = _T_2632 & io_dma_mem_write; // @[el2_ifu_mem_ctl.scala 625:58]
|
|
wire _T_2636 = ~io_dma_mem_write; // @[el2_ifu_mem_ctl.scala 626:60]
|
|
wire _T_2637 = _T_2632 & _T_2636; // @[el2_ifu_mem_ctl.scala 626:58]
|
|
wire _T_2638 = io_ifc_iccm_access_bf & io_ifc_fetch_req_bf; // @[el2_ifu_mem_ctl.scala 626:104]
|
|
wire [2:0] _T_2643 = io_dma_iccm_req ? 3'h7 : 3'h0; // @[Bitwise.scala 72:12]
|
|
wire [8:0] _T_2749 = {io_dma_mem_wdata[48],io_dma_mem_wdata[46],io_dma_mem_wdata[44],io_dma_mem_wdata[42],io_dma_mem_wdata[40],io_dma_mem_wdata[38],io_dma_mem_wdata[37],io_dma_mem_wdata[35],io_dma_mem_wdata[33]}; // @[el2_lib.scala 268:22]
|
|
wire [17:0] _T_2758 = {io_dma_mem_wdata[63],io_dma_mem_wdata[62],io_dma_mem_wdata[60],io_dma_mem_wdata[59],io_dma_mem_wdata[57],io_dma_mem_wdata[55],io_dma_mem_wdata[53],io_dma_mem_wdata[52],io_dma_mem_wdata[50],_T_2749}; // @[el2_lib.scala 268:22]
|
|
wire _T_2759 = ^_T_2758; // @[el2_lib.scala 268:29]
|
|
wire [8:0] _T_2767 = {io_dma_mem_wdata[47],io_dma_mem_wdata[46],io_dma_mem_wdata[43],io_dma_mem_wdata[42],io_dma_mem_wdata[39],io_dma_mem_wdata[38],io_dma_mem_wdata[36],io_dma_mem_wdata[35],io_dma_mem_wdata[32]}; // @[el2_lib.scala 268:39]
|
|
wire [17:0] _T_2776 = {io_dma_mem_wdata[63],io_dma_mem_wdata[61],io_dma_mem_wdata[60],io_dma_mem_wdata[58],io_dma_mem_wdata[57],io_dma_mem_wdata[54],io_dma_mem_wdata[53],io_dma_mem_wdata[51],io_dma_mem_wdata[50],_T_2767}; // @[el2_lib.scala 268:39]
|
|
wire _T_2777 = ^_T_2776; // @[el2_lib.scala 268:46]
|
|
wire [8:0] _T_2785 = {io_dma_mem_wdata[47],io_dma_mem_wdata[46],io_dma_mem_wdata[41],io_dma_mem_wdata[40],io_dma_mem_wdata[39],io_dma_mem_wdata[38],io_dma_mem_wdata[34],io_dma_mem_wdata[33],io_dma_mem_wdata[32]}; // @[el2_lib.scala 268:56]
|
|
wire [17:0] _T_2794 = {io_dma_mem_wdata[62],io_dma_mem_wdata[61],io_dma_mem_wdata[60],io_dma_mem_wdata[56],io_dma_mem_wdata[55],io_dma_mem_wdata[54],io_dma_mem_wdata[53],io_dma_mem_wdata[49],io_dma_mem_wdata[48],_T_2785}; // @[el2_lib.scala 268:56]
|
|
wire _T_2795 = ^_T_2794; // @[el2_lib.scala 268:63]
|
|
wire [6:0] _T_2801 = {io_dma_mem_wdata[44],io_dma_mem_wdata[43],io_dma_mem_wdata[42],io_dma_mem_wdata[41],io_dma_mem_wdata[40],io_dma_mem_wdata[39],io_dma_mem_wdata[38]}; // @[el2_lib.scala 268:73]
|
|
wire [14:0] _T_2809 = {io_dma_mem_wdata[59],io_dma_mem_wdata[58],io_dma_mem_wdata[57],io_dma_mem_wdata[56],io_dma_mem_wdata[55],io_dma_mem_wdata[54],io_dma_mem_wdata[53],io_dma_mem_wdata[45],_T_2801}; // @[el2_lib.scala 268:73]
|
|
wire _T_2810 = ^_T_2809; // @[el2_lib.scala 268:80]
|
|
wire [14:0] _T_2824 = {io_dma_mem_wdata[52],io_dma_mem_wdata[51],io_dma_mem_wdata[50],io_dma_mem_wdata[49],io_dma_mem_wdata[48],io_dma_mem_wdata[47],io_dma_mem_wdata[46],io_dma_mem_wdata[45],_T_2801}; // @[el2_lib.scala 268:90]
|
|
wire _T_2825 = ^_T_2824; // @[el2_lib.scala 268:97]
|
|
wire [5:0] _T_2830 = {io_dma_mem_wdata[37],io_dma_mem_wdata[36],io_dma_mem_wdata[35],io_dma_mem_wdata[34],io_dma_mem_wdata[33],io_dma_mem_wdata[32]}; // @[el2_lib.scala 268:107]
|
|
wire _T_2831 = ^_T_2830; // @[el2_lib.scala 268:114]
|
|
wire [5:0] _T_2836 = {_T_2759,_T_2777,_T_2795,_T_2810,_T_2825,_T_2831}; // @[Cat.scala 29:58]
|
|
wire _T_2837 = ^io_dma_mem_wdata[63:32]; // @[el2_lib.scala 269:13]
|
|
wire _T_2838 = ^_T_2836; // @[el2_lib.scala 269:23]
|
|
wire _T_2839 = _T_2837 ^ _T_2838; // @[el2_lib.scala 269:18]
|
|
wire [8:0] _T_2945 = {io_dma_mem_wdata[16],io_dma_mem_wdata[14],io_dma_mem_wdata[12],io_dma_mem_wdata[10],io_dma_mem_wdata[8],io_dma_mem_wdata[6],io_dma_mem_wdata[5],io_dma_mem_wdata[3],io_dma_mem_wdata[1]}; // @[el2_lib.scala 268:22]
|
|
wire [17:0] _T_2954 = {io_dma_mem_wdata[31],io_dma_mem_wdata[30],io_dma_mem_wdata[28],io_dma_mem_wdata[27],io_dma_mem_wdata[25],io_dma_mem_wdata[23],io_dma_mem_wdata[21],io_dma_mem_wdata[20],io_dma_mem_wdata[18],_T_2945}; // @[el2_lib.scala 268:22]
|
|
wire _T_2955 = ^_T_2954; // @[el2_lib.scala 268:29]
|
|
wire [8:0] _T_2963 = {io_dma_mem_wdata[15],io_dma_mem_wdata[14],io_dma_mem_wdata[11],io_dma_mem_wdata[10],io_dma_mem_wdata[7],io_dma_mem_wdata[6],io_dma_mem_wdata[4],io_dma_mem_wdata[3],io_dma_mem_wdata[0]}; // @[el2_lib.scala 268:39]
|
|
wire [17:0] _T_2972 = {io_dma_mem_wdata[31],io_dma_mem_wdata[29],io_dma_mem_wdata[28],io_dma_mem_wdata[26],io_dma_mem_wdata[25],io_dma_mem_wdata[22],io_dma_mem_wdata[21],io_dma_mem_wdata[19],io_dma_mem_wdata[18],_T_2963}; // @[el2_lib.scala 268:39]
|
|
wire _T_2973 = ^_T_2972; // @[el2_lib.scala 268:46]
|
|
wire [8:0] _T_2981 = {io_dma_mem_wdata[15],io_dma_mem_wdata[14],io_dma_mem_wdata[9],io_dma_mem_wdata[8],io_dma_mem_wdata[7],io_dma_mem_wdata[6],io_dma_mem_wdata[2],io_dma_mem_wdata[1],io_dma_mem_wdata[0]}; // @[el2_lib.scala 268:56]
|
|
wire [17:0] _T_2990 = {io_dma_mem_wdata[30],io_dma_mem_wdata[29],io_dma_mem_wdata[28],io_dma_mem_wdata[24],io_dma_mem_wdata[23],io_dma_mem_wdata[22],io_dma_mem_wdata[21],io_dma_mem_wdata[17],io_dma_mem_wdata[16],_T_2981}; // @[el2_lib.scala 268:56]
|
|
wire _T_2991 = ^_T_2990; // @[el2_lib.scala 268:63]
|
|
wire [6:0] _T_2997 = {io_dma_mem_wdata[12],io_dma_mem_wdata[11],io_dma_mem_wdata[10],io_dma_mem_wdata[9],io_dma_mem_wdata[8],io_dma_mem_wdata[7],io_dma_mem_wdata[6]}; // @[el2_lib.scala 268:73]
|
|
wire [14:0] _T_3005 = {io_dma_mem_wdata[27],io_dma_mem_wdata[26],io_dma_mem_wdata[25],io_dma_mem_wdata[24],io_dma_mem_wdata[23],io_dma_mem_wdata[22],io_dma_mem_wdata[21],io_dma_mem_wdata[13],_T_2997}; // @[el2_lib.scala 268:73]
|
|
wire _T_3006 = ^_T_3005; // @[el2_lib.scala 268:80]
|
|
wire [14:0] _T_3020 = {io_dma_mem_wdata[20],io_dma_mem_wdata[19],io_dma_mem_wdata[18],io_dma_mem_wdata[17],io_dma_mem_wdata[16],io_dma_mem_wdata[15],io_dma_mem_wdata[14],io_dma_mem_wdata[13],_T_2997}; // @[el2_lib.scala 268:90]
|
|
wire _T_3021 = ^_T_3020; // @[el2_lib.scala 268:97]
|
|
wire [5:0] _T_3026 = {io_dma_mem_wdata[5],io_dma_mem_wdata[4],io_dma_mem_wdata[3],io_dma_mem_wdata[2],io_dma_mem_wdata[1],io_dma_mem_wdata[0]}; // @[el2_lib.scala 268:107]
|
|
wire _T_3027 = ^_T_3026; // @[el2_lib.scala 268:114]
|
|
wire [5:0] _T_3032 = {_T_2955,_T_2973,_T_2991,_T_3006,_T_3021,_T_3027}; // @[Cat.scala 29:58]
|
|
wire _T_3033 = ^io_dma_mem_wdata[31:0]; // @[el2_lib.scala 269:13]
|
|
wire _T_3034 = ^_T_3032; // @[el2_lib.scala 269:23]
|
|
wire _T_3035 = _T_3033 ^ _T_3034; // @[el2_lib.scala 269:18]
|
|
wire [6:0] _T_3036 = {_T_3035,_T_2955,_T_2973,_T_2991,_T_3006,_T_3021,_T_3027}; // @[Cat.scala 29:58]
|
|
wire [13:0] dma_mem_ecc = {_T_2839,_T_2759,_T_2777,_T_2795,_T_2810,_T_2825,_T_2831,_T_3036}; // @[Cat.scala 29:58]
|
|
wire _T_3038 = ~_T_2632; // @[el2_ifu_mem_ctl.scala 631:45]
|
|
wire _T_3039 = iccm_correct_ecc & _T_3038; // @[el2_ifu_mem_ctl.scala 631:43]
|
|
reg [38:0] iccm_ecc_corr_data_ff; // @[Reg.scala 27:20]
|
|
wire [77:0] _T_3040 = {iccm_ecc_corr_data_ff,iccm_ecc_corr_data_ff}; // @[Cat.scala 29:58]
|
|
wire [77:0] _T_3047 = {dma_mem_ecc[13:7],io_dma_mem_wdata[63:32],dma_mem_ecc[6:0],io_dma_mem_wdata[31:0]}; // @[Cat.scala 29:58]
|
|
reg [1:0] dma_mem_addr_ff; // @[el2_ifu_mem_ctl.scala 645:53]
|
|
wire _T_3379 = _T_3291[5:0] == 6'h27; // @[el2_lib.scala 307:41]
|
|
wire _T_3377 = _T_3291[5:0] == 6'h26; // @[el2_lib.scala 307:41]
|
|
wire _T_3375 = _T_3291[5:0] == 6'h25; // @[el2_lib.scala 307:41]
|
|
wire _T_3373 = _T_3291[5:0] == 6'h24; // @[el2_lib.scala 307:41]
|
|
wire _T_3371 = _T_3291[5:0] == 6'h23; // @[el2_lib.scala 307:41]
|
|
wire _T_3369 = _T_3291[5:0] == 6'h22; // @[el2_lib.scala 307:41]
|
|
wire _T_3367 = _T_3291[5:0] == 6'h21; // @[el2_lib.scala 307:41]
|
|
wire _T_3365 = _T_3291[5:0] == 6'h20; // @[el2_lib.scala 307:41]
|
|
wire _T_3363 = _T_3291[5:0] == 6'h1f; // @[el2_lib.scala 307:41]
|
|
wire _T_3361 = _T_3291[5:0] == 6'h1e; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3437 = {_T_3379,_T_3377,_T_3375,_T_3373,_T_3371,_T_3369,_T_3367,_T_3365,_T_3363,_T_3361}; // @[el2_lib.scala 310:69]
|
|
wire _T_3359 = _T_3291[5:0] == 6'h1d; // @[el2_lib.scala 307:41]
|
|
wire _T_3357 = _T_3291[5:0] == 6'h1c; // @[el2_lib.scala 307:41]
|
|
wire _T_3355 = _T_3291[5:0] == 6'h1b; // @[el2_lib.scala 307:41]
|
|
wire _T_3353 = _T_3291[5:0] == 6'h1a; // @[el2_lib.scala 307:41]
|
|
wire _T_3351 = _T_3291[5:0] == 6'h19; // @[el2_lib.scala 307:41]
|
|
wire _T_3349 = _T_3291[5:0] == 6'h18; // @[el2_lib.scala 307:41]
|
|
wire _T_3347 = _T_3291[5:0] == 6'h17; // @[el2_lib.scala 307:41]
|
|
wire _T_3345 = _T_3291[5:0] == 6'h16; // @[el2_lib.scala 307:41]
|
|
wire _T_3343 = _T_3291[5:0] == 6'h15; // @[el2_lib.scala 307:41]
|
|
wire _T_3341 = _T_3291[5:0] == 6'h14; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3428 = {_T_3359,_T_3357,_T_3355,_T_3353,_T_3351,_T_3349,_T_3347,_T_3345,_T_3343,_T_3341}; // @[el2_lib.scala 310:69]
|
|
wire _T_3339 = _T_3291[5:0] == 6'h13; // @[el2_lib.scala 307:41]
|
|
wire _T_3337 = _T_3291[5:0] == 6'h12; // @[el2_lib.scala 307:41]
|
|
wire _T_3335 = _T_3291[5:0] == 6'h11; // @[el2_lib.scala 307:41]
|
|
wire _T_3333 = _T_3291[5:0] == 6'h10; // @[el2_lib.scala 307:41]
|
|
wire _T_3331 = _T_3291[5:0] == 6'hf; // @[el2_lib.scala 307:41]
|
|
wire _T_3329 = _T_3291[5:0] == 6'he; // @[el2_lib.scala 307:41]
|
|
wire _T_3327 = _T_3291[5:0] == 6'hd; // @[el2_lib.scala 307:41]
|
|
wire _T_3325 = _T_3291[5:0] == 6'hc; // @[el2_lib.scala 307:41]
|
|
wire _T_3323 = _T_3291[5:0] == 6'hb; // @[el2_lib.scala 307:41]
|
|
wire _T_3321 = _T_3291[5:0] == 6'ha; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3418 = {_T_3339,_T_3337,_T_3335,_T_3333,_T_3331,_T_3329,_T_3327,_T_3325,_T_3323,_T_3321}; // @[el2_lib.scala 310:69]
|
|
wire _T_3319 = _T_3291[5:0] == 6'h9; // @[el2_lib.scala 307:41]
|
|
wire _T_3317 = _T_3291[5:0] == 6'h8; // @[el2_lib.scala 307:41]
|
|
wire _T_3315 = _T_3291[5:0] == 6'h7; // @[el2_lib.scala 307:41]
|
|
wire _T_3313 = _T_3291[5:0] == 6'h6; // @[el2_lib.scala 307:41]
|
|
wire _T_3311 = _T_3291[5:0] == 6'h5; // @[el2_lib.scala 307:41]
|
|
wire _T_3309 = _T_3291[5:0] == 6'h4; // @[el2_lib.scala 307:41]
|
|
wire _T_3307 = _T_3291[5:0] == 6'h3; // @[el2_lib.scala 307:41]
|
|
wire _T_3305 = _T_3291[5:0] == 6'h2; // @[el2_lib.scala 307:41]
|
|
wire _T_3303 = _T_3291[5:0] == 6'h1; // @[el2_lib.scala 307:41]
|
|
wire [18:0] _T_3419 = {_T_3418,_T_3319,_T_3317,_T_3315,_T_3313,_T_3311,_T_3309,_T_3307,_T_3305,_T_3303}; // @[el2_lib.scala 310:69]
|
|
wire [38:0] _T_3439 = {_T_3437,_T_3428,_T_3419}; // @[el2_lib.scala 310:69]
|
|
wire [7:0] _T_3394 = {io_iccm_rd_data_ecc[35],io_iccm_rd_data_ecc[3:1],io_iccm_rd_data_ecc[34],io_iccm_rd_data_ecc[0],io_iccm_rd_data_ecc[33:32]}; // @[Cat.scala 29:58]
|
|
wire [38:0] _T_3400 = {io_iccm_rd_data_ecc[38],io_iccm_rd_data_ecc[31:26],io_iccm_rd_data_ecc[37],io_iccm_rd_data_ecc[25:11],io_iccm_rd_data_ecc[36],io_iccm_rd_data_ecc[10:4],_T_3394}; // @[Cat.scala 29:58]
|
|
wire [38:0] _T_3440 = _T_3439 ^ _T_3400; // @[el2_lib.scala 310:76]
|
|
wire [38:0] _T_3441 = _T_3295 ? _T_3440 : _T_3400; // @[el2_lib.scala 310:31]
|
|
wire [31:0] iccm_corrected_data_0 = {_T_3441[37:32],_T_3441[30:16],_T_3441[14:8],_T_3441[6:4],_T_3441[2]}; // @[Cat.scala 29:58]
|
|
wire _T_3764 = _T_3676[5:0] == 6'h27; // @[el2_lib.scala 307:41]
|
|
wire _T_3762 = _T_3676[5:0] == 6'h26; // @[el2_lib.scala 307:41]
|
|
wire _T_3760 = _T_3676[5:0] == 6'h25; // @[el2_lib.scala 307:41]
|
|
wire _T_3758 = _T_3676[5:0] == 6'h24; // @[el2_lib.scala 307:41]
|
|
wire _T_3756 = _T_3676[5:0] == 6'h23; // @[el2_lib.scala 307:41]
|
|
wire _T_3754 = _T_3676[5:0] == 6'h22; // @[el2_lib.scala 307:41]
|
|
wire _T_3752 = _T_3676[5:0] == 6'h21; // @[el2_lib.scala 307:41]
|
|
wire _T_3750 = _T_3676[5:0] == 6'h20; // @[el2_lib.scala 307:41]
|
|
wire _T_3748 = _T_3676[5:0] == 6'h1f; // @[el2_lib.scala 307:41]
|
|
wire _T_3746 = _T_3676[5:0] == 6'h1e; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3822 = {_T_3764,_T_3762,_T_3760,_T_3758,_T_3756,_T_3754,_T_3752,_T_3750,_T_3748,_T_3746}; // @[el2_lib.scala 310:69]
|
|
wire _T_3744 = _T_3676[5:0] == 6'h1d; // @[el2_lib.scala 307:41]
|
|
wire _T_3742 = _T_3676[5:0] == 6'h1c; // @[el2_lib.scala 307:41]
|
|
wire _T_3740 = _T_3676[5:0] == 6'h1b; // @[el2_lib.scala 307:41]
|
|
wire _T_3738 = _T_3676[5:0] == 6'h1a; // @[el2_lib.scala 307:41]
|
|
wire _T_3736 = _T_3676[5:0] == 6'h19; // @[el2_lib.scala 307:41]
|
|
wire _T_3734 = _T_3676[5:0] == 6'h18; // @[el2_lib.scala 307:41]
|
|
wire _T_3732 = _T_3676[5:0] == 6'h17; // @[el2_lib.scala 307:41]
|
|
wire _T_3730 = _T_3676[5:0] == 6'h16; // @[el2_lib.scala 307:41]
|
|
wire _T_3728 = _T_3676[5:0] == 6'h15; // @[el2_lib.scala 307:41]
|
|
wire _T_3726 = _T_3676[5:0] == 6'h14; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3813 = {_T_3744,_T_3742,_T_3740,_T_3738,_T_3736,_T_3734,_T_3732,_T_3730,_T_3728,_T_3726}; // @[el2_lib.scala 310:69]
|
|
wire _T_3724 = _T_3676[5:0] == 6'h13; // @[el2_lib.scala 307:41]
|
|
wire _T_3722 = _T_3676[5:0] == 6'h12; // @[el2_lib.scala 307:41]
|
|
wire _T_3720 = _T_3676[5:0] == 6'h11; // @[el2_lib.scala 307:41]
|
|
wire _T_3718 = _T_3676[5:0] == 6'h10; // @[el2_lib.scala 307:41]
|
|
wire _T_3716 = _T_3676[5:0] == 6'hf; // @[el2_lib.scala 307:41]
|
|
wire _T_3714 = _T_3676[5:0] == 6'he; // @[el2_lib.scala 307:41]
|
|
wire _T_3712 = _T_3676[5:0] == 6'hd; // @[el2_lib.scala 307:41]
|
|
wire _T_3710 = _T_3676[5:0] == 6'hc; // @[el2_lib.scala 307:41]
|
|
wire _T_3708 = _T_3676[5:0] == 6'hb; // @[el2_lib.scala 307:41]
|
|
wire _T_3706 = _T_3676[5:0] == 6'ha; // @[el2_lib.scala 307:41]
|
|
wire [9:0] _T_3803 = {_T_3724,_T_3722,_T_3720,_T_3718,_T_3716,_T_3714,_T_3712,_T_3710,_T_3708,_T_3706}; // @[el2_lib.scala 310:69]
|
|
wire _T_3704 = _T_3676[5:0] == 6'h9; // @[el2_lib.scala 307:41]
|
|
wire _T_3702 = _T_3676[5:0] == 6'h8; // @[el2_lib.scala 307:41]
|
|
wire _T_3700 = _T_3676[5:0] == 6'h7; // @[el2_lib.scala 307:41]
|
|
wire _T_3698 = _T_3676[5:0] == 6'h6; // @[el2_lib.scala 307:41]
|
|
wire _T_3696 = _T_3676[5:0] == 6'h5; // @[el2_lib.scala 307:41]
|
|
wire _T_3694 = _T_3676[5:0] == 6'h4; // @[el2_lib.scala 307:41]
|
|
wire _T_3692 = _T_3676[5:0] == 6'h3; // @[el2_lib.scala 307:41]
|
|
wire _T_3690 = _T_3676[5:0] == 6'h2; // @[el2_lib.scala 307:41]
|
|
wire _T_3688 = _T_3676[5:0] == 6'h1; // @[el2_lib.scala 307:41]
|
|
wire [18:0] _T_3804 = {_T_3803,_T_3704,_T_3702,_T_3700,_T_3698,_T_3696,_T_3694,_T_3692,_T_3690,_T_3688}; // @[el2_lib.scala 310:69]
|
|
wire [38:0] _T_3824 = {_T_3822,_T_3813,_T_3804}; // @[el2_lib.scala 310:69]
|
|
wire [7:0] _T_3779 = {io_iccm_rd_data_ecc[74],io_iccm_rd_data_ecc[42:40],io_iccm_rd_data_ecc[73],io_iccm_rd_data_ecc[39],io_iccm_rd_data_ecc[72:71]}; // @[Cat.scala 29:58]
|
|
wire [38:0] _T_3785 = {io_iccm_rd_data_ecc[77],io_iccm_rd_data_ecc[70:65],io_iccm_rd_data_ecc[76],io_iccm_rd_data_ecc[64:50],io_iccm_rd_data_ecc[75],io_iccm_rd_data_ecc[49:43],_T_3779}; // @[Cat.scala 29:58]
|
|
wire [38:0] _T_3825 = _T_3824 ^ _T_3785; // @[el2_lib.scala 310:76]
|
|
wire [38:0] _T_3826 = _T_3680 ? _T_3825 : _T_3785; // @[el2_lib.scala 310:31]
|
|
wire [31:0] iccm_corrected_data_1 = {_T_3826[37:32],_T_3826[30:16],_T_3826[14:8],_T_3826[6:4],_T_3826[2]}; // @[Cat.scala 29:58]
|
|
wire [31:0] iccm_dma_rdata_1_muxed = dma_mem_addr_ff[0] ? iccm_corrected_data_0 : iccm_corrected_data_1; // @[el2_ifu_mem_ctl.scala 637:35]
|
|
wire _T_3299 = ~_T_3291[6]; // @[el2_lib.scala 303:55]
|
|
wire _T_3300 = _T_3293 & _T_3299; // @[el2_lib.scala 303:53]
|
|
wire _T_3684 = ~_T_3676[6]; // @[el2_lib.scala 303:55]
|
|
wire _T_3685 = _T_3678 & _T_3684; // @[el2_lib.scala 303:53]
|
|
wire [1:0] iccm_double_ecc_error = {_T_3300,_T_3685}; // @[Cat.scala 29:58]
|
|
wire iccm_dma_ecc_error_in = |iccm_double_ecc_error; // @[el2_ifu_mem_ctl.scala 639:53]
|
|
wire [63:0] _T_3051 = {io_dma_mem_addr,io_dma_mem_addr}; // @[Cat.scala 29:58]
|
|
wire [63:0] _T_3052 = {iccm_dma_rdata_1_muxed,_T_3441[37:32],_T_3441[30:16],_T_3441[14:8],_T_3441[6:4],_T_3441[2]}; // @[Cat.scala 29:58]
|
|
reg [2:0] dma_mem_tag_ff; // @[el2_ifu_mem_ctl.scala 641:54]
|
|
reg [2:0] iccm_dma_rtag; // @[el2_ifu_mem_ctl.scala 642:69]
|
|
reg iccm_dma_rvalid; // @[el2_ifu_mem_ctl.scala 647:71]
|
|
reg [63:0] iccm_dma_rdata; // @[el2_ifu_mem_ctl.scala 651:70]
|
|
wire _T_3057 = _T_2632 & _T_2621; // @[el2_ifu_mem_ctl.scala 654:65]
|
|
wire _T_3060 = _T_3038 & iccm_correct_ecc; // @[el2_ifu_mem_ctl.scala 655:50]
|
|
reg [13:0] iccm_ecc_corr_index_ff; // @[Reg.scala 27:20]
|
|
wire [14:0] _T_3061 = {iccm_ecc_corr_index_ff,1'h0}; // @[Cat.scala 29:58]
|
|
wire [15:0] _T_3063 = _T_3060 ? {{1'd0}, _T_3061} : io_ifc_fetch_addr_bf[15:0]; // @[el2_ifu_mem_ctl.scala 655:8]
|
|
wire [31:0] _T_3064 = _T_3057 ? io_dma_mem_addr : {{16'd0}, _T_3063}; // @[el2_ifu_mem_ctl.scala 654:25]
|
|
wire _T_3453 = _T_3291 == 7'h40; // @[el2_lib.scala 313:62]
|
|
wire _T_3454 = _T_3441[38] ^ _T_3453; // @[el2_lib.scala 313:44]
|
|
wire [6:0] iccm_corrected_ecc_0 = {_T_3454,_T_3441[31],_T_3441[15],_T_3441[7],_T_3441[3],_T_3441[1:0]}; // @[Cat.scala 29:58]
|
|
wire _T_3838 = _T_3676 == 7'h40; // @[el2_lib.scala 313:62]
|
|
wire _T_3839 = _T_3826[38] ^ _T_3838; // @[el2_lib.scala 313:44]
|
|
wire [6:0] iccm_corrected_ecc_1 = {_T_3839,_T_3826[31],_T_3826[15],_T_3826[7],_T_3826[3],_T_3826[1:0]}; // @[Cat.scala 29:58]
|
|
wire _T_3855 = _T_3 & ifc_iccm_access_f; // @[el2_ifu_mem_ctl.scala 667:58]
|
|
wire [31:0] iccm_corrected_data_f_mux = iccm_single_ecc_error[0] ? iccm_corrected_data_0 : iccm_corrected_data_1; // @[el2_ifu_mem_ctl.scala 669:38]
|
|
wire [6:0] iccm_corrected_ecc_f_mux = iccm_single_ecc_error[0] ? iccm_corrected_ecc_0 : iccm_corrected_ecc_1; // @[el2_ifu_mem_ctl.scala 670:37]
|
|
reg iccm_rd_ecc_single_err_ff; // @[el2_ifu_mem_ctl.scala 678:62]
|
|
wire _T_3863 = ~iccm_rd_ecc_single_err_ff; // @[el2_ifu_mem_ctl.scala 672:76]
|
|
wire _T_3864 = io_iccm_rd_ecc_single_err & _T_3863; // @[el2_ifu_mem_ctl.scala 672:74]
|
|
wire _T_3866 = _T_3864 & _T_318; // @[el2_ifu_mem_ctl.scala 672:104]
|
|
wire iccm_ecc_write_status = _T_3866 | io_iccm_dma_sb_error; // @[el2_ifu_mem_ctl.scala 672:127]
|
|
wire _T_3867 = io_iccm_rd_ecc_single_err | iccm_rd_ecc_single_err_ff; // @[el2_ifu_mem_ctl.scala 673:67]
|
|
wire iccm_rd_ecc_single_err_hold_in = _T_3867 & _T_318; // @[el2_ifu_mem_ctl.scala 673:96]
|
|
reg [13:0] iccm_rw_addr_f; // @[el2_ifu_mem_ctl.scala 677:51]
|
|
wire [13:0] _T_3872 = iccm_rw_addr_f + 14'h1; // @[el2_ifu_mem_ctl.scala 676:102]
|
|
wire [38:0] _T_3876 = {iccm_corrected_ecc_f_mux,iccm_corrected_data_f_mux}; // @[Cat.scala 29:58]
|
|
wire _T_3881 = ~io_ifc_fetch_uncacheable_bf; // @[el2_ifu_mem_ctl.scala 681:41]
|
|
wire _T_3882 = io_ifc_fetch_req_bf & _T_3881; // @[el2_ifu_mem_ctl.scala 681:39]
|
|
wire _T_3883 = ~io_ifc_iccm_access_bf; // @[el2_ifu_mem_ctl.scala 681:72]
|
|
wire _T_3884 = _T_3882 & _T_3883; // @[el2_ifu_mem_ctl.scala 681:70]
|
|
wire _T_3886 = ~miss_state_en; // @[el2_ifu_mem_ctl.scala 682:34]
|
|
wire _T_3887 = _T_2228 & _T_3886; // @[el2_ifu_mem_ctl.scala 682:32]
|
|
wire _T_3890 = _T_2243 & _T_3886; // @[el2_ifu_mem_ctl.scala 683:37]
|
|
wire _T_3891 = _T_3887 | _T_3890; // @[el2_ifu_mem_ctl.scala 682:88]
|
|
wire _T_3892 = miss_state == 3'h7; // @[el2_ifu_mem_ctl.scala 684:19]
|
|
wire _T_3894 = _T_3892 & _T_3886; // @[el2_ifu_mem_ctl.scala 684:41]
|
|
wire _T_3895 = _T_3891 | _T_3894; // @[el2_ifu_mem_ctl.scala 683:88]
|
|
wire _T_3896 = miss_state == 3'h3; // @[el2_ifu_mem_ctl.scala 685:19]
|
|
wire _T_3898 = _T_3896 & _T_3886; // @[el2_ifu_mem_ctl.scala 685:35]
|
|
wire _T_3899 = _T_3895 | _T_3898; // @[el2_ifu_mem_ctl.scala 684:88]
|
|
wire _T_3902 = _T_2242 & _T_3886; // @[el2_ifu_mem_ctl.scala 686:38]
|
|
wire _T_3903 = _T_3899 | _T_3902; // @[el2_ifu_mem_ctl.scala 685:88]
|
|
wire _T_3905 = _T_2243 & miss_state_en; // @[el2_ifu_mem_ctl.scala 687:37]
|
|
wire _T_3906 = miss_nxtstate == 3'h3; // @[el2_ifu_mem_ctl.scala 687:71]
|
|
wire _T_3907 = _T_3905 & _T_3906; // @[el2_ifu_mem_ctl.scala 687:54]
|
|
wire _T_3908 = _T_3903 | _T_3907; // @[el2_ifu_mem_ctl.scala 686:57]
|
|
wire _T_3909 = ~_T_3908; // @[el2_ifu_mem_ctl.scala 682:5]
|
|
wire _T_3910 = _T_3884 & _T_3909; // @[el2_ifu_mem_ctl.scala 681:96]
|
|
wire _T_3911 = io_ifc_fetch_req_bf & io_exu_flush_final; // @[el2_ifu_mem_ctl.scala 688:28]
|
|
wire _T_3913 = _T_3911 & _T_3881; // @[el2_ifu_mem_ctl.scala 688:50]
|
|
wire _T_3915 = _T_3913 & _T_3883; // @[el2_ifu_mem_ctl.scala 688:81]
|
|
wire _T_3924 = ~_T_109; // @[el2_ifu_mem_ctl.scala 691:106]
|
|
wire _T_3925 = _T_2228 & _T_3924; // @[el2_ifu_mem_ctl.scala 691:104]
|
|
wire _T_3926 = _T_2243 | _T_3925; // @[el2_ifu_mem_ctl.scala 691:77]
|
|
wire _T_3930 = ~_T_52; // @[el2_ifu_mem_ctl.scala 691:172]
|
|
wire _T_3931 = _T_3926 & _T_3930; // @[el2_ifu_mem_ctl.scala 691:170]
|
|
wire _T_3932 = ~_T_3931; // @[el2_ifu_mem_ctl.scala 691:44]
|
|
wire _T_3936 = reset_ic_in | reset_ic_ff; // @[el2_ifu_mem_ctl.scala 694:64]
|
|
wire _T_3937 = ~_T_3936; // @[el2_ifu_mem_ctl.scala 694:50]
|
|
wire _T_3938 = _T_277 & _T_3937; // @[el2_ifu_mem_ctl.scala 694:48]
|
|
wire _T_3939 = ~reset_tag_valid_for_miss; // @[el2_ifu_mem_ctl.scala 694:81]
|
|
wire ic_valid = _T_3938 & _T_3939; // @[el2_ifu_mem_ctl.scala 694:79]
|
|
wire _T_3941 = debug_c1_clken & io_ic_debug_tag_array; // @[el2_ifu_mem_ctl.scala 695:82]
|
|
reg [6:0] ifu_status_wr_addr_ff; // @[el2_ifu_mem_ctl.scala 698:14]
|
|
wire _T_3944 = io_ic_debug_wr_en & io_ic_debug_tag_array; // @[el2_ifu_mem_ctl.scala 701:74]
|
|
wire _T_10086 = bus_ifu_wr_en_ff_q & last_beat; // @[el2_ifu_mem_ctl.scala 775:45]
|
|
wire way_status_wr_en = _T_10086 | ic_act_hit_f; // @[el2_ifu_mem_ctl.scala 775:58]
|
|
wire way_status_wr_en_w_debug = way_status_wr_en | _T_3944; // @[el2_ifu_mem_ctl.scala 701:53]
|
|
reg way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 703:14]
|
|
wire [2:0] _T_3948 = {{2'd0}, io_ic_debug_wr_data[4]}; // @[el2_ifu_mem_ctl.scala 707:10]
|
|
wire way_status_hit_new = io_ic_rd_hit[0]; // @[el2_ifu_mem_ctl.scala 771:41]
|
|
wire way_status_new = _T_10086 ? replace_way_mb_any_0 : way_status_hit_new; // @[el2_ifu_mem_ctl.scala 774:26]
|
|
reg [2:0] way_status_new_ff; // @[el2_ifu_mem_ctl.scala 709:14]
|
|
wire way_status_clken_0 = ifu_status_wr_addr_ff[6:3] == 4'h0; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_1 = ifu_status_wr_addr_ff[6:3] == 4'h1; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_2 = ifu_status_wr_addr_ff[6:3] == 4'h2; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_3 = ifu_status_wr_addr_ff[6:3] == 4'h3; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_4 = ifu_status_wr_addr_ff[6:3] == 4'h4; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_5 = ifu_status_wr_addr_ff[6:3] == 4'h5; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_6 = ifu_status_wr_addr_ff[6:3] == 4'h6; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_7 = ifu_status_wr_addr_ff[6:3] == 4'h7; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_8 = ifu_status_wr_addr_ff[6:3] == 4'h8; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_9 = ifu_status_wr_addr_ff[6:3] == 4'h9; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_10 = ifu_status_wr_addr_ff[6:3] == 4'ha; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_11 = ifu_status_wr_addr_ff[6:3] == 4'hb; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_12 = ifu_status_wr_addr_ff[6:3] == 4'hc; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_13 = ifu_status_wr_addr_ff[6:3] == 4'hd; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_14 = ifu_status_wr_addr_ff[6:3] == 4'he; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire way_status_clken_15 = ifu_status_wr_addr_ff[6:3] == 4'hf; // @[el2_ifu_mem_ctl.scala 711:132]
|
|
wire _T_3965 = ifu_status_wr_addr_ff == 7'h0; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3966 = _T_3965 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3967 = _T_3966 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3969 = ifu_status_wr_addr_ff == 7'h1; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3970 = _T_3969 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3971 = _T_3970 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3973 = ifu_status_wr_addr_ff == 7'h2; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3974 = _T_3973 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3975 = _T_3974 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3977 = ifu_status_wr_addr_ff == 7'h3; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3978 = _T_3977 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3979 = _T_3978 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3981 = ifu_status_wr_addr_ff == 7'h4; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3982 = _T_3981 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3983 = _T_3982 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3985 = ifu_status_wr_addr_ff == 7'h5; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3986 = _T_3985 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3987 = _T_3986 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3989 = ifu_status_wr_addr_ff == 7'h6; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3990 = _T_3989 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3991 = _T_3990 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3993 = ifu_status_wr_addr_ff == 7'h7; // @[el2_ifu_mem_ctl.scala 715:93]
|
|
wire _T_3994 = _T_3993 & way_status_wr_en_ff; // @[el2_ifu_mem_ctl.scala 715:102]
|
|
wire _T_3995 = _T_3994 & way_status_clken_0; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_3999 = _T_3966 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4003 = _T_3970 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4007 = _T_3974 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4011 = _T_3978 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4015 = _T_3982 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4019 = _T_3986 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4023 = _T_3990 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4027 = _T_3994 & way_status_clken_1; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4031 = _T_3966 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4035 = _T_3970 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4039 = _T_3974 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4043 = _T_3978 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4047 = _T_3982 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4051 = _T_3986 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4055 = _T_3990 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4059 = _T_3994 & way_status_clken_2; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4063 = _T_3966 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4067 = _T_3970 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4071 = _T_3974 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4075 = _T_3978 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4079 = _T_3982 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4083 = _T_3986 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4087 = _T_3990 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4091 = _T_3994 & way_status_clken_3; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4095 = _T_3966 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4099 = _T_3970 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4103 = _T_3974 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4107 = _T_3978 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4111 = _T_3982 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4115 = _T_3986 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4119 = _T_3990 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4123 = _T_3994 & way_status_clken_4; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4127 = _T_3966 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4131 = _T_3970 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4135 = _T_3974 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4139 = _T_3978 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4143 = _T_3982 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4147 = _T_3986 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4151 = _T_3990 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4155 = _T_3994 & way_status_clken_5; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4159 = _T_3966 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4163 = _T_3970 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4167 = _T_3974 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4171 = _T_3978 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4175 = _T_3982 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4179 = _T_3986 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4183 = _T_3990 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4187 = _T_3994 & way_status_clken_6; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4191 = _T_3966 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4195 = _T_3970 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4199 = _T_3974 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4203 = _T_3978 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4207 = _T_3982 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4211 = _T_3986 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4215 = _T_3990 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4219 = _T_3994 & way_status_clken_7; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4223 = _T_3966 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4227 = _T_3970 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4231 = _T_3974 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4235 = _T_3978 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4239 = _T_3982 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4243 = _T_3986 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4247 = _T_3990 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4251 = _T_3994 & way_status_clken_8; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4255 = _T_3966 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4259 = _T_3970 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4263 = _T_3974 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4267 = _T_3978 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4271 = _T_3982 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4275 = _T_3986 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4279 = _T_3990 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4283 = _T_3994 & way_status_clken_9; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4287 = _T_3966 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4291 = _T_3970 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4295 = _T_3974 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4299 = _T_3978 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4303 = _T_3982 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4307 = _T_3986 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4311 = _T_3990 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4315 = _T_3994 & way_status_clken_10; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4319 = _T_3966 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4323 = _T_3970 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4327 = _T_3974 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4331 = _T_3978 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4335 = _T_3982 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4339 = _T_3986 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4343 = _T_3990 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4347 = _T_3994 & way_status_clken_11; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4351 = _T_3966 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4355 = _T_3970 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4359 = _T_3974 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4363 = _T_3978 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4367 = _T_3982 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4371 = _T_3986 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4375 = _T_3990 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4379 = _T_3994 & way_status_clken_12; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4383 = _T_3966 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4387 = _T_3970 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4391 = _T_3974 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4395 = _T_3978 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4399 = _T_3982 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4403 = _T_3986 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4407 = _T_3990 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4411 = _T_3994 & way_status_clken_13; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4415 = _T_3966 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4419 = _T_3970 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4423 = _T_3974 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4427 = _T_3978 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4431 = _T_3982 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4435 = _T_3986 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4439 = _T_3990 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4443 = _T_3994 & way_status_clken_14; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4447 = _T_3966 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4451 = _T_3970 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4455 = _T_3974 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4459 = _T_3978 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4463 = _T_3982 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4467 = _T_3986 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4471 = _T_3990 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_4475 = _T_3994 & way_status_clken_15; // @[el2_ifu_mem_ctl.scala 715:124]
|
|
wire _T_10092 = _T_101 & replace_way_mb_any_1; // @[el2_ifu_mem_ctl.scala 778:84]
|
|
wire _T_10093 = _T_10092 & miss_pending; // @[el2_ifu_mem_ctl.scala 778:108]
|
|
wire bus_wren_last_1 = _T_10093 & bus_last_data_beat; // @[el2_ifu_mem_ctl.scala 778:123]
|
|
wire wren_reset_miss_1 = replace_way_mb_any_1 & reset_tag_valid_for_miss; // @[el2_ifu_mem_ctl.scala 779:84]
|
|
wire _T_10095 = bus_wren_last_1 | wren_reset_miss_1; // @[el2_ifu_mem_ctl.scala 780:73]
|
|
wire _T_10090 = _T_101 & replace_way_mb_any_0; // @[el2_ifu_mem_ctl.scala 778:84]
|
|
wire _T_10091 = _T_10090 & miss_pending; // @[el2_ifu_mem_ctl.scala 778:108]
|
|
wire bus_wren_last_0 = _T_10091 & bus_last_data_beat; // @[el2_ifu_mem_ctl.scala 778:123]
|
|
wire wren_reset_miss_0 = replace_way_mb_any_0 & reset_tag_valid_for_miss; // @[el2_ifu_mem_ctl.scala 779:84]
|
|
wire _T_10094 = bus_wren_last_0 | wren_reset_miss_0; // @[el2_ifu_mem_ctl.scala 780:73]
|
|
wire [1:0] ifu_tag_wren = {_T_10095,_T_10094}; // @[Cat.scala 29:58]
|
|
wire [1:0] _T_10129 = _T_3944 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12]
|
|
wire [1:0] ic_debug_tag_wr_en = _T_10129 & io_ic_debug_way; // @[el2_ifu_mem_ctl.scala 813:90]
|
|
wire [1:0] ifu_tag_wren_w_debug = ifu_tag_wren | ic_debug_tag_wr_en; // @[el2_ifu_mem_ctl.scala 724:45]
|
|
reg [1:0] ifu_tag_wren_ff; // @[el2_ifu_mem_ctl.scala 726:14]
|
|
reg ic_valid_ff; // @[el2_ifu_mem_ctl.scala 730:14]
|
|
wire _T_5124 = ifu_ic_rw_int_addr_ff[5:4] == 2'h0; // @[el2_ifu_mem_ctl.scala 734:82]
|
|
wire _T_5126 = _T_5124 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5128 = perr_ic_index_ff[5:4] == 2'h0; // @[el2_ifu_mem_ctl.scala 735:74]
|
|
wire _T_5130 = _T_5128 & perr_err_inv_way[0]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5131 = _T_5126 | _T_5130; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5132 = _T_5131 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire _T_5136 = _T_5124 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5140 = _T_5128 & perr_err_inv_way[1]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5141 = _T_5136 | _T_5140; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5142 = _T_5141 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire [1:0] tag_valid_clken_0 = {_T_5132,_T_5142}; // @[Cat.scala 29:58]
|
|
wire _T_5144 = ifu_ic_rw_int_addr_ff[5:4] == 2'h1; // @[el2_ifu_mem_ctl.scala 734:82]
|
|
wire _T_5146 = _T_5144 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5148 = perr_ic_index_ff[5:4] == 2'h1; // @[el2_ifu_mem_ctl.scala 735:74]
|
|
wire _T_5150 = _T_5148 & perr_err_inv_way[0]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5151 = _T_5146 | _T_5150; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5152 = _T_5151 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire _T_5156 = _T_5144 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5160 = _T_5148 & perr_err_inv_way[1]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5161 = _T_5156 | _T_5160; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5162 = _T_5161 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire [1:0] tag_valid_clken_1 = {_T_5152,_T_5162}; // @[Cat.scala 29:58]
|
|
wire _T_5164 = ifu_ic_rw_int_addr_ff[5:4] == 2'h2; // @[el2_ifu_mem_ctl.scala 734:82]
|
|
wire _T_5166 = _T_5164 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5168 = perr_ic_index_ff[5:4] == 2'h2; // @[el2_ifu_mem_ctl.scala 735:74]
|
|
wire _T_5170 = _T_5168 & perr_err_inv_way[0]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5171 = _T_5166 | _T_5170; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5172 = _T_5171 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire _T_5176 = _T_5164 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5180 = _T_5168 & perr_err_inv_way[1]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5181 = _T_5176 | _T_5180; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5182 = _T_5181 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire [1:0] tag_valid_clken_2 = {_T_5172,_T_5182}; // @[Cat.scala 29:58]
|
|
wire _T_5184 = ifu_ic_rw_int_addr_ff[5:4] == 2'h3; // @[el2_ifu_mem_ctl.scala 734:82]
|
|
wire _T_5186 = _T_5184 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5188 = perr_ic_index_ff[5:4] == 2'h3; // @[el2_ifu_mem_ctl.scala 735:74]
|
|
wire _T_5190 = _T_5188 & perr_err_inv_way[0]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5191 = _T_5186 | _T_5190; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5192 = _T_5191 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire _T_5196 = _T_5184 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 734:91]
|
|
wire _T_5200 = _T_5188 & perr_err_inv_way[1]; // @[el2_ifu_mem_ctl.scala 735:83]
|
|
wire _T_5201 = _T_5196 | _T_5200; // @[el2_ifu_mem_ctl.scala 734:113]
|
|
wire _T_5202 = _T_5201 | reset_all_tags; // @[el2_ifu_mem_ctl.scala 735:106]
|
|
wire [1:0] tag_valid_clken_3 = {_T_5192,_T_5202}; // @[Cat.scala 29:58]
|
|
wire _T_5205 = ic_valid_ff & _T_196; // @[el2_ifu_mem_ctl.scala 740:64]
|
|
wire _T_5206 = ~perr_sel_invalidate; // @[el2_ifu_mem_ctl.scala 740:91]
|
|
wire _T_5207 = _T_5205 & _T_5206; // @[el2_ifu_mem_ctl.scala 740:89]
|
|
wire _T_5210 = _T_4477 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5211 = perr_ic_index_ff == 6'h0; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5213 = _T_5211 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5215 = _T_5213 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5216 = _T_5210 | _T_5215; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5226 = _T_4481 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5227 = perr_ic_index_ff == 6'h1; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5229 = _T_5227 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5231 = _T_5229 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5232 = _T_5226 | _T_5231; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5242 = _T_4485 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5243 = perr_ic_index_ff == 6'h2; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5245 = _T_5243 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5247 = _T_5245 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5248 = _T_5242 | _T_5247; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5258 = _T_4489 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5259 = perr_ic_index_ff == 6'h3; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5261 = _T_5259 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5263 = _T_5261 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5264 = _T_5258 | _T_5263; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5274 = _T_4493 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5275 = perr_ic_index_ff == 6'h4; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5277 = _T_5275 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5279 = _T_5277 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5280 = _T_5274 | _T_5279; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5290 = _T_4497 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5291 = perr_ic_index_ff == 6'h5; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5293 = _T_5291 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5295 = _T_5293 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5296 = _T_5290 | _T_5295; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5306 = _T_4501 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5307 = perr_ic_index_ff == 6'h6; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5309 = _T_5307 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5311 = _T_5309 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5312 = _T_5306 | _T_5311; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5322 = _T_4505 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5323 = perr_ic_index_ff == 6'h7; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5325 = _T_5323 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5327 = _T_5325 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5328 = _T_5322 | _T_5327; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5338 = _T_4509 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5339 = perr_ic_index_ff == 6'h8; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5341 = _T_5339 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5343 = _T_5341 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5344 = _T_5338 | _T_5343; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5354 = _T_4513 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5355 = perr_ic_index_ff == 6'h9; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5357 = _T_5355 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5359 = _T_5357 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5360 = _T_5354 | _T_5359; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5370 = _T_4517 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5371 = perr_ic_index_ff == 6'ha; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5373 = _T_5371 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5375 = _T_5373 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5376 = _T_5370 | _T_5375; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5386 = _T_4521 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5387 = perr_ic_index_ff == 6'hb; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5389 = _T_5387 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5391 = _T_5389 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5392 = _T_5386 | _T_5391; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5402 = _T_4525 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5403 = perr_ic_index_ff == 6'hc; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5405 = _T_5403 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5407 = _T_5405 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5408 = _T_5402 | _T_5407; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5418 = _T_4529 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5419 = perr_ic_index_ff == 6'hd; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5421 = _T_5419 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5423 = _T_5421 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5424 = _T_5418 | _T_5423; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5434 = _T_4533 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5435 = perr_ic_index_ff == 6'he; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5437 = _T_5435 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5439 = _T_5437 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5440 = _T_5434 | _T_5439; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5450 = _T_4537 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5451 = perr_ic_index_ff == 6'hf; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5453 = _T_5451 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5455 = _T_5453 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5456 = _T_5450 | _T_5455; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5466 = _T_4541 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5467 = perr_ic_index_ff == 6'h10; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5469 = _T_5467 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5471 = _T_5469 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5472 = _T_5466 | _T_5471; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5482 = _T_4545 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5483 = perr_ic_index_ff == 6'h11; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5485 = _T_5483 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5487 = _T_5485 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5488 = _T_5482 | _T_5487; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5498 = _T_4549 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5499 = perr_ic_index_ff == 6'h12; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5501 = _T_5499 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5503 = _T_5501 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5504 = _T_5498 | _T_5503; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5514 = _T_4553 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5515 = perr_ic_index_ff == 6'h13; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5517 = _T_5515 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5519 = _T_5517 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5520 = _T_5514 | _T_5519; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5530 = _T_4557 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5531 = perr_ic_index_ff == 6'h14; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5533 = _T_5531 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5535 = _T_5533 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5536 = _T_5530 | _T_5535; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5546 = _T_4561 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5547 = perr_ic_index_ff == 6'h15; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5549 = _T_5547 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5551 = _T_5549 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5552 = _T_5546 | _T_5551; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5562 = _T_4565 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5563 = perr_ic_index_ff == 6'h16; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5565 = _T_5563 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5567 = _T_5565 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5568 = _T_5562 | _T_5567; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5578 = _T_4569 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5579 = perr_ic_index_ff == 6'h17; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5581 = _T_5579 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5583 = _T_5581 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5584 = _T_5578 | _T_5583; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5594 = _T_4573 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5595 = perr_ic_index_ff == 6'h18; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5597 = _T_5595 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5599 = _T_5597 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5600 = _T_5594 | _T_5599; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5610 = _T_4577 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5611 = perr_ic_index_ff == 6'h19; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5613 = _T_5611 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5615 = _T_5613 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5616 = _T_5610 | _T_5615; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5626 = _T_4581 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5627 = perr_ic_index_ff == 6'h1a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5629 = _T_5627 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5631 = _T_5629 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5632 = _T_5626 | _T_5631; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5642 = _T_4585 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5643 = perr_ic_index_ff == 6'h1b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5645 = _T_5643 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5647 = _T_5645 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5648 = _T_5642 | _T_5647; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5658 = _T_4589 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5659 = perr_ic_index_ff == 6'h1c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5661 = _T_5659 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5663 = _T_5661 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5664 = _T_5658 | _T_5663; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5674 = _T_4593 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5675 = perr_ic_index_ff == 6'h1d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5677 = _T_5675 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5679 = _T_5677 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5680 = _T_5674 | _T_5679; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5690 = _T_4597 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5691 = perr_ic_index_ff == 6'h1e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5693 = _T_5691 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5695 = _T_5693 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5696 = _T_5690 | _T_5695; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5706 = _T_4601 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5707 = perr_ic_index_ff == 6'h1f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_5709 = _T_5707 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5711 = _T_5709 & tag_valid_clken_0[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5712 = _T_5706 | _T_5711; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5722 = _T_4477 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5725 = _T_5211 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5727 = _T_5725 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5728 = _T_5722 | _T_5727; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5738 = _T_4481 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5741 = _T_5227 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5743 = _T_5741 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5744 = _T_5738 | _T_5743; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5754 = _T_4485 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5757 = _T_5243 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5759 = _T_5757 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5760 = _T_5754 | _T_5759; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5770 = _T_4489 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5773 = _T_5259 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5775 = _T_5773 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5776 = _T_5770 | _T_5775; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5786 = _T_4493 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5789 = _T_5275 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5791 = _T_5789 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5792 = _T_5786 | _T_5791; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5802 = _T_4497 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5805 = _T_5291 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5807 = _T_5805 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5808 = _T_5802 | _T_5807; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5818 = _T_4501 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5821 = _T_5307 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5823 = _T_5821 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5824 = _T_5818 | _T_5823; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5834 = _T_4505 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5837 = _T_5323 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5839 = _T_5837 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5840 = _T_5834 | _T_5839; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5850 = _T_4509 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5853 = _T_5339 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5855 = _T_5853 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5856 = _T_5850 | _T_5855; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5866 = _T_4513 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5869 = _T_5355 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5871 = _T_5869 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5872 = _T_5866 | _T_5871; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5882 = _T_4517 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5885 = _T_5371 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5887 = _T_5885 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5888 = _T_5882 | _T_5887; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5898 = _T_4521 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5901 = _T_5387 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5903 = _T_5901 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5904 = _T_5898 | _T_5903; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5914 = _T_4525 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5917 = _T_5403 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5919 = _T_5917 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5920 = _T_5914 | _T_5919; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5930 = _T_4529 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5933 = _T_5419 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5935 = _T_5933 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5936 = _T_5930 | _T_5935; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5946 = _T_4533 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5949 = _T_5435 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5951 = _T_5949 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5952 = _T_5946 | _T_5951; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5962 = _T_4537 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5965 = _T_5451 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5967 = _T_5965 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5968 = _T_5962 | _T_5967; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5978 = _T_4541 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5981 = _T_5467 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5983 = _T_5981 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_5984 = _T_5978 | _T_5983; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_5994 = _T_4545 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_5997 = _T_5483 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_5999 = _T_5997 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6000 = _T_5994 | _T_5999; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6010 = _T_4549 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6013 = _T_5499 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6015 = _T_6013 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6016 = _T_6010 | _T_6015; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6026 = _T_4553 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6029 = _T_5515 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6031 = _T_6029 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6032 = _T_6026 | _T_6031; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6042 = _T_4557 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6045 = _T_5531 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6047 = _T_6045 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6048 = _T_6042 | _T_6047; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6058 = _T_4561 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6061 = _T_5547 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6063 = _T_6061 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6064 = _T_6058 | _T_6063; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6074 = _T_4565 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6077 = _T_5563 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6079 = _T_6077 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6080 = _T_6074 | _T_6079; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6090 = _T_4569 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6093 = _T_5579 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6095 = _T_6093 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6096 = _T_6090 | _T_6095; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6106 = _T_4573 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6109 = _T_5595 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6111 = _T_6109 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6112 = _T_6106 | _T_6111; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6122 = _T_4577 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6125 = _T_5611 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6127 = _T_6125 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6128 = _T_6122 | _T_6127; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6138 = _T_4581 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6141 = _T_5627 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6143 = _T_6141 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6144 = _T_6138 | _T_6143; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6154 = _T_4585 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6157 = _T_5643 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6159 = _T_6157 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6160 = _T_6154 | _T_6159; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6170 = _T_4589 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6173 = _T_5659 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6175 = _T_6173 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6176 = _T_6170 | _T_6175; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6186 = _T_4593 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6189 = _T_5675 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6191 = _T_6189 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6192 = _T_6186 | _T_6191; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6202 = _T_4597 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6205 = _T_5691 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6207 = _T_6205 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6208 = _T_6202 | _T_6207; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6218 = _T_4601 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6221 = _T_5707 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6223 = _T_6221 & tag_valid_clken_0[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6224 = _T_6218 | _T_6223; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6234 = _T_4605 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6235 = perr_ic_index_ff == 6'h20; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6237 = _T_6235 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6239 = _T_6237 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6240 = _T_6234 | _T_6239; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6250 = _T_4609 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6251 = perr_ic_index_ff == 6'h21; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6253 = _T_6251 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6255 = _T_6253 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6256 = _T_6250 | _T_6255; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6266 = _T_4613 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6267 = perr_ic_index_ff == 6'h22; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6269 = _T_6267 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6271 = _T_6269 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6272 = _T_6266 | _T_6271; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6282 = _T_4617 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6283 = perr_ic_index_ff == 6'h23; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6285 = _T_6283 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6287 = _T_6285 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6288 = _T_6282 | _T_6287; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6298 = _T_4621 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6299 = perr_ic_index_ff == 6'h24; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6301 = _T_6299 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6303 = _T_6301 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6304 = _T_6298 | _T_6303; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6314 = _T_4625 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6315 = perr_ic_index_ff == 6'h25; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6317 = _T_6315 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6319 = _T_6317 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6320 = _T_6314 | _T_6319; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6330 = _T_4629 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6331 = perr_ic_index_ff == 6'h26; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6333 = _T_6331 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6335 = _T_6333 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6336 = _T_6330 | _T_6335; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6346 = _T_4633 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6347 = perr_ic_index_ff == 6'h27; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6349 = _T_6347 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6351 = _T_6349 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6352 = _T_6346 | _T_6351; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6362 = _T_4637 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6363 = perr_ic_index_ff == 6'h28; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6365 = _T_6363 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6367 = _T_6365 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6368 = _T_6362 | _T_6367; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6378 = _T_4641 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6379 = perr_ic_index_ff == 6'h29; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6381 = _T_6379 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6383 = _T_6381 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6384 = _T_6378 | _T_6383; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6394 = _T_4645 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6395 = perr_ic_index_ff == 6'h2a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6397 = _T_6395 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6399 = _T_6397 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6400 = _T_6394 | _T_6399; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6410 = _T_4649 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6411 = perr_ic_index_ff == 6'h2b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6413 = _T_6411 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6415 = _T_6413 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6416 = _T_6410 | _T_6415; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6426 = _T_4653 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6427 = perr_ic_index_ff == 6'h2c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6429 = _T_6427 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6431 = _T_6429 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6432 = _T_6426 | _T_6431; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6442 = _T_4657 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6443 = perr_ic_index_ff == 6'h2d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6445 = _T_6443 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6447 = _T_6445 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6448 = _T_6442 | _T_6447; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6458 = _T_4661 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6459 = perr_ic_index_ff == 6'h2e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6461 = _T_6459 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6463 = _T_6461 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6464 = _T_6458 | _T_6463; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6474 = _T_4665 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6475 = perr_ic_index_ff == 6'h2f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6477 = _T_6475 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6479 = _T_6477 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6480 = _T_6474 | _T_6479; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6490 = _T_4669 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6491 = perr_ic_index_ff == 6'h30; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6493 = _T_6491 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6495 = _T_6493 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6496 = _T_6490 | _T_6495; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6506 = _T_4673 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6507 = perr_ic_index_ff == 6'h31; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6509 = _T_6507 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6511 = _T_6509 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6512 = _T_6506 | _T_6511; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6522 = _T_4677 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6523 = perr_ic_index_ff == 6'h32; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6525 = _T_6523 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6527 = _T_6525 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6528 = _T_6522 | _T_6527; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6538 = _T_4681 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6539 = perr_ic_index_ff == 6'h33; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6541 = _T_6539 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6543 = _T_6541 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6544 = _T_6538 | _T_6543; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6554 = _T_4685 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6555 = perr_ic_index_ff == 6'h34; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6557 = _T_6555 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6559 = _T_6557 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6560 = _T_6554 | _T_6559; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6570 = _T_4689 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6571 = perr_ic_index_ff == 6'h35; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6573 = _T_6571 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6575 = _T_6573 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6576 = _T_6570 | _T_6575; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6586 = _T_4693 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6587 = perr_ic_index_ff == 6'h36; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6589 = _T_6587 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6591 = _T_6589 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6592 = _T_6586 | _T_6591; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6602 = _T_4697 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6603 = perr_ic_index_ff == 6'h37; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6605 = _T_6603 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6607 = _T_6605 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6608 = _T_6602 | _T_6607; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6618 = _T_4701 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6619 = perr_ic_index_ff == 6'h38; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6621 = _T_6619 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6623 = _T_6621 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6624 = _T_6618 | _T_6623; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6634 = _T_4705 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6635 = perr_ic_index_ff == 6'h39; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6637 = _T_6635 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6639 = _T_6637 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6640 = _T_6634 | _T_6639; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6650 = _T_4709 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6651 = perr_ic_index_ff == 6'h3a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6653 = _T_6651 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6655 = _T_6653 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6656 = _T_6650 | _T_6655; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6666 = _T_4713 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6667 = perr_ic_index_ff == 6'h3b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6669 = _T_6667 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6671 = _T_6669 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6672 = _T_6666 | _T_6671; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6682 = _T_4717 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6683 = perr_ic_index_ff == 6'h3c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6685 = _T_6683 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6687 = _T_6685 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6688 = _T_6682 | _T_6687; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6698 = _T_4721 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6699 = perr_ic_index_ff == 6'h3d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6701 = _T_6699 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6703 = _T_6701 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6704 = _T_6698 | _T_6703; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6714 = _T_4725 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6715 = perr_ic_index_ff == 6'h3e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6717 = _T_6715 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6719 = _T_6717 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6720 = _T_6714 | _T_6719; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6730 = _T_4729 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6731 = perr_ic_index_ff == 6'h3f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_6733 = _T_6731 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6735 = _T_6733 & tag_valid_clken_1[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6736 = _T_6730 | _T_6735; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6746 = _T_4605 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6749 = _T_6235 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6751 = _T_6749 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6752 = _T_6746 | _T_6751; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6762 = _T_4609 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6765 = _T_6251 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6767 = _T_6765 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6768 = _T_6762 | _T_6767; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6778 = _T_4613 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6781 = _T_6267 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6783 = _T_6781 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6784 = _T_6778 | _T_6783; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6794 = _T_4617 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6797 = _T_6283 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6799 = _T_6797 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6800 = _T_6794 | _T_6799; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6810 = _T_4621 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6813 = _T_6299 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6815 = _T_6813 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6816 = _T_6810 | _T_6815; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6826 = _T_4625 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6829 = _T_6315 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6831 = _T_6829 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6832 = _T_6826 | _T_6831; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6842 = _T_4629 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6845 = _T_6331 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6847 = _T_6845 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6848 = _T_6842 | _T_6847; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6858 = _T_4633 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6861 = _T_6347 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6863 = _T_6861 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6864 = _T_6858 | _T_6863; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6874 = _T_4637 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6877 = _T_6363 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6879 = _T_6877 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6880 = _T_6874 | _T_6879; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6890 = _T_4641 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6893 = _T_6379 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6895 = _T_6893 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6896 = _T_6890 | _T_6895; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6906 = _T_4645 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6909 = _T_6395 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6911 = _T_6909 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6912 = _T_6906 | _T_6911; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6922 = _T_4649 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6925 = _T_6411 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6927 = _T_6925 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6928 = _T_6922 | _T_6927; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6938 = _T_4653 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6941 = _T_6427 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6943 = _T_6941 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6944 = _T_6938 | _T_6943; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6954 = _T_4657 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6957 = _T_6443 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6959 = _T_6957 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6960 = _T_6954 | _T_6959; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6970 = _T_4661 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6973 = _T_6459 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6975 = _T_6973 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6976 = _T_6970 | _T_6975; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_6986 = _T_4665 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_6989 = _T_6475 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_6991 = _T_6989 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_6992 = _T_6986 | _T_6991; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7002 = _T_4669 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7005 = _T_6491 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7007 = _T_7005 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7008 = _T_7002 | _T_7007; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7018 = _T_4673 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7021 = _T_6507 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7023 = _T_7021 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7024 = _T_7018 | _T_7023; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7034 = _T_4677 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7037 = _T_6523 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7039 = _T_7037 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7040 = _T_7034 | _T_7039; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7050 = _T_4681 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7053 = _T_6539 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7055 = _T_7053 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7056 = _T_7050 | _T_7055; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7066 = _T_4685 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7069 = _T_6555 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7071 = _T_7069 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7072 = _T_7066 | _T_7071; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7082 = _T_4689 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7085 = _T_6571 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7087 = _T_7085 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7088 = _T_7082 | _T_7087; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7098 = _T_4693 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7101 = _T_6587 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7103 = _T_7101 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7104 = _T_7098 | _T_7103; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7114 = _T_4697 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7117 = _T_6603 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7119 = _T_7117 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7120 = _T_7114 | _T_7119; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7130 = _T_4701 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7133 = _T_6619 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7135 = _T_7133 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7136 = _T_7130 | _T_7135; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7146 = _T_4705 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7149 = _T_6635 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7151 = _T_7149 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7152 = _T_7146 | _T_7151; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7162 = _T_4709 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7165 = _T_6651 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7167 = _T_7165 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7168 = _T_7162 | _T_7167; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7178 = _T_4713 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7181 = _T_6667 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7183 = _T_7181 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7184 = _T_7178 | _T_7183; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7194 = _T_4717 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7197 = _T_6683 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7199 = _T_7197 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7200 = _T_7194 | _T_7199; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7210 = _T_4721 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7213 = _T_6699 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7215 = _T_7213 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7216 = _T_7210 | _T_7215; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7226 = _T_4725 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7229 = _T_6715 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7231 = _T_7229 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7232 = _T_7226 | _T_7231; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7242 = _T_4729 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7245 = _T_6731 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7247 = _T_7245 & tag_valid_clken_1[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7248 = _T_7242 | _T_7247; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7258 = _T_4733 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire [6:0] _GEN_796 = {{1'd0}, perr_ic_index_ff}; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7259 = _GEN_796 == 7'h40; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7261 = _T_7259 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7263 = _T_7261 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7264 = _T_7258 | _T_7263; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7274 = _T_4737 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7275 = _GEN_796 == 7'h41; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7277 = _T_7275 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7279 = _T_7277 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7280 = _T_7274 | _T_7279; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7290 = _T_4741 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7291 = _GEN_796 == 7'h42; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7293 = _T_7291 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7295 = _T_7293 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7296 = _T_7290 | _T_7295; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7306 = _T_4745 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7307 = _GEN_796 == 7'h43; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7309 = _T_7307 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7311 = _T_7309 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7312 = _T_7306 | _T_7311; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7322 = _T_4749 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7323 = _GEN_796 == 7'h44; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7325 = _T_7323 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7327 = _T_7325 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7328 = _T_7322 | _T_7327; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7338 = _T_4753 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7339 = _GEN_796 == 7'h45; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7341 = _T_7339 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7343 = _T_7341 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7344 = _T_7338 | _T_7343; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7354 = _T_4757 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7355 = _GEN_796 == 7'h46; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7357 = _T_7355 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7359 = _T_7357 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7360 = _T_7354 | _T_7359; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7370 = _T_4761 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7371 = _GEN_796 == 7'h47; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7373 = _T_7371 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7375 = _T_7373 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7376 = _T_7370 | _T_7375; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7386 = _T_4765 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7387 = _GEN_796 == 7'h48; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7389 = _T_7387 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7391 = _T_7389 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7392 = _T_7386 | _T_7391; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7402 = _T_4769 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7403 = _GEN_796 == 7'h49; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7405 = _T_7403 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7407 = _T_7405 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7408 = _T_7402 | _T_7407; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7418 = _T_4773 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7419 = _GEN_796 == 7'h4a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7421 = _T_7419 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7423 = _T_7421 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7424 = _T_7418 | _T_7423; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7434 = _T_4777 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7435 = _GEN_796 == 7'h4b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7437 = _T_7435 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7439 = _T_7437 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7440 = _T_7434 | _T_7439; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7450 = _T_4781 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7451 = _GEN_796 == 7'h4c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7453 = _T_7451 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7455 = _T_7453 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7456 = _T_7450 | _T_7455; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7466 = _T_4785 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7467 = _GEN_796 == 7'h4d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7469 = _T_7467 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7471 = _T_7469 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7472 = _T_7466 | _T_7471; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7482 = _T_4789 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7483 = _GEN_796 == 7'h4e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7485 = _T_7483 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7487 = _T_7485 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7488 = _T_7482 | _T_7487; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7498 = _T_4793 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7499 = _GEN_796 == 7'h4f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7501 = _T_7499 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7503 = _T_7501 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7504 = _T_7498 | _T_7503; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7514 = _T_4797 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7515 = _GEN_796 == 7'h50; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7517 = _T_7515 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7519 = _T_7517 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7520 = _T_7514 | _T_7519; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7530 = _T_4801 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7531 = _GEN_796 == 7'h51; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7533 = _T_7531 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7535 = _T_7533 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7536 = _T_7530 | _T_7535; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7546 = _T_4805 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7547 = _GEN_796 == 7'h52; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7549 = _T_7547 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7551 = _T_7549 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7552 = _T_7546 | _T_7551; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7562 = _T_4809 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7563 = _GEN_796 == 7'h53; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7565 = _T_7563 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7567 = _T_7565 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7568 = _T_7562 | _T_7567; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7578 = _T_4813 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7579 = _GEN_796 == 7'h54; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7581 = _T_7579 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7583 = _T_7581 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7584 = _T_7578 | _T_7583; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7594 = _T_4817 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7595 = _GEN_796 == 7'h55; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7597 = _T_7595 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7599 = _T_7597 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7600 = _T_7594 | _T_7599; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7610 = _T_4821 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7611 = _GEN_796 == 7'h56; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7613 = _T_7611 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7615 = _T_7613 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7616 = _T_7610 | _T_7615; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7626 = _T_4825 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7627 = _GEN_796 == 7'h57; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7629 = _T_7627 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7631 = _T_7629 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7632 = _T_7626 | _T_7631; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7642 = _T_4829 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7643 = _GEN_796 == 7'h58; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7645 = _T_7643 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7647 = _T_7645 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7648 = _T_7642 | _T_7647; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7658 = _T_4833 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7659 = _GEN_796 == 7'h59; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7661 = _T_7659 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7663 = _T_7661 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7664 = _T_7658 | _T_7663; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7674 = _T_4837 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7675 = _GEN_796 == 7'h5a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7677 = _T_7675 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7679 = _T_7677 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7680 = _T_7674 | _T_7679; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7690 = _T_4841 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7691 = _GEN_796 == 7'h5b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7693 = _T_7691 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7695 = _T_7693 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7696 = _T_7690 | _T_7695; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7706 = _T_4845 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7707 = _GEN_796 == 7'h5c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7709 = _T_7707 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7711 = _T_7709 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7712 = _T_7706 | _T_7711; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7722 = _T_4849 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7723 = _GEN_796 == 7'h5d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7725 = _T_7723 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7727 = _T_7725 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7728 = _T_7722 | _T_7727; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7738 = _T_4853 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7739 = _GEN_796 == 7'h5e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7741 = _T_7739 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7743 = _T_7741 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7744 = _T_7738 | _T_7743; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7754 = _T_4857 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7755 = _GEN_796 == 7'h5f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_7757 = _T_7755 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7759 = _T_7757 & tag_valid_clken_2[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7760 = _T_7754 | _T_7759; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7770 = _T_4733 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7773 = _T_7259 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7775 = _T_7773 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7776 = _T_7770 | _T_7775; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7786 = _T_4737 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7789 = _T_7275 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7791 = _T_7789 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7792 = _T_7786 | _T_7791; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7802 = _T_4741 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7805 = _T_7291 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7807 = _T_7805 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7808 = _T_7802 | _T_7807; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7818 = _T_4745 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7821 = _T_7307 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7823 = _T_7821 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7824 = _T_7818 | _T_7823; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7834 = _T_4749 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7837 = _T_7323 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7839 = _T_7837 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7840 = _T_7834 | _T_7839; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7850 = _T_4753 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7853 = _T_7339 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7855 = _T_7853 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7856 = _T_7850 | _T_7855; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7866 = _T_4757 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7869 = _T_7355 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7871 = _T_7869 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7872 = _T_7866 | _T_7871; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7882 = _T_4761 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7885 = _T_7371 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7887 = _T_7885 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7888 = _T_7882 | _T_7887; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7898 = _T_4765 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7901 = _T_7387 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7903 = _T_7901 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7904 = _T_7898 | _T_7903; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7914 = _T_4769 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7917 = _T_7403 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7919 = _T_7917 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7920 = _T_7914 | _T_7919; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7930 = _T_4773 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7933 = _T_7419 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7935 = _T_7933 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7936 = _T_7930 | _T_7935; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7946 = _T_4777 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7949 = _T_7435 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7951 = _T_7949 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7952 = _T_7946 | _T_7951; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7962 = _T_4781 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7965 = _T_7451 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7967 = _T_7965 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7968 = _T_7962 | _T_7967; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7978 = _T_4785 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7981 = _T_7467 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7983 = _T_7981 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_7984 = _T_7978 | _T_7983; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_7994 = _T_4789 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_7997 = _T_7483 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_7999 = _T_7997 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8000 = _T_7994 | _T_7999; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8010 = _T_4793 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8013 = _T_7499 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8015 = _T_8013 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8016 = _T_8010 | _T_8015; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8026 = _T_4797 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8029 = _T_7515 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8031 = _T_8029 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8032 = _T_8026 | _T_8031; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8042 = _T_4801 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8045 = _T_7531 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8047 = _T_8045 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8048 = _T_8042 | _T_8047; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8058 = _T_4805 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8061 = _T_7547 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8063 = _T_8061 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8064 = _T_8058 | _T_8063; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8074 = _T_4809 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8077 = _T_7563 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8079 = _T_8077 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8080 = _T_8074 | _T_8079; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8090 = _T_4813 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8093 = _T_7579 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8095 = _T_8093 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8096 = _T_8090 | _T_8095; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8106 = _T_4817 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8109 = _T_7595 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8111 = _T_8109 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8112 = _T_8106 | _T_8111; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8122 = _T_4821 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8125 = _T_7611 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8127 = _T_8125 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8128 = _T_8122 | _T_8127; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8138 = _T_4825 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8141 = _T_7627 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8143 = _T_8141 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8144 = _T_8138 | _T_8143; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8154 = _T_4829 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8157 = _T_7643 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8159 = _T_8157 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8160 = _T_8154 | _T_8159; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8170 = _T_4833 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8173 = _T_7659 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8175 = _T_8173 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8176 = _T_8170 | _T_8175; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8186 = _T_4837 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8189 = _T_7675 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8191 = _T_8189 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8192 = _T_8186 | _T_8191; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8202 = _T_4841 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8205 = _T_7691 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8207 = _T_8205 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8208 = _T_8202 | _T_8207; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8218 = _T_4845 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8221 = _T_7707 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8223 = _T_8221 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8224 = _T_8218 | _T_8223; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8234 = _T_4849 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8237 = _T_7723 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8239 = _T_8237 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8240 = _T_8234 | _T_8239; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8250 = _T_4853 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8253 = _T_7739 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8255 = _T_8253 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8256 = _T_8250 | _T_8255; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8266 = _T_4857 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8269 = _T_7755 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8271 = _T_8269 & tag_valid_clken_2[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8272 = _T_8266 | _T_8271; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8282 = _T_4861 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8283 = _GEN_796 == 7'h60; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8285 = _T_8283 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8287 = _T_8285 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8288 = _T_8282 | _T_8287; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8298 = _T_4865 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8299 = _GEN_796 == 7'h61; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8301 = _T_8299 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8303 = _T_8301 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8304 = _T_8298 | _T_8303; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8314 = _T_4869 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8315 = _GEN_796 == 7'h62; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8317 = _T_8315 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8319 = _T_8317 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8320 = _T_8314 | _T_8319; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8330 = _T_4873 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8331 = _GEN_796 == 7'h63; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8333 = _T_8331 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8335 = _T_8333 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8336 = _T_8330 | _T_8335; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8346 = _T_4877 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8347 = _GEN_796 == 7'h64; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8349 = _T_8347 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8351 = _T_8349 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8352 = _T_8346 | _T_8351; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8362 = _T_4881 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8363 = _GEN_796 == 7'h65; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8365 = _T_8363 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8367 = _T_8365 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8368 = _T_8362 | _T_8367; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8378 = _T_4885 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8379 = _GEN_796 == 7'h66; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8381 = _T_8379 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8383 = _T_8381 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8384 = _T_8378 | _T_8383; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8394 = _T_4889 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8395 = _GEN_796 == 7'h67; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8397 = _T_8395 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8399 = _T_8397 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8400 = _T_8394 | _T_8399; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8410 = _T_4893 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8411 = _GEN_796 == 7'h68; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8413 = _T_8411 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8415 = _T_8413 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8416 = _T_8410 | _T_8415; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8426 = _T_4897 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8427 = _GEN_796 == 7'h69; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8429 = _T_8427 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8431 = _T_8429 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8432 = _T_8426 | _T_8431; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8442 = _T_4901 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8443 = _GEN_796 == 7'h6a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8445 = _T_8443 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8447 = _T_8445 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8448 = _T_8442 | _T_8447; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8458 = _T_4905 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8459 = _GEN_796 == 7'h6b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8461 = _T_8459 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8463 = _T_8461 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8464 = _T_8458 | _T_8463; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8474 = _T_4909 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8475 = _GEN_796 == 7'h6c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8477 = _T_8475 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8479 = _T_8477 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8480 = _T_8474 | _T_8479; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8490 = _T_4913 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8491 = _GEN_796 == 7'h6d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8493 = _T_8491 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8495 = _T_8493 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8496 = _T_8490 | _T_8495; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8506 = _T_4917 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8507 = _GEN_796 == 7'h6e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8509 = _T_8507 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8511 = _T_8509 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8512 = _T_8506 | _T_8511; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8522 = _T_4921 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8523 = _GEN_796 == 7'h6f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8525 = _T_8523 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8527 = _T_8525 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8528 = _T_8522 | _T_8527; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8538 = _T_4925 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8539 = _GEN_796 == 7'h70; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8541 = _T_8539 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8543 = _T_8541 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8544 = _T_8538 | _T_8543; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8554 = _T_4929 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8555 = _GEN_796 == 7'h71; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8557 = _T_8555 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8559 = _T_8557 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8560 = _T_8554 | _T_8559; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8570 = _T_4933 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8571 = _GEN_796 == 7'h72; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8573 = _T_8571 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8575 = _T_8573 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8576 = _T_8570 | _T_8575; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8586 = _T_4937 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8587 = _GEN_796 == 7'h73; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8589 = _T_8587 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8591 = _T_8589 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8592 = _T_8586 | _T_8591; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8602 = _T_4941 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8603 = _GEN_796 == 7'h74; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8605 = _T_8603 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8607 = _T_8605 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8608 = _T_8602 | _T_8607; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8618 = _T_4945 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8619 = _GEN_796 == 7'h75; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8621 = _T_8619 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8623 = _T_8621 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8624 = _T_8618 | _T_8623; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8634 = _T_4949 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8635 = _GEN_796 == 7'h76; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8637 = _T_8635 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8639 = _T_8637 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8640 = _T_8634 | _T_8639; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8650 = _T_4953 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8651 = _GEN_796 == 7'h77; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8653 = _T_8651 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8655 = _T_8653 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8656 = _T_8650 | _T_8655; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8666 = _T_4957 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8667 = _GEN_796 == 7'h78; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8669 = _T_8667 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8671 = _T_8669 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8672 = _T_8666 | _T_8671; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8682 = _T_4961 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8683 = _GEN_796 == 7'h79; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8685 = _T_8683 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8687 = _T_8685 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8688 = _T_8682 | _T_8687; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8698 = _T_4965 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8699 = _GEN_796 == 7'h7a; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8701 = _T_8699 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8703 = _T_8701 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8704 = _T_8698 | _T_8703; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8714 = _T_4969 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8715 = _GEN_796 == 7'h7b; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8717 = _T_8715 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8719 = _T_8717 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8720 = _T_8714 | _T_8719; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8730 = _T_4973 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8731 = _GEN_796 == 7'h7c; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8733 = _T_8731 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8735 = _T_8733 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8736 = _T_8730 | _T_8735; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8746 = _T_4977 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8747 = _GEN_796 == 7'h7d; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8749 = _T_8747 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8751 = _T_8749 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8752 = _T_8746 | _T_8751; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8762 = _T_4981 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8763 = _GEN_796 == 7'h7e; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8765 = _T_8763 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8767 = _T_8765 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8768 = _T_8762 | _T_8767; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8778 = _T_4985 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8779 = _GEN_796 == 7'h7f; // @[el2_ifu_mem_ctl.scala 741:101]
|
|
wire _T_8781 = _T_8779 & ifu_tag_wren_ff[0]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8783 = _T_8781 & tag_valid_clken_3[0]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8784 = _T_8778 | _T_8783; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8794 = _T_4861 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8797 = _T_8283 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8799 = _T_8797 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8800 = _T_8794 | _T_8799; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8810 = _T_4865 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8813 = _T_8299 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8815 = _T_8813 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8816 = _T_8810 | _T_8815; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8826 = _T_4869 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8829 = _T_8315 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8831 = _T_8829 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8832 = _T_8826 | _T_8831; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8842 = _T_4873 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8845 = _T_8331 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8847 = _T_8845 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8848 = _T_8842 | _T_8847; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8858 = _T_4877 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8861 = _T_8347 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8863 = _T_8861 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8864 = _T_8858 | _T_8863; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8874 = _T_4881 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8877 = _T_8363 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8879 = _T_8877 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8880 = _T_8874 | _T_8879; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8890 = _T_4885 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8893 = _T_8379 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8895 = _T_8893 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8896 = _T_8890 | _T_8895; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8906 = _T_4889 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8909 = _T_8395 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8911 = _T_8909 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8912 = _T_8906 | _T_8911; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8922 = _T_4893 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8925 = _T_8411 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8927 = _T_8925 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8928 = _T_8922 | _T_8927; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8938 = _T_4897 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8941 = _T_8427 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8943 = _T_8941 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8944 = _T_8938 | _T_8943; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8954 = _T_4901 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8957 = _T_8443 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8959 = _T_8957 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8960 = _T_8954 | _T_8959; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8970 = _T_4905 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8973 = _T_8459 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8975 = _T_8973 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8976 = _T_8970 | _T_8975; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_8986 = _T_4909 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_8989 = _T_8475 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_8991 = _T_8989 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_8992 = _T_8986 | _T_8991; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9002 = _T_4913 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9005 = _T_8491 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9007 = _T_9005 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9008 = _T_9002 | _T_9007; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9018 = _T_4917 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9021 = _T_8507 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9023 = _T_9021 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9024 = _T_9018 | _T_9023; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9034 = _T_4921 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9037 = _T_8523 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9039 = _T_9037 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9040 = _T_9034 | _T_9039; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9050 = _T_4925 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9053 = _T_8539 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9055 = _T_9053 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9056 = _T_9050 | _T_9055; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9066 = _T_4929 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9069 = _T_8555 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9071 = _T_9069 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9072 = _T_9066 | _T_9071; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9082 = _T_4933 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9085 = _T_8571 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9087 = _T_9085 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9088 = _T_9082 | _T_9087; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9098 = _T_4937 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9101 = _T_8587 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9103 = _T_9101 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9104 = _T_9098 | _T_9103; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9114 = _T_4941 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9117 = _T_8603 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9119 = _T_9117 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9120 = _T_9114 | _T_9119; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9130 = _T_4945 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9133 = _T_8619 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9135 = _T_9133 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9136 = _T_9130 | _T_9135; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9146 = _T_4949 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9149 = _T_8635 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9151 = _T_9149 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9152 = _T_9146 | _T_9151; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9162 = _T_4953 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9165 = _T_8651 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9167 = _T_9165 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9168 = _T_9162 | _T_9167; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9178 = _T_4957 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9181 = _T_8667 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9183 = _T_9181 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9184 = _T_9178 | _T_9183; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9194 = _T_4961 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9197 = _T_8683 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9199 = _T_9197 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9200 = _T_9194 | _T_9199; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9210 = _T_4965 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9213 = _T_8699 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9215 = _T_9213 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9216 = _T_9210 | _T_9215; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9226 = _T_4969 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9229 = _T_8715 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9231 = _T_9229 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9232 = _T_9226 | _T_9231; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9242 = _T_4973 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9245 = _T_8731 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9247 = _T_9245 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9248 = _T_9242 | _T_9247; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9258 = _T_4977 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9261 = _T_8747 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9263 = _T_9261 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9264 = _T_9258 | _T_9263; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9274 = _T_4981 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9277 = _T_8763 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9279 = _T_9277 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9280 = _T_9274 | _T_9279; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_9290 = _T_4985 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:58]
|
|
wire _T_9293 = _T_8779 & ifu_tag_wren_ff[1]; // @[el2_ifu_mem_ctl.scala 741:123]
|
|
wire _T_9295 = _T_9293 & tag_valid_clken_3[1]; // @[el2_ifu_mem_ctl.scala 741:144]
|
|
wire _T_9296 = _T_9290 | _T_9295; // @[el2_ifu_mem_ctl.scala 741:80]
|
|
wire _T_10097 = ~fetch_uncacheable_ff; // @[el2_ifu_mem_ctl.scala 795:63]
|
|
wire _T_10098 = _T_10097 & ifc_fetch_req_f; // @[el2_ifu_mem_ctl.scala 795:85]
|
|
wire [1:0] _T_10100 = _T_10098 ? 2'h3 : 2'h0; // @[Bitwise.scala 72:12]
|
|
reg _T_10107; // @[el2_ifu_mem_ctl.scala 800:57]
|
|
reg _T_10108; // @[el2_ifu_mem_ctl.scala 801:56]
|
|
reg _T_10109; // @[el2_ifu_mem_ctl.scala 802:59]
|
|
reg _T_10110; // @[el2_ifu_mem_ctl.scala 803:58]
|
|
wire _T_10111 = ~ifu_bus_arready_ff; // @[el2_ifu_mem_ctl.scala 804:80]
|
|
wire _T_10112 = ifu_bus_arvalid_ff & _T_10111; // @[el2_ifu_mem_ctl.scala 804:78]
|
|
wire _T_10113 = _T_10112 & miss_pending; // @[el2_ifu_mem_ctl.scala 804:100]
|
|
reg _T_10114; // @[el2_ifu_mem_ctl.scala 804:58]
|
|
wire _T_10117 = io_dec_tlu_ic_diag_pkt_icache_dicawics[15:14] == 2'h3; // @[el2_ifu_mem_ctl.scala 811:71]
|
|
wire _T_10119 = io_dec_tlu_ic_diag_pkt_icache_dicawics[15:14] == 2'h2; // @[el2_ifu_mem_ctl.scala 811:124]
|
|
wire _T_10121 = io_dec_tlu_ic_diag_pkt_icache_dicawics[15:14] == 2'h1; // @[el2_ifu_mem_ctl.scala 812:50]
|
|
wire _T_10123 = io_dec_tlu_ic_diag_pkt_icache_dicawics[15:14] == 2'h0; // @[el2_ifu_mem_ctl.scala 812:103]
|
|
wire [3:0] _T_10126 = {_T_10117,_T_10119,_T_10121,_T_10123}; // @[Cat.scala 29:58]
|
|
wire ic_debug_ict_array_sel_in = io_ic_debug_rd_en & io_ic_debug_tag_array; // @[el2_ifu_mem_ctl.scala 814:53]
|
|
reg _T_10137; // @[Reg.scala 27:20]
|
|
assign io_ifu_miss_state_idle = miss_state == 3'h0; // @[el2_ifu_mem_ctl.scala 323:26]
|
|
assign io_ifu_ic_mb_empty = _T_327 | _T_232; // @[el2_ifu_mem_ctl.scala 322:22]
|
|
assign io_ic_dma_active = _T_11 | io_dec_tlu_flush_err_wb; // @[el2_ifu_mem_ctl.scala 187:20]
|
|
assign io_ic_write_stall = write_ic_16_bytes & _T_3932; // @[el2_ifu_mem_ctl.scala 691:21]
|
|
assign io_ifu_pmu_ic_miss = _T_10107; // @[el2_ifu_mem_ctl.scala 800:22]
|
|
assign io_ifu_pmu_ic_hit = _T_10108; // @[el2_ifu_mem_ctl.scala 801:21]
|
|
assign io_ifu_pmu_bus_error = _T_10109; // @[el2_ifu_mem_ctl.scala 802:24]
|
|
assign io_ifu_pmu_bus_busy = _T_10110; // @[el2_ifu_mem_ctl.scala 803:23]
|
|
assign io_ifu_pmu_bus_trxn = _T_10114; // @[el2_ifu_mem_ctl.scala 804:23]
|
|
assign io_ifu_axi_awvalid = 1'h0; // @[el2_ifu_mem_ctl.scala 138:22]
|
|
assign io_ifu_axi_awid = 3'h0; // @[el2_ifu_mem_ctl.scala 137:19]
|
|
assign io_ifu_axi_awaddr = 32'h0; // @[el2_ifu_mem_ctl.scala 132:21]
|
|
assign io_ifu_axi_awregion = 4'h0; // @[el2_ifu_mem_ctl.scala 136:23]
|
|
assign io_ifu_axi_awlen = 8'h0; // @[el2_ifu_mem_ctl.scala 134:20]
|
|
assign io_ifu_axi_awsize = 3'h0; // @[el2_ifu_mem_ctl.scala 145:21]
|
|
assign io_ifu_axi_awburst = 2'h0; // @[el2_ifu_mem_ctl.scala 147:22]
|
|
assign io_ifu_axi_awlock = 1'h0; // @[el2_ifu_mem_ctl.scala 142:21]
|
|
assign io_ifu_axi_awcache = 4'h0; // @[el2_ifu_mem_ctl.scala 140:22]
|
|
assign io_ifu_axi_awprot = 3'h0; // @[el2_ifu_mem_ctl.scala 133:21]
|
|
assign io_ifu_axi_awqos = 4'h0; // @[el2_ifu_mem_ctl.scala 131:20]
|
|
assign io_ifu_axi_wvalid = 1'h0; // @[el2_ifu_mem_ctl.scala 129:21]
|
|
assign io_ifu_axi_wdata = 64'h0; // @[el2_ifu_mem_ctl.scala 130:20]
|
|
assign io_ifu_axi_wstrb = 8'h0; // @[el2_ifu_mem_ctl.scala 139:20]
|
|
assign io_ifu_axi_wlast = 1'h0; // @[el2_ifu_mem_ctl.scala 148:20]
|
|
assign io_ifu_axi_bready = 1'h0; // @[el2_ifu_mem_ctl.scala 143:21]
|
|
assign io_ifu_axi_arvalid = ifu_bus_cmd_valid; // @[el2_ifu_mem_ctl.scala 553:22]
|
|
assign io_ifu_axi_arid = bus_rd_addr_count & _T_2526; // @[el2_ifu_mem_ctl.scala 554:19]
|
|
assign io_ifu_axi_araddr = _T_2528 & _T_2530; // @[el2_ifu_mem_ctl.scala 555:21]
|
|
assign io_ifu_axi_arregion = ifu_ic_req_addr_f[28:25]; // @[el2_ifu_mem_ctl.scala 558:23]
|
|
assign io_ifu_axi_arlen = 8'h0; // @[el2_ifu_mem_ctl.scala 144:20]
|
|
assign io_ifu_axi_arsize = 3'h3; // @[el2_ifu_mem_ctl.scala 556:21]
|
|
assign io_ifu_axi_arburst = 2'h1; // @[el2_ifu_mem_ctl.scala 559:22]
|
|
assign io_ifu_axi_arlock = 1'h0; // @[el2_ifu_mem_ctl.scala 135:21]
|
|
assign io_ifu_axi_arcache = 4'hf; // @[el2_ifu_mem_ctl.scala 557:22]
|
|
assign io_ifu_axi_arprot = 3'h0; // @[el2_ifu_mem_ctl.scala 146:21]
|
|
assign io_ifu_axi_arqos = 4'h0; // @[el2_ifu_mem_ctl.scala 141:20]
|
|
assign io_ifu_axi_rready = 1'h1; // @[el2_ifu_mem_ctl.scala 560:21]
|
|
assign io_iccm_dma_ecc_error = |iccm_double_ecc_error; // @[el2_ifu_mem_ctl.scala 650:25]
|
|
assign io_iccm_dma_rvalid = iccm_dma_rvalid; // @[el2_ifu_mem_ctl.scala 648:22]
|
|
assign io_iccm_dma_rdata = iccm_dma_rdata; // @[el2_ifu_mem_ctl.scala 652:21]
|
|
assign io_iccm_dma_rtag = iccm_dma_rtag; // @[el2_ifu_mem_ctl.scala 643:20]
|
|
assign io_iccm_ready = _T_2629 & _T_2623; // @[el2_ifu_mem_ctl.scala 623:17]
|
|
assign io_ic_rw_addr = _T_341 | _T_342; // @[el2_ifu_mem_ctl.scala 332:17]
|
|
assign io_ic_wr_en = 2'h0; // @[el2_ifu_mem_ctl.scala 690:15]
|
|
assign io_ic_rd_en = _T_3910 | _T_3915; // @[el2_ifu_mem_ctl.scala 681:15]
|
|
assign io_ic_wr_data_0 = ic_wr_16bytes_data[70:0]; // @[el2_ifu_mem_ctl.scala 339:17]
|
|
assign io_ic_wr_data_1 = ic_wr_16bytes_data[141:71]; // @[el2_ifu_mem_ctl.scala 339:17]
|
|
assign io_ic_debug_wr_data = io_dec_tlu_ic_diag_pkt_icache_wrdata; // @[el2_ifu_mem_ctl.scala 340:23]
|
|
assign io_ifu_ic_debug_rd_data = _T_1212; // @[el2_ifu_mem_ctl.scala 348:27]
|
|
assign io_ic_debug_addr = io_dec_tlu_ic_diag_pkt_icache_dicawics[9:0]; // @[el2_ifu_mem_ctl.scala 807:20]
|
|
assign io_ic_debug_rd_en = io_dec_tlu_ic_diag_pkt_icache_rd_valid; // @[el2_ifu_mem_ctl.scala 809:21]
|
|
assign io_ic_debug_wr_en = io_dec_tlu_ic_diag_pkt_icache_wr_valid; // @[el2_ifu_mem_ctl.scala 810:21]
|
|
assign io_ic_debug_tag_array = io_dec_tlu_ic_diag_pkt_icache_dicawics[16]; // @[el2_ifu_mem_ctl.scala 808:25]
|
|
assign io_ic_debug_way = _T_10126[1:0]; // @[el2_ifu_mem_ctl.scala 811:19]
|
|
assign io_ic_tag_valid = ic_tag_valid_unq & _T_10100; // @[el2_ifu_mem_ctl.scala 795:19]
|
|
assign io_iccm_rw_addr = _T_3064[14:0]; // @[el2_ifu_mem_ctl.scala 654:19]
|
|
assign io_iccm_wren = _T_2633 | iccm_correct_ecc; // @[el2_ifu_mem_ctl.scala 625:16]
|
|
assign io_iccm_rden = _T_2637 | _T_2638; // @[el2_ifu_mem_ctl.scala 626:16]
|
|
assign io_iccm_wr_data = _T_3039 ? _T_3040 : _T_3047; // @[el2_ifu_mem_ctl.scala 631:19]
|
|
assign io_iccm_wr_size = _T_2643 & io_dma_mem_sz; // @[el2_ifu_mem_ctl.scala 628:19]
|
|
assign io_ic_hit_f = _T_264 | _T_265; // @[el2_ifu_mem_ctl.scala 284:15]
|
|
assign io_ic_access_fault_f = _T_2411 & _T_318; // @[el2_ifu_mem_ctl.scala 379:24]
|
|
assign io_ic_access_fault_type_f = io_iccm_rd_ecc_double_err ? 2'h1 : _T_1276; // @[el2_ifu_mem_ctl.scala 380:29]
|
|
assign io_iccm_rd_ecc_single_err = _T_3855 & ifc_fetch_req_f; // @[el2_ifu_mem_ctl.scala 667:29]
|
|
assign io_iccm_rd_ecc_double_err = iccm_dma_ecc_error_in & ifc_iccm_access_f; // @[el2_ifu_mem_ctl.scala 668:29]
|
|
assign io_ic_error_start = _T_1200 | ic_rd_parity_final_err; // @[el2_ifu_mem_ctl.scala 342:21]
|
|
assign io_ifu_async_error_start = io_iccm_rd_ecc_single_err | io_ic_error_start; // @[el2_ifu_mem_ctl.scala 186:28]
|
|
assign io_iccm_dma_sb_error = _T_3 & dma_iccm_req_f; // @[el2_ifu_mem_ctl.scala 185:24]
|
|
assign io_ic_fetch_val_f = {1'h0,fetch_req_f_qual}; // @[el2_ifu_mem_ctl.scala 384:21]
|
|
assign io_ic_data_f = io_ic_rd_data[31:0]; // @[el2_ifu_mem_ctl.scala 376:16]
|
|
assign io_ic_premux_data = ic_premux_data[63:0]; // @[el2_ifu_mem_ctl.scala 373:21]
|
|
assign io_ic_sel_premux_data = fetch_req_iccm_f | sel_byp_data; // @[el2_ifu_mem_ctl.scala 374:25]
|
|
assign io_ifu_ic_debug_rd_data_valid = _T_10137; // @[el2_ifu_mem_ctl.scala 818:33]
|
|
assign io_iccm_buf_correct_ecc = iccm_correct_ecc & _T_2416; // @[el2_ifu_mem_ctl.scala 472:27]
|
|
assign io_iccm_correction_state = _T_2444 ? 1'h0 : _GEN_59; // @[el2_ifu_mem_ctl.scala 507:28 el2_ifu_mem_ctl.scala 520:32 el2_ifu_mem_ctl.scala 527:32 el2_ifu_mem_ctl.scala 534:32]
|
|
`ifdef RANDOMIZE_GARBAGE_ASSIGN
|
|
`define RANDOMIZE
|
|
`endif
|
|
`ifdef RANDOMIZE_INVALID_ASSIGN
|
|
`define RANDOMIZE
|
|
`endif
|
|
`ifdef RANDOMIZE_REG_INIT
|
|
`define RANDOMIZE
|
|
`endif
|
|
`ifdef RANDOMIZE_MEM_INIT
|
|
`define RANDOMIZE
|
|
`endif
|
|
`ifndef RANDOM
|
|
`define RANDOM $random
|
|
`endif
|
|
`ifdef RANDOMIZE_MEM_INIT
|
|
integer initvar;
|
|
`endif
|
|
`ifndef SYNTHESIS
|
|
`ifdef FIRRTL_BEFORE_INITIAL
|
|
`FIRRTL_BEFORE_INITIAL
|
|
`endif
|
|
initial begin
|
|
`ifdef RANDOMIZE
|
|
`ifdef INIT_RANDOM
|
|
`INIT_RANDOM
|
|
`endif
|
|
`ifndef VERILATOR
|
|
`ifdef RANDOMIZE_DELAY
|
|
#`RANDOMIZE_DELAY begin end
|
|
`else
|
|
#0.002 begin end
|
|
`endif
|
|
`endif
|
|
`ifdef RANDOMIZE_REG_INIT
|
|
_RAND_0 = {1{`RANDOM}};
|
|
flush_final_f = _RAND_0[0:0];
|
|
_RAND_1 = {1{`RANDOM}};
|
|
ifc_fetch_req_f_raw = _RAND_1[0:0];
|
|
_RAND_2 = {1{`RANDOM}};
|
|
miss_state = _RAND_2[2:0];
|
|
_RAND_3 = {1{`RANDOM}};
|
|
scnd_miss_req_q = _RAND_3[0:0];
|
|
_RAND_4 = {1{`RANDOM}};
|
|
ifu_fetch_addr_int_f = _RAND_4[30:0];
|
|
_RAND_5 = {1{`RANDOM}};
|
|
ifc_iccm_access_f = _RAND_5[0:0];
|
|
_RAND_6 = {1{`RANDOM}};
|
|
iccm_dma_rvalid_in = _RAND_6[0:0];
|
|
_RAND_7 = {1{`RANDOM}};
|
|
dma_iccm_req_f = _RAND_7[0:0];
|
|
_RAND_8 = {1{`RANDOM}};
|
|
perr_state = _RAND_8[2:0];
|
|
_RAND_9 = {1{`RANDOM}};
|
|
err_stop_state = _RAND_9[1:0];
|
|
_RAND_10 = {1{`RANDOM}};
|
|
reset_all_tags = _RAND_10[0:0];
|
|
_RAND_11 = {1{`RANDOM}};
|
|
ifc_region_acc_fault_final_f = _RAND_11[0:0];
|
|
_RAND_12 = {1{`RANDOM}};
|
|
ifu_bus_rvalid_unq_ff = _RAND_12[0:0];
|
|
_RAND_13 = {1{`RANDOM}};
|
|
bus_ifu_bus_clk_en_ff = _RAND_13[0:0];
|
|
_RAND_14 = {1{`RANDOM}};
|
|
uncacheable_miss_ff = _RAND_14[0:0];
|
|
_RAND_15 = {1{`RANDOM}};
|
|
bus_data_beat_count = _RAND_15[2:0];
|
|
_RAND_16 = {1{`RANDOM}};
|
|
ic_miss_buff_data_valid = _RAND_16[7:0];
|
|
_RAND_17 = {1{`RANDOM}};
|
|
imb_ff = _RAND_17[30:0];
|
|
_RAND_18 = {1{`RANDOM}};
|
|
last_data_recieved_ff = _RAND_18[0:0];
|
|
_RAND_19 = {1{`RANDOM}};
|
|
sel_mb_addr_ff = _RAND_19[0:0];
|
|
_RAND_20 = {1{`RANDOM}};
|
|
way_status_mb_scnd_ff = _RAND_20[0:0];
|
|
_RAND_21 = {1{`RANDOM}};
|
|
_T_5120 = _RAND_21[6:0];
|
|
_RAND_22 = {1{`RANDOM}};
|
|
_T_4476 = _RAND_22[2:0];
|
|
_RAND_23 = {1{`RANDOM}};
|
|
_T_4472 = _RAND_23[2:0];
|
|
_RAND_24 = {1{`RANDOM}};
|
|
_T_4468 = _RAND_24[2:0];
|
|
_RAND_25 = {1{`RANDOM}};
|
|
_T_4464 = _RAND_25[2:0];
|
|
_RAND_26 = {1{`RANDOM}};
|
|
_T_4460 = _RAND_26[2:0];
|
|
_RAND_27 = {1{`RANDOM}};
|
|
_T_4456 = _RAND_27[2:0];
|
|
_RAND_28 = {1{`RANDOM}};
|
|
_T_4452 = _RAND_28[2:0];
|
|
_RAND_29 = {1{`RANDOM}};
|
|
_T_4448 = _RAND_29[2:0];
|
|
_RAND_30 = {1{`RANDOM}};
|
|
_T_4444 = _RAND_30[2:0];
|
|
_RAND_31 = {1{`RANDOM}};
|
|
_T_4440 = _RAND_31[2:0];
|
|
_RAND_32 = {1{`RANDOM}};
|
|
_T_4436 = _RAND_32[2:0];
|
|
_RAND_33 = {1{`RANDOM}};
|
|
_T_4432 = _RAND_33[2:0];
|
|
_RAND_34 = {1{`RANDOM}};
|
|
_T_4428 = _RAND_34[2:0];
|
|
_RAND_35 = {1{`RANDOM}};
|
|
_T_4424 = _RAND_35[2:0];
|
|
_RAND_36 = {1{`RANDOM}};
|
|
_T_4420 = _RAND_36[2:0];
|
|
_RAND_37 = {1{`RANDOM}};
|
|
_T_4416 = _RAND_37[2:0];
|
|
_RAND_38 = {1{`RANDOM}};
|
|
_T_4412 = _RAND_38[2:0];
|
|
_RAND_39 = {1{`RANDOM}};
|
|
_T_4408 = _RAND_39[2:0];
|
|
_RAND_40 = {1{`RANDOM}};
|
|
_T_4404 = _RAND_40[2:0];
|
|
_RAND_41 = {1{`RANDOM}};
|
|
_T_4400 = _RAND_41[2:0];
|
|
_RAND_42 = {1{`RANDOM}};
|
|
_T_4396 = _RAND_42[2:0];
|
|
_RAND_43 = {1{`RANDOM}};
|
|
_T_4392 = _RAND_43[2:0];
|
|
_RAND_44 = {1{`RANDOM}};
|
|
_T_4388 = _RAND_44[2:0];
|
|
_RAND_45 = {1{`RANDOM}};
|
|
_T_4384 = _RAND_45[2:0];
|
|
_RAND_46 = {1{`RANDOM}};
|
|
_T_4380 = _RAND_46[2:0];
|
|
_RAND_47 = {1{`RANDOM}};
|
|
_T_4376 = _RAND_47[2:0];
|
|
_RAND_48 = {1{`RANDOM}};
|
|
_T_4372 = _RAND_48[2:0];
|
|
_RAND_49 = {1{`RANDOM}};
|
|
_T_4368 = _RAND_49[2:0];
|
|
_RAND_50 = {1{`RANDOM}};
|
|
_T_4364 = _RAND_50[2:0];
|
|
_RAND_51 = {1{`RANDOM}};
|
|
_T_4360 = _RAND_51[2:0];
|
|
_RAND_52 = {1{`RANDOM}};
|
|
_T_4356 = _RAND_52[2:0];
|
|
_RAND_53 = {1{`RANDOM}};
|
|
_T_4352 = _RAND_53[2:0];
|
|
_RAND_54 = {1{`RANDOM}};
|
|
_T_4348 = _RAND_54[2:0];
|
|
_RAND_55 = {1{`RANDOM}};
|
|
_T_4344 = _RAND_55[2:0];
|
|
_RAND_56 = {1{`RANDOM}};
|
|
_T_4340 = _RAND_56[2:0];
|
|
_RAND_57 = {1{`RANDOM}};
|
|
_T_4336 = _RAND_57[2:0];
|
|
_RAND_58 = {1{`RANDOM}};
|
|
_T_4332 = _RAND_58[2:0];
|
|
_RAND_59 = {1{`RANDOM}};
|
|
_T_4328 = _RAND_59[2:0];
|
|
_RAND_60 = {1{`RANDOM}};
|
|
_T_4324 = _RAND_60[2:0];
|
|
_RAND_61 = {1{`RANDOM}};
|
|
_T_4320 = _RAND_61[2:0];
|
|
_RAND_62 = {1{`RANDOM}};
|
|
_T_4316 = _RAND_62[2:0];
|
|
_RAND_63 = {1{`RANDOM}};
|
|
_T_4312 = _RAND_63[2:0];
|
|
_RAND_64 = {1{`RANDOM}};
|
|
_T_4308 = _RAND_64[2:0];
|
|
_RAND_65 = {1{`RANDOM}};
|
|
_T_4304 = _RAND_65[2:0];
|
|
_RAND_66 = {1{`RANDOM}};
|
|
_T_4300 = _RAND_66[2:0];
|
|
_RAND_67 = {1{`RANDOM}};
|
|
_T_4296 = _RAND_67[2:0];
|
|
_RAND_68 = {1{`RANDOM}};
|
|
_T_4292 = _RAND_68[2:0];
|
|
_RAND_69 = {1{`RANDOM}};
|
|
_T_4288 = _RAND_69[2:0];
|
|
_RAND_70 = {1{`RANDOM}};
|
|
_T_4284 = _RAND_70[2:0];
|
|
_RAND_71 = {1{`RANDOM}};
|
|
_T_4280 = _RAND_71[2:0];
|
|
_RAND_72 = {1{`RANDOM}};
|
|
_T_4276 = _RAND_72[2:0];
|
|
_RAND_73 = {1{`RANDOM}};
|
|
_T_4272 = _RAND_73[2:0];
|
|
_RAND_74 = {1{`RANDOM}};
|
|
_T_4268 = _RAND_74[2:0];
|
|
_RAND_75 = {1{`RANDOM}};
|
|
_T_4264 = _RAND_75[2:0];
|
|
_RAND_76 = {1{`RANDOM}};
|
|
_T_4260 = _RAND_76[2:0];
|
|
_RAND_77 = {1{`RANDOM}};
|
|
_T_4256 = _RAND_77[2:0];
|
|
_RAND_78 = {1{`RANDOM}};
|
|
_T_4252 = _RAND_78[2:0];
|
|
_RAND_79 = {1{`RANDOM}};
|
|
_T_4248 = _RAND_79[2:0];
|
|
_RAND_80 = {1{`RANDOM}};
|
|
_T_4244 = _RAND_80[2:0];
|
|
_RAND_81 = {1{`RANDOM}};
|
|
_T_4240 = _RAND_81[2:0];
|
|
_RAND_82 = {1{`RANDOM}};
|
|
_T_4236 = _RAND_82[2:0];
|
|
_RAND_83 = {1{`RANDOM}};
|
|
_T_4232 = _RAND_83[2:0];
|
|
_RAND_84 = {1{`RANDOM}};
|
|
_T_4228 = _RAND_84[2:0];
|
|
_RAND_85 = {1{`RANDOM}};
|
|
_T_4224 = _RAND_85[2:0];
|
|
_RAND_86 = {1{`RANDOM}};
|
|
_T_4220 = _RAND_86[2:0];
|
|
_RAND_87 = {1{`RANDOM}};
|
|
_T_4216 = _RAND_87[2:0];
|
|
_RAND_88 = {1{`RANDOM}};
|
|
_T_4212 = _RAND_88[2:0];
|
|
_RAND_89 = {1{`RANDOM}};
|
|
_T_4208 = _RAND_89[2:0];
|
|
_RAND_90 = {1{`RANDOM}};
|
|
_T_4204 = _RAND_90[2:0];
|
|
_RAND_91 = {1{`RANDOM}};
|
|
_T_4200 = _RAND_91[2:0];
|
|
_RAND_92 = {1{`RANDOM}};
|
|
_T_4196 = _RAND_92[2:0];
|
|
_RAND_93 = {1{`RANDOM}};
|
|
_T_4192 = _RAND_93[2:0];
|
|
_RAND_94 = {1{`RANDOM}};
|
|
_T_4188 = _RAND_94[2:0];
|
|
_RAND_95 = {1{`RANDOM}};
|
|
_T_4184 = _RAND_95[2:0];
|
|
_RAND_96 = {1{`RANDOM}};
|
|
_T_4180 = _RAND_96[2:0];
|
|
_RAND_97 = {1{`RANDOM}};
|
|
_T_4176 = _RAND_97[2:0];
|
|
_RAND_98 = {1{`RANDOM}};
|
|
_T_4172 = _RAND_98[2:0];
|
|
_RAND_99 = {1{`RANDOM}};
|
|
_T_4168 = _RAND_99[2:0];
|
|
_RAND_100 = {1{`RANDOM}};
|
|
_T_4164 = _RAND_100[2:0];
|
|
_RAND_101 = {1{`RANDOM}};
|
|
_T_4160 = _RAND_101[2:0];
|
|
_RAND_102 = {1{`RANDOM}};
|
|
_T_4156 = _RAND_102[2:0];
|
|
_RAND_103 = {1{`RANDOM}};
|
|
_T_4152 = _RAND_103[2:0];
|
|
_RAND_104 = {1{`RANDOM}};
|
|
_T_4148 = _RAND_104[2:0];
|
|
_RAND_105 = {1{`RANDOM}};
|
|
_T_4144 = _RAND_105[2:0];
|
|
_RAND_106 = {1{`RANDOM}};
|
|
_T_4140 = _RAND_106[2:0];
|
|
_RAND_107 = {1{`RANDOM}};
|
|
_T_4136 = _RAND_107[2:0];
|
|
_RAND_108 = {1{`RANDOM}};
|
|
_T_4132 = _RAND_108[2:0];
|
|
_RAND_109 = {1{`RANDOM}};
|
|
_T_4128 = _RAND_109[2:0];
|
|
_RAND_110 = {1{`RANDOM}};
|
|
_T_4124 = _RAND_110[2:0];
|
|
_RAND_111 = {1{`RANDOM}};
|
|
_T_4120 = _RAND_111[2:0];
|
|
_RAND_112 = {1{`RANDOM}};
|
|
_T_4116 = _RAND_112[2:0];
|
|
_RAND_113 = {1{`RANDOM}};
|
|
_T_4112 = _RAND_113[2:0];
|
|
_RAND_114 = {1{`RANDOM}};
|
|
_T_4108 = _RAND_114[2:0];
|
|
_RAND_115 = {1{`RANDOM}};
|
|
_T_4104 = _RAND_115[2:0];
|
|
_RAND_116 = {1{`RANDOM}};
|
|
_T_4100 = _RAND_116[2:0];
|
|
_RAND_117 = {1{`RANDOM}};
|
|
_T_4096 = _RAND_117[2:0];
|
|
_RAND_118 = {1{`RANDOM}};
|
|
_T_4092 = _RAND_118[2:0];
|
|
_RAND_119 = {1{`RANDOM}};
|
|
_T_4088 = _RAND_119[2:0];
|
|
_RAND_120 = {1{`RANDOM}};
|
|
_T_4084 = _RAND_120[2:0];
|
|
_RAND_121 = {1{`RANDOM}};
|
|
_T_4080 = _RAND_121[2:0];
|
|
_RAND_122 = {1{`RANDOM}};
|
|
_T_4076 = _RAND_122[2:0];
|
|
_RAND_123 = {1{`RANDOM}};
|
|
_T_4072 = _RAND_123[2:0];
|
|
_RAND_124 = {1{`RANDOM}};
|
|
_T_4068 = _RAND_124[2:0];
|
|
_RAND_125 = {1{`RANDOM}};
|
|
_T_4064 = _RAND_125[2:0];
|
|
_RAND_126 = {1{`RANDOM}};
|
|
_T_4060 = _RAND_126[2:0];
|
|
_RAND_127 = {1{`RANDOM}};
|
|
_T_4056 = _RAND_127[2:0];
|
|
_RAND_128 = {1{`RANDOM}};
|
|
_T_4052 = _RAND_128[2:0];
|
|
_RAND_129 = {1{`RANDOM}};
|
|
_T_4048 = _RAND_129[2:0];
|
|
_RAND_130 = {1{`RANDOM}};
|
|
_T_4044 = _RAND_130[2:0];
|
|
_RAND_131 = {1{`RANDOM}};
|
|
_T_4040 = _RAND_131[2:0];
|
|
_RAND_132 = {1{`RANDOM}};
|
|
_T_4036 = _RAND_132[2:0];
|
|
_RAND_133 = {1{`RANDOM}};
|
|
_T_4032 = _RAND_133[2:0];
|
|
_RAND_134 = {1{`RANDOM}};
|
|
_T_4028 = _RAND_134[2:0];
|
|
_RAND_135 = {1{`RANDOM}};
|
|
_T_4024 = _RAND_135[2:0];
|
|
_RAND_136 = {1{`RANDOM}};
|
|
_T_4020 = _RAND_136[2:0];
|
|
_RAND_137 = {1{`RANDOM}};
|
|
_T_4016 = _RAND_137[2:0];
|
|
_RAND_138 = {1{`RANDOM}};
|
|
_T_4012 = _RAND_138[2:0];
|
|
_RAND_139 = {1{`RANDOM}};
|
|
_T_4008 = _RAND_139[2:0];
|
|
_RAND_140 = {1{`RANDOM}};
|
|
_T_4004 = _RAND_140[2:0];
|
|
_RAND_141 = {1{`RANDOM}};
|
|
_T_4000 = _RAND_141[2:0];
|
|
_RAND_142 = {1{`RANDOM}};
|
|
_T_3996 = _RAND_142[2:0];
|
|
_RAND_143 = {1{`RANDOM}};
|
|
_T_3992 = _RAND_143[2:0];
|
|
_RAND_144 = {1{`RANDOM}};
|
|
_T_3988 = _RAND_144[2:0];
|
|
_RAND_145 = {1{`RANDOM}};
|
|
_T_3984 = _RAND_145[2:0];
|
|
_RAND_146 = {1{`RANDOM}};
|
|
_T_3980 = _RAND_146[2:0];
|
|
_RAND_147 = {1{`RANDOM}};
|
|
_T_3976 = _RAND_147[2:0];
|
|
_RAND_148 = {1{`RANDOM}};
|
|
_T_3972 = _RAND_148[2:0];
|
|
_RAND_149 = {1{`RANDOM}};
|
|
_T_3968 = _RAND_149[2:0];
|
|
_RAND_150 = {1{`RANDOM}};
|
|
uncacheable_miss_scnd_ff = _RAND_150[0:0];
|
|
_RAND_151 = {1{`RANDOM}};
|
|
imb_scnd_ff = _RAND_151[30:0];
|
|
_RAND_152 = {1{`RANDOM}};
|
|
ifu_bus_rid_ff = _RAND_152[2:0];
|
|
_RAND_153 = {1{`RANDOM}};
|
|
ifu_bus_rresp_ff = _RAND_153[1:0];
|
|
_RAND_154 = {1{`RANDOM}};
|
|
ifu_wr_data_comb_err_ff = _RAND_154[0:0];
|
|
_RAND_155 = {1{`RANDOM}};
|
|
way_status_mb_ff = _RAND_155[0:0];
|
|
_RAND_156 = {1{`RANDOM}};
|
|
tagv_mb_ff = _RAND_156[1:0];
|
|
_RAND_157 = {1{`RANDOM}};
|
|
reset_ic_ff = _RAND_157[0:0];
|
|
_RAND_158 = {1{`RANDOM}};
|
|
fetch_uncacheable_ff = _RAND_158[0:0];
|
|
_RAND_159 = {1{`RANDOM}};
|
|
miss_addr = _RAND_159[25:0];
|
|
_RAND_160 = {1{`RANDOM}};
|
|
ifc_region_acc_fault_f = _RAND_160[0:0];
|
|
_RAND_161 = {1{`RANDOM}};
|
|
bus_rd_addr_count = _RAND_161[2:0];
|
|
_RAND_162 = {1{`RANDOM}};
|
|
ic_act_miss_f_delayed = _RAND_162[0:0];
|
|
_RAND_163 = {2{`RANDOM}};
|
|
ifu_bus_rdata_ff = _RAND_163[63:0];
|
|
_RAND_164 = {2{`RANDOM}};
|
|
_T_1296 = _RAND_164[63:0];
|
|
_RAND_165 = {2{`RANDOM}};
|
|
_T_1298 = _RAND_165[63:0];
|
|
_RAND_166 = {2{`RANDOM}};
|
|
_T_1300 = _RAND_166[63:0];
|
|
_RAND_167 = {2{`RANDOM}};
|
|
_T_1302 = _RAND_167[63:0];
|
|
_RAND_168 = {2{`RANDOM}};
|
|
_T_1304 = _RAND_168[63:0];
|
|
_RAND_169 = {2{`RANDOM}};
|
|
_T_1306 = _RAND_169[63:0];
|
|
_RAND_170 = {2{`RANDOM}};
|
|
_T_1308 = _RAND_170[63:0];
|
|
_RAND_171 = {2{`RANDOM}};
|
|
_T_1310 = _RAND_171[63:0];
|
|
_RAND_172 = {2{`RANDOM}};
|
|
_T_1312 = _RAND_172[63:0];
|
|
_RAND_173 = {2{`RANDOM}};
|
|
_T_1314 = _RAND_173[63:0];
|
|
_RAND_174 = {2{`RANDOM}};
|
|
_T_1316 = _RAND_174[63:0];
|
|
_RAND_175 = {2{`RANDOM}};
|
|
_T_1318 = _RAND_175[63:0];
|
|
_RAND_176 = {2{`RANDOM}};
|
|
_T_1320 = _RAND_176[63:0];
|
|
_RAND_177 = {2{`RANDOM}};
|
|
_T_1322 = _RAND_177[63:0];
|
|
_RAND_178 = {2{`RANDOM}};
|
|
_T_1324 = _RAND_178[63:0];
|
|
_RAND_179 = {2{`RANDOM}};
|
|
_T_1326 = _RAND_179[63:0];
|
|
_RAND_180 = {1{`RANDOM}};
|
|
ic_crit_wd_rdy_new_ff = _RAND_180[0:0];
|
|
_RAND_181 = {1{`RANDOM}};
|
|
ic_miss_buff_data_error = _RAND_181[7:0];
|
|
_RAND_182 = {1{`RANDOM}};
|
|
ic_debug_ict_array_sel_ff = _RAND_182[0:0];
|
|
_RAND_183 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_0 = _RAND_183[0:0];
|
|
_RAND_184 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_1 = _RAND_184[0:0];
|
|
_RAND_185 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_2 = _RAND_185[0:0];
|
|
_RAND_186 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_3 = _RAND_186[0:0];
|
|
_RAND_187 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_4 = _RAND_187[0:0];
|
|
_RAND_188 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_5 = _RAND_188[0:0];
|
|
_RAND_189 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_6 = _RAND_189[0:0];
|
|
_RAND_190 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_7 = _RAND_190[0:0];
|
|
_RAND_191 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_8 = _RAND_191[0:0];
|
|
_RAND_192 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_9 = _RAND_192[0:0];
|
|
_RAND_193 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_10 = _RAND_193[0:0];
|
|
_RAND_194 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_11 = _RAND_194[0:0];
|
|
_RAND_195 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_12 = _RAND_195[0:0];
|
|
_RAND_196 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_13 = _RAND_196[0:0];
|
|
_RAND_197 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_14 = _RAND_197[0:0];
|
|
_RAND_198 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_15 = _RAND_198[0:0];
|
|
_RAND_199 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_16 = _RAND_199[0:0];
|
|
_RAND_200 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_17 = _RAND_200[0:0];
|
|
_RAND_201 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_18 = _RAND_201[0:0];
|
|
_RAND_202 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_19 = _RAND_202[0:0];
|
|
_RAND_203 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_20 = _RAND_203[0:0];
|
|
_RAND_204 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_21 = _RAND_204[0:0];
|
|
_RAND_205 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_22 = _RAND_205[0:0];
|
|
_RAND_206 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_23 = _RAND_206[0:0];
|
|
_RAND_207 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_24 = _RAND_207[0:0];
|
|
_RAND_208 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_25 = _RAND_208[0:0];
|
|
_RAND_209 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_26 = _RAND_209[0:0];
|
|
_RAND_210 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_27 = _RAND_210[0:0];
|
|
_RAND_211 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_28 = _RAND_211[0:0];
|
|
_RAND_212 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_29 = _RAND_212[0:0];
|
|
_RAND_213 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_30 = _RAND_213[0:0];
|
|
_RAND_214 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_31 = _RAND_214[0:0];
|
|
_RAND_215 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_32 = _RAND_215[0:0];
|
|
_RAND_216 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_33 = _RAND_216[0:0];
|
|
_RAND_217 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_34 = _RAND_217[0:0];
|
|
_RAND_218 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_35 = _RAND_218[0:0];
|
|
_RAND_219 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_36 = _RAND_219[0:0];
|
|
_RAND_220 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_37 = _RAND_220[0:0];
|
|
_RAND_221 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_38 = _RAND_221[0:0];
|
|
_RAND_222 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_39 = _RAND_222[0:0];
|
|
_RAND_223 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_40 = _RAND_223[0:0];
|
|
_RAND_224 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_41 = _RAND_224[0:0];
|
|
_RAND_225 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_42 = _RAND_225[0:0];
|
|
_RAND_226 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_43 = _RAND_226[0:0];
|
|
_RAND_227 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_44 = _RAND_227[0:0];
|
|
_RAND_228 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_45 = _RAND_228[0:0];
|
|
_RAND_229 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_46 = _RAND_229[0:0];
|
|
_RAND_230 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_47 = _RAND_230[0:0];
|
|
_RAND_231 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_48 = _RAND_231[0:0];
|
|
_RAND_232 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_49 = _RAND_232[0:0];
|
|
_RAND_233 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_50 = _RAND_233[0:0];
|
|
_RAND_234 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_51 = _RAND_234[0:0];
|
|
_RAND_235 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_52 = _RAND_235[0:0];
|
|
_RAND_236 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_53 = _RAND_236[0:0];
|
|
_RAND_237 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_54 = _RAND_237[0:0];
|
|
_RAND_238 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_55 = _RAND_238[0:0];
|
|
_RAND_239 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_56 = _RAND_239[0:0];
|
|
_RAND_240 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_57 = _RAND_240[0:0];
|
|
_RAND_241 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_58 = _RAND_241[0:0];
|
|
_RAND_242 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_59 = _RAND_242[0:0];
|
|
_RAND_243 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_60 = _RAND_243[0:0];
|
|
_RAND_244 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_61 = _RAND_244[0:0];
|
|
_RAND_245 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_62 = _RAND_245[0:0];
|
|
_RAND_246 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_63 = _RAND_246[0:0];
|
|
_RAND_247 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_64 = _RAND_247[0:0];
|
|
_RAND_248 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_65 = _RAND_248[0:0];
|
|
_RAND_249 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_66 = _RAND_249[0:0];
|
|
_RAND_250 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_67 = _RAND_250[0:0];
|
|
_RAND_251 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_68 = _RAND_251[0:0];
|
|
_RAND_252 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_69 = _RAND_252[0:0];
|
|
_RAND_253 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_70 = _RAND_253[0:0];
|
|
_RAND_254 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_71 = _RAND_254[0:0];
|
|
_RAND_255 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_72 = _RAND_255[0:0];
|
|
_RAND_256 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_73 = _RAND_256[0:0];
|
|
_RAND_257 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_74 = _RAND_257[0:0];
|
|
_RAND_258 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_75 = _RAND_258[0:0];
|
|
_RAND_259 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_76 = _RAND_259[0:0];
|
|
_RAND_260 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_77 = _RAND_260[0:0];
|
|
_RAND_261 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_78 = _RAND_261[0:0];
|
|
_RAND_262 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_79 = _RAND_262[0:0];
|
|
_RAND_263 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_80 = _RAND_263[0:0];
|
|
_RAND_264 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_81 = _RAND_264[0:0];
|
|
_RAND_265 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_82 = _RAND_265[0:0];
|
|
_RAND_266 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_83 = _RAND_266[0:0];
|
|
_RAND_267 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_84 = _RAND_267[0:0];
|
|
_RAND_268 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_85 = _RAND_268[0:0];
|
|
_RAND_269 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_86 = _RAND_269[0:0];
|
|
_RAND_270 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_87 = _RAND_270[0:0];
|
|
_RAND_271 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_88 = _RAND_271[0:0];
|
|
_RAND_272 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_89 = _RAND_272[0:0];
|
|
_RAND_273 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_90 = _RAND_273[0:0];
|
|
_RAND_274 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_91 = _RAND_274[0:0];
|
|
_RAND_275 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_92 = _RAND_275[0:0];
|
|
_RAND_276 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_93 = _RAND_276[0:0];
|
|
_RAND_277 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_94 = _RAND_277[0:0];
|
|
_RAND_278 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_95 = _RAND_278[0:0];
|
|
_RAND_279 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_96 = _RAND_279[0:0];
|
|
_RAND_280 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_97 = _RAND_280[0:0];
|
|
_RAND_281 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_98 = _RAND_281[0:0];
|
|
_RAND_282 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_99 = _RAND_282[0:0];
|
|
_RAND_283 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_100 = _RAND_283[0:0];
|
|
_RAND_284 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_101 = _RAND_284[0:0];
|
|
_RAND_285 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_102 = _RAND_285[0:0];
|
|
_RAND_286 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_103 = _RAND_286[0:0];
|
|
_RAND_287 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_104 = _RAND_287[0:0];
|
|
_RAND_288 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_105 = _RAND_288[0:0];
|
|
_RAND_289 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_106 = _RAND_289[0:0];
|
|
_RAND_290 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_107 = _RAND_290[0:0];
|
|
_RAND_291 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_108 = _RAND_291[0:0];
|
|
_RAND_292 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_109 = _RAND_292[0:0];
|
|
_RAND_293 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_110 = _RAND_293[0:0];
|
|
_RAND_294 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_111 = _RAND_294[0:0];
|
|
_RAND_295 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_112 = _RAND_295[0:0];
|
|
_RAND_296 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_113 = _RAND_296[0:0];
|
|
_RAND_297 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_114 = _RAND_297[0:0];
|
|
_RAND_298 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_115 = _RAND_298[0:0];
|
|
_RAND_299 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_116 = _RAND_299[0:0];
|
|
_RAND_300 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_117 = _RAND_300[0:0];
|
|
_RAND_301 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_118 = _RAND_301[0:0];
|
|
_RAND_302 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_119 = _RAND_302[0:0];
|
|
_RAND_303 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_120 = _RAND_303[0:0];
|
|
_RAND_304 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_121 = _RAND_304[0:0];
|
|
_RAND_305 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_122 = _RAND_305[0:0];
|
|
_RAND_306 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_123 = _RAND_306[0:0];
|
|
_RAND_307 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_124 = _RAND_307[0:0];
|
|
_RAND_308 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_125 = _RAND_308[0:0];
|
|
_RAND_309 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_126 = _RAND_309[0:0];
|
|
_RAND_310 = {1{`RANDOM}};
|
|
ic_tag_valid_out_1_127 = _RAND_310[0:0];
|
|
_RAND_311 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_0 = _RAND_311[0:0];
|
|
_RAND_312 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_1 = _RAND_312[0:0];
|
|
_RAND_313 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_2 = _RAND_313[0:0];
|
|
_RAND_314 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_3 = _RAND_314[0:0];
|
|
_RAND_315 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_4 = _RAND_315[0:0];
|
|
_RAND_316 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_5 = _RAND_316[0:0];
|
|
_RAND_317 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_6 = _RAND_317[0:0];
|
|
_RAND_318 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_7 = _RAND_318[0:0];
|
|
_RAND_319 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_8 = _RAND_319[0:0];
|
|
_RAND_320 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_9 = _RAND_320[0:0];
|
|
_RAND_321 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_10 = _RAND_321[0:0];
|
|
_RAND_322 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_11 = _RAND_322[0:0];
|
|
_RAND_323 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_12 = _RAND_323[0:0];
|
|
_RAND_324 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_13 = _RAND_324[0:0];
|
|
_RAND_325 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_14 = _RAND_325[0:0];
|
|
_RAND_326 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_15 = _RAND_326[0:0];
|
|
_RAND_327 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_16 = _RAND_327[0:0];
|
|
_RAND_328 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_17 = _RAND_328[0:0];
|
|
_RAND_329 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_18 = _RAND_329[0:0];
|
|
_RAND_330 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_19 = _RAND_330[0:0];
|
|
_RAND_331 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_20 = _RAND_331[0:0];
|
|
_RAND_332 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_21 = _RAND_332[0:0];
|
|
_RAND_333 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_22 = _RAND_333[0:0];
|
|
_RAND_334 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_23 = _RAND_334[0:0];
|
|
_RAND_335 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_24 = _RAND_335[0:0];
|
|
_RAND_336 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_25 = _RAND_336[0:0];
|
|
_RAND_337 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_26 = _RAND_337[0:0];
|
|
_RAND_338 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_27 = _RAND_338[0:0];
|
|
_RAND_339 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_28 = _RAND_339[0:0];
|
|
_RAND_340 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_29 = _RAND_340[0:0];
|
|
_RAND_341 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_30 = _RAND_341[0:0];
|
|
_RAND_342 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_31 = _RAND_342[0:0];
|
|
_RAND_343 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_32 = _RAND_343[0:0];
|
|
_RAND_344 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_33 = _RAND_344[0:0];
|
|
_RAND_345 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_34 = _RAND_345[0:0];
|
|
_RAND_346 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_35 = _RAND_346[0:0];
|
|
_RAND_347 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_36 = _RAND_347[0:0];
|
|
_RAND_348 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_37 = _RAND_348[0:0];
|
|
_RAND_349 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_38 = _RAND_349[0:0];
|
|
_RAND_350 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_39 = _RAND_350[0:0];
|
|
_RAND_351 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_40 = _RAND_351[0:0];
|
|
_RAND_352 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_41 = _RAND_352[0:0];
|
|
_RAND_353 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_42 = _RAND_353[0:0];
|
|
_RAND_354 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_43 = _RAND_354[0:0];
|
|
_RAND_355 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_44 = _RAND_355[0:0];
|
|
_RAND_356 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_45 = _RAND_356[0:0];
|
|
_RAND_357 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_46 = _RAND_357[0:0];
|
|
_RAND_358 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_47 = _RAND_358[0:0];
|
|
_RAND_359 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_48 = _RAND_359[0:0];
|
|
_RAND_360 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_49 = _RAND_360[0:0];
|
|
_RAND_361 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_50 = _RAND_361[0:0];
|
|
_RAND_362 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_51 = _RAND_362[0:0];
|
|
_RAND_363 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_52 = _RAND_363[0:0];
|
|
_RAND_364 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_53 = _RAND_364[0:0];
|
|
_RAND_365 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_54 = _RAND_365[0:0];
|
|
_RAND_366 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_55 = _RAND_366[0:0];
|
|
_RAND_367 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_56 = _RAND_367[0:0];
|
|
_RAND_368 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_57 = _RAND_368[0:0];
|
|
_RAND_369 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_58 = _RAND_369[0:0];
|
|
_RAND_370 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_59 = _RAND_370[0:0];
|
|
_RAND_371 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_60 = _RAND_371[0:0];
|
|
_RAND_372 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_61 = _RAND_372[0:0];
|
|
_RAND_373 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_62 = _RAND_373[0:0];
|
|
_RAND_374 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_63 = _RAND_374[0:0];
|
|
_RAND_375 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_64 = _RAND_375[0:0];
|
|
_RAND_376 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_65 = _RAND_376[0:0];
|
|
_RAND_377 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_66 = _RAND_377[0:0];
|
|
_RAND_378 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_67 = _RAND_378[0:0];
|
|
_RAND_379 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_68 = _RAND_379[0:0];
|
|
_RAND_380 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_69 = _RAND_380[0:0];
|
|
_RAND_381 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_70 = _RAND_381[0:0];
|
|
_RAND_382 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_71 = _RAND_382[0:0];
|
|
_RAND_383 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_72 = _RAND_383[0:0];
|
|
_RAND_384 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_73 = _RAND_384[0:0];
|
|
_RAND_385 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_74 = _RAND_385[0:0];
|
|
_RAND_386 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_75 = _RAND_386[0:0];
|
|
_RAND_387 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_76 = _RAND_387[0:0];
|
|
_RAND_388 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_77 = _RAND_388[0:0];
|
|
_RAND_389 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_78 = _RAND_389[0:0];
|
|
_RAND_390 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_79 = _RAND_390[0:0];
|
|
_RAND_391 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_80 = _RAND_391[0:0];
|
|
_RAND_392 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_81 = _RAND_392[0:0];
|
|
_RAND_393 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_82 = _RAND_393[0:0];
|
|
_RAND_394 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_83 = _RAND_394[0:0];
|
|
_RAND_395 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_84 = _RAND_395[0:0];
|
|
_RAND_396 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_85 = _RAND_396[0:0];
|
|
_RAND_397 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_86 = _RAND_397[0:0];
|
|
_RAND_398 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_87 = _RAND_398[0:0];
|
|
_RAND_399 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_88 = _RAND_399[0:0];
|
|
_RAND_400 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_89 = _RAND_400[0:0];
|
|
_RAND_401 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_90 = _RAND_401[0:0];
|
|
_RAND_402 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_91 = _RAND_402[0:0];
|
|
_RAND_403 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_92 = _RAND_403[0:0];
|
|
_RAND_404 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_93 = _RAND_404[0:0];
|
|
_RAND_405 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_94 = _RAND_405[0:0];
|
|
_RAND_406 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_95 = _RAND_406[0:0];
|
|
_RAND_407 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_96 = _RAND_407[0:0];
|
|
_RAND_408 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_97 = _RAND_408[0:0];
|
|
_RAND_409 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_98 = _RAND_409[0:0];
|
|
_RAND_410 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_99 = _RAND_410[0:0];
|
|
_RAND_411 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_100 = _RAND_411[0:0];
|
|
_RAND_412 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_101 = _RAND_412[0:0];
|
|
_RAND_413 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_102 = _RAND_413[0:0];
|
|
_RAND_414 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_103 = _RAND_414[0:0];
|
|
_RAND_415 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_104 = _RAND_415[0:0];
|
|
_RAND_416 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_105 = _RAND_416[0:0];
|
|
_RAND_417 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_106 = _RAND_417[0:0];
|
|
_RAND_418 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_107 = _RAND_418[0:0];
|
|
_RAND_419 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_108 = _RAND_419[0:0];
|
|
_RAND_420 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_109 = _RAND_420[0:0];
|
|
_RAND_421 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_110 = _RAND_421[0:0];
|
|
_RAND_422 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_111 = _RAND_422[0:0];
|
|
_RAND_423 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_112 = _RAND_423[0:0];
|
|
_RAND_424 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_113 = _RAND_424[0:0];
|
|
_RAND_425 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_114 = _RAND_425[0:0];
|
|
_RAND_426 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_115 = _RAND_426[0:0];
|
|
_RAND_427 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_116 = _RAND_427[0:0];
|
|
_RAND_428 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_117 = _RAND_428[0:0];
|
|
_RAND_429 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_118 = _RAND_429[0:0];
|
|
_RAND_430 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_119 = _RAND_430[0:0];
|
|
_RAND_431 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_120 = _RAND_431[0:0];
|
|
_RAND_432 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_121 = _RAND_432[0:0];
|
|
_RAND_433 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_122 = _RAND_433[0:0];
|
|
_RAND_434 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_123 = _RAND_434[0:0];
|
|
_RAND_435 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_124 = _RAND_435[0:0];
|
|
_RAND_436 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_125 = _RAND_436[0:0];
|
|
_RAND_437 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_126 = _RAND_437[0:0];
|
|
_RAND_438 = {1{`RANDOM}};
|
|
ic_tag_valid_out_0_127 = _RAND_438[0:0];
|
|
_RAND_439 = {1{`RANDOM}};
|
|
ic_debug_way_ff = _RAND_439[1:0];
|
|
_RAND_440 = {1{`RANDOM}};
|
|
ic_debug_rd_en_ff = _RAND_440[0:0];
|
|
_RAND_441 = {3{`RANDOM}};
|
|
_T_1212 = _RAND_441[70:0];
|
|
_RAND_442 = {1{`RANDOM}};
|
|
perr_ic_index_ff = _RAND_442[5:0];
|
|
_RAND_443 = {1{`RANDOM}};
|
|
dma_sb_err_state_ff = _RAND_443[0:0];
|
|
_RAND_444 = {1{`RANDOM}};
|
|
ifu_bus_cmd_valid = _RAND_444[0:0];
|
|
_RAND_445 = {1{`RANDOM}};
|
|
bus_cmd_beat_count = _RAND_445[2:0];
|
|
_RAND_446 = {1{`RANDOM}};
|
|
ifu_bus_arready_unq_ff = _RAND_446[0:0];
|
|
_RAND_447 = {1{`RANDOM}};
|
|
ifu_bus_arvalid_ff = _RAND_447[0:0];
|
|
_RAND_448 = {1{`RANDOM}};
|
|
ifc_dma_access_ok_prev = _RAND_448[0:0];
|
|
_RAND_449 = {2{`RANDOM}};
|
|
iccm_ecc_corr_data_ff = _RAND_449[38:0];
|
|
_RAND_450 = {1{`RANDOM}};
|
|
dma_mem_addr_ff = _RAND_450[1:0];
|
|
_RAND_451 = {1{`RANDOM}};
|
|
dma_mem_tag_ff = _RAND_451[2:0];
|
|
_RAND_452 = {1{`RANDOM}};
|
|
iccm_dma_rtag = _RAND_452[2:0];
|
|
_RAND_453 = {1{`RANDOM}};
|
|
iccm_dma_rvalid = _RAND_453[0:0];
|
|
_RAND_454 = {2{`RANDOM}};
|
|
iccm_dma_rdata = _RAND_454[63:0];
|
|
_RAND_455 = {1{`RANDOM}};
|
|
iccm_ecc_corr_index_ff = _RAND_455[13:0];
|
|
_RAND_456 = {1{`RANDOM}};
|
|
iccm_rd_ecc_single_err_ff = _RAND_456[0:0];
|
|
_RAND_457 = {1{`RANDOM}};
|
|
iccm_rw_addr_f = _RAND_457[13:0];
|
|
_RAND_458 = {1{`RANDOM}};
|
|
ifu_status_wr_addr_ff = _RAND_458[6:0];
|
|
_RAND_459 = {1{`RANDOM}};
|
|
way_status_wr_en_ff = _RAND_459[0:0];
|
|
_RAND_460 = {1{`RANDOM}};
|
|
way_status_new_ff = _RAND_460[2:0];
|
|
_RAND_461 = {1{`RANDOM}};
|
|
ifu_tag_wren_ff = _RAND_461[1:0];
|
|
_RAND_462 = {1{`RANDOM}};
|
|
ic_valid_ff = _RAND_462[0:0];
|
|
_RAND_463 = {1{`RANDOM}};
|
|
_T_10107 = _RAND_463[0:0];
|
|
_RAND_464 = {1{`RANDOM}};
|
|
_T_10108 = _RAND_464[0:0];
|
|
_RAND_465 = {1{`RANDOM}};
|
|
_T_10109 = _RAND_465[0:0];
|
|
_RAND_466 = {1{`RANDOM}};
|
|
_T_10110 = _RAND_466[0:0];
|
|
_RAND_467 = {1{`RANDOM}};
|
|
_T_10114 = _RAND_467[0:0];
|
|
_RAND_468 = {1{`RANDOM}};
|
|
_T_10137 = _RAND_468[0:0];
|
|
`endif // RANDOMIZE_REG_INIT
|
|
`endif // RANDOMIZE
|
|
end // initial
|
|
`ifdef FIRRTL_AFTER_INITIAL
|
|
`FIRRTL_AFTER_INITIAL
|
|
`endif
|
|
`endif // SYNTHESIS
|
|
always @(posedge clock) begin
|
|
if (reset) begin
|
|
flush_final_f <= 1'h0;
|
|
end else begin
|
|
flush_final_f <= io_exu_flush_final;
|
|
end
|
|
if (reset) begin
|
|
ifc_fetch_req_f_raw <= 1'h0;
|
|
end else begin
|
|
ifc_fetch_req_f_raw <= ifc_fetch_req_qual_bf;
|
|
end
|
|
if (reset) begin
|
|
miss_state <= 3'h0;
|
|
end else if (miss_state_en) begin
|
|
if (_T_25) begin
|
|
if (_T_27) begin
|
|
miss_state <= 3'h1;
|
|
end else begin
|
|
miss_state <= 3'h2;
|
|
end
|
|
end else if (_T_32) begin
|
|
if (_T_37) begin
|
|
miss_state <= 3'h0;
|
|
end else if (_T_41) begin
|
|
miss_state <= 3'h3;
|
|
end else if (_T_48) begin
|
|
miss_state <= 3'h4;
|
|
end else if (_T_52) begin
|
|
miss_state <= 3'h0;
|
|
end else if (_T_62) begin
|
|
miss_state <= 3'h6;
|
|
end else if (_T_72) begin
|
|
miss_state <= 3'h6;
|
|
end else if (_T_80) begin
|
|
miss_state <= 3'h0;
|
|
end else if (_T_85) begin
|
|
miss_state <= 3'h2;
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end else if (_T_103) begin
|
|
miss_state <= 3'h0;
|
|
end else if (_T_107) begin
|
|
if (_T_114) begin
|
|
miss_state <= 3'h2;
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end else if (_T_122) begin
|
|
if (_T_127) begin
|
|
miss_state <= 3'h2;
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end else if (_T_133) begin
|
|
if (_T_138) begin
|
|
miss_state <= 3'h5;
|
|
end else if (_T_144) begin
|
|
miss_state <= 3'h7;
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end else if (_T_152) begin
|
|
if (io_dec_tlu_force_halt) begin
|
|
miss_state <= 3'h0;
|
|
end else if (io_exu_flush_final) begin
|
|
if (_T_33) begin
|
|
miss_state <= 3'h0;
|
|
end else begin
|
|
miss_state <= 3'h2;
|
|
end
|
|
end else begin
|
|
miss_state <= 3'h1;
|
|
end
|
|
end else if (_T_161) begin
|
|
if (io_dec_tlu_force_halt) begin
|
|
miss_state <= 3'h0;
|
|
end else if (io_exu_flush_final) begin
|
|
if (_T_33) begin
|
|
miss_state <= 3'h0;
|
|
end else begin
|
|
miss_state <= 3'h2;
|
|
end
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end else begin
|
|
miss_state <= 3'h0;
|
|
end
|
|
end
|
|
if (reset) begin
|
|
ifu_fetch_addr_int_f <= 31'h0;
|
|
end else begin
|
|
ifu_fetch_addr_int_f <= io_ifc_fetch_addr_bf;
|
|
end
|
|
if (reset) begin
|
|
ifc_iccm_access_f <= 1'h0;
|
|
end else begin
|
|
ifc_iccm_access_f <= io_ifc_iccm_access_bf;
|
|
end
|
|
if (reset) begin
|
|
ifc_region_acc_fault_final_f <= 1'h0;
|
|
end else begin
|
|
ifc_region_acc_fault_final_f <= io_ifc_region_acc_fault_bf;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_rvalid_unq_ff <= 1'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_rvalid_unq_ff <= io_ifu_axi_rvalid;
|
|
end
|
|
if (reset) begin
|
|
uncacheable_miss_ff <= 1'h0;
|
|
end else if (scnd_miss_req) begin
|
|
uncacheable_miss_ff <= uncacheable_miss_scnd_ff;
|
|
end else if (!(sel_hold_imb)) begin
|
|
uncacheable_miss_ff <= io_ifc_fetch_uncacheable_bf;
|
|
end
|
|
if (scnd_miss_req) begin
|
|
imb_ff <= imb_scnd_ff;
|
|
end else if (!(sel_hold_imb)) begin
|
|
imb_ff <= io_ifc_fetch_addr_bf;
|
|
end
|
|
if (reset) begin
|
|
way_status_mb_scnd_ff <= 1'h0;
|
|
end else if (!(_T_17)) begin
|
|
way_status_mb_scnd_ff <= way_status;
|
|
end
|
|
if (reset) begin
|
|
_T_4476 <= 3'h0;
|
|
end else if (_T_4475) begin
|
|
_T_4476 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4472 <= 3'h0;
|
|
end else if (_T_4471) begin
|
|
_T_4472 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4468 <= 3'h0;
|
|
end else if (_T_4467) begin
|
|
_T_4468 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4464 <= 3'h0;
|
|
end else if (_T_4463) begin
|
|
_T_4464 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4460 <= 3'h0;
|
|
end else if (_T_4459) begin
|
|
_T_4460 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4456 <= 3'h0;
|
|
end else if (_T_4455) begin
|
|
_T_4456 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4452 <= 3'h0;
|
|
end else if (_T_4451) begin
|
|
_T_4452 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4448 <= 3'h0;
|
|
end else if (_T_4447) begin
|
|
_T_4448 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4444 <= 3'h0;
|
|
end else if (_T_4443) begin
|
|
_T_4444 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4440 <= 3'h0;
|
|
end else if (_T_4439) begin
|
|
_T_4440 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4436 <= 3'h0;
|
|
end else if (_T_4435) begin
|
|
_T_4436 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4432 <= 3'h0;
|
|
end else if (_T_4431) begin
|
|
_T_4432 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4428 <= 3'h0;
|
|
end else if (_T_4427) begin
|
|
_T_4428 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4424 <= 3'h0;
|
|
end else if (_T_4423) begin
|
|
_T_4424 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4420 <= 3'h0;
|
|
end else if (_T_4419) begin
|
|
_T_4420 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4416 <= 3'h0;
|
|
end else if (_T_4415) begin
|
|
_T_4416 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4412 <= 3'h0;
|
|
end else if (_T_4411) begin
|
|
_T_4412 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4408 <= 3'h0;
|
|
end else if (_T_4407) begin
|
|
_T_4408 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4404 <= 3'h0;
|
|
end else if (_T_4403) begin
|
|
_T_4404 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4400 <= 3'h0;
|
|
end else if (_T_4399) begin
|
|
_T_4400 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4396 <= 3'h0;
|
|
end else if (_T_4395) begin
|
|
_T_4396 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4392 <= 3'h0;
|
|
end else if (_T_4391) begin
|
|
_T_4392 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4388 <= 3'h0;
|
|
end else if (_T_4387) begin
|
|
_T_4388 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4384 <= 3'h0;
|
|
end else if (_T_4383) begin
|
|
_T_4384 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4380 <= 3'h0;
|
|
end else if (_T_4379) begin
|
|
_T_4380 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4376 <= 3'h0;
|
|
end else if (_T_4375) begin
|
|
_T_4376 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4372 <= 3'h0;
|
|
end else if (_T_4371) begin
|
|
_T_4372 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4368 <= 3'h0;
|
|
end else if (_T_4367) begin
|
|
_T_4368 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4364 <= 3'h0;
|
|
end else if (_T_4363) begin
|
|
_T_4364 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4360 <= 3'h0;
|
|
end else if (_T_4359) begin
|
|
_T_4360 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4356 <= 3'h0;
|
|
end else if (_T_4355) begin
|
|
_T_4356 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4352 <= 3'h0;
|
|
end else if (_T_4351) begin
|
|
_T_4352 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4348 <= 3'h0;
|
|
end else if (_T_4347) begin
|
|
_T_4348 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4344 <= 3'h0;
|
|
end else if (_T_4343) begin
|
|
_T_4344 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4340 <= 3'h0;
|
|
end else if (_T_4339) begin
|
|
_T_4340 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4336 <= 3'h0;
|
|
end else if (_T_4335) begin
|
|
_T_4336 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4332 <= 3'h0;
|
|
end else if (_T_4331) begin
|
|
_T_4332 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4328 <= 3'h0;
|
|
end else if (_T_4327) begin
|
|
_T_4328 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4324 <= 3'h0;
|
|
end else if (_T_4323) begin
|
|
_T_4324 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4320 <= 3'h0;
|
|
end else if (_T_4319) begin
|
|
_T_4320 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4316 <= 3'h0;
|
|
end else if (_T_4315) begin
|
|
_T_4316 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4312 <= 3'h0;
|
|
end else if (_T_4311) begin
|
|
_T_4312 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4308 <= 3'h0;
|
|
end else if (_T_4307) begin
|
|
_T_4308 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4304 <= 3'h0;
|
|
end else if (_T_4303) begin
|
|
_T_4304 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4300 <= 3'h0;
|
|
end else if (_T_4299) begin
|
|
_T_4300 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4296 <= 3'h0;
|
|
end else if (_T_4295) begin
|
|
_T_4296 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4292 <= 3'h0;
|
|
end else if (_T_4291) begin
|
|
_T_4292 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4288 <= 3'h0;
|
|
end else if (_T_4287) begin
|
|
_T_4288 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4284 <= 3'h0;
|
|
end else if (_T_4283) begin
|
|
_T_4284 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4280 <= 3'h0;
|
|
end else if (_T_4279) begin
|
|
_T_4280 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4276 <= 3'h0;
|
|
end else if (_T_4275) begin
|
|
_T_4276 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4272 <= 3'h0;
|
|
end else if (_T_4271) begin
|
|
_T_4272 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4268 <= 3'h0;
|
|
end else if (_T_4267) begin
|
|
_T_4268 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4264 <= 3'h0;
|
|
end else if (_T_4263) begin
|
|
_T_4264 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4260 <= 3'h0;
|
|
end else if (_T_4259) begin
|
|
_T_4260 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4256 <= 3'h0;
|
|
end else if (_T_4255) begin
|
|
_T_4256 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4252 <= 3'h0;
|
|
end else if (_T_4251) begin
|
|
_T_4252 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4248 <= 3'h0;
|
|
end else if (_T_4247) begin
|
|
_T_4248 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4244 <= 3'h0;
|
|
end else if (_T_4243) begin
|
|
_T_4244 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4240 <= 3'h0;
|
|
end else if (_T_4239) begin
|
|
_T_4240 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4236 <= 3'h0;
|
|
end else if (_T_4235) begin
|
|
_T_4236 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4232 <= 3'h0;
|
|
end else if (_T_4231) begin
|
|
_T_4232 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4228 <= 3'h0;
|
|
end else if (_T_4227) begin
|
|
_T_4228 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4224 <= 3'h0;
|
|
end else if (_T_4223) begin
|
|
_T_4224 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4220 <= 3'h0;
|
|
end else if (_T_4219) begin
|
|
_T_4220 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4216 <= 3'h0;
|
|
end else if (_T_4215) begin
|
|
_T_4216 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4212 <= 3'h0;
|
|
end else if (_T_4211) begin
|
|
_T_4212 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4208 <= 3'h0;
|
|
end else if (_T_4207) begin
|
|
_T_4208 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4204 <= 3'h0;
|
|
end else if (_T_4203) begin
|
|
_T_4204 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4200 <= 3'h0;
|
|
end else if (_T_4199) begin
|
|
_T_4200 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4196 <= 3'h0;
|
|
end else if (_T_4195) begin
|
|
_T_4196 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4192 <= 3'h0;
|
|
end else if (_T_4191) begin
|
|
_T_4192 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4188 <= 3'h0;
|
|
end else if (_T_4187) begin
|
|
_T_4188 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4184 <= 3'h0;
|
|
end else if (_T_4183) begin
|
|
_T_4184 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4180 <= 3'h0;
|
|
end else if (_T_4179) begin
|
|
_T_4180 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4176 <= 3'h0;
|
|
end else if (_T_4175) begin
|
|
_T_4176 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4172 <= 3'h0;
|
|
end else if (_T_4171) begin
|
|
_T_4172 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4168 <= 3'h0;
|
|
end else if (_T_4167) begin
|
|
_T_4168 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4164 <= 3'h0;
|
|
end else if (_T_4163) begin
|
|
_T_4164 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4160 <= 3'h0;
|
|
end else if (_T_4159) begin
|
|
_T_4160 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4156 <= 3'h0;
|
|
end else if (_T_4155) begin
|
|
_T_4156 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4152 <= 3'h0;
|
|
end else if (_T_4151) begin
|
|
_T_4152 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4148 <= 3'h0;
|
|
end else if (_T_4147) begin
|
|
_T_4148 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4144 <= 3'h0;
|
|
end else if (_T_4143) begin
|
|
_T_4144 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4140 <= 3'h0;
|
|
end else if (_T_4139) begin
|
|
_T_4140 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4136 <= 3'h0;
|
|
end else if (_T_4135) begin
|
|
_T_4136 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4132 <= 3'h0;
|
|
end else if (_T_4131) begin
|
|
_T_4132 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4128 <= 3'h0;
|
|
end else if (_T_4127) begin
|
|
_T_4128 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4124 <= 3'h0;
|
|
end else if (_T_4123) begin
|
|
_T_4124 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4120 <= 3'h0;
|
|
end else if (_T_4119) begin
|
|
_T_4120 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4116 <= 3'h0;
|
|
end else if (_T_4115) begin
|
|
_T_4116 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4112 <= 3'h0;
|
|
end else if (_T_4111) begin
|
|
_T_4112 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4108 <= 3'h0;
|
|
end else if (_T_4107) begin
|
|
_T_4108 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4104 <= 3'h0;
|
|
end else if (_T_4103) begin
|
|
_T_4104 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4100 <= 3'h0;
|
|
end else if (_T_4099) begin
|
|
_T_4100 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4096 <= 3'h0;
|
|
end else if (_T_4095) begin
|
|
_T_4096 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4092 <= 3'h0;
|
|
end else if (_T_4091) begin
|
|
_T_4092 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4088 <= 3'h0;
|
|
end else if (_T_4087) begin
|
|
_T_4088 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4084 <= 3'h0;
|
|
end else if (_T_4083) begin
|
|
_T_4084 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4080 <= 3'h0;
|
|
end else if (_T_4079) begin
|
|
_T_4080 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4076 <= 3'h0;
|
|
end else if (_T_4075) begin
|
|
_T_4076 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4072 <= 3'h0;
|
|
end else if (_T_4071) begin
|
|
_T_4072 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4068 <= 3'h0;
|
|
end else if (_T_4067) begin
|
|
_T_4068 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4064 <= 3'h0;
|
|
end else if (_T_4063) begin
|
|
_T_4064 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4060 <= 3'h0;
|
|
end else if (_T_4059) begin
|
|
_T_4060 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4056 <= 3'h0;
|
|
end else if (_T_4055) begin
|
|
_T_4056 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4052 <= 3'h0;
|
|
end else if (_T_4051) begin
|
|
_T_4052 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4048 <= 3'h0;
|
|
end else if (_T_4047) begin
|
|
_T_4048 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4044 <= 3'h0;
|
|
end else if (_T_4043) begin
|
|
_T_4044 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4040 <= 3'h0;
|
|
end else if (_T_4039) begin
|
|
_T_4040 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4036 <= 3'h0;
|
|
end else if (_T_4035) begin
|
|
_T_4036 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4032 <= 3'h0;
|
|
end else if (_T_4031) begin
|
|
_T_4032 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4028 <= 3'h0;
|
|
end else if (_T_4027) begin
|
|
_T_4028 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4024 <= 3'h0;
|
|
end else if (_T_4023) begin
|
|
_T_4024 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4020 <= 3'h0;
|
|
end else if (_T_4019) begin
|
|
_T_4020 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4016 <= 3'h0;
|
|
end else if (_T_4015) begin
|
|
_T_4016 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4012 <= 3'h0;
|
|
end else if (_T_4011) begin
|
|
_T_4012 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4008 <= 3'h0;
|
|
end else if (_T_4007) begin
|
|
_T_4008 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4004 <= 3'h0;
|
|
end else if (_T_4003) begin
|
|
_T_4004 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_4000 <= 3'h0;
|
|
end else if (_T_3999) begin
|
|
_T_4000 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3996 <= 3'h0;
|
|
end else if (_T_3995) begin
|
|
_T_3996 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3992 <= 3'h0;
|
|
end else if (_T_3991) begin
|
|
_T_3992 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3988 <= 3'h0;
|
|
end else if (_T_3987) begin
|
|
_T_3988 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3984 <= 3'h0;
|
|
end else if (_T_3983) begin
|
|
_T_3984 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3980 <= 3'h0;
|
|
end else if (_T_3979) begin
|
|
_T_3980 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3976 <= 3'h0;
|
|
end else if (_T_3975) begin
|
|
_T_3976 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3972 <= 3'h0;
|
|
end else if (_T_3971) begin
|
|
_T_3972 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
_T_3968 <= 3'h0;
|
|
end else if (_T_3967) begin
|
|
_T_3968 <= way_status_new_ff;
|
|
end
|
|
if (reset) begin
|
|
uncacheable_miss_scnd_ff <= 1'h0;
|
|
end else if (!(sel_hold_imb_scnd)) begin
|
|
uncacheable_miss_scnd_ff <= io_ifc_fetch_uncacheable_bf;
|
|
end
|
|
if (reset) begin
|
|
imb_scnd_ff <= 31'h0;
|
|
end else if (!(sel_hold_imb_scnd)) begin
|
|
imb_scnd_ff <= io_ifc_fetch_addr_bf;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_rid_ff <= 3'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_rid_ff <= io_ifu_axi_rid;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_rresp_ff <= 2'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_rresp_ff <= io_ifu_axi_rresp;
|
|
end
|
|
if (reset) begin
|
|
way_status_mb_ff <= 1'h0;
|
|
end else if (_T_279) begin
|
|
way_status_mb_ff <= way_status_mb_scnd_ff;
|
|
end else if (_T_281) begin
|
|
way_status_mb_ff <= replace_way_mb_any_0;
|
|
end else if (!(miss_pending)) begin
|
|
way_status_mb_ff <= way_status;
|
|
end
|
|
if (reset) begin
|
|
tagv_mb_ff <= 2'h0;
|
|
end else if (scnd_miss_req) begin
|
|
tagv_mb_ff <= _T_290;
|
|
end else if (!(miss_pending)) begin
|
|
tagv_mb_ff <= 2'h0;
|
|
end
|
|
reset_ic_ff <= _T_299 & _T_300;
|
|
if (reset) begin
|
|
fetch_uncacheable_ff <= 1'h0;
|
|
end else begin
|
|
fetch_uncacheable_ff <= io_ifc_fetch_uncacheable_bf;
|
|
end
|
|
if (reset) begin
|
|
miss_addr <= 26'h0;
|
|
end else if (_T_232) begin
|
|
miss_addr <= imb_ff[30:5];
|
|
end else if (scnd_miss_req_q) begin
|
|
miss_addr <= imb_scnd_ff[30:5];
|
|
end
|
|
if (reset) begin
|
|
ifc_region_acc_fault_f <= 1'h0;
|
|
end else begin
|
|
ifc_region_acc_fault_f <= io_ifc_region_acc_fault_bf;
|
|
end
|
|
if (reset) begin
|
|
bus_rd_addr_count <= 3'h0;
|
|
end else if (_T_2569) begin
|
|
if (_T_232) begin
|
|
bus_rd_addr_count <= imb_ff[4:2];
|
|
end else if (scnd_miss_req_q) begin
|
|
bus_rd_addr_count <= imb_scnd_ff[4:2];
|
|
end else if (bus_cmd_sent) begin
|
|
bus_rd_addr_count <= _T_2565;
|
|
end
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_rdata_ff <= 64'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_rdata_ff <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1296 <= 64'h0;
|
|
end else if (write_fill_data_0) begin
|
|
_T_1296 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1298 <= 64'h0;
|
|
end else if (write_fill_data_0) begin
|
|
_T_1298 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1300 <= 64'h0;
|
|
end else if (write_fill_data_1) begin
|
|
_T_1300 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1302 <= 64'h0;
|
|
end else if (write_fill_data_1) begin
|
|
_T_1302 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1304 <= 64'h0;
|
|
end else if (write_fill_data_2) begin
|
|
_T_1304 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1306 <= 64'h0;
|
|
end else if (write_fill_data_2) begin
|
|
_T_1306 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1308 <= 64'h0;
|
|
end else if (write_fill_data_3) begin
|
|
_T_1308 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1310 <= 64'h0;
|
|
end else if (write_fill_data_3) begin
|
|
_T_1310 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1312 <= 64'h0;
|
|
end else if (write_fill_data_4) begin
|
|
_T_1312 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1314 <= 64'h0;
|
|
end else if (write_fill_data_4) begin
|
|
_T_1314 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1316 <= 64'h0;
|
|
end else if (write_fill_data_5) begin
|
|
_T_1316 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1318 <= 64'h0;
|
|
end else if (write_fill_data_5) begin
|
|
_T_1318 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1320 <= 64'h0;
|
|
end else if (write_fill_data_6) begin
|
|
_T_1320 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1322 <= 64'h0;
|
|
end else if (write_fill_data_6) begin
|
|
_T_1322 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1324 <= 64'h0;
|
|
end else if (write_fill_data_7) begin
|
|
_T_1324 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
_T_1326 <= 64'h0;
|
|
end else if (write_fill_data_7) begin
|
|
_T_1326 <= io_ifu_axi_rdata;
|
|
end
|
|
if (reset) begin
|
|
ic_debug_ict_array_sel_ff <= 1'h0;
|
|
end else if (debug_c1_clken) begin
|
|
ic_debug_ict_array_sel_ff <= ic_debug_ict_array_sel_in;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_0 <= 1'h0;
|
|
end else if (_T_5728) begin
|
|
ic_tag_valid_out_1_0 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_1 <= 1'h0;
|
|
end else if (_T_5744) begin
|
|
ic_tag_valid_out_1_1 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_2 <= 1'h0;
|
|
end else if (_T_5760) begin
|
|
ic_tag_valid_out_1_2 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_3 <= 1'h0;
|
|
end else if (_T_5776) begin
|
|
ic_tag_valid_out_1_3 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_4 <= 1'h0;
|
|
end else if (_T_5792) begin
|
|
ic_tag_valid_out_1_4 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_5 <= 1'h0;
|
|
end else if (_T_5808) begin
|
|
ic_tag_valid_out_1_5 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_6 <= 1'h0;
|
|
end else if (_T_5824) begin
|
|
ic_tag_valid_out_1_6 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_7 <= 1'h0;
|
|
end else if (_T_5840) begin
|
|
ic_tag_valid_out_1_7 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_8 <= 1'h0;
|
|
end else if (_T_5856) begin
|
|
ic_tag_valid_out_1_8 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_9 <= 1'h0;
|
|
end else if (_T_5872) begin
|
|
ic_tag_valid_out_1_9 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_10 <= 1'h0;
|
|
end else if (_T_5888) begin
|
|
ic_tag_valid_out_1_10 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_11 <= 1'h0;
|
|
end else if (_T_5904) begin
|
|
ic_tag_valid_out_1_11 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_12 <= 1'h0;
|
|
end else if (_T_5920) begin
|
|
ic_tag_valid_out_1_12 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_13 <= 1'h0;
|
|
end else if (_T_5936) begin
|
|
ic_tag_valid_out_1_13 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_14 <= 1'h0;
|
|
end else if (_T_5952) begin
|
|
ic_tag_valid_out_1_14 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_15 <= 1'h0;
|
|
end else if (_T_5968) begin
|
|
ic_tag_valid_out_1_15 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_16 <= 1'h0;
|
|
end else if (_T_5984) begin
|
|
ic_tag_valid_out_1_16 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_17 <= 1'h0;
|
|
end else if (_T_6000) begin
|
|
ic_tag_valid_out_1_17 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_18 <= 1'h0;
|
|
end else if (_T_6016) begin
|
|
ic_tag_valid_out_1_18 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_19 <= 1'h0;
|
|
end else if (_T_6032) begin
|
|
ic_tag_valid_out_1_19 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_20 <= 1'h0;
|
|
end else if (_T_6048) begin
|
|
ic_tag_valid_out_1_20 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_21 <= 1'h0;
|
|
end else if (_T_6064) begin
|
|
ic_tag_valid_out_1_21 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_22 <= 1'h0;
|
|
end else if (_T_6080) begin
|
|
ic_tag_valid_out_1_22 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_23 <= 1'h0;
|
|
end else if (_T_6096) begin
|
|
ic_tag_valid_out_1_23 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_24 <= 1'h0;
|
|
end else if (_T_6112) begin
|
|
ic_tag_valid_out_1_24 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_25 <= 1'h0;
|
|
end else if (_T_6128) begin
|
|
ic_tag_valid_out_1_25 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_26 <= 1'h0;
|
|
end else if (_T_6144) begin
|
|
ic_tag_valid_out_1_26 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_27 <= 1'h0;
|
|
end else if (_T_6160) begin
|
|
ic_tag_valid_out_1_27 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_28 <= 1'h0;
|
|
end else if (_T_6176) begin
|
|
ic_tag_valid_out_1_28 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_29 <= 1'h0;
|
|
end else if (_T_6192) begin
|
|
ic_tag_valid_out_1_29 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_30 <= 1'h0;
|
|
end else if (_T_6208) begin
|
|
ic_tag_valid_out_1_30 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_31 <= 1'h0;
|
|
end else if (_T_6224) begin
|
|
ic_tag_valid_out_1_31 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_32 <= 1'h0;
|
|
end else if (_T_6752) begin
|
|
ic_tag_valid_out_1_32 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_33 <= 1'h0;
|
|
end else if (_T_6768) begin
|
|
ic_tag_valid_out_1_33 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_34 <= 1'h0;
|
|
end else if (_T_6784) begin
|
|
ic_tag_valid_out_1_34 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_35 <= 1'h0;
|
|
end else if (_T_6800) begin
|
|
ic_tag_valid_out_1_35 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_36 <= 1'h0;
|
|
end else if (_T_6816) begin
|
|
ic_tag_valid_out_1_36 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_37 <= 1'h0;
|
|
end else if (_T_6832) begin
|
|
ic_tag_valid_out_1_37 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_38 <= 1'h0;
|
|
end else if (_T_6848) begin
|
|
ic_tag_valid_out_1_38 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_39 <= 1'h0;
|
|
end else if (_T_6864) begin
|
|
ic_tag_valid_out_1_39 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_40 <= 1'h0;
|
|
end else if (_T_6880) begin
|
|
ic_tag_valid_out_1_40 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_41 <= 1'h0;
|
|
end else if (_T_6896) begin
|
|
ic_tag_valid_out_1_41 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_42 <= 1'h0;
|
|
end else if (_T_6912) begin
|
|
ic_tag_valid_out_1_42 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_43 <= 1'h0;
|
|
end else if (_T_6928) begin
|
|
ic_tag_valid_out_1_43 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_44 <= 1'h0;
|
|
end else if (_T_6944) begin
|
|
ic_tag_valid_out_1_44 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_45 <= 1'h0;
|
|
end else if (_T_6960) begin
|
|
ic_tag_valid_out_1_45 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_46 <= 1'h0;
|
|
end else if (_T_6976) begin
|
|
ic_tag_valid_out_1_46 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_47 <= 1'h0;
|
|
end else if (_T_6992) begin
|
|
ic_tag_valid_out_1_47 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_48 <= 1'h0;
|
|
end else if (_T_7008) begin
|
|
ic_tag_valid_out_1_48 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_49 <= 1'h0;
|
|
end else if (_T_7024) begin
|
|
ic_tag_valid_out_1_49 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_50 <= 1'h0;
|
|
end else if (_T_7040) begin
|
|
ic_tag_valid_out_1_50 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_51 <= 1'h0;
|
|
end else if (_T_7056) begin
|
|
ic_tag_valid_out_1_51 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_52 <= 1'h0;
|
|
end else if (_T_7072) begin
|
|
ic_tag_valid_out_1_52 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_53 <= 1'h0;
|
|
end else if (_T_7088) begin
|
|
ic_tag_valid_out_1_53 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_54 <= 1'h0;
|
|
end else if (_T_7104) begin
|
|
ic_tag_valid_out_1_54 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_55 <= 1'h0;
|
|
end else if (_T_7120) begin
|
|
ic_tag_valid_out_1_55 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_56 <= 1'h0;
|
|
end else if (_T_7136) begin
|
|
ic_tag_valid_out_1_56 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_57 <= 1'h0;
|
|
end else if (_T_7152) begin
|
|
ic_tag_valid_out_1_57 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_58 <= 1'h0;
|
|
end else if (_T_7168) begin
|
|
ic_tag_valid_out_1_58 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_59 <= 1'h0;
|
|
end else if (_T_7184) begin
|
|
ic_tag_valid_out_1_59 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_60 <= 1'h0;
|
|
end else if (_T_7200) begin
|
|
ic_tag_valid_out_1_60 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_61 <= 1'h0;
|
|
end else if (_T_7216) begin
|
|
ic_tag_valid_out_1_61 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_62 <= 1'h0;
|
|
end else if (_T_7232) begin
|
|
ic_tag_valid_out_1_62 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_63 <= 1'h0;
|
|
end else if (_T_7248) begin
|
|
ic_tag_valid_out_1_63 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_64 <= 1'h0;
|
|
end else if (_T_7776) begin
|
|
ic_tag_valid_out_1_64 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_65 <= 1'h0;
|
|
end else if (_T_7792) begin
|
|
ic_tag_valid_out_1_65 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_66 <= 1'h0;
|
|
end else if (_T_7808) begin
|
|
ic_tag_valid_out_1_66 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_67 <= 1'h0;
|
|
end else if (_T_7824) begin
|
|
ic_tag_valid_out_1_67 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_68 <= 1'h0;
|
|
end else if (_T_7840) begin
|
|
ic_tag_valid_out_1_68 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_69 <= 1'h0;
|
|
end else if (_T_7856) begin
|
|
ic_tag_valid_out_1_69 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_70 <= 1'h0;
|
|
end else if (_T_7872) begin
|
|
ic_tag_valid_out_1_70 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_71 <= 1'h0;
|
|
end else if (_T_7888) begin
|
|
ic_tag_valid_out_1_71 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_72 <= 1'h0;
|
|
end else if (_T_7904) begin
|
|
ic_tag_valid_out_1_72 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_73 <= 1'h0;
|
|
end else if (_T_7920) begin
|
|
ic_tag_valid_out_1_73 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_74 <= 1'h0;
|
|
end else if (_T_7936) begin
|
|
ic_tag_valid_out_1_74 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_75 <= 1'h0;
|
|
end else if (_T_7952) begin
|
|
ic_tag_valid_out_1_75 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_76 <= 1'h0;
|
|
end else if (_T_7968) begin
|
|
ic_tag_valid_out_1_76 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_77 <= 1'h0;
|
|
end else if (_T_7984) begin
|
|
ic_tag_valid_out_1_77 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_78 <= 1'h0;
|
|
end else if (_T_8000) begin
|
|
ic_tag_valid_out_1_78 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_79 <= 1'h0;
|
|
end else if (_T_8016) begin
|
|
ic_tag_valid_out_1_79 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_80 <= 1'h0;
|
|
end else if (_T_8032) begin
|
|
ic_tag_valid_out_1_80 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_81 <= 1'h0;
|
|
end else if (_T_8048) begin
|
|
ic_tag_valid_out_1_81 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_82 <= 1'h0;
|
|
end else if (_T_8064) begin
|
|
ic_tag_valid_out_1_82 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_83 <= 1'h0;
|
|
end else if (_T_8080) begin
|
|
ic_tag_valid_out_1_83 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_84 <= 1'h0;
|
|
end else if (_T_8096) begin
|
|
ic_tag_valid_out_1_84 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_85 <= 1'h0;
|
|
end else if (_T_8112) begin
|
|
ic_tag_valid_out_1_85 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_86 <= 1'h0;
|
|
end else if (_T_8128) begin
|
|
ic_tag_valid_out_1_86 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_87 <= 1'h0;
|
|
end else if (_T_8144) begin
|
|
ic_tag_valid_out_1_87 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_88 <= 1'h0;
|
|
end else if (_T_8160) begin
|
|
ic_tag_valid_out_1_88 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_89 <= 1'h0;
|
|
end else if (_T_8176) begin
|
|
ic_tag_valid_out_1_89 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_90 <= 1'h0;
|
|
end else if (_T_8192) begin
|
|
ic_tag_valid_out_1_90 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_91 <= 1'h0;
|
|
end else if (_T_8208) begin
|
|
ic_tag_valid_out_1_91 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_92 <= 1'h0;
|
|
end else if (_T_8224) begin
|
|
ic_tag_valid_out_1_92 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_93 <= 1'h0;
|
|
end else if (_T_8240) begin
|
|
ic_tag_valid_out_1_93 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_94 <= 1'h0;
|
|
end else if (_T_8256) begin
|
|
ic_tag_valid_out_1_94 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_95 <= 1'h0;
|
|
end else if (_T_8272) begin
|
|
ic_tag_valid_out_1_95 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_96 <= 1'h0;
|
|
end else if (_T_8800) begin
|
|
ic_tag_valid_out_1_96 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_97 <= 1'h0;
|
|
end else if (_T_8816) begin
|
|
ic_tag_valid_out_1_97 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_98 <= 1'h0;
|
|
end else if (_T_8832) begin
|
|
ic_tag_valid_out_1_98 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_99 <= 1'h0;
|
|
end else if (_T_8848) begin
|
|
ic_tag_valid_out_1_99 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_100 <= 1'h0;
|
|
end else if (_T_8864) begin
|
|
ic_tag_valid_out_1_100 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_101 <= 1'h0;
|
|
end else if (_T_8880) begin
|
|
ic_tag_valid_out_1_101 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_102 <= 1'h0;
|
|
end else if (_T_8896) begin
|
|
ic_tag_valid_out_1_102 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_103 <= 1'h0;
|
|
end else if (_T_8912) begin
|
|
ic_tag_valid_out_1_103 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_104 <= 1'h0;
|
|
end else if (_T_8928) begin
|
|
ic_tag_valid_out_1_104 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_105 <= 1'h0;
|
|
end else if (_T_8944) begin
|
|
ic_tag_valid_out_1_105 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_106 <= 1'h0;
|
|
end else if (_T_8960) begin
|
|
ic_tag_valid_out_1_106 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_107 <= 1'h0;
|
|
end else if (_T_8976) begin
|
|
ic_tag_valid_out_1_107 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_108 <= 1'h0;
|
|
end else if (_T_8992) begin
|
|
ic_tag_valid_out_1_108 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_109 <= 1'h0;
|
|
end else if (_T_9008) begin
|
|
ic_tag_valid_out_1_109 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_110 <= 1'h0;
|
|
end else if (_T_9024) begin
|
|
ic_tag_valid_out_1_110 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_111 <= 1'h0;
|
|
end else if (_T_9040) begin
|
|
ic_tag_valid_out_1_111 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_112 <= 1'h0;
|
|
end else if (_T_9056) begin
|
|
ic_tag_valid_out_1_112 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_113 <= 1'h0;
|
|
end else if (_T_9072) begin
|
|
ic_tag_valid_out_1_113 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_114 <= 1'h0;
|
|
end else if (_T_9088) begin
|
|
ic_tag_valid_out_1_114 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_115 <= 1'h0;
|
|
end else if (_T_9104) begin
|
|
ic_tag_valid_out_1_115 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_116 <= 1'h0;
|
|
end else if (_T_9120) begin
|
|
ic_tag_valid_out_1_116 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_117 <= 1'h0;
|
|
end else if (_T_9136) begin
|
|
ic_tag_valid_out_1_117 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_118 <= 1'h0;
|
|
end else if (_T_9152) begin
|
|
ic_tag_valid_out_1_118 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_119 <= 1'h0;
|
|
end else if (_T_9168) begin
|
|
ic_tag_valid_out_1_119 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_120 <= 1'h0;
|
|
end else if (_T_9184) begin
|
|
ic_tag_valid_out_1_120 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_121 <= 1'h0;
|
|
end else if (_T_9200) begin
|
|
ic_tag_valid_out_1_121 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_122 <= 1'h0;
|
|
end else if (_T_9216) begin
|
|
ic_tag_valid_out_1_122 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_123 <= 1'h0;
|
|
end else if (_T_9232) begin
|
|
ic_tag_valid_out_1_123 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_124 <= 1'h0;
|
|
end else if (_T_9248) begin
|
|
ic_tag_valid_out_1_124 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_125 <= 1'h0;
|
|
end else if (_T_9264) begin
|
|
ic_tag_valid_out_1_125 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_126 <= 1'h0;
|
|
end else if (_T_9280) begin
|
|
ic_tag_valid_out_1_126 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_1_127 <= 1'h0;
|
|
end else if (_T_9296) begin
|
|
ic_tag_valid_out_1_127 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_0 <= 1'h0;
|
|
end else if (_T_5216) begin
|
|
ic_tag_valid_out_0_0 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_1 <= 1'h0;
|
|
end else if (_T_5232) begin
|
|
ic_tag_valid_out_0_1 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_2 <= 1'h0;
|
|
end else if (_T_5248) begin
|
|
ic_tag_valid_out_0_2 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_3 <= 1'h0;
|
|
end else if (_T_5264) begin
|
|
ic_tag_valid_out_0_3 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_4 <= 1'h0;
|
|
end else if (_T_5280) begin
|
|
ic_tag_valid_out_0_4 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_5 <= 1'h0;
|
|
end else if (_T_5296) begin
|
|
ic_tag_valid_out_0_5 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_6 <= 1'h0;
|
|
end else if (_T_5312) begin
|
|
ic_tag_valid_out_0_6 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_7 <= 1'h0;
|
|
end else if (_T_5328) begin
|
|
ic_tag_valid_out_0_7 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_8 <= 1'h0;
|
|
end else if (_T_5344) begin
|
|
ic_tag_valid_out_0_8 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_9 <= 1'h0;
|
|
end else if (_T_5360) begin
|
|
ic_tag_valid_out_0_9 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_10 <= 1'h0;
|
|
end else if (_T_5376) begin
|
|
ic_tag_valid_out_0_10 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_11 <= 1'h0;
|
|
end else if (_T_5392) begin
|
|
ic_tag_valid_out_0_11 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_12 <= 1'h0;
|
|
end else if (_T_5408) begin
|
|
ic_tag_valid_out_0_12 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_13 <= 1'h0;
|
|
end else if (_T_5424) begin
|
|
ic_tag_valid_out_0_13 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_14 <= 1'h0;
|
|
end else if (_T_5440) begin
|
|
ic_tag_valid_out_0_14 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_15 <= 1'h0;
|
|
end else if (_T_5456) begin
|
|
ic_tag_valid_out_0_15 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_16 <= 1'h0;
|
|
end else if (_T_5472) begin
|
|
ic_tag_valid_out_0_16 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_17 <= 1'h0;
|
|
end else if (_T_5488) begin
|
|
ic_tag_valid_out_0_17 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_18 <= 1'h0;
|
|
end else if (_T_5504) begin
|
|
ic_tag_valid_out_0_18 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_19 <= 1'h0;
|
|
end else if (_T_5520) begin
|
|
ic_tag_valid_out_0_19 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_20 <= 1'h0;
|
|
end else if (_T_5536) begin
|
|
ic_tag_valid_out_0_20 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_21 <= 1'h0;
|
|
end else if (_T_5552) begin
|
|
ic_tag_valid_out_0_21 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_22 <= 1'h0;
|
|
end else if (_T_5568) begin
|
|
ic_tag_valid_out_0_22 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_23 <= 1'h0;
|
|
end else if (_T_5584) begin
|
|
ic_tag_valid_out_0_23 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_24 <= 1'h0;
|
|
end else if (_T_5600) begin
|
|
ic_tag_valid_out_0_24 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_25 <= 1'h0;
|
|
end else if (_T_5616) begin
|
|
ic_tag_valid_out_0_25 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_26 <= 1'h0;
|
|
end else if (_T_5632) begin
|
|
ic_tag_valid_out_0_26 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_27 <= 1'h0;
|
|
end else if (_T_5648) begin
|
|
ic_tag_valid_out_0_27 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_28 <= 1'h0;
|
|
end else if (_T_5664) begin
|
|
ic_tag_valid_out_0_28 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_29 <= 1'h0;
|
|
end else if (_T_5680) begin
|
|
ic_tag_valid_out_0_29 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_30 <= 1'h0;
|
|
end else if (_T_5696) begin
|
|
ic_tag_valid_out_0_30 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_31 <= 1'h0;
|
|
end else if (_T_5712) begin
|
|
ic_tag_valid_out_0_31 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_32 <= 1'h0;
|
|
end else if (_T_6240) begin
|
|
ic_tag_valid_out_0_32 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_33 <= 1'h0;
|
|
end else if (_T_6256) begin
|
|
ic_tag_valid_out_0_33 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_34 <= 1'h0;
|
|
end else if (_T_6272) begin
|
|
ic_tag_valid_out_0_34 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_35 <= 1'h0;
|
|
end else if (_T_6288) begin
|
|
ic_tag_valid_out_0_35 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_36 <= 1'h0;
|
|
end else if (_T_6304) begin
|
|
ic_tag_valid_out_0_36 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_37 <= 1'h0;
|
|
end else if (_T_6320) begin
|
|
ic_tag_valid_out_0_37 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_38 <= 1'h0;
|
|
end else if (_T_6336) begin
|
|
ic_tag_valid_out_0_38 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_39 <= 1'h0;
|
|
end else if (_T_6352) begin
|
|
ic_tag_valid_out_0_39 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_40 <= 1'h0;
|
|
end else if (_T_6368) begin
|
|
ic_tag_valid_out_0_40 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_41 <= 1'h0;
|
|
end else if (_T_6384) begin
|
|
ic_tag_valid_out_0_41 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_42 <= 1'h0;
|
|
end else if (_T_6400) begin
|
|
ic_tag_valid_out_0_42 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_43 <= 1'h0;
|
|
end else if (_T_6416) begin
|
|
ic_tag_valid_out_0_43 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_44 <= 1'h0;
|
|
end else if (_T_6432) begin
|
|
ic_tag_valid_out_0_44 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_45 <= 1'h0;
|
|
end else if (_T_6448) begin
|
|
ic_tag_valid_out_0_45 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_46 <= 1'h0;
|
|
end else if (_T_6464) begin
|
|
ic_tag_valid_out_0_46 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_47 <= 1'h0;
|
|
end else if (_T_6480) begin
|
|
ic_tag_valid_out_0_47 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_48 <= 1'h0;
|
|
end else if (_T_6496) begin
|
|
ic_tag_valid_out_0_48 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_49 <= 1'h0;
|
|
end else if (_T_6512) begin
|
|
ic_tag_valid_out_0_49 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_50 <= 1'h0;
|
|
end else if (_T_6528) begin
|
|
ic_tag_valid_out_0_50 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_51 <= 1'h0;
|
|
end else if (_T_6544) begin
|
|
ic_tag_valid_out_0_51 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_52 <= 1'h0;
|
|
end else if (_T_6560) begin
|
|
ic_tag_valid_out_0_52 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_53 <= 1'h0;
|
|
end else if (_T_6576) begin
|
|
ic_tag_valid_out_0_53 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_54 <= 1'h0;
|
|
end else if (_T_6592) begin
|
|
ic_tag_valid_out_0_54 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_55 <= 1'h0;
|
|
end else if (_T_6608) begin
|
|
ic_tag_valid_out_0_55 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_56 <= 1'h0;
|
|
end else if (_T_6624) begin
|
|
ic_tag_valid_out_0_56 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_57 <= 1'h0;
|
|
end else if (_T_6640) begin
|
|
ic_tag_valid_out_0_57 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_58 <= 1'h0;
|
|
end else if (_T_6656) begin
|
|
ic_tag_valid_out_0_58 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_59 <= 1'h0;
|
|
end else if (_T_6672) begin
|
|
ic_tag_valid_out_0_59 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_60 <= 1'h0;
|
|
end else if (_T_6688) begin
|
|
ic_tag_valid_out_0_60 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_61 <= 1'h0;
|
|
end else if (_T_6704) begin
|
|
ic_tag_valid_out_0_61 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_62 <= 1'h0;
|
|
end else if (_T_6720) begin
|
|
ic_tag_valid_out_0_62 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_63 <= 1'h0;
|
|
end else if (_T_6736) begin
|
|
ic_tag_valid_out_0_63 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_64 <= 1'h0;
|
|
end else if (_T_7264) begin
|
|
ic_tag_valid_out_0_64 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_65 <= 1'h0;
|
|
end else if (_T_7280) begin
|
|
ic_tag_valid_out_0_65 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_66 <= 1'h0;
|
|
end else if (_T_7296) begin
|
|
ic_tag_valid_out_0_66 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_67 <= 1'h0;
|
|
end else if (_T_7312) begin
|
|
ic_tag_valid_out_0_67 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_68 <= 1'h0;
|
|
end else if (_T_7328) begin
|
|
ic_tag_valid_out_0_68 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_69 <= 1'h0;
|
|
end else if (_T_7344) begin
|
|
ic_tag_valid_out_0_69 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_70 <= 1'h0;
|
|
end else if (_T_7360) begin
|
|
ic_tag_valid_out_0_70 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_71 <= 1'h0;
|
|
end else if (_T_7376) begin
|
|
ic_tag_valid_out_0_71 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_72 <= 1'h0;
|
|
end else if (_T_7392) begin
|
|
ic_tag_valid_out_0_72 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_73 <= 1'h0;
|
|
end else if (_T_7408) begin
|
|
ic_tag_valid_out_0_73 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_74 <= 1'h0;
|
|
end else if (_T_7424) begin
|
|
ic_tag_valid_out_0_74 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_75 <= 1'h0;
|
|
end else if (_T_7440) begin
|
|
ic_tag_valid_out_0_75 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_76 <= 1'h0;
|
|
end else if (_T_7456) begin
|
|
ic_tag_valid_out_0_76 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_77 <= 1'h0;
|
|
end else if (_T_7472) begin
|
|
ic_tag_valid_out_0_77 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_78 <= 1'h0;
|
|
end else if (_T_7488) begin
|
|
ic_tag_valid_out_0_78 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_79 <= 1'h0;
|
|
end else if (_T_7504) begin
|
|
ic_tag_valid_out_0_79 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_80 <= 1'h0;
|
|
end else if (_T_7520) begin
|
|
ic_tag_valid_out_0_80 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_81 <= 1'h0;
|
|
end else if (_T_7536) begin
|
|
ic_tag_valid_out_0_81 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_82 <= 1'h0;
|
|
end else if (_T_7552) begin
|
|
ic_tag_valid_out_0_82 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_83 <= 1'h0;
|
|
end else if (_T_7568) begin
|
|
ic_tag_valid_out_0_83 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_84 <= 1'h0;
|
|
end else if (_T_7584) begin
|
|
ic_tag_valid_out_0_84 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_85 <= 1'h0;
|
|
end else if (_T_7600) begin
|
|
ic_tag_valid_out_0_85 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_86 <= 1'h0;
|
|
end else if (_T_7616) begin
|
|
ic_tag_valid_out_0_86 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_87 <= 1'h0;
|
|
end else if (_T_7632) begin
|
|
ic_tag_valid_out_0_87 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_88 <= 1'h0;
|
|
end else if (_T_7648) begin
|
|
ic_tag_valid_out_0_88 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_89 <= 1'h0;
|
|
end else if (_T_7664) begin
|
|
ic_tag_valid_out_0_89 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_90 <= 1'h0;
|
|
end else if (_T_7680) begin
|
|
ic_tag_valid_out_0_90 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_91 <= 1'h0;
|
|
end else if (_T_7696) begin
|
|
ic_tag_valid_out_0_91 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_92 <= 1'h0;
|
|
end else if (_T_7712) begin
|
|
ic_tag_valid_out_0_92 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_93 <= 1'h0;
|
|
end else if (_T_7728) begin
|
|
ic_tag_valid_out_0_93 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_94 <= 1'h0;
|
|
end else if (_T_7744) begin
|
|
ic_tag_valid_out_0_94 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_95 <= 1'h0;
|
|
end else if (_T_7760) begin
|
|
ic_tag_valid_out_0_95 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_96 <= 1'h0;
|
|
end else if (_T_8288) begin
|
|
ic_tag_valid_out_0_96 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_97 <= 1'h0;
|
|
end else if (_T_8304) begin
|
|
ic_tag_valid_out_0_97 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_98 <= 1'h0;
|
|
end else if (_T_8320) begin
|
|
ic_tag_valid_out_0_98 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_99 <= 1'h0;
|
|
end else if (_T_8336) begin
|
|
ic_tag_valid_out_0_99 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_100 <= 1'h0;
|
|
end else if (_T_8352) begin
|
|
ic_tag_valid_out_0_100 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_101 <= 1'h0;
|
|
end else if (_T_8368) begin
|
|
ic_tag_valid_out_0_101 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_102 <= 1'h0;
|
|
end else if (_T_8384) begin
|
|
ic_tag_valid_out_0_102 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_103 <= 1'h0;
|
|
end else if (_T_8400) begin
|
|
ic_tag_valid_out_0_103 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_104 <= 1'h0;
|
|
end else if (_T_8416) begin
|
|
ic_tag_valid_out_0_104 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_105 <= 1'h0;
|
|
end else if (_T_8432) begin
|
|
ic_tag_valid_out_0_105 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_106 <= 1'h0;
|
|
end else if (_T_8448) begin
|
|
ic_tag_valid_out_0_106 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_107 <= 1'h0;
|
|
end else if (_T_8464) begin
|
|
ic_tag_valid_out_0_107 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_108 <= 1'h0;
|
|
end else if (_T_8480) begin
|
|
ic_tag_valid_out_0_108 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_109 <= 1'h0;
|
|
end else if (_T_8496) begin
|
|
ic_tag_valid_out_0_109 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_110 <= 1'h0;
|
|
end else if (_T_8512) begin
|
|
ic_tag_valid_out_0_110 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_111 <= 1'h0;
|
|
end else if (_T_8528) begin
|
|
ic_tag_valid_out_0_111 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_112 <= 1'h0;
|
|
end else if (_T_8544) begin
|
|
ic_tag_valid_out_0_112 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_113 <= 1'h0;
|
|
end else if (_T_8560) begin
|
|
ic_tag_valid_out_0_113 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_114 <= 1'h0;
|
|
end else if (_T_8576) begin
|
|
ic_tag_valid_out_0_114 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_115 <= 1'h0;
|
|
end else if (_T_8592) begin
|
|
ic_tag_valid_out_0_115 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_116 <= 1'h0;
|
|
end else if (_T_8608) begin
|
|
ic_tag_valid_out_0_116 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_117 <= 1'h0;
|
|
end else if (_T_8624) begin
|
|
ic_tag_valid_out_0_117 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_118 <= 1'h0;
|
|
end else if (_T_8640) begin
|
|
ic_tag_valid_out_0_118 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_119 <= 1'h0;
|
|
end else if (_T_8656) begin
|
|
ic_tag_valid_out_0_119 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_120 <= 1'h0;
|
|
end else if (_T_8672) begin
|
|
ic_tag_valid_out_0_120 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_121 <= 1'h0;
|
|
end else if (_T_8688) begin
|
|
ic_tag_valid_out_0_121 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_122 <= 1'h0;
|
|
end else if (_T_8704) begin
|
|
ic_tag_valid_out_0_122 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_123 <= 1'h0;
|
|
end else if (_T_8720) begin
|
|
ic_tag_valid_out_0_123 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_124 <= 1'h0;
|
|
end else if (_T_8736) begin
|
|
ic_tag_valid_out_0_124 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_125 <= 1'h0;
|
|
end else if (_T_8752) begin
|
|
ic_tag_valid_out_0_125 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_126 <= 1'h0;
|
|
end else if (_T_8768) begin
|
|
ic_tag_valid_out_0_126 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_tag_valid_out_0_127 <= 1'h0;
|
|
end else if (_T_8784) begin
|
|
ic_tag_valid_out_0_127 <= _T_5207;
|
|
end
|
|
if (reset) begin
|
|
ic_debug_way_ff <= 2'h0;
|
|
end else if (debug_c1_clken) begin
|
|
ic_debug_way_ff <= io_ic_debug_way;
|
|
end
|
|
if (reset) begin
|
|
_T_1212 <= 71'h0;
|
|
end else if (ic_debug_ict_array_sel_ff) begin
|
|
_T_1212 <= {{5'd0}, _T_1211};
|
|
end else begin
|
|
_T_1212 <= io_ic_debug_rd_data;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_cmd_valid <= 1'h0;
|
|
end else if (_T_2518) begin
|
|
ifu_bus_cmd_valid <= ifc_bus_ic_req_ff_in;
|
|
end
|
|
if (reset) begin
|
|
bus_cmd_beat_count <= 3'h0;
|
|
end else if (_T_2593) begin
|
|
bus_cmd_beat_count <= bus_new_cmd_beat_count;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_arready_unq_ff <= 1'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_arready_unq_ff <= io_ifu_axi_arready;
|
|
end
|
|
if (reset) begin
|
|
ifu_bus_arvalid_ff <= 1'h0;
|
|
end else if (io_ifu_bus_clk_en) begin
|
|
ifu_bus_arvalid_ff <= io_ifu_axi_arvalid;
|
|
end
|
|
end
|
|
always @(posedge io_free_clk) begin
|
|
if (reset) begin
|
|
scnd_miss_req_q <= 1'h0;
|
|
end else begin
|
|
scnd_miss_req_q <= scnd_miss_req_in;
|
|
end
|
|
if (reset) begin
|
|
iccm_dma_rvalid_in <= 1'h0;
|
|
end else begin
|
|
iccm_dma_rvalid_in <= _T_2637;
|
|
end
|
|
if (reset) begin
|
|
dma_iccm_req_f <= 1'h0;
|
|
end else begin
|
|
dma_iccm_req_f <= io_dma_iccm_req;
|
|
end
|
|
if (reset) begin
|
|
perr_state <= 3'h0;
|
|
end else if (perr_state_en) begin
|
|
if (_T_2419) begin
|
|
if (io_iccm_dma_sb_error) begin
|
|
perr_state <= 3'h4;
|
|
end else if (_T_2421) begin
|
|
perr_state <= 3'h1;
|
|
end else begin
|
|
perr_state <= 3'h2;
|
|
end
|
|
end else if (_T_2431) begin
|
|
perr_state <= 3'h0;
|
|
end else if (_T_2434) begin
|
|
if (_T_2436) begin
|
|
perr_state <= 3'h0;
|
|
end else begin
|
|
perr_state <= 3'h3;
|
|
end
|
|
end else if (_T_2440) begin
|
|
if (io_dec_tlu_force_halt) begin
|
|
perr_state <= 3'h0;
|
|
end else begin
|
|
perr_state <= 3'h3;
|
|
end
|
|
end else begin
|
|
perr_state <= 3'h0;
|
|
end
|
|
end
|
|
if (reset) begin
|
|
err_stop_state <= 2'h0;
|
|
end else if (err_stop_state_en) begin
|
|
if (_T_2444) begin
|
|
err_stop_state <= 2'h1;
|
|
end else if (_T_2449) begin
|
|
if (_T_2451) begin
|
|
err_stop_state <= 2'h0;
|
|
end else if (_T_2472) begin
|
|
err_stop_state <= 2'h3;
|
|
end else if (io_ifu_fetch_val[0]) begin
|
|
err_stop_state <= 2'h2;
|
|
end else begin
|
|
err_stop_state <= 2'h1;
|
|
end
|
|
end else if (_T_2476) begin
|
|
if (_T_2451) begin
|
|
err_stop_state <= 2'h0;
|
|
end else if (io_ifu_fetch_val[0]) begin
|
|
err_stop_state <= 2'h3;
|
|
end else begin
|
|
err_stop_state <= 2'h2;
|
|
end
|
|
end else if (_T_2493) begin
|
|
if (_T_2497) begin
|
|
err_stop_state <= 2'h0;
|
|
end else if (io_dec_tlu_flush_err_wb) begin
|
|
err_stop_state <= 2'h1;
|
|
end else begin
|
|
err_stop_state <= 2'h3;
|
|
end
|
|
end else begin
|
|
err_stop_state <= 2'h0;
|
|
end
|
|
end
|
|
if (reset) begin
|
|
bus_ifu_bus_clk_en_ff <= 1'h0;
|
|
end else begin
|
|
bus_ifu_bus_clk_en_ff <= io_ifu_bus_clk_en;
|
|
end
|
|
if (reset) begin
|
|
bus_data_beat_count <= 3'h0;
|
|
end else begin
|
|
bus_data_beat_count <= bus_new_data_beat_count;
|
|
end
|
|
if (reset) begin
|
|
ic_miss_buff_data_valid <= 8'h0;
|
|
end else begin
|
|
ic_miss_buff_data_valid <= _T_1357;
|
|
end
|
|
if (reset) begin
|
|
last_data_recieved_ff <= 1'h0;
|
|
end else begin
|
|
last_data_recieved_ff <= last_data_recieved_in;
|
|
end
|
|
if (reset) begin
|
|
sel_mb_addr_ff <= 1'h0;
|
|
end else begin
|
|
sel_mb_addr_ff <= sel_mb_addr;
|
|
end
|
|
if (reset) begin
|
|
_T_5120 <= 7'h0;
|
|
end else if (_T_3941) begin
|
|
_T_5120 <= io_ic_debug_addr[9:3];
|
|
end else begin
|
|
_T_5120 <= ifu_ic_rw_int_addr[11:5];
|
|
end
|
|
if (reset) begin
|
|
ifu_wr_data_comb_err_ff <= 1'h0;
|
|
end else begin
|
|
ifu_wr_data_comb_err_ff <= ifu_wr_cumulative_err;
|
|
end
|
|
if (reset) begin
|
|
ic_act_miss_f_delayed <= 1'h0;
|
|
end else begin
|
|
ic_act_miss_f_delayed <= ic_act_miss_f;
|
|
end
|
|
if (reset) begin
|
|
ic_crit_wd_rdy_new_ff <= 1'h0;
|
|
end else begin
|
|
ic_crit_wd_rdy_new_ff <= ic_crit_wd_rdy_new_in;
|
|
end
|
|
if (reset) begin
|
|
ic_miss_buff_data_error <= 8'h0;
|
|
end else begin
|
|
ic_miss_buff_data_error <= _T_1397;
|
|
end
|
|
if (reset) begin
|
|
ic_debug_rd_en_ff <= 1'h0;
|
|
end else begin
|
|
ic_debug_rd_en_ff <= io_ic_debug_rd_en;
|
|
end
|
|
if (reset) begin
|
|
ifc_dma_access_ok_prev <= 1'h0;
|
|
end else begin
|
|
ifc_dma_access_ok_prev <= ifc_dma_access_ok_d;
|
|
end
|
|
if (reset) begin
|
|
iccm_ecc_corr_data_ff <= 39'h0;
|
|
end else if (iccm_ecc_write_status) begin
|
|
iccm_ecc_corr_data_ff <= _T_3876;
|
|
end
|
|
if (reset) begin
|
|
dma_mem_addr_ff <= 2'h0;
|
|
end else begin
|
|
dma_mem_addr_ff <= io_dma_mem_addr[3:2];
|
|
end
|
|
if (reset) begin
|
|
dma_mem_tag_ff <= 3'h0;
|
|
end else begin
|
|
dma_mem_tag_ff <= io_dma_mem_tag;
|
|
end
|
|
if (reset) begin
|
|
iccm_dma_rtag <= 3'h0;
|
|
end else begin
|
|
iccm_dma_rtag <= dma_mem_tag_ff;
|
|
end
|
|
if (reset) begin
|
|
iccm_dma_rvalid <= 1'h0;
|
|
end else begin
|
|
iccm_dma_rvalid <= iccm_dma_rvalid_in;
|
|
end
|
|
if (reset) begin
|
|
iccm_dma_rdata <= 64'h0;
|
|
end else if (iccm_dma_ecc_error_in) begin
|
|
iccm_dma_rdata <= _T_3051;
|
|
end else begin
|
|
iccm_dma_rdata <= _T_3052;
|
|
end
|
|
if (reset) begin
|
|
iccm_ecc_corr_index_ff <= 14'h0;
|
|
end else if (iccm_ecc_write_status) begin
|
|
if (iccm_single_ecc_error[0]) begin
|
|
iccm_ecc_corr_index_ff <= iccm_rw_addr_f;
|
|
end else begin
|
|
iccm_ecc_corr_index_ff <= _T_3872;
|
|
end
|
|
end
|
|
if (reset) begin
|
|
iccm_rd_ecc_single_err_ff <= 1'h0;
|
|
end else begin
|
|
iccm_rd_ecc_single_err_ff <= iccm_rd_ecc_single_err_hold_in;
|
|
end
|
|
if (reset) begin
|
|
iccm_rw_addr_f <= 14'h0;
|
|
end else begin
|
|
iccm_rw_addr_f <= io_iccm_rw_addr[14:1];
|
|
end
|
|
if (reset) begin
|
|
ifu_status_wr_addr_ff <= 7'h0;
|
|
end else if (_T_3941) begin
|
|
ifu_status_wr_addr_ff <= io_ic_debug_addr[9:3];
|
|
end else begin
|
|
ifu_status_wr_addr_ff <= ifu_status_wr_addr[11:5];
|
|
end
|
|
if (reset) begin
|
|
way_status_wr_en_ff <= 1'h0;
|
|
end else begin
|
|
way_status_wr_en_ff <= way_status_wr_en_w_debug;
|
|
end
|
|
if (reset) begin
|
|
way_status_new_ff <= 3'h0;
|
|
end else if (_T_3944) begin
|
|
way_status_new_ff <= _T_3948;
|
|
end else begin
|
|
way_status_new_ff <= {{2'd0}, way_status_new};
|
|
end
|
|
if (reset) begin
|
|
ifu_tag_wren_ff <= 2'h0;
|
|
end else begin
|
|
ifu_tag_wren_ff <= ifu_tag_wren_w_debug;
|
|
end
|
|
if (reset) begin
|
|
ic_valid_ff <= 1'h0;
|
|
end else if (_T_3944) begin
|
|
ic_valid_ff <= io_ic_debug_wr_data[0];
|
|
end else begin
|
|
ic_valid_ff <= ic_valid;
|
|
end
|
|
if (reset) begin
|
|
_T_10137 <= 1'h0;
|
|
end else if (ic_debug_rd_en_ff) begin
|
|
_T_10137 <= ic_debug_rd_en_ff;
|
|
end
|
|
end
|
|
always @(posedge io_active_clk) begin
|
|
if (reset) begin
|
|
reset_all_tags <= 1'h0;
|
|
end else begin
|
|
reset_all_tags <= io_dec_tlu_fence_i_wb;
|
|
end
|
|
if (reset) begin
|
|
perr_ic_index_ff <= 6'h0;
|
|
end else if (perr_sb_write_status) begin
|
|
perr_ic_index_ff <= ifu_ic_rw_int_addr_ff;
|
|
end
|
|
if (reset) begin
|
|
dma_sb_err_state_ff <= 1'h0;
|
|
end else begin
|
|
dma_sb_err_state_ff <= _T_7;
|
|
end
|
|
if (reset) begin
|
|
_T_10107 <= 1'h0;
|
|
end else begin
|
|
_T_10107 <= ic_act_miss_f;
|
|
end
|
|
if (reset) begin
|
|
_T_10108 <= 1'h0;
|
|
end else begin
|
|
_T_10108 <= ic_act_hit_f;
|
|
end
|
|
if (reset) begin
|
|
_T_10109 <= 1'h0;
|
|
end else begin
|
|
_T_10109 <= ifc_bus_acc_fault_f;
|
|
end
|
|
if (reset) begin
|
|
_T_10110 <= 1'h0;
|
|
end else begin
|
|
_T_10110 <= bus_cmd_sent;
|
|
end
|
|
if (reset) begin
|
|
_T_10114 <= 1'h0;
|
|
end else begin
|
|
_T_10114 <= _T_10113;
|
|
end
|
|
end
|
|
endmodule
|