2015-06-06 20:01:37 +08:00
|
|
|
`timescale 1 ns / 1 ps
|
|
|
|
|
|
|
|
module testbench;
|
|
|
|
reg clk = 1;
|
|
|
|
reg resetn = 0;
|
|
|
|
wire trap;
|
|
|
|
|
|
|
|
always #5 clk = ~clk;
|
|
|
|
|
|
|
|
initial begin
|
|
|
|
repeat (100) @(posedge clk);
|
|
|
|
resetn <= 1;
|
|
|
|
end
|
|
|
|
|
|
|
|
wire mem_valid;
|
|
|
|
wire mem_instr;
|
2015-06-07 01:35:07 +08:00
|
|
|
wire mem_ready;
|
2015-06-06 20:01:37 +08:00
|
|
|
wire [31:0] mem_addr;
|
|
|
|
wire [31:0] mem_wdata;
|
|
|
|
wire [3:0] mem_wstrb;
|
2015-06-07 02:40:58 +08:00
|
|
|
reg [31:0] mem_rdata;
|
2015-06-07 18:11:20 +08:00
|
|
|
|
2015-06-07 02:40:58 +08:00
|
|
|
wire mem_la_read;
|
2015-06-07 18:11:20 +08:00
|
|
|
wire mem_la_write;
|
2015-06-07 02:40:58 +08:00
|
|
|
wire [31:0] mem_la_addr;
|
2015-06-07 18:11:20 +08:00
|
|
|
wire [31:0] mem_la_wdata;
|
|
|
|
wire [3:0] mem_la_wstrb;
|
2015-06-06 20:01:37 +08:00
|
|
|
|
|
|
|
picorv32 uut (
|
2015-06-07 18:11:20 +08:00
|
|
|
.clk (clk ),
|
|
|
|
.resetn (resetn ),
|
|
|
|
.trap (trap ),
|
|
|
|
.mem_valid (mem_valid ),
|
|
|
|
.mem_instr (mem_instr ),
|
|
|
|
.mem_ready (mem_ready ),
|
|
|
|
.mem_addr (mem_addr ),
|
|
|
|
.mem_wdata (mem_wdata ),
|
|
|
|
.mem_wstrb (mem_wstrb ),
|
|
|
|
.mem_rdata (mem_rdata ),
|
|
|
|
.mem_la_read (mem_la_read ),
|
|
|
|
.mem_la_write(mem_la_write),
|
|
|
|
.mem_la_addr (mem_la_addr ),
|
|
|
|
.mem_la_wdata(mem_la_wdata),
|
|
|
|
.mem_la_wstrb(mem_la_wstrb)
|
2015-06-06 20:01:37 +08:00
|
|
|
);
|
|
|
|
|
|
|
|
reg [31:0] memory [0:64*1024/4-1];
|
|
|
|
initial $readmemh("dhry.hex", memory);
|
|
|
|
|
2015-06-07 01:35:07 +08:00
|
|
|
assign mem_ready = 1;
|
|
|
|
|
2015-06-06 20:01:37 +08:00
|
|
|
always @(posedge clk) begin
|
2015-06-07 14:28:10 +08:00
|
|
|
if (mem_la_read)
|
|
|
|
mem_rdata <= memory[mem_la_addr >> 2];
|
2015-06-07 18:11:20 +08:00
|
|
|
if (mem_la_write) begin
|
|
|
|
case (mem_la_addr)
|
2015-06-07 01:35:07 +08:00
|
|
|
32'h1000_0000: begin
|
2015-06-07 14:28:10 +08:00
|
|
|
`ifndef TIMING
|
2015-06-07 18:11:20 +08:00
|
|
|
$write("%c", mem_la_wdata);
|
2015-06-07 01:35:07 +08:00
|
|
|
$fflush();
|
2015-06-07 03:27:07 +08:00
|
|
|
`endif
|
2015-06-07 01:35:07 +08:00
|
|
|
end
|
|
|
|
default: begin
|
2015-06-07 18:11:20 +08:00
|
|
|
if (mem_la_wstrb[0]) memory[mem_la_addr >> 2][ 7: 0] <= mem_la_wdata[ 7: 0];
|
|
|
|
if (mem_la_wstrb[1]) memory[mem_la_addr >> 2][15: 8] <= mem_la_wdata[15: 8];
|
|
|
|
if (mem_la_wstrb[2]) memory[mem_la_addr >> 2][23:16] <= mem_la_wdata[23:16];
|
|
|
|
if (mem_la_wstrb[3]) memory[mem_la_addr >> 2][31:24] <= mem_la_wdata[31:24];
|
2015-06-07 01:35:07 +08:00
|
|
|
end
|
|
|
|
endcase
|
2015-06-06 20:01:37 +08:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
initial begin
|
|
|
|
$dumpfile("testbench.vcd");
|
|
|
|
$dumpvars(0, testbench);
|
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge clk) begin
|
|
|
|
if (resetn && trap) begin
|
|
|
|
repeat (10) @(posedge clk);
|
|
|
|
$display("TRAP");
|
|
|
|
$finish;
|
|
|
|
end
|
|
|
|
end
|
2015-06-07 03:27:07 +08:00
|
|
|
|
2015-06-07 14:28:10 +08:00
|
|
|
`ifdef TIMING
|
2015-06-07 03:27:07 +08:00
|
|
|
initial begin
|
|
|
|
repeat (100000) @(posedge clk);
|
|
|
|
$finish;
|
|
|
|
end
|
|
|
|
always @(uut.count_instr[0]) begin
|
|
|
|
$display("## %-s %d", uut.instruction, uut.count_cycle);
|
|
|
|
end
|
|
|
|
`endif
|
2015-06-06 20:01:37 +08:00
|
|
|
endmodule
|