quasar/el2_ifu_iccm_mem.anno.json

46 lines
1.2 KiB
JSON
Raw Normal View History

2020-10-06 22:30:06 +08:00
[
{
"class":"firrtl.transforms.CombinationalPath",
2020-10-08 14:08:49 +08:00
"sink":"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_bank_wr_data_1",
2020-10-06 22:30:06 +08:00
"sources":[
2020-10-08 14:08:49 +08:00
"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_wr_data"
2020-10-06 22:30:06 +08:00
]
},
{
"class":"firrtl.transforms.CombinationalPath",
2020-10-08 14:08:49 +08:00
"sink":"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_bank_wr_data_0",
2020-10-06 22:30:06 +08:00
"sources":[
2020-10-08 14:08:49 +08:00
"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_wr_data"
]
},
{
"class":"firrtl.transforms.CombinationalPath",
"sink":"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_bank_wr_data_2",
"sources":[
"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_wr_data"
]
},
{
"class":"firrtl.transforms.CombinationalPath",
"sink":"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_bank_wr_data_3",
"sources":[
"~el2_ifu_iccm_mem|el2_ifu_iccm_mem>io_iccm_wr_data"
2020-10-06 22:30:06 +08:00
]
},
{
"class":"firrtl.EmitCircuitAnnotation",
"emitter":"firrtl.VerilogEmitter"
},
{
"class":"firrtl.options.TargetDirAnnotation",
"directory":"."
},
{
"class":"firrtl.options.OutputAnnotationFileAnnotation",
"file":"el2_ifu_iccm_mem"
},
{
"class":"firrtl.transforms.BlackBoxTargetDirAnno",
"targetDir":"."
}
]