2021-05-30 18:22:36 +08:00
|
|
|
// Just instantiate the DUT and constrain error/stall responses to be
|
|
|
|
// sensible. Properties are hooked up inside the processor.
|
|
|
|
|
|
|
|
module tb;
|
|
|
|
|
|
|
|
reg clk;
|
|
|
|
reg rst_n = 1'b0;
|
|
|
|
always @ (posedge clk)
|
|
|
|
rst_n <= 1'b1;
|
|
|
|
|
|
|
|
// ----------------------------------------------------------------------------
|
|
|
|
// DUT
|
|
|
|
|
2022-08-30 02:20:09 +08:00
|
|
|
(* keep *) wire pwrup_req;
|
|
|
|
(* keep *) wire pwrup_ack;
|
|
|
|
(* keep *) wire clk_en;
|
|
|
|
(* keep *) wire unblock_out;
|
|
|
|
(* keep *) wire unblock_in;
|
|
|
|
|
2022-05-28 04:48:45 +08:00
|
|
|
(* keep *) wire [31:0] i_haddr;
|
|
|
|
(* keep *) wire i_hwrite;
|
|
|
|
(* keep *) wire [1:0] i_htrans;
|
|
|
|
(* keep *) wire [2:0] i_hsize;
|
|
|
|
(* keep *) wire [2:0] i_hburst;
|
|
|
|
(* keep *) wire [3:0] i_hprot;
|
|
|
|
(* keep *) wire i_hmastlock;
|
|
|
|
(* keep *) wire i_hready;
|
|
|
|
(* keep *) wire i_hresp;
|
|
|
|
(* keep *) wire [31:0] i_hwdata;
|
|
|
|
(* keep *) wire [31:0] i_hrdata;
|
|
|
|
|
|
|
|
(* keep *) wire [31:0] d_haddr;
|
|
|
|
(* keep *) wire d_hwrite;
|
|
|
|
(* keep *) wire [1:0] d_htrans;
|
|
|
|
(* keep *) wire [2:0] d_hsize;
|
|
|
|
(* keep *) wire [2:0] d_hburst;
|
|
|
|
(* keep *) wire [3:0] d_hprot;
|
|
|
|
(* keep *) wire d_hmastlock;
|
|
|
|
(* keep *) wire d_hexcl;
|
|
|
|
(* keep *) wire d_hready;
|
|
|
|
(* keep *) wire d_hresp;
|
|
|
|
(* keep *) wire d_hexokay;
|
|
|
|
(* keep *) wire [31:0] d_hwdata;
|
|
|
|
(* keep *) wire [31:0] d_hrdata;
|
|
|
|
|
|
|
|
localparam W_DATA = 32;
|
|
|
|
|
|
|
|
// Don't allow debug, as this breaks the CIR == mem[PC] invariant that we're trying to test.
|
|
|
|
(* keep *) wire dbg_req_halt = 1'b0;
|
|
|
|
(* keep *) wire dbg_req_halt_on_reset = 1'b0;
|
|
|
|
(* keep *) wire dbg_req_resume = 1'b0;
|
|
|
|
|
|
|
|
(* keep *) wire dbg_halted;
|
|
|
|
(* keep *) wire dbg_running;
|
|
|
|
(* keep *) wire [W_DATA-1:0] dbg_data0_rdata;
|
|
|
|
(* keep *) wire [W_DATA-1:0] dbg_data0_wdata;
|
|
|
|
(* keep *) wire dbg_data0_wen;
|
|
|
|
(* keep *) wire [W_DATA-1:0] dbg_instr_data;
|
|
|
|
(* keep *) wire dbg_instr_data_vld;
|
|
|
|
(* keep *) wire dbg_instr_data_rdy;
|
|
|
|
(* keep *) wire dbg_instr_caught_exception;
|
|
|
|
(* keep *) wire dbg_instr_caught_ebreak;
|
|
|
|
|
|
|
|
(* keep *) wire [31:0] irq;
|
|
|
|
(* keep *) wire soft_irq;
|
|
|
|
(* keep *) wire timer_irq;
|
2021-05-30 18:22:36 +08:00
|
|
|
|
|
|
|
hazard3_cpu_2port dut (
|
2022-05-28 04:48:45 +08:00
|
|
|
.clk (clk),
|
2022-08-30 02:20:09 +08:00
|
|
|
.clk_always_on (clk),
|
2022-05-28 04:48:45 +08:00
|
|
|
.rst_n (rst_n),
|
|
|
|
|
2022-08-30 02:20:09 +08:00
|
|
|
.pwrup_req (pwrup_req),
|
|
|
|
.pwrup_ack (pwrup_ack),
|
|
|
|
.clk_en (clk_en),
|
|
|
|
.unblock_out (unblock_out),
|
|
|
|
.unblock_in (unblock_in),
|
|
|
|
|
2022-05-28 04:48:45 +08:00
|
|
|
.i_haddr (i_haddr),
|
|
|
|
.i_hwrite (i_hwrite),
|
|
|
|
.i_htrans (i_htrans),
|
|
|
|
.i_hsize (i_hsize),
|
|
|
|
.i_hburst (i_hburst),
|
|
|
|
.i_hprot (i_hprot),
|
|
|
|
.i_hmastlock (i_hmastlock),
|
|
|
|
.i_hready (i_hready),
|
|
|
|
.i_hresp (i_hresp),
|
|
|
|
.i_hwdata (i_hwdata),
|
|
|
|
.i_hrdata (i_hrdata),
|
|
|
|
|
|
|
|
.d_haddr (d_haddr),
|
|
|
|
.d_hwrite (d_hwrite),
|
|
|
|
.d_htrans (d_htrans),
|
|
|
|
.d_hsize (d_hsize),
|
|
|
|
.d_hburst (d_hburst),
|
|
|
|
.d_hprot (d_hprot),
|
|
|
|
.d_hmastlock (d_hmastlock),
|
|
|
|
.d_hexcl (d_hexcl),
|
|
|
|
.d_hready (d_hready),
|
|
|
|
.d_hresp (d_hresp),
|
|
|
|
.d_hexokay (d_hexokay),
|
|
|
|
.d_hwdata (d_hwdata),
|
|
|
|
.d_hrdata (d_hrdata),
|
|
|
|
|
|
|
|
.dbg_req_halt (dbg_req_halt),
|
|
|
|
.dbg_req_halt_on_reset (dbg_req_halt_on_reset),
|
|
|
|
.dbg_req_resume (dbg_req_resume),
|
|
|
|
.dbg_halted (dbg_halted),
|
|
|
|
.dbg_running (dbg_running),
|
|
|
|
.dbg_data0_rdata (dbg_data0_rdata),
|
|
|
|
.dbg_data0_wdata (dbg_data0_wdata),
|
|
|
|
.dbg_data0_wen (dbg_data0_wen),
|
|
|
|
.dbg_instr_data (dbg_instr_data),
|
|
|
|
.dbg_instr_data_vld (dbg_instr_data_vld),
|
|
|
|
.dbg_instr_data_rdy (dbg_instr_data_rdy),
|
|
|
|
.dbg_instr_caught_exception (dbg_instr_caught_exception),
|
|
|
|
.dbg_instr_caught_ebreak (dbg_instr_caught_ebreak),
|
|
|
|
|
|
|
|
.irq (irq),
|
|
|
|
.soft_irq (soft_irq),
|
|
|
|
.timer_irq (timer_irq)
|
2021-05-30 18:22:36 +08:00
|
|
|
);
|
|
|
|
|
|
|
|
// ----------------------------------------------------------------------------
|
|
|
|
// Bus properties
|
|
|
|
|
|
|
|
// -1 -> unconstrained, >=0 -> max length
|
|
|
|
localparam MAX_BUS_STALL = -1;
|
|
|
|
|
|
|
|
ahbl_slave_assumptions #(
|
|
|
|
.MAX_BUS_STALL (MAX_BUS_STALL)
|
|
|
|
) i_assumptions (
|
|
|
|
.clk (clk),
|
|
|
|
.rst_n (rst_n),
|
|
|
|
|
|
|
|
.dst_hready_resp (i_hready),
|
|
|
|
.dst_hready (i_hready),
|
|
|
|
.dst_hresp (i_hresp),
|
2022-05-28 04:48:45 +08:00
|
|
|
.dst_hexokay (1'b0),
|
2021-05-30 18:22:36 +08:00
|
|
|
.dst_haddr (i_haddr),
|
|
|
|
.dst_hwrite (i_hwrite),
|
|
|
|
.dst_htrans (i_htrans),
|
|
|
|
.dst_hsize (i_hsize),
|
|
|
|
.dst_hburst (i_hburst),
|
|
|
|
.dst_hprot (i_hprot),
|
|
|
|
.dst_hmastlock (i_hmastlock),
|
2022-05-28 04:48:45 +08:00
|
|
|
.dst_hexcl (1'b0),
|
2021-05-30 18:22:36 +08:00
|
|
|
.dst_hwdata (i_hwdata),
|
|
|
|
.dst_hrdata (i_hrdata)
|
|
|
|
);
|
|
|
|
|
|
|
|
ahbl_slave_assumptions #(
|
|
|
|
.MAX_BUS_STALL (MAX_BUS_STALL)
|
|
|
|
) d_assumptions (
|
|
|
|
.clk (clk),
|
|
|
|
.rst_n (rst_n),
|
|
|
|
|
|
|
|
.dst_hready_resp (d_hready),
|
|
|
|
.dst_hready (d_hready),
|
|
|
|
.dst_hresp (d_hresp),
|
2022-05-28 04:48:45 +08:00
|
|
|
.dst_hexokay (d_hexokay),
|
2021-05-30 18:22:36 +08:00
|
|
|
.dst_haddr (d_haddr),
|
|
|
|
.dst_hwrite (d_hwrite),
|
|
|
|
.dst_htrans (d_htrans),
|
|
|
|
.dst_hsize (d_hsize),
|
|
|
|
.dst_hburst (d_hburst),
|
|
|
|
.dst_hprot (d_hprot),
|
|
|
|
.dst_hmastlock (d_hmastlock),
|
2022-05-28 04:48:45 +08:00
|
|
|
.dst_hexcl (d_hexcl),
|
2021-05-30 18:22:36 +08:00
|
|
|
.dst_hwdata (d_hwdata),
|
|
|
|
.dst_hrdata (d_hrdata)
|
|
|
|
);
|
|
|
|
|
|
|
|
endmodule
|