Zongwu.Yang
c90efe70c5
Refine Lite API ( #221 )
...
Signed-off-by: Zongwu Yang <zongwu.yang@verisilicon.com>
2021-11-19 20:30:26 +08:00
Sven
81e28e8b0d
Update license for nbg_parser.c ( #215 )
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-11-11 14:07:10 +08:00
chxin66
516a914c73
Mapped Erf operation & unit tests ( #211 )
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
Co-authored-by: Chen Xin <jack.chen@verisilicon.com>
2021-11-10 20:07:06 +08:00
Zongwu.Yang
d019a76db5
Add function for lite driver handle ( #209 )
...
Signed-off-by: Zongwu Yang <zongwu.yang@verisilicon.com>
2021-11-10 20:05:31 +08:00
Antkillerfarm
214cbe5874
add Global Pool2d & Adaptive Pool2d ( #210 )
2021-11-09 20:25:02 +08:00
Sven
23ec5e9da5
Refine op status ( #208 )
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-11-09 13:10:09 +08:00
Zhouheng Zheng
68b5acbe7c
Fix layout inference bug for resize layer( #205 )
...
Co-authored-by: zhouheng.zheng <zhouheng.zheng@ouotlook.com>
2021-11-04 19:13:21 +08:00
Kee
c9086e0afe
Update Div OP - add scale param ( #203 )
...
Update Div OP - add scale param
2021-11-04 10:44:52 +08:00
chxin66
e4cc133d36
Add SVDF support - only FLOAT32 supported
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-10-29 16:19:15 +08:00
Sven
f8846e701e
Update CMakeLists.txt ( #187 )
...
Enable build tim-vx as dynamic-library by default will be more friendly for other repo such as tflite-vx-delegate.
2021-10-12 19:50:55 +08:00
Goose Bomb
914e280209
Refactor CMake build system ( #184 )
...
* Remove unnecessary compiler flags
* Refactor CMakeLists.txt
* Tweak CMakeLists.txt for libtim_internal
* Tweak CMakeLists.txt for libtim-vx
* Make TIM_VX_ENABLE_TEST defaults to OFF
* Eliminate usage of include_directories
* Fix CI unit test
2021-10-12 10:44:49 +08:00
Kainan Cha
d7900b9de4
Add sample to run NBG
...
Signed-off-by: Kainan Cha <kainan.cha@verisilicon.com>
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-09-27 17:21:04 +08:00
Kainan Cha
404817db1f
Remove unused directories from CMake
...
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-09-24 22:02:11 +08:00
Kainan Cha
81cc868b6c
Update internal to 1.1.34
...
SHA: 67f1e
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-09-24 21:36:18 +08:00
xiang.zhang
994f8a9c2a
Fixed layout inference crash(assert) if node have multiply output
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-09-16 10:55:29 +08:00
xiang.zhang
374841cbd9
Fix build error with Android NDK
...
Verified with android ndk r22b
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-09-09 12:56:01 +08:00
Chen Xin
633075f689
delete Non-approximate option, recommend to use
...
the approximate option
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-09-07 22:44:57 +08:00
Chen Xin
6f2e92ffa6
Add shuffle_channel support & test for tim::vx
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-09-07 22:44:57 +08:00
xiang.zhang
b226777ad3
Fix average_pool unit test failure: precesion issue
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-08-30 19:53:01 +08:00
Chen Xin
eb28f8b3ed
move ArraysMatch function into src/tim/vx/test_utils.h
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-08-26 16:28:08 +08:00
Chen Xin
3d64cfc4ef
add avgpool test
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-08-26 16:28:08 +08:00
chxin66
5e09e98c1a
Add Gelu support for tim::vx ( #153 )
...
* Add map for Gelu
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-08-17 20:37:12 +08:00
jing.tang
a364c3eafb
add Swish op
2021-08-16 19:30:14 +08:00
Jing.Deng
4d53e042c8
add the customer case.(only include wrong case)
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-08-13 11:57:57 +08:00
xiang.zhang
e27e15925c
Add unidirectional sequence lstm support
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-08-09 13:43:33 +08:00
xiang.zhang
d4a13e18a9
Minor refinement: use tensor pointer after check
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-08-04 11:31:26 +08:00
jing.tang
f0d4118f87
Update ops doc for internal 1.1.32.1
2021-08-04 11:30:45 +08:00
Kainan Cha
6a949bb315
Add align_corners support for SpatialTransformer
...
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-08-03 10:52:51 +08:00
Kainan Cha
4d4bc08d6a
Update internal to 1.1.32.1
...
SHA: 215204
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-08-02 16:19:21 +08:00
zhao.xia
8fb3a7e6fb
Remove customer test
...
Signed-off-by: zhao.xia <zhao.xia@verisilicon.com>
2021-07-30 11:19:32 +08:00
Your Name
70c427256d
Fix groupconv2d pad parameter
2021-07-29 17:23:45 +08:00
Chen Xin
a09ffe8b98
addn unit test
...
Signed-off-by: Chen Xin <jack.chen@verisilicon.com>
2021-07-22 10:41:25 +08:00
Jing.Deng
3a0bc515a1
add unit test for customer use case
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-07-22 09:55:48 +08:00
Jing.Deng
f9cb2dbe45
fix the axis issue about perchannel quantized conv2d
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-07-09 14:56:39 +08:00
yuenan.li
2f8f87d1cb
Add Clone API for SpatialTrasformer
...
Signed-off-by: yuenan.li <yuenan.li@verisilicon.com>
2021-07-06 17:34:57 +08:00
zhao.xia
8aa11f5f29
Support SpatialTransformer
...
Signed-off-by: zhao.xia <zhao.xia@verisilicon.com>
2021-07-06 12:56:28 +08:00
yuenan.li
29f1efc492
add API 'Clone' to tim_vx op and support default layout inference
...
Signed-off-by: yuenan.li <yuenan.li@verisilicon.com>
2021-07-06 12:29:18 +08:00
zhao.xia
21ecf5262e
Add map for Matmul
...
Signed-off-by: zhao.xia <zhao.xia@verisilicon.com>
2021-06-29 16:06:35 +08:00
zhao.xia
3fa2bf519a
Add map for moments
...
Signed-off-by: zhao.xia <zhao.xia@verisilicon.com>
2021-06-29 15:58:51 +08:00
Kainan Cha
3c59694025
Update internal to 1.1.32
...
SHA: 9aa0b0f
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-06-29 11:25:36 +08:00
yuenan.li
98b9759663
Refine arg in layout inference
...
Signed-off-by: yuenan.li <yuenan.li@verisilicon.com>
2021-06-29 11:24:28 +08:00
Jing.Deng
be066fb9bd
add float32, uint8 and int8 unit_tests for transposeConv2d
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-06-24 21:27:16 +08:00
yuenan.li
1e42cfd668
Support layout inference for nbg
...
Signed-off-by: yuenan.li <yuenan.li@verisilicon.com>
2021-06-24 17:28:02 +08:00
yuenan.li
f8f2c6d519
Fix layout inference for traspose convolution
...
Signed-off-by: yuenan.li <yuenan.li@verisilicon.com>
2021-06-21 17:14:16 +08:00
Jing.Deng
1672ef99ed
add uint8 and int8 unit_test for depthwise convolution. modify the api of 'conv2d' constructor
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-06-18 14:10:11 +08:00
xiang.zhang
574c036a69
Fix FullyConnect layer crash
...
Signed-off-by: xiang.zhang <xiang.zhang@verisilicon.com>
2021-06-16 16:05:16 +08:00
Robert Kalmar
64989c6b4a
Added option to use extenal OVXLIB library
...
Signed-off-by: Robert Kalmar <robert.kalmar@nxp.com>
2021-06-16 15:00:35 +08:00
Jing.Deng
c77217745f
add float32 unit_test for depthwise convolution
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-06-13 12:03:13 +08:00
Jing.Deng
e2c52d2d8a
add int8 quantized unit_test for conv2d
...
Signed-off-by: Jing.Deng <Jing.Deng@verisilicon.com>
2021-06-10 11:38:26 +08:00
Kainan Cha
a7d962ac5c
Minor fixup for unit test case naming
...
Signed-off-by: Kainan Cha <kainan.zha@verisilicon.com>
2021-06-09 10:51:26 +08:00